blob: 54e389de9f424c15daa0ba6fdc3ae351af7459f6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070030#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
Linus Torvalds612a9aa2012-10-03 23:29:23 -070034#include <drm/drm_dp_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010035
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010036/**
37 * _wait_for - magic (register) wait macro
38 *
39 * Does the right thing for modeset paths when run under kdgb or similar atomic
40 * contexts. Note that it's important that we check the condition again after
41 * having timed out, since the timeout could be due to preemption or similar and
42 * we've never had a chance to check the condition before the timeout.
43 */
Chris Wilson481b6af2010-08-23 17:43:35 +010044#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010045 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010046 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040047 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010048 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 if (!(COND)) \
50 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010051 break; \
52 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070053 if (W && drm_can_sleep()) { \
54 msleep(W); \
55 } else { \
56 cpu_relax(); \
57 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010058 } \
59 ret__; \
60})
61
Chris Wilson481b6af2010-08-23 17:43:35 +010062#define wait_for(COND, MS) _wait_for(COND, MS, 1)
63#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010064#define wait_for_atomic_us(COND, US) _wait_for((COND), \
65 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010066
Chris Wilson021357a2010-09-07 20:54:59 +010067#define KHz(x) (1000*x)
68#define MHz(x) KHz(1000*x)
69
Jesse Barnes79e53942008-11-07 14:24:08 -080070/*
71 * Display related stuff
72 */
73
74/* store information about an Ixxx DVO */
75/* The i830->i865 use multiple DVOs with multiple i2cs */
76/* the i915, i945 have a single sDVO i2c bus - which is different */
77#define MAX_OUTPUTS 6
78/* maximum connectors per crtcs in the mode set */
79#define INTELFB_CONN_LIMIT 4
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080092#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +080094#define INTEL_OUTPUT_EDP 8
Paulo Zanoni00c09d72012-10-26 19:05:52 -020095#define INTEL_OUTPUT_UNKNOWN 9
Jesse Barnes79e53942008-11-07 14:24:08 -080096
97#define INTEL_DVO_CHIP_NONE 0
98#define INTEL_DVO_CHIP_LVDS 1
99#define INTEL_DVO_CHIP_TMDS 2
100#define INTEL_DVO_CHIP_TVOUT 4
101
Jesse Barnes79e53942008-11-07 14:24:08 -0800102struct intel_framebuffer {
103 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000104 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800105};
106
Chris Wilson37811fc2010-08-25 22:45:57 +0100107struct intel_fbdev {
108 struct drm_fb_helper helper;
109 struct intel_framebuffer ifb;
110 struct list_head fbdev_list;
111 struct drm_display_mode *our_mode;
112};
Jesse Barnes79e53942008-11-07 14:24:08 -0800113
Eric Anholt21d40d32010-03-25 11:11:14 -0700114struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100115 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200116 /*
117 * The new crtc this encoder will be driven from. Only differs from
118 * base->crtc while a modeset is in progress.
119 */
120 struct intel_crtc *new_crtc;
121
Jesse Barnes79e53942008-11-07 14:24:08 -0800122 int type;
Daniel Vetter66a92782012-07-12 20:08:18 +0200123 /*
124 * Intel hw has only one MUX where encoders could be clone, hence a
125 * simple flag is enough to compute the possible_clones mask.
126 */
127 bool cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200128 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700129 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100130 bool (*compute_config)(struct intel_encoder *,
131 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100132 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200133 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200134 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100135 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200136 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200137 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200138 /* Read out the current hw state of this connector, returning true if
139 * the encoder is active. If the encoder is enabled it also set the pipe
140 * it is connected to in the pipe parameter. */
141 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700142 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200143 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800144 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
145 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700146 void (*get_config)(struct intel_encoder *,
147 struct intel_crtc_config *pipe_config);
Ma Lingf8aed702009-08-24 13:50:24 +0800148 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500149 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800150};
151
Jani Nikula1d508702012-10-19 14:51:49 +0300152struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300153 struct drm_display_mode *fixed_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300154 int fitting_mode;
Jani Nikula1d508702012-10-19 14:51:49 +0300155};
156
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800157struct intel_connector {
158 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200159 /*
160 * The fixed encoder this connector is connected to.
161 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100162 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200163
164 /*
165 * The new encoder this connector will be driven. Only differs from
166 * encoder while a modeset is in progress.
167 */
168 struct intel_encoder *new_encoder;
169
Daniel Vetterf0947c32012-07-02 13:10:34 +0200170 /* Reads out the current hw, returning true if the connector is enabled
171 * and active (i.e. dpms ON state). */
172 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300173
174 /* Panel info for eDP and LVDS */
175 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300176
177 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
178 struct edid *edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200179
180 /* since POLL and HPD connectors may use the same HPD line keep the native
181 state of connector->polled in case hotplug storm detection changes it */
182 u8 polled;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800183};
184
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300185typedef struct dpll {
186 /* given values */
187 int n;
188 int m1, m2;
189 int p1, p2;
190 /* derived values */
191 int dot;
192 int vco;
193 int m;
194 int p;
195} intel_clock_t;
196
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100197struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200198 /**
199 * quirks - bitfield with hw state readout quirks
200 *
201 * For various reasons the hw state readout code might not be able to
202 * completely faithfully read out the current state. These cases are
203 * tracked with quirk flags so that fastboot and state checker can act
204 * accordingly.
205 */
206#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
207 unsigned long quirks;
208
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100209 struct drm_display_mode requested_mode;
210 struct drm_display_mode adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100211 /* Whether to set up the PCH/FDI. Note that we never allow sharing
212 * between pch encoders and cpu encoders. */
213 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100214
Daniel Vetter3b117c82013-04-17 20:15:07 +0200215 /* CPU Transcoder for the pipe. Currently this can only differ from the
216 * pipe on Haswell (where we have a special eDP transcoder). */
217 enum transcoder cpu_transcoder;
218
Daniel Vetter50f3b012013-03-27 00:44:56 +0100219 /*
220 * Use reduced/limited/broadcast rbg range, compressing from the full
221 * range fed into the crtcs.
222 */
223 bool limited_color_range;
224
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200225 /* DP has a bunch of special case unfortunately, so mark the pipe
226 * accordingly. */
227 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200228
229 /*
230 * Enable dithering, used when the selected pipe bpp doesn't match the
231 * plane bpp.
232 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100233 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100234
235 /* Controls for the clock computation, to override various stages. */
236 bool clock_set;
237
Daniel Vetter09ede542013-04-30 14:01:45 +0200238 /* SDVO TV has a bunch of special case. To make multifunction encoders
239 * work correctly, we need to track this at runtime.*/
240 bool sdvo_tv_clock;
241
Daniel Vettere29c22c2013-02-21 00:00:16 +0100242 /*
243 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
244 * required. This is set in the 2nd loop of calling encoder's
245 * ->compute_config if the first pick doesn't work out.
246 */
247 bool bw_constrained;
248
Daniel Vetterf47709a2013-03-28 10:42:02 +0100249 /* Settings for the intel dpll used on pretty much everything but
250 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300251 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100252
Daniel Vettera43f6e02013-06-07 23:10:32 +0200253 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
254 enum intel_dpll_id shared_dpll;
255
Daniel Vetter66e985c2013-06-05 13:34:20 +0200256 /* Actual register state of the dpll, for shared dpll cross-checking. */
257 struct intel_dpll_hw_state dpll_hw_state;
258
Daniel Vetter965e0c42013-03-27 00:44:57 +0100259 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200260 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200261
262 /*
263 * Frequence the dpll for the port should run at. Differs from the
264 * adjusted dotclock e.g. for DP or 12bpc hdmi mode.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100265 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200266 int port_clock;
267
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100268 /* Used by SDVO (and if we ever fix it, HDMI). */
269 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700270
271 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700272 struct {
273 u32 control;
274 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200275 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700276 } gmch_pfit;
277
278 /* Panel fitter placement and size for Ironlake+ */
279 struct {
280 u32 pos;
281 u32 size;
282 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100283
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100284 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100285 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100286 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300287
288 bool ips_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100289};
290
Jesse Barnes79e53942008-11-07 14:24:08 -0800291struct intel_crtc {
292 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700293 enum pipe pipe;
294 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800295 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200296 /*
297 * Whether the crtc and the connected output pipeline is active. Implies
298 * that crtc->enabled is set, i.e. the current mode configuration has
299 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200300 */
301 bool active;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +0800302 bool eld_vld;
Chris Wilson93314b52012-06-13 17:36:55 +0100303 bool primary_disabled; /* is the crtc obscured by a plane? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700304 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200305 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500306 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100307
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000308 atomic_t unpin_work_count;
309
Daniel Vettere506a0c2012-07-05 12:17:29 +0200310 /* Display surface base address adjustement for pageflips. Note that on
311 * gen4+ this only adjusts up to a tile, offsets within a tile are
312 * handled in the hw itself (with the TILEOFF register). */
313 unsigned long dspaddr_offset;
314
Chris Wilson05394f32010-11-08 19:18:58 +0000315 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100316 uint32_t cursor_addr;
317 int16_t cursor_x, cursor_y;
318 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100319 bool cursor_visible;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700320
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100321 struct intel_crtc_config config;
322
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300323 uint32_t ddi_pll_sel;
Ville Syrjälä10d83732013-01-29 18:13:34 +0200324
325 /* reset counter value when the last flip was submitted */
326 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300327
328 /* Access to these should be protected by dev_priv->irq_lock. */
329 bool cpu_fifo_underrun_disabled;
330 bool pch_fifo_underrun_disabled;
Jesse Barnes79e53942008-11-07 14:24:08 -0800331};
332
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800333struct intel_plane {
334 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700335 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800336 enum pipe pipe;
337 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100338 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800339 int max_downscale;
340 u32 lut_r[1024], lut_g[1024], lut_b[1024];
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700341 int crtc_x, crtc_y;
342 unsigned int crtc_w, crtc_h;
343 uint32_t src_x, src_y;
344 uint32_t src_w, src_h;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300345
346 /* Since we need to change the watermarks before/after
347 * enabling/disabling the planes, we need to store the parameters here
348 * as the other pieces of the struct may not reflect the values we want
349 * for the watermark calculations. Currently only Haswell uses this.
350 */
351 struct {
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300352 bool enabled;
353 bool scaled;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300354 uint8_t bytes_per_pixel;
355 uint32_t horiz_pixels;
356 } wm;
357
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800358 void (*update_plane)(struct drm_plane *plane,
359 struct drm_framebuffer *fb,
360 struct drm_i915_gem_object *obj,
361 int crtc_x, int crtc_y,
362 unsigned int crtc_w, unsigned int crtc_h,
363 uint32_t x, uint32_t y,
364 uint32_t src_w, uint32_t src_h);
365 void (*disable_plane)(struct drm_plane *plane);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800366 int (*update_colorkey)(struct drm_plane *plane,
367 struct drm_intel_sprite_colorkey *key);
368 void (*get_colorkey)(struct drm_plane *plane,
369 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800370};
371
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300372struct intel_watermark_params {
373 unsigned long fifo_size;
374 unsigned long max_wm;
375 unsigned long default_wm;
376 unsigned long guard_size;
377 unsigned long cacheline_size;
378};
379
380struct cxsr_latency {
381 int is_desktop;
382 int is_ddr3;
383 unsigned long fsb_freq;
384 unsigned long mem_freq;
385 unsigned long display_sr;
386 unsigned long display_hpll_disable;
387 unsigned long cursor_sr;
388 unsigned long cursor_hpll_disable;
389};
390
Jesse Barnes79e53942008-11-07 14:24:08 -0800391#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800392#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100393#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800394#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800395#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800396
Jesse Barnes45187ac2011-08-03 09:22:55 -0700397#define DIP_HEADER_SIZE 5
398
David Härdeman3c17fe42010-09-24 21:44:32 +0200399#define DIP_TYPE_AVI 0x82
400#define DIP_VERSION_AVI 0x2
401#define DIP_LEN_AVI 13
Paulo Zanonic846b612012-04-13 16:31:41 -0300402#define DIP_AVI_PR_1 0
403#define DIP_AVI_PR_2 1
Ville Syrjäläabedc072013-01-17 16:31:31 +0200404#define DIP_AVI_RGB_QUANT_RANGE_DEFAULT (0 << 2)
405#define DIP_AVI_RGB_QUANT_RANGE_LIMITED (1 << 2)
406#define DIP_AVI_RGB_QUANT_RANGE_FULL (2 << 2)
David Härdeman3c17fe42010-09-24 21:44:32 +0200407
Jesse Barnes26005212011-09-22 11:16:01 +0530408#define DIP_TYPE_SPD 0x83
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700409#define DIP_VERSION_SPD 0x1
410#define DIP_LEN_SPD 25
411#define DIP_SPD_UNKNOWN 0
412#define DIP_SPD_DSTB 0x1
413#define DIP_SPD_DVDP 0x2
414#define DIP_SPD_DVHS 0x3
415#define DIP_SPD_HDDVR 0x4
416#define DIP_SPD_DVC 0x5
417#define DIP_SPD_DSC 0x6
418#define DIP_SPD_VCD 0x7
419#define DIP_SPD_GAME 0x8
420#define DIP_SPD_PC 0x9
421#define DIP_SPD_BD 0xa
422#define DIP_SPD_SCD 0xb
423
David Härdeman3c17fe42010-09-24 21:44:32 +0200424struct dip_infoframe {
425 uint8_t type; /* HB0 */
426 uint8_t ver; /* HB1 */
427 uint8_t len; /* HB2 - body len, not including checksum */
428 uint8_t ecc; /* Header ECC */
429 uint8_t checksum; /* PB0 */
430 union {
431 struct {
432 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
433 uint8_t Y_A_B_S;
434 /* PB2 - C 7:6, M 5:4, R 3:0 */
435 uint8_t C_M_R;
436 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
437 uint8_t ITC_EC_Q_SC;
438 /* PB4 - VIC 6:0 */
439 uint8_t VIC;
Paulo Zanoni0aa534d2012-04-13 16:31:40 -0300440 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
441 uint8_t YQ_CN_PR;
David Härdeman3c17fe42010-09-24 21:44:32 +0200442 /* PB6 to PB13 */
443 uint16_t top_bar_end;
444 uint16_t bottom_bar_start;
445 uint16_t left_bar_end;
446 uint16_t right_bar_start;
Daniel Vetter81014b92012-05-12 20:22:00 +0200447 } __attribute__ ((packed)) avi;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700448 struct {
449 uint8_t vn[8];
450 uint8_t pd[16];
451 uint8_t sdi;
Daniel Vetter81014b92012-05-12 20:22:00 +0200452 } __attribute__ ((packed)) spd;
David Härdeman3c17fe42010-09-24 21:44:32 +0200453 uint8_t payload[27];
454 } __attribute__ ((packed)) body;
455} __attribute__((packed));
456
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300457struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300458 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300459 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300460 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200461 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300462 bool has_hdmi_sink;
463 bool has_audio;
464 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200465 bool rgb_quant_range_selectable;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300466 void (*write_infoframe)(struct drm_encoder *encoder,
467 struct dip_infoframe *frame);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300468 void (*set_infoframes)(struct drm_encoder *encoder,
469 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300470};
471
Adam Jacksonb091cd92012-09-18 10:58:49 -0400472#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300473#define DP_LINK_CONFIGURATION_SIZE 9
474
475struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300476 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300477 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300478 uint32_t DP;
479 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
480 bool has_audio;
481 enum hdmi_force_audio force_audio;
482 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200483 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300484 uint8_t link_bw;
485 uint8_t lane_count;
486 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300487 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400488 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300489 struct i2c_adapter adapter;
490 struct i2c_algo_dp_aux_data algo;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300491 uint8_t train_set[4];
492 int panel_power_up_delay;
493 int panel_power_down_delay;
494 int panel_power_cycle_delay;
495 int backlight_on_delay;
496 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300497 struct delayed_work panel_vdd_work;
498 bool want_panel_vdd;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300499 bool psr_setup_done;
Jani Nikuladd06f902012-10-19 14:51:50 +0300500 struct intel_connector *attached_connector;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300501};
502
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200503struct intel_digital_port {
504 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200505 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -0700506 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200507 struct intel_dp dp;
508 struct intel_hdmi hdmi;
509};
510
Jesse Barnes89b667f2013-04-18 14:51:36 -0700511static inline int
512vlv_dport_to_channel(struct intel_digital_port *dport)
513{
514 switch (dport->port) {
515 case PORT_B:
516 return 0;
517 case PORT_C:
518 return 1;
519 default:
520 BUG();
521 }
522}
523
Chris Wilsonf875c152010-09-09 15:44:14 +0100524static inline struct drm_crtc *
525intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
526{
527 struct drm_i915_private *dev_priv = dev->dev_private;
528 return dev_priv->pipe_to_crtc_mapping[pipe];
529}
530
Chris Wilson417ae142011-01-19 15:04:42 +0000531static inline struct drm_crtc *
532intel_get_crtc_for_plane(struct drm_device *dev, int plane)
533{
534 struct drm_i915_private *dev_priv = dev->dev_private;
535 return dev_priv->plane_to_crtc_mapping[plane];
536}
537
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100538struct intel_unpin_work {
539 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000540 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000541 struct drm_i915_gem_object *old_fb_obj;
542 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100543 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000544 atomic_t pending;
545#define INTEL_FLIP_INACTIVE 0
546#define INTEL_FLIP_PENDING 1
547#define INTEL_FLIP_COMPLETE 2
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100548 bool enable_stall_check;
549};
550
Daniel Vetterd2acd212012-10-20 20:57:43 +0200551int intel_pch_rawclk(struct drm_device *dev);
552
Jani Nikula4eab8132012-08-13 13:22:34 +0300553int intel_connector_update_modes(struct drm_connector *connector,
554 struct edid *edid);
Zhenyu Wang335af9a2010-03-30 14:39:31 +0800555int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Eric Anholtf0217c42009-12-01 11:56:30 -0800556
Chris Wilson3f43c482011-05-12 22:17:24 +0100557extern void intel_attach_force_audio_property(struct drm_connector *connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000558extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
559
Paulo Zanoni86642812013-04-12 17:57:57 -0300560extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Jesse Barnes79e53942008-11-07 14:24:08 -0800561extern void intel_crt_init(struct drm_device *dev);
Daniel Vetter08d644a2012-07-12 20:19:59 +0200562extern void intel_hdmi_init(struct drm_device *dev,
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300563 int hdmi_reg, enum port port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200564extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
565 struct intel_connector *intel_connector);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300566extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100567extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
568 struct intel_crtc_config *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300569extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
Daniel Vettereef4eac2012-03-23 23:43:35 +0100570extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
571 bool is_sdvob);
Jesse Barnes79e53942008-11-07 14:24:08 -0800572extern void intel_dvo_init(struct drm_device *dev);
573extern void intel_tv_init(struct drm_device *dev);
Chris Wilsonf047e392012-07-21 12:31:41 +0100574extern void intel_mark_busy(struct drm_device *dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -0300575extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
576 struct intel_ring_buffer *ring);
Chris Wilson725a5b52013-01-08 11:02:57 +0000577extern void intel_mark_idle(struct drm_device *dev);
Daniel Vetterc9093352013-06-06 22:22:47 +0200578extern void intel_lvds_init(struct drm_device *dev);
Daniel Vetter1974cad2012-11-26 17:22:09 +0100579extern bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoniab9d7c32012-07-17 17:53:45 -0300580extern void intel_dp_init(struct drm_device *dev, int output_reg,
581 enum port port);
Paulo Zanoni16c25532013-06-12 17:27:25 -0300582extern bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200583 struct intel_connector *intel_connector);
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300584extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300585extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
586extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +0300587extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300588extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200589extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
590extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100591extern bool intel_dp_compute_config(struct intel_encoder *encoder,
592 struct intel_crtc_config *pipe_config);
Adam Jacksoncb0953d2010-07-16 14:46:29 -0400593extern bool intel_dpd_is_edp(struct drm_device *dev);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -0200594extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
595extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200596extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
597extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
598extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
599extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700600extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -0300601extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
602 enum plane plane);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800603
Chris Wilsona9573552010-08-22 13:18:16 +0100604/* intel_panel.c */
Jani Nikuladd06f902012-10-19 14:51:50 +0300605extern int intel_panel_init(struct intel_panel *panel,
606 struct drm_display_mode *fixed_mode);
Jani Nikula1d508702012-10-19 14:51:49 +0300607extern void intel_panel_fini(struct intel_panel *panel);
608
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100609extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
610 struct drm_display_mode *adjusted_mode);
Jesse Barnesb074cec2013-04-25 12:55:02 -0700611extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
612 struct intel_crtc_config *pipe_config,
613 int fitting_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700614extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
615 struct intel_crtc_config *pipe_config,
616 int fitting_mode);
Jani Nikulad6540632013-04-12 15:18:36 +0300617extern void intel_panel_set_backlight(struct drm_device *dev,
618 u32 level, u32 max);
Jani Nikula0657b6b2012-10-19 14:51:46 +0300619extern int intel_panel_setup_backlight(struct drm_connector *connector);
Daniel Vetter24ded202012-06-05 12:14:54 +0200620extern void intel_panel_enable_backlight(struct drm_device *dev,
621 enum pipe pipe);
Chris Wilson47356eb2011-01-11 17:06:04 +0000622extern void intel_panel_disable_backlight(struct drm_device *dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200623extern void intel_panel_destroy_backlight(struct drm_device *dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +0000624extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100625
Daniel Vetterd9e55602012-07-04 22:16:09 +0200626struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200627 struct drm_encoder **save_connector_encoders;
628 struct drm_crtc **save_encoder_crtcs;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200629
630 bool fb_changed;
631 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200632};
633
Chris Wilsonc0c36b942012-12-19 16:08:43 +0000634extern int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
635 int x, int y, struct drm_framebuffer *old_fb);
Daniel Vettera261b242012-07-26 19:21:47 +0200636extern void intel_modeset_disable(struct drm_device *dev);
Chris Wilsonc0c36b942012-12-19 16:08:43 +0000637extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -0800638extern void intel_crtc_load_lut(struct drm_crtc *crtc);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200639extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100640extern void intel_encoder_destroy(struct drm_encoder *encoder);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200641extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
642extern void intel_connector_dpms(struct drm_connector *, int mode);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200643extern bool intel_connector_get_hw_state(struct intel_connector *connector);
Daniel Vetterb9805142012-08-31 17:37:33 +0200644extern void intel_modeset_check_state(struct drm_device *dev);
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700645extern void intel_plane_restore(struct drm_plane *plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +0300646extern void intel_plane_disable(struct drm_plane *plane);
Daniel Vetterb9805142012-08-31 17:37:33 +0200647
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
Chris Wilsondf0e9242010-09-09 16:20:55 +0100649static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
650{
651 return to_intel_connector(connector)->encoder;
652}
653
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200654static inline struct intel_digital_port *
655enc_to_dig_port(struct drm_encoder *encoder)
656{
657 return container_of(encoder, struct intel_digital_port, base.base);
658}
659
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300660static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
661{
662 return &enc_to_dig_port(encoder)->dp;
663}
664
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200665static inline struct intel_digital_port *
666dp_to_dig_port(struct intel_dp *intel_dp)
667{
668 return container_of(intel_dp, struct intel_digital_port, dp);
669}
670
671static inline struct intel_digital_port *
672hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
673{
674 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300675}
676
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000677bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
678 struct intel_digital_port *port);
679
Chris Wilsondf0e9242010-09-09 16:20:55 +0100680extern void intel_connector_attach_encoder(struct intel_connector *connector,
681 struct intel_encoder *encoder);
682extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800683
684extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
685 struct drm_crtc *crtc);
Carl Worth08d7b3d2009-04-29 14:43:54 -0700686int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
687 struct drm_file *file_priv);
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200688extern enum transcoder
689intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
690 enum pipe pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700691extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100692extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
Paulo Zanonid4b19312012-11-29 11:29:32 -0200693extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Jesse Barnes89b667f2013-04-18 14:51:36 -0700694extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
Chris Wilson8261b192011-04-19 23:18:09 +0100695
696struct intel_load_detect_pipe {
Chris Wilsond2dff872011-04-19 08:36:26 +0100697 struct drm_framebuffer *release_fb;
Chris Wilson8261b192011-04-19 23:18:09 +0100698 bool load_detect_temp;
699 int dpms_mode;
700};
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200701extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +0100702 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +0100703 struct intel_load_detect_pipe *old);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200704extern void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +0100705 struct intel_load_detect_pipe *old);
Jesse Barnes79e53942008-11-07 14:24:08 -0800706
Jesse Barnes79e53942008-11-07 14:24:08 -0800707extern void intelfb_restore(void);
708extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
709 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000710extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
711 u16 *blue, int regno);
Chris Wilson0cdab212010-12-05 17:27:06 +0000712extern void intel_enable_clock_gating(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800713
Chris Wilson127bd2a2010-07-23 23:32:05 +0100714extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000715 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +0000716 struct intel_ring_buffer *pipelined);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100717extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Chris Wilson127bd2a2010-07-23 23:32:05 +0100718
Dave Airlie38651672010-03-30 05:34:13 +0000719extern int intel_framebuffer_init(struct drm_device *dev,
720 struct intel_framebuffer *ifb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800721 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +0000722 struct drm_i915_gem_object *obj);
Chris Wilsonddfe1562013-08-06 17:43:07 +0100723extern void intel_framebuffer_fini(struct intel_framebuffer *fb);
Dave Airlie38651672010-03-30 05:34:13 +0000724extern int intel_fbdev_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100725extern void intel_fbdev_initial_config(struct drm_device *dev);
Dave Airlie38651672010-03-30 05:34:13 +0000726extern void intel_fbdev_fini(struct drm_device *dev);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100727extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500728extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
729extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700730extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500731
Daniel Vetter02e792f2009-09-15 22:57:34 +0200732extern void intel_setup_overlay(struct drm_device *dev);
733extern void intel_cleanup_overlay(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +0000734extern int intel_overlay_switch_off(struct intel_overlay *overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200735extern int intel_overlay_put_image(struct drm_device *dev, void *data,
736 struct drm_file *file_priv);
737extern int intel_overlay_attrs(struct drm_device *dev, void *data,
738 struct drm_file *file_priv);
Dave Airlie4abe3522010-03-30 05:34:18 +0000739
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000740extern void intel_fb_output_poll_changed(struct drm_device *dev);
Dave Airliee8e7a2b2011-04-21 22:18:32 +0100741extern void intel_fb_restore_mode(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700742
Daniel Vetter55607e82013-06-16 21:42:39 +0200743struct intel_shared_dpll *
744intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
745
746void assert_shared_dpll(struct drm_i915_private *dev_priv,
747 struct intel_shared_dpll *pll,
748 bool state);
749#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
750#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
751void assert_pll(struct drm_i915_private *dev_priv,
752 enum pipe pipe, bool state);
753#define assert_pll_enabled(d, p) assert_pll(d, p, true)
754#define assert_pll_disabled(d, p) assert_pll(d, p, false)
755void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
756 enum pipe pipe, bool state);
757#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
758#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800759extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
760 bool state);
761#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
762#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
763
Jesse Barnes645c62a2011-05-11 09:49:31 -0700764extern void intel_init_clock_gating(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300765extern void intel_suspend_hw(struct drm_device *dev);
Wu Fengguange0dac652011-09-05 14:25:34 +0800766extern void intel_write_eld(struct drm_encoder *encoder,
767 struct drm_display_mode *mode);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300768extern void intel_prepare_ddi(struct drm_device *dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300769extern void hsw_fdi_link_train(struct drm_crtc *crtc);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300770extern void intel_ddi_init(struct drm_device *dev, enum port port);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700771
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800772/* For use by IVB LP watermark workaround in intel_sprite.c */
Chris Wilsonf681fa22012-04-14 21:56:08 +0100773extern void intel_update_watermarks(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800774extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300775 uint32_t sprite_width, int pixel_size,
776 bool enabled, bool scaled);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800777
Chris Wilsonbc752862013-02-21 20:04:31 +0000778extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
779 unsigned int tiling_mode,
780 unsigned int bpp,
781 unsigned int pitch);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100782
Jesse Barnes8ea30862012-01-03 08:05:39 -0800783extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
784 struct drm_file *file_priv);
785extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
786 struct drm_file *file_priv);
787
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300788/* Power-related functions, located in intel_pm.c */
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300789extern void intel_init_pm(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300790/* FBC */
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300791extern bool intel_fbc_enabled(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300792extern void intel_update_fbc(struct drm_device *dev);
Daniel Vettereb48eb02012-04-26 23:28:12 +0200793/* IPS */
794extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
795extern void intel_gpu_ips_teardown(void);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300796
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800797/* Power well */
798extern int i915_init_power_well(struct drm_device *dev);
799extern void i915_remove_power_well(struct drm_device *dev);
800
Paulo Zanonib97186f2013-05-03 12:15:36 -0300801extern bool intel_display_power_enabled(struct drm_device *dev,
802 enum intel_display_power_domain domain);
Paulo Zanonifa42e232013-01-25 16:59:11 -0200803extern void intel_init_power_well(struct drm_device *dev);
Paulo Zanonicb107992013-01-25 16:59:15 -0200804extern void intel_set_power_well(struct drm_device *dev, bool enable);
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200805extern void intel_enable_gt_powersave(struct drm_device *dev);
806extern void intel_disable_gt_powersave(struct drm_device *dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +0200807extern void ironlake_teardown_rc6(struct drm_device *dev);
Daniel Vetterb3daeae2012-04-26 23:28:13 +0200808
Daniel Vetter85234cd2012-07-02 13:27:29 +0200809extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
810 enum pipe *pipe);
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200811extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
Paulo Zanoni79f689a2012-10-05 12:05:52 -0300812extern void intel_ddi_pll_init(struct drm_device *dev);
Damien Lespiau8228c252013-03-07 15:30:27 +0000813extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200814extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
815 enum transcoder cpu_transcoder);
Paulo Zanonifc914632012-10-05 12:05:54 -0300816extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
817extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300818extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
Daniel Vetterff9a6752013-06-01 17:16:21 +0200819extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300820extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
Paulo Zanonidae84792012-10-15 15:51:30 -0300821extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Paulo Zanonic19b0662012-10-15 15:51:41 -0300822extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -0200823extern bool
824intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
825extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300826
Ville Syrjälä96a02912013-02-18 19:08:49 +0200827extern void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanoni86642812013-04-12 17:57:57 -0300828extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
829 enum pipe pipe,
830 bool enable);
831extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
832 enum transcoder pch_transcoder,
833 bool enable);
Ville Syrjälä96a02912013-02-18 19:08:49 +0200834
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300835extern void intel_edp_psr_enable(struct intel_dp *intel_dp);
836extern void intel_edp_psr_disable(struct intel_dp *intel_dp);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -0300837extern void intel_edp_psr_update(struct drm_device *dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -0300838extern void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
839 bool switch_to_fclk, bool allow_power_down);
840extern void hsw_restore_lcpll(struct drm_i915_private *dev_priv);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300841
Jesse Barnes79e53942008-11-07 14:24:08 -0800842#endif /* __INTEL_DRV_H__ */