Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 1 | /* |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 2 | * GPIOs on MPC512x/8349/8572/8610/QorIQ and compatible |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2008 Peter Korsgaard <jacmet@sunsite.dk> |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 5 | * Copyright (C) 2016 Freescale Semiconductor Inc. |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 6 | * |
| 7 | * This file is licensed under the terms of the GNU General Public License |
| 8 | * version 2. This program is licensed "as is" without any warranty of any |
| 9 | * kind, whether express or implied. |
| 10 | */ |
| 11 | |
| 12 | #include <linux/kernel.h> |
| 13 | #include <linux/init.h> |
| 14 | #include <linux/spinlock.h> |
| 15 | #include <linux/io.h> |
| 16 | #include <linux/of.h> |
| 17 | #include <linux/of_gpio.h> |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 18 | #include <linux/of_address.h> |
Rob Herring | 5af5073 | 2013-09-17 14:28:33 -0500 | [diff] [blame] | 19 | #include <linux/of_irq.h> |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 20 | #include <linux/of_platform.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 21 | #include <linux/slab.h> |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 22 | #include <linux/irq.h> |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 23 | #include <linux/gpio/driver.h> |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 24 | #include <linux/bitops.h> |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 25 | |
| 26 | #define MPC8XXX_GPIO_PINS 32 |
| 27 | |
| 28 | #define GPIO_DIR 0x00 |
| 29 | #define GPIO_ODR 0x04 |
| 30 | #define GPIO_DAT 0x08 |
| 31 | #define GPIO_IER 0x0c |
| 32 | #define GPIO_IMR 0x10 |
| 33 | #define GPIO_ICR 0x14 |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 34 | #define GPIO_ICR2 0x18 |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 35 | |
| 36 | struct mpc8xxx_gpio_chip { |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 37 | struct gpio_chip gc; |
| 38 | void __iomem *regs; |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 39 | raw_spinlock_t lock; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 40 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 41 | int (*direction_output)(struct gpio_chip *chip, |
| 42 | unsigned offset, int value); |
| 43 | |
Grant Likely | bae1d8f | 2012-02-14 14:06:50 -0700 | [diff] [blame] | 44 | struct irq_domain *irq; |
Ricardo Ribalda Delgado | 257e107 | 2015-01-18 12:39:33 +0100 | [diff] [blame] | 45 | unsigned int irqn; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 46 | }; |
| 47 | |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 48 | /* |
| 49 | * This hardware has a big endian bit assignment such that GPIO line 0 is |
| 50 | * connected to bit 31, line 1 to bit 30 ... line 31 to bit 0. |
| 51 | * This inline helper give the right bitmask for a certain line. |
| 52 | */ |
| 53 | static inline u32 mpc_pin2mask(unsigned int offset) |
| 54 | { |
| 55 | return BIT(31 - offset); |
| 56 | } |
| 57 | |
Felix Radensky | c1a676d | 2009-08-12 08:57:39 +0300 | [diff] [blame] | 58 | /* Workaround GPIO 1 errata on MPC8572/MPC8536. The status of GPIOs |
| 59 | * defined as output cannot be determined by reading GPDAT register, |
| 60 | * so we use shadow data register instead. The status of input pins |
| 61 | * is determined by reading GPDAT register. |
| 62 | */ |
| 63 | static int mpc8572_gpio_get(struct gpio_chip *gc, unsigned int gpio) |
| 64 | { |
| 65 | u32 val; |
Linus Walleij | 709d71a | 2015-12-07 10:34:28 +0100 | [diff] [blame] | 66 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc); |
Liu Gang | 1aeef30 | 2013-11-22 16:12:40 +0800 | [diff] [blame] | 67 | u32 out_mask, out_shadow; |
Felix Radensky | c1a676d | 2009-08-12 08:57:39 +0300 | [diff] [blame] | 68 | |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 69 | out_mask = gc->read_reg(mpc8xxx_gc->regs + GPIO_DIR); |
| 70 | val = gc->read_reg(mpc8xxx_gc->regs + GPIO_DAT) & ~out_mask; |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 71 | out_shadow = gc->bgpio_data & out_mask; |
Felix Radensky | c1a676d | 2009-08-12 08:57:39 +0300 | [diff] [blame] | 72 | |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 73 | return !!((val | out_shadow) & mpc_pin2mask(gpio)); |
Felix Radensky | c1a676d | 2009-08-12 08:57:39 +0300 | [diff] [blame] | 74 | } |
| 75 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 76 | static int mpc5121_gpio_dir_out(struct gpio_chip *gc, |
| 77 | unsigned int gpio, int val) |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 78 | { |
Linus Walleij | 709d71a | 2015-12-07 10:34:28 +0100 | [diff] [blame] | 79 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc); |
Wolfram Sang | 28538df | 2011-12-13 10:12:48 +0100 | [diff] [blame] | 80 | /* GPIO 28..31 are input only on MPC5121 */ |
| 81 | if (gpio >= 28) |
| 82 | return -EINVAL; |
| 83 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 84 | return mpc8xxx_gc->direction_output(gc, gpio, val); |
Wolfram Sang | 28538df | 2011-12-13 10:12:48 +0100 | [diff] [blame] | 85 | } |
| 86 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 87 | static int mpc5125_gpio_dir_out(struct gpio_chip *gc, |
| 88 | unsigned int gpio, int val) |
Uwe Kleine-König | 0ba69e0 | 2015-07-16 21:08:23 +0200 | [diff] [blame] | 89 | { |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 90 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc); |
Uwe Kleine-König | 0ba69e0 | 2015-07-16 21:08:23 +0200 | [diff] [blame] | 91 | /* GPIO 0..3 are input only on MPC5125 */ |
| 92 | if (gpio <= 3) |
| 93 | return -EINVAL; |
| 94 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 95 | return mpc8xxx_gc->direction_output(gc, gpio, val); |
Uwe Kleine-König | 0ba69e0 | 2015-07-16 21:08:23 +0200 | [diff] [blame] | 96 | } |
| 97 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 98 | static int mpc8xxx_gpio_to_irq(struct gpio_chip *gc, unsigned offset) |
| 99 | { |
Linus Walleij | 709d71a | 2015-12-07 10:34:28 +0100 | [diff] [blame] | 100 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = gpiochip_get_data(gc); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 101 | |
| 102 | if (mpc8xxx_gc->irq && offset < MPC8XXX_GPIO_PINS) |
| 103 | return irq_create_mapping(mpc8xxx_gc->irq, offset); |
| 104 | else |
| 105 | return -ENXIO; |
| 106 | } |
| 107 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 108 | static void mpc8xxx_gpio_irq_cascade(struct irq_desc *desc) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 109 | { |
Thomas Gleixner | ec775d0 | 2011-03-25 16:45:20 +0100 | [diff] [blame] | 110 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_desc_get_handler_data(desc); |
Felix Radensky | cfadd83 | 2011-10-11 10:24:21 +0200 | [diff] [blame] | 111 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 112 | struct gpio_chip *gc = &mpc8xxx_gc->gc; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 113 | unsigned int mask; |
| 114 | |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 115 | mask = gc->read_reg(mpc8xxx_gc->regs + GPIO_IER) |
| 116 | & gc->read_reg(mpc8xxx_gc->regs + GPIO_IMR); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 117 | if (mask) |
| 118 | generic_handle_irq(irq_linear_revmap(mpc8xxx_gc->irq, |
| 119 | 32 - ffs(mask))); |
Thomas Gleixner | d6de85e | 2012-05-03 12:22:06 +0200 | [diff] [blame] | 120 | if (chip->irq_eoi) |
| 121 | chip->irq_eoi(&desc->irq_data); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 122 | } |
| 123 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 124 | static void mpc8xxx_irq_unmask(struct irq_data *d) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 125 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 126 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 127 | struct gpio_chip *gc = &mpc8xxx_gc->gc; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 128 | unsigned long flags; |
| 129 | |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 130 | raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 131 | |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 132 | gc->write_reg(mpc8xxx_gc->regs + GPIO_IMR, |
| 133 | gc->read_reg(mpc8xxx_gc->regs + GPIO_IMR) |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 134 | | mpc_pin2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 135 | |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 136 | raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 137 | } |
| 138 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 139 | static void mpc8xxx_irq_mask(struct irq_data *d) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 140 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 141 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 142 | struct gpio_chip *gc = &mpc8xxx_gc->gc; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 143 | unsigned long flags; |
| 144 | |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 145 | raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 146 | |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 147 | gc->write_reg(mpc8xxx_gc->regs + GPIO_IMR, |
| 148 | gc->read_reg(mpc8xxx_gc->regs + GPIO_IMR) |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 149 | & ~mpc_pin2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 150 | |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 151 | raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 152 | } |
| 153 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 154 | static void mpc8xxx_irq_ack(struct irq_data *d) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 155 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 156 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 157 | struct gpio_chip *gc = &mpc8xxx_gc->gc; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 158 | |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 159 | gc->write_reg(mpc8xxx_gc->regs + GPIO_IER, |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 160 | mpc_pin2mask(irqd_to_hwirq(d))); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 161 | } |
| 162 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 163 | static int mpc8xxx_irq_set_type(struct irq_data *d, unsigned int flow_type) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 164 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 165 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 166 | struct gpio_chip *gc = &mpc8xxx_gc->gc; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 167 | unsigned long flags; |
| 168 | |
| 169 | switch (flow_type) { |
| 170 | case IRQ_TYPE_EDGE_FALLING: |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 171 | raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 172 | gc->write_reg(mpc8xxx_gc->regs + GPIO_ICR, |
| 173 | gc->read_reg(mpc8xxx_gc->regs + GPIO_ICR) |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 174 | | mpc_pin2mask(irqd_to_hwirq(d))); |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 175 | raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 176 | break; |
| 177 | |
| 178 | case IRQ_TYPE_EDGE_BOTH: |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 179 | raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 180 | gc->write_reg(mpc8xxx_gc->regs + GPIO_ICR, |
| 181 | gc->read_reg(mpc8xxx_gc->regs + GPIO_ICR) |
Linus Walleij | b3222f7 | 2017-10-20 16:08:12 +0200 | [diff] [blame] | 182 | & ~mpc_pin2mask(irqd_to_hwirq(d))); |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 183 | raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 184 | break; |
| 185 | |
| 186 | default: |
| 187 | return -EINVAL; |
| 188 | } |
| 189 | |
| 190 | return 0; |
| 191 | } |
| 192 | |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 193 | static int mpc512x_irq_set_type(struct irq_data *d, unsigned int flow_type) |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 194 | { |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 195 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = irq_data_get_irq_chip_data(d); |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 196 | struct gpio_chip *gc = &mpc8xxx_gc->gc; |
Grant Likely | 476eb49 | 2011-05-04 15:02:15 +1000 | [diff] [blame] | 197 | unsigned long gpio = irqd_to_hwirq(d); |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 198 | void __iomem *reg; |
| 199 | unsigned int shift; |
| 200 | unsigned long flags; |
| 201 | |
| 202 | if (gpio < 16) { |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 203 | reg = mpc8xxx_gc->regs + GPIO_ICR; |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 204 | shift = (15 - gpio) * 2; |
| 205 | } else { |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 206 | reg = mpc8xxx_gc->regs + GPIO_ICR2; |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 207 | shift = (15 - (gpio % 16)) * 2; |
| 208 | } |
| 209 | |
| 210 | switch (flow_type) { |
| 211 | case IRQ_TYPE_EDGE_FALLING: |
| 212 | case IRQ_TYPE_LEVEL_LOW: |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 213 | raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 214 | gc->write_reg(reg, (gc->read_reg(reg) & ~(3 << shift)) |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 215 | | (2 << shift)); |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 216 | raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 217 | break; |
| 218 | |
| 219 | case IRQ_TYPE_EDGE_RISING: |
| 220 | case IRQ_TYPE_LEVEL_HIGH: |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 221 | raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 222 | gc->write_reg(reg, (gc->read_reg(reg) & ~(3 << shift)) |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 223 | | (1 << shift)); |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 224 | raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 225 | break; |
| 226 | |
| 227 | case IRQ_TYPE_EDGE_BOTH: |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 228 | raw_spin_lock_irqsave(&mpc8xxx_gc->lock, flags); |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 229 | gc->write_reg(reg, (gc->read_reg(reg) & ~(3 << shift))); |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 230 | raw_spin_unlock_irqrestore(&mpc8xxx_gc->lock, flags); |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 231 | break; |
| 232 | |
| 233 | default: |
| 234 | return -EINVAL; |
| 235 | } |
| 236 | |
| 237 | return 0; |
| 238 | } |
| 239 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 240 | static struct irq_chip mpc8xxx_irq_chip = { |
| 241 | .name = "mpc8xxx-gpio", |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 242 | .irq_unmask = mpc8xxx_irq_unmask, |
| 243 | .irq_mask = mpc8xxx_irq_mask, |
| 244 | .irq_ack = mpc8xxx_irq_ack, |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 245 | /* this might get overwritten in mpc8xxx_probe() */ |
Lennert Buytenhek | 94347cb | 2011-03-08 22:26:58 +0000 | [diff] [blame] | 246 | .irq_set_type = mpc8xxx_irq_set_type, |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 247 | }; |
| 248 | |
Linus Walleij | 5ba17ae | 2013-10-11 19:37:30 +0200 | [diff] [blame] | 249 | static int mpc8xxx_gpio_irq_map(struct irq_domain *h, unsigned int irq, |
| 250 | irq_hw_number_t hwirq) |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 251 | { |
Linus Walleij | 5ba17ae | 2013-10-11 19:37:30 +0200 | [diff] [blame] | 252 | irq_set_chip_data(irq, h->host_data); |
Liu Gang | d71cf15 | 2016-10-21 15:31:28 +0800 | [diff] [blame] | 253 | irq_set_chip_and_handler(irq, &mpc8xxx_irq_chip, handle_edge_irq); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 254 | |
| 255 | return 0; |
| 256 | } |
| 257 | |
Krzysztof Kozlowski | 0b354dc | 2015-04-27 21:54:07 +0900 | [diff] [blame] | 258 | static const struct irq_domain_ops mpc8xxx_gpio_irq_ops = { |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 259 | .map = mpc8xxx_gpio_irq_map, |
Grant Likely | ff8c3ab | 2012-01-24 17:09:13 -0700 | [diff] [blame] | 260 | .xlate = irq_domain_xlate_twocell, |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 261 | }; |
| 262 | |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 263 | struct mpc8xxx_gpio_devtype { |
| 264 | int (*gpio_dir_out)(struct gpio_chip *, unsigned int, int); |
| 265 | int (*gpio_get)(struct gpio_chip *, unsigned int); |
| 266 | int (*irq_set_type)(struct irq_data *, unsigned int); |
| 267 | }; |
| 268 | |
| 269 | static const struct mpc8xxx_gpio_devtype mpc512x_gpio_devtype = { |
| 270 | .gpio_dir_out = mpc5121_gpio_dir_out, |
| 271 | .irq_set_type = mpc512x_irq_set_type, |
| 272 | }; |
| 273 | |
Uwe Kleine-König | 0ba69e0 | 2015-07-16 21:08:23 +0200 | [diff] [blame] | 274 | static const struct mpc8xxx_gpio_devtype mpc5125_gpio_devtype = { |
| 275 | .gpio_dir_out = mpc5125_gpio_dir_out, |
| 276 | .irq_set_type = mpc512x_irq_set_type, |
| 277 | }; |
| 278 | |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 279 | static const struct mpc8xxx_gpio_devtype mpc8572_gpio_devtype = { |
| 280 | .gpio_get = mpc8572_gpio_get, |
| 281 | }; |
| 282 | |
| 283 | static const struct mpc8xxx_gpio_devtype mpc8xxx_gpio_devtype_default = { |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 284 | .irq_set_type = mpc8xxx_irq_set_type, |
| 285 | }; |
| 286 | |
Uwe Kleine-König | 4183afe | 2015-07-16 21:08:21 +0200 | [diff] [blame] | 287 | static const struct of_device_id mpc8xxx_gpio_ids[] = { |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 288 | { .compatible = "fsl,mpc8349-gpio", }, |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 289 | { .compatible = "fsl,mpc8572-gpio", .data = &mpc8572_gpio_devtype, }, |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 290 | { .compatible = "fsl,mpc8610-gpio", }, |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 291 | { .compatible = "fsl,mpc5121-gpio", .data = &mpc512x_gpio_devtype, }, |
Uwe Kleine-König | 0ba69e0 | 2015-07-16 21:08:23 +0200 | [diff] [blame] | 292 | { .compatible = "fsl,mpc5125-gpio", .data = &mpc5125_gpio_devtype, }, |
Kumar Gala | 15a5148 | 2011-10-22 16:20:42 -0500 | [diff] [blame] | 293 | { .compatible = "fsl,pq3-gpio", }, |
Anatolij Gustschin | d1dcfbb | 2011-01-08 16:51:16 +0100 | [diff] [blame] | 294 | { .compatible = "fsl,qoriq-gpio", }, |
Anatolij Gustschin | e39d5ef | 2010-08-09 07:58:48 +0200 | [diff] [blame] | 295 | {} |
| 296 | }; |
| 297 | |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 298 | static int mpc8xxx_probe(struct platform_device *pdev) |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 299 | { |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 300 | struct device_node *np = pdev->dev.of_node; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 301 | struct mpc8xxx_gpio_chip *mpc8xxx_gc; |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 302 | struct gpio_chip *gc; |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 303 | const struct mpc8xxx_gpio_devtype *devtype = |
| 304 | of_device_get_match_data(&pdev->dev); |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 305 | int ret; |
| 306 | |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 307 | mpc8xxx_gc = devm_kzalloc(&pdev->dev, sizeof(*mpc8xxx_gc), GFP_KERNEL); |
| 308 | if (!mpc8xxx_gc) |
| 309 | return -ENOMEM; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 310 | |
Ricardo Ribalda Delgado | 257e107 | 2015-01-18 12:39:33 +0100 | [diff] [blame] | 311 | platform_set_drvdata(pdev, mpc8xxx_gc); |
| 312 | |
Alexander Stein | 5059361 | 2015-07-21 15:54:30 +0200 | [diff] [blame] | 313 | raw_spin_lock_init(&mpc8xxx_gc->lock); |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 314 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 315 | mpc8xxx_gc->regs = of_iomap(np, 0); |
| 316 | if (!mpc8xxx_gc->regs) |
| 317 | return -ENOMEM; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 318 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 319 | gc = &mpc8xxx_gc->gc; |
| 320 | |
| 321 | if (of_property_read_bool(np, "little-endian")) { |
| 322 | ret = bgpio_init(gc, &pdev->dev, 4, |
| 323 | mpc8xxx_gc->regs + GPIO_DAT, |
| 324 | NULL, NULL, |
| 325 | mpc8xxx_gc->regs + GPIO_DIR, NULL, |
| 326 | BGPIOF_BIG_ENDIAN); |
| 327 | if (ret) |
| 328 | goto err; |
| 329 | dev_dbg(&pdev->dev, "GPIO registers are LITTLE endian\n"); |
| 330 | } else { |
| 331 | ret = bgpio_init(gc, &pdev->dev, 4, |
| 332 | mpc8xxx_gc->regs + GPIO_DAT, |
| 333 | NULL, NULL, |
| 334 | mpc8xxx_gc->regs + GPIO_DIR, NULL, |
| 335 | BGPIOF_BIG_ENDIAN |
| 336 | | BGPIOF_BIG_ENDIAN_BYTE_ORDER); |
| 337 | if (ret) |
| 338 | goto err; |
| 339 | dev_dbg(&pdev->dev, "GPIO registers are BIG endian\n"); |
| 340 | } |
| 341 | |
Axel Lin | fa4007c | 2016-02-22 15:22:52 +0800 | [diff] [blame] | 342 | mpc8xxx_gc->direction_output = gc->direction_output; |
Uwe Kleine-König | 82e39b0 | 2015-07-16 21:08:22 +0200 | [diff] [blame] | 343 | |
| 344 | if (!devtype) |
| 345 | devtype = &mpc8xxx_gpio_devtype_default; |
| 346 | |
| 347 | /* |
| 348 | * It's assumed that only a single type of gpio controller is available |
| 349 | * on the current machine, so overwriting global data is fine. |
| 350 | */ |
| 351 | mpc8xxx_irq_chip.irq_set_type = devtype->irq_set_type; |
| 352 | |
Axel Lin | adf32ea | 2016-02-22 15:24:54 +0800 | [diff] [blame] | 353 | if (devtype->gpio_dir_out) |
| 354 | gc->direction_output = devtype->gpio_dir_out; |
| 355 | if (devtype->gpio_get) |
| 356 | gc->get = devtype->gpio_get; |
| 357 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 358 | gc->to_irq = mpc8xxx_gpio_to_irq; |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 359 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 360 | ret = gpiochip_add_data(gc, mpc8xxx_gc); |
| 361 | if (ret) { |
Rob Herring | 7eb6ce2 | 2017-07-18 16:43:03 -0500 | [diff] [blame] | 362 | pr_err("%pOF: GPIO chip registration failed with status %d\n", |
| 363 | np, ret); |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 364 | goto err; |
| 365 | } |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 366 | |
Ricardo Ribalda Delgado | 257e107 | 2015-01-18 12:39:33 +0100 | [diff] [blame] | 367 | mpc8xxx_gc->irqn = irq_of_parse_and_map(np, 0); |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 368 | if (!mpc8xxx_gc->irqn) |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 369 | return 0; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 370 | |
Grant Likely | a8db8cf | 2012-02-14 14:06:54 -0700 | [diff] [blame] | 371 | mpc8xxx_gc->irq = irq_domain_add_linear(np, MPC8XXX_GPIO_PINS, |
| 372 | &mpc8xxx_gpio_irq_ops, mpc8xxx_gc); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 373 | if (!mpc8xxx_gc->irq) |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 374 | return 0; |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 375 | |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 376 | /* ack and mask all irqs */ |
Axel Lin | cd0d3f5 | 2016-02-22 15:24:01 +0800 | [diff] [blame] | 377 | gc->write_reg(mpc8xxx_gc->regs + GPIO_IER, 0xffffffff); |
| 378 | gc->write_reg(mpc8xxx_gc->regs + GPIO_IMR, 0); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 379 | |
Thomas Gleixner | 0537981 | 2015-06-21 21:10:46 +0200 | [diff] [blame] | 380 | irq_set_chained_handler_and_data(mpc8xxx_gc->irqn, |
| 381 | mpc8xxx_gpio_irq_cascade, mpc8xxx_gc); |
Ricardo Ribalda Delgado | 257e107 | 2015-01-18 12:39:33 +0100 | [diff] [blame] | 382 | return 0; |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 383 | err: |
| 384 | iounmap(mpc8xxx_gc->regs); |
| 385 | return ret; |
Ricardo Ribalda Delgado | 257e107 | 2015-01-18 12:39:33 +0100 | [diff] [blame] | 386 | } |
| 387 | |
| 388 | static int mpc8xxx_remove(struct platform_device *pdev) |
| 389 | { |
| 390 | struct mpc8xxx_gpio_chip *mpc8xxx_gc = platform_get_drvdata(pdev); |
| 391 | |
| 392 | if (mpc8xxx_gc->irq) { |
Thomas Gleixner | 0537981 | 2015-06-21 21:10:46 +0200 | [diff] [blame] | 393 | irq_set_chained_handler_and_data(mpc8xxx_gc->irqn, NULL, NULL); |
Ricardo Ribalda Delgado | 257e107 | 2015-01-18 12:39:33 +0100 | [diff] [blame] | 394 | irq_domain_remove(mpc8xxx_gc->irq); |
| 395 | } |
| 396 | |
Liu Gang | 42178e2 | 2016-02-03 19:27:34 +0800 | [diff] [blame] | 397 | gpiochip_remove(&mpc8xxx_gc->gc); |
| 398 | iounmap(mpc8xxx_gc->regs); |
Peter Korsgaard | 345e5c8 | 2010-01-07 17:57:46 +0100 | [diff] [blame] | 399 | |
Peter Korsgaard | 1e16dfc | 2008-09-23 17:35:38 +0200 | [diff] [blame] | 400 | return 0; |
| 401 | } |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 402 | |
| 403 | static struct platform_driver mpc8xxx_plat_driver = { |
| 404 | .probe = mpc8xxx_probe, |
Ricardo Ribalda Delgado | 257e107 | 2015-01-18 12:39:33 +0100 | [diff] [blame] | 405 | .remove = mpc8xxx_remove, |
Ricardo Ribalda Delgado | 98686d9a5 | 2015-01-18 12:39:32 +0100 | [diff] [blame] | 406 | .driver = { |
| 407 | .name = "gpio-mpc8xxx", |
| 408 | .of_match_table = mpc8xxx_gpio_ids, |
| 409 | }, |
| 410 | }; |
| 411 | |
| 412 | static int __init mpc8xxx_init(void) |
| 413 | { |
| 414 | return platform_driver_register(&mpc8xxx_plat_driver); |
| 415 | } |
| 416 | |
| 417 | arch_initcall(mpc8xxx_init); |