blob: 06f1f979467996fd15727f10fb92aa4f67c8b377 [file] [log] [blame]
Marc Zyngier37c43752012-12-10 15:35:24 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __ARM64_KVM_MMU_H__
19#define __ARM64_KVM_MMU_H__
20
21#include <asm/page.h>
22#include <asm/memory.h>
Vladimir Murzin20475f72015-11-16 11:28:18 +000023#include <asm/cpufeature.h>
Marc Zyngier37c43752012-12-10 15:35:24 +000024
25/*
Marc Zyngiercedbb8b72015-01-29 13:50:34 +000026 * As ARMv8.0 only has the TTBR0_EL2 register, we cannot express
Marc Zyngier37c43752012-12-10 15:35:24 +000027 * "negative" addresses. This makes it impossible to directly share
28 * mappings with the kernel.
29 *
30 * Instead, give the HYP mode its own VA region at a fixed offset from
31 * the kernel by just masking the top bits (which are all ones for a
Marc Zyngier82a81bf2016-06-30 18:40:34 +010032 * kernel address). We need to find out how many bits to mask.
Marc Zyngiercedbb8b72015-01-29 13:50:34 +000033 *
Marc Zyngier82a81bf2016-06-30 18:40:34 +010034 * We want to build a set of page tables that cover both parts of the
35 * idmap (the trampoline page used to initialize EL2), and our normal
36 * runtime VA space, at the same time.
37 *
38 * Given that the kernel uses VA_BITS for its entire address space,
39 * and that half of that space (VA_BITS - 1) is used for the linear
40 * mapping, we can also limit the EL2 space to (VA_BITS - 1).
41 *
42 * The main question is "Within the VA_BITS space, does EL2 use the
43 * top or the bottom half of that space to shadow the kernel's linear
44 * mapping?". As we need to idmap the trampoline page, this is
45 * determined by the range in which this page lives.
46 *
47 * If the page is in the bottom half, we have to use the top half. If
48 * the page is in the top half, we have to use the bottom half:
49 *
Laura Abbott2077be62017-01-10 13:35:49 -080050 * T = __pa_symbol(__hyp_idmap_text_start)
Marc Zyngier82a81bf2016-06-30 18:40:34 +010051 * if (T & BIT(VA_BITS - 1))
52 * HYP_VA_MIN = 0 //idmap in upper half
53 * else
54 * HYP_VA_MIN = 1 << (VA_BITS - 1)
55 * HYP_VA_MAX = HYP_VA_MIN + (1 << (VA_BITS - 1)) - 1
56 *
57 * This of course assumes that the trampoline page exists within the
58 * VA_BITS range. If it doesn't, then it means we're in the odd case
59 * where the kernel idmap (as well as HYP) uses more levels than the
60 * kernel runtime page tables (as seen when the kernel is configured
61 * for 4k pages, 39bits VA, and yet memory lives just above that
62 * limit, forcing the idmap to use 4 levels of page tables while the
63 * kernel itself only uses 3). In this particular case, it doesn't
64 * matter which side of VA_BITS we use, as we're guaranteed not to
65 * conflict with anything.
66 *
67 * When using VHE, there are no separate hyp mappings and all KVM
68 * functionality is already mapped as part of the main kernel
69 * mappings, and none of this applies in that case.
Marc Zyngier37c43752012-12-10 15:35:24 +000070 */
Marc Zyngierd53d9bc2016-06-30 18:40:39 +010071
72#define HYP_PAGE_OFFSET_HIGH_MASK ((UL(1) << VA_BITS) - 1)
73#define HYP_PAGE_OFFSET_LOW_MASK ((UL(1) << (VA_BITS - 1)) - 1)
74
Marc Zyngier37c43752012-12-10 15:35:24 +000075#ifdef __ASSEMBLY__
76
Marc Zyngiercedbb8b72015-01-29 13:50:34 +000077#include <asm/alternative.h>
78#include <asm/cpufeature.h>
79
Marc Zyngier37c43752012-12-10 15:35:24 +000080/*
81 * Convert a kernel VA into a HYP VA.
82 * reg: VA to be converted.
Marc Zyngierfd81e6b2016-06-30 18:40:40 +010083 *
84 * This generates the following sequences:
85 * - High mask:
86 * and x0, x0, #HYP_PAGE_OFFSET_HIGH_MASK
87 * nop
88 * - Low mask:
89 * and x0, x0, #HYP_PAGE_OFFSET_HIGH_MASK
90 * and x0, x0, #HYP_PAGE_OFFSET_LOW_MASK
91 * - VHE:
92 * nop
93 * nop
94 *
95 * The "low mask" version works because the mask is a strict subset of
96 * the "high mask", hence performing the first mask for nothing.
97 * Should be completely invisible on any viable CPU.
Marc Zyngier37c43752012-12-10 15:35:24 +000098 */
99.macro kern_hyp_va reg
Marc Zyngierfd81e6b2016-06-30 18:40:40 +0100100alternative_if_not ARM64_HAS_VIRT_HOST_EXTN
101 and \reg, \reg, #HYP_PAGE_OFFSET_HIGH_MASK
Mark Rutlande5062362016-09-07 11:07:10 +0100102alternative_else_nop_endif
103alternative_if ARM64_HYP_OFFSET_LOW
Marc Zyngierfd81e6b2016-06-30 18:40:40 +0100104 and \reg, \reg, #HYP_PAGE_OFFSET_LOW_MASK
Mark Rutlande5062362016-09-07 11:07:10 +0100105alternative_else_nop_endif
Marc Zyngier37c43752012-12-10 15:35:24 +0000106.endm
107
108#else
109
Christoffer Dall38f791a2014-10-10 12:14:28 +0200110#include <asm/pgalloc.h>
Will Deacon02f77602017-03-10 20:32:23 +0000111#include <asm/cache.h>
Marc Zyngier37c43752012-12-10 15:35:24 +0000112#include <asm/cacheflush.h>
Ard Biesheuvele4c5a682015-03-19 16:42:28 +0000113#include <asm/mmu_context.h>
114#include <asm/pgtable.h>
Marc Zyngier37c43752012-12-10 15:35:24 +0000115
Marc Zyngierfd81e6b2016-06-30 18:40:40 +0100116static inline unsigned long __kern_hyp_va(unsigned long v)
117{
118 asm volatile(ALTERNATIVE("and %0, %0, %1",
119 "nop",
120 ARM64_HAS_VIRT_HOST_EXTN)
121 : "+r" (v)
122 : "i" (HYP_PAGE_OFFSET_HIGH_MASK));
123 asm volatile(ALTERNATIVE("nop",
124 "and %0, %0, %1",
125 ARM64_HYP_OFFSET_LOW)
126 : "+r" (v)
127 : "i" (HYP_PAGE_OFFSET_LOW_MASK));
128 return v;
129}
130
Marc Zyngier94d0e592016-10-18 18:37:49 +0100131#define kern_hyp_va(v) ((typeof(v))(__kern_hyp_va((unsigned long)(v))))
Marc Zyngier37c43752012-12-10 15:35:24 +0000132
133/*
Joel Schoppdbff1242014-07-09 11:17:04 -0500134 * We currently only support a 40bit IPA.
Marc Zyngier37c43752012-12-10 15:35:24 +0000135 */
Joel Schoppdbff1242014-07-09 11:17:04 -0500136#define KVM_PHYS_SHIFT (40)
Marc Zyngier37c43752012-12-10 15:35:24 +0000137#define KVM_PHYS_SIZE (1UL << KVM_PHYS_SHIFT)
138#define KVM_PHYS_MASK (KVM_PHYS_SIZE - 1UL)
139
Suzuki K Poulosec0ef6322016-03-22 14:16:52 +0000140#include <asm/stage2_pgtable.h>
141
Marc Zyngierc8dddec2016-06-13 15:00:45 +0100142int create_hyp_mappings(void *from, void *to, pgprot_t prot);
Marc Zyngier37c43752012-12-10 15:35:24 +0000143int create_hyp_io_mappings(void *from, void *to, phys_addr_t);
Marc Zyngier37c43752012-12-10 15:35:24 +0000144void free_hyp_pgds(void);
145
Christoffer Dall957db102014-11-27 10:35:03 +0100146void stage2_unmap_vm(struct kvm *kvm);
Marc Zyngier37c43752012-12-10 15:35:24 +0000147int kvm_alloc_stage2_pgd(struct kvm *kvm);
148void kvm_free_stage2_pgd(struct kvm *kvm);
149int kvm_phys_addr_ioremap(struct kvm *kvm, phys_addr_t guest_ipa,
Ard Biesheuvelc40f2f82014-09-17 14:56:18 -0700150 phys_addr_t pa, unsigned long size, bool writable);
Marc Zyngier37c43752012-12-10 15:35:24 +0000151
152int kvm_handle_guest_abort(struct kvm_vcpu *vcpu, struct kvm_run *run);
153
154void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
155
156phys_addr_t kvm_mmu_get_httbr(void);
Marc Zyngier37c43752012-12-10 15:35:24 +0000157phys_addr_t kvm_get_idmap_vector(void);
158int kvm_mmu_init(void);
159void kvm_clear_hyp_idmap(void);
160
161#define kvm_set_pte(ptep, pte) set_pte(ptep, pte)
Christoffer Dallad361f02012-11-01 17:14:45 +0100162#define kvm_set_pmd(pmdp, pmd) set_pmd(pmdp, pmd)
Marc Zyngier37c43752012-12-10 15:35:24 +0000163
Catalin Marinas06485052016-04-13 17:57:37 +0100164static inline pte_t kvm_s2pte_mkwrite(pte_t pte)
Marc Zyngier37c43752012-12-10 15:35:24 +0000165{
Catalin Marinas06485052016-04-13 17:57:37 +0100166 pte_val(pte) |= PTE_S2_RDWR;
167 return pte;
Marc Zyngier37c43752012-12-10 15:35:24 +0000168}
169
Catalin Marinas06485052016-04-13 17:57:37 +0100170static inline pmd_t kvm_s2pmd_mkwrite(pmd_t pmd)
Christoffer Dallad361f02012-11-01 17:14:45 +0100171{
Catalin Marinas06485052016-04-13 17:57:37 +0100172 pmd_val(pmd) |= PMD_S2_RDWR;
173 return pmd;
Christoffer Dallad361f02012-11-01 17:14:45 +0100174}
175
Marc Zyngierd0e22b42017-10-23 17:11:19 +0100176static inline pte_t kvm_s2pte_mkexec(pte_t pte)
177{
178 pte_val(pte) &= ~PTE_S2_XN;
179 return pte;
180}
181
182static inline pmd_t kvm_s2pmd_mkexec(pmd_t pmd)
183{
184 pmd_val(pmd) &= ~PMD_S2_XN;
185 return pmd;
186}
187
Mario Smarduch8199ed02015-01-15 15:58:59 -0800188static inline void kvm_set_s2pte_readonly(pte_t *pte)
189{
Catalin Marinas09662532017-07-06 11:46:39 +0100190 pteval_t old_pteval, pteval;
Catalin Marinas06485052016-04-13 17:57:37 +0100191
Catalin Marinas09662532017-07-06 11:46:39 +0100192 pteval = READ_ONCE(pte_val(*pte));
193 do {
194 old_pteval = pteval;
195 pteval &= ~PTE_S2_RDWR;
196 pteval |= PTE_S2_RDONLY;
197 pteval = cmpxchg_relaxed(&pte_val(*pte), old_pteval, pteval);
198 } while (pteval != old_pteval);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800199}
200
201static inline bool kvm_s2pte_readonly(pte_t *pte)
202{
203 return (pte_val(*pte) & PTE_S2_RDWR) == PTE_S2_RDONLY;
204}
205
Marc Zyngier7a3796d2017-10-23 17:11:21 +0100206static inline bool kvm_s2pte_exec(pte_t *pte)
207{
208 return !(pte_val(*pte) & PTE_S2_XN);
209}
210
Mario Smarduch8199ed02015-01-15 15:58:59 -0800211static inline void kvm_set_s2pmd_readonly(pmd_t *pmd)
212{
Catalin Marinas06485052016-04-13 17:57:37 +0100213 kvm_set_s2pte_readonly((pte_t *)pmd);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800214}
215
216static inline bool kvm_s2pmd_readonly(pmd_t *pmd)
217{
Catalin Marinas06485052016-04-13 17:57:37 +0100218 return kvm_s2pte_readonly((pte_t *)pmd);
Christoffer Dall38f791a2014-10-10 12:14:28 +0200219}
220
Marc Zyngier7a3796d2017-10-23 17:11:21 +0100221static inline bool kvm_s2pmd_exec(pmd_t *pmd)
222{
223 return !(pmd_val(*pmd) & PMD_S2_XN);
224}
225
Christoffer Dall4f853a72014-05-09 23:31:31 +0200226static inline bool kvm_page_empty(void *ptr)
227{
228 struct page *ptr_page = virt_to_page(ptr);
229 return page_count(ptr_page) == 1;
230}
231
Suzuki K Poulose66f877f2016-03-22 17:20:28 +0000232#define hyp_pte_table_empty(ptep) kvm_page_empty(ptep)
Christoffer Dall38f791a2014-10-10 12:14:28 +0200233
234#ifdef __PAGETABLE_PMD_FOLDED
Suzuki K Poulose66f877f2016-03-22 17:20:28 +0000235#define hyp_pmd_table_empty(pmdp) (0)
Christoffer Dall4f853a72014-05-09 23:31:31 +0200236#else
Suzuki K Poulose66f877f2016-03-22 17:20:28 +0000237#define hyp_pmd_table_empty(pmdp) kvm_page_empty(pmdp)
Christoffer Dall4f853a72014-05-09 23:31:31 +0200238#endif
Christoffer Dall38f791a2014-10-10 12:14:28 +0200239
240#ifdef __PAGETABLE_PUD_FOLDED
Suzuki K Poulose66f877f2016-03-22 17:20:28 +0000241#define hyp_pud_table_empty(pudp) (0)
Christoffer Dall38f791a2014-10-10 12:14:28 +0200242#else
Suzuki K Poulose66f877f2016-03-22 17:20:28 +0000243#define hyp_pud_table_empty(pudp) kvm_page_empty(pudp)
Christoffer Dall38f791a2014-10-10 12:14:28 +0200244#endif
Christoffer Dall4f853a72014-05-09 23:31:31 +0200245
Marc Zyngier37c43752012-12-10 15:35:24 +0000246struct kvm;
247
Marc Zyngier2d58b732014-01-14 19:13:10 +0000248#define kvm_flush_dcache_to_poc(a,l) __flush_dcache_area((a), (l))
249
250static inline bool vcpu_has_cache_enabled(struct kvm_vcpu *vcpu)
Marc Zyngier37c43752012-12-10 15:35:24 +0000251{
Marc Zyngier2d58b732014-01-14 19:13:10 +0000252 return (vcpu_sys_reg(vcpu, SCTLR_EL1) & 0b101) == 0b101;
253}
254
Marc Zyngier17ab9d52017-10-23 17:11:22 +0100255static inline void __clean_dcache_guest_page(kvm_pfn_t pfn, unsigned long size)
Marc Zyngier2d58b732014-01-14 19:13:10 +0000256{
Marc Zyngier0d3e4d42015-01-05 21:13:24 +0000257 void *va = page_address(pfn_to_page(pfn));
258
Marc Zyngier8f36eba2017-01-25 12:29:59 +0000259 kvm_flush_dcache_to_poc(va, size);
Marc Zyngiera15f6932017-10-23 17:11:15 +0100260}
Marc Zyngier2d58b732014-01-14 19:13:10 +0000261
Marc Zyngier17ab9d52017-10-23 17:11:22 +0100262static inline void __invalidate_icache_guest_page(kvm_pfn_t pfn,
Marc Zyngiera15f6932017-10-23 17:11:15 +0100263 unsigned long size)
264{
Will Deacon87da2362017-03-10 20:32:25 +0000265 if (icache_is_aliasing()) {
Marc Zyngier37c43752012-12-10 15:35:24 +0000266 /* any kind of VIPT cache */
267 __flush_icache_all();
Will Deacon87da2362017-03-10 20:32:25 +0000268 } else if (is_kernel_in_hyp_mode() || !icache_is_vpipt()) {
269 /* PIPT or VPIPT at EL2 (see comment in __kvm_tlb_flush_vmid_ipa) */
Marc Zyngiera15f6932017-10-23 17:11:15 +0100270 void *va = page_address(pfn_to_page(pfn));
271
Marc Zyngier4fee9472017-10-23 17:11:16 +0100272 invalidate_icache_range((unsigned long)va,
273 (unsigned long)va + size);
Marc Zyngier37c43752012-12-10 15:35:24 +0000274 }
275}
276
Marc Zyngier363ef892014-12-19 16:48:06 +0000277static inline void __kvm_flush_dcache_pte(pte_t pte)
278{
279 struct page *page = pte_page(pte);
280 kvm_flush_dcache_to_poc(page_address(page), PAGE_SIZE);
281}
282
283static inline void __kvm_flush_dcache_pmd(pmd_t pmd)
284{
285 struct page *page = pmd_page(pmd);
286 kvm_flush_dcache_to_poc(page_address(page), PMD_SIZE);
287}
288
289static inline void __kvm_flush_dcache_pud(pud_t pud)
290{
291 struct page *page = pud_page(pud);
292 kvm_flush_dcache_to_poc(page_address(page), PUD_SIZE);
293}
294
Laura Abbott2077be62017-01-10 13:35:49 -0800295#define kvm_virt_to_phys(x) __pa_symbol(x)
Marc Zyngier37c43752012-12-10 15:35:24 +0000296
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000297void kvm_set_way_flush(struct kvm_vcpu *vcpu);
298void kvm_toggle_cache(struct kvm_vcpu *vcpu, bool was_enabled);
Marc Zyngier9d218a12014-01-15 12:50:23 +0000299
Ard Biesheuvele4c5a682015-03-19 16:42:28 +0000300static inline bool __kvm_cpu_uses_extended_idmap(void)
301{
302 return __cpu_uses_extended_idmap();
303}
304
305static inline void __kvm_extend_hypmap(pgd_t *boot_hyp_pgd,
306 pgd_t *hyp_pgd,
307 pgd_t *merged_hyp_pgd,
308 unsigned long hyp_idmap_start)
309{
310 int idmap_idx;
311
312 /*
313 * Use the first entry to access the HYP mappings. It is
314 * guaranteed to be free, otherwise we wouldn't use an
315 * extended idmap.
316 */
317 VM_BUG_ON(pgd_val(merged_hyp_pgd[0]));
318 merged_hyp_pgd[0] = __pgd(__pa(hyp_pgd) | PMD_TYPE_TABLE);
319
320 /*
321 * Create another extended level entry that points to the boot HYP map,
322 * which contains an ID mapping of the HYP init code. We essentially
323 * merge the boot and runtime HYP maps by doing so, but they don't
324 * overlap anyway, so this is fine.
325 */
326 idmap_idx = hyp_idmap_start >> VA_BITS;
327 VM_BUG_ON(pgd_val(merged_hyp_pgd[idmap_idx]));
328 merged_hyp_pgd[idmap_idx] = __pgd(__pa(boot_hyp_pgd) | PMD_TYPE_TABLE);
329}
330
Vladimir Murzin20475f72015-11-16 11:28:18 +0000331static inline unsigned int kvm_get_vmid_bits(void)
332{
Dave Martin46823dd2017-03-23 15:14:39 +0000333 int reg = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
Vladimir Murzin20475f72015-11-16 11:28:18 +0000334
Suzuki K Poulose28c5dcb2016-01-26 10:58:16 +0000335 return (cpuid_feature_extract_unsigned_field(reg, ID_AA64MMFR1_VMIDBITS_SHIFT) == 2) ? 16 : 8;
Vladimir Murzin20475f72015-11-16 11:28:18 +0000336}
337
Marc Zyngier37c43752012-12-10 15:35:24 +0000338#endif /* __ASSEMBLY__ */
339#endif /* __ARM64_KVM_MMU_H__ */