blob: f6ee7a83595a96626ea29fb3e7047fe8b8b345fb [file] [log] [blame]
Bryan O'Sullivan097709f2006-03-29 15:23:28 -08001/*
Bryan O'Sullivan759d5762006-07-01 04:35:49 -07002 * Copyright (c) 2006 QLogic, Inc. All rights reserved.
Bryan O'Sullivan097709f2006-03-29 15:23:28 -08003 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
34#include <linux/pci.h>
35#include <linux/netdevice.h>
36#include <linux/vmalloc.h>
37
38#include "ipath_kernel.h"
Bryan O'Sullivan27b678d2006-07-01 04:36:17 -070039#include "ipath_common.h"
Bryan O'Sullivan097709f2006-03-29 15:23:28 -080040
41/*
42 * min buffers we want to have per port, after driver
43 */
44#define IPATH_MIN_USER_PORT_BUFCNT 8
45
46/*
47 * Number of ports we are configured to use (to allow for more pio
48 * buffers per port, etc.) Zero means use chip value.
49 */
50static ushort ipath_cfgports;
51
52module_param_named(cfgports, ipath_cfgports, ushort, S_IRUGO);
53MODULE_PARM_DESC(cfgports, "Set max number of ports to use");
54
55/*
Bryan O'Sullivan0fd41362006-08-25 11:24:34 -070056 * Number of buffers reserved for driver (verbs and layered drivers.)
57 * Reserved at end of buffer list. Initialized based on
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -070058 * number of PIO buffers if not set via module interface.
59 * The problem with this is that it's global, but we'll use different
60 * numbers for different chip types. So the default value is not
61 * very useful. I've redefined it for the 1.3 release so that it's
62 * zero unless set by the user to something else, in which case we
63 * try to respect it.
Bryan O'Sullivan097709f2006-03-29 15:23:28 -080064 */
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -070065static ushort ipath_kpiobufs;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -080066
67static int ipath_set_kpiobufs(const char *val, struct kernel_param *kp);
68
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -070069module_param_call(kpiobufs, ipath_set_kpiobufs, param_get_ushort,
Bryan O'Sullivan097709f2006-03-29 15:23:28 -080070 &ipath_kpiobufs, S_IWUSR | S_IRUGO);
71MODULE_PARM_DESC(kpiobufs, "Set number of PIO buffers for driver");
72
73/**
74 * create_port0_egr - allocate the eager TID buffers
75 * @dd: the infinipath device
76 *
77 * This code is now quite different for user and kernel, because
78 * the kernel uses skb's, for the accelerated network performance.
79 * This is the kernel (port0) version.
80 *
81 * Allocate the eager TID buffers and program them into infinipath.
82 * We use the network layer alloc_skb() allocator to allocate the
Bryan O'Sullivan0fd41362006-08-25 11:24:34 -070083 * memory, and either use the buffers as is for things like verbs
Bryan O'Sullivan097709f2006-03-29 15:23:28 -080084 * packets, or pass the buffers up to the ipath layered driver and
85 * thence the network layer, replacing them as we do so (see
86 * ipath_rcv_layer()).
87 */
88static int create_port0_egr(struct ipath_devdata *dd)
89{
90 unsigned e, egrcnt;
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -070091 struct ipath_skbinfo *skbinfo;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -080092 int ret;
93
94 egrcnt = dd->ipath_rcvegrcnt;
95
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -070096 skbinfo = vmalloc(sizeof(*dd->ipath_port0_skbinfo) * egrcnt);
97 if (skbinfo == NULL) {
Bryan O'Sullivan097709f2006-03-29 15:23:28 -080098 ipath_dev_err(dd, "allocation error for eager TID "
99 "skb array\n");
100 ret = -ENOMEM;
101 goto bail;
102 }
103 for (e = 0; e < egrcnt; e++) {
104 /*
105 * This is a bit tricky in that we allocate extra
106 * space for 2 bytes of the 14 byte ethernet header.
107 * These two bytes are passed in the ipath header so
108 * the rest of the data is word aligned. We allocate
109 * 4 bytes so that the data buffer stays word aligned.
110 * See ipath_kreceive() for more details.
111 */
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700112 skbinfo[e].skb = ipath_alloc_skb(dd, GFP_KERNEL);
113 if (!skbinfo[e].skb) {
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800114 ipath_dev_err(dd, "SKB allocation error for "
115 "eager TID %u\n", e);
116 while (e != 0)
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700117 dev_kfree_skb(skbinfo[--e].skb);
118 vfree(skbinfo);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800119 ret = -ENOMEM;
120 goto bail;
121 }
122 }
123 /*
124 * After loop above, so we can test non-NULL to see if ready
125 * to use at receive, etc.
126 */
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700127 dd->ipath_port0_skbinfo = skbinfo;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800128
129 for (e = 0; e < egrcnt; e++) {
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700130 dd->ipath_port0_skbinfo[e].phys =
131 ipath_map_single(dd->pcidev,
132 dd->ipath_port0_skbinfo[e].skb->data,
133 dd->ipath_ibmaxlen, PCI_DMA_FROMDEVICE);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800134 dd->ipath_f_put_tid(dd, e + (u64 __iomem *)
135 ((char __iomem *) dd->ipath_kregbase +
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700136 dd->ipath_rcvegrbase), 0,
137 dd->ipath_port0_skbinfo[e].phys);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800138 }
139
140 ret = 0;
141
142bail:
143 return ret;
144}
145
146static int bringup_link(struct ipath_devdata *dd)
147{
148 u64 val, ibc;
149 int ret = 0;
150
151 /* hold IBC in reset */
152 dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
153 ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
154 dd->ipath_control);
155
156 /*
157 * Note that prior to try 14 or 15 of IB, the credit scaling
158 * wasn't working, because it was swapped for writes with the
159 * 1 bit default linkstate field
160 */
161
162 /* ignore pbc and align word */
163 val = dd->ipath_piosize2k - 2 * sizeof(u32);
164 /*
165 * for ICRC, which we only send in diag test pkt mode, and we
166 * don't need to worry about that for mtu
167 */
168 val += 1;
169 /*
170 * Set the IBC maxpktlength to the size of our pio buffers the
171 * maxpktlength is in words. This is *not* the IB data MTU.
172 */
173 ibc = (val / sizeof(u32)) << INFINIPATH_IBCC_MAXPKTLEN_SHIFT;
174 /* in KB */
175 ibc |= 0x5ULL << INFINIPATH_IBCC_FLOWCTRLWATERMARK_SHIFT;
176 /*
177 * How often flowctrl sent. More or less in usecs; balance against
178 * watermark value, so that in theory senders always get a flow
179 * control update in time to not let the IB link go idle.
180 */
181 ibc |= 0x3ULL << INFINIPATH_IBCC_FLOWCTRLPERIOD_SHIFT;
182 /* max error tolerance */
183 ibc |= 0xfULL << INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT;
184 /* use "real" buffer space for */
185 ibc |= 4ULL << INFINIPATH_IBCC_CREDITSCALE_SHIFT;
186 /* IB credit flow control. */
187 ibc |= 0xfULL << INFINIPATH_IBCC_OVERRUNTHRESHOLD_SHIFT;
188 /* initially come up waiting for TS1, without sending anything. */
189 dd->ipath_ibcctrl = ibc;
190 /*
191 * Want to start out with both LINKCMD and LINKINITCMD in NOP
192 * (0 and 0). Don't put linkinitcmd in ipath_ibcctrl, want that
193 * to stay a NOP
194 */
195 ibc |= INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
196 INFINIPATH_IBCC_LINKINITCMD_SHIFT;
197 ipath_cdbg(VERBOSE, "Writing 0x%llx to ibcctrl\n",
198 (unsigned long long) ibc);
199 ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl, ibc);
200
201 // be sure chip saw it
202 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
203
204 ret = dd->ipath_f_bringup_serdes(dd);
205
206 if (ret)
207 dev_info(&dd->pcidev->dev, "Could not initialize SerDes, "
208 "not usable\n");
209 else {
210 /* enable IBC */
211 dd->ipath_control |= INFINIPATH_C_LINKENABLE;
212 ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
213 dd->ipath_control);
214 }
215
216 return ret;
217}
218
Michael Albaugh27b044a2007-03-15 14:45:08 -0700219static struct ipath_portdata *create_portdata0(struct ipath_devdata *dd)
220{
221 struct ipath_portdata *pd = NULL;
222
223 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
224 if (pd) {
225 pd->port_dd = dd;
226 pd->port_cnt = 1;
227 /* The port 0 pkey table is used by the layer interface. */
228 pd->port_pkeys[0] = IPATH_DEFAULT_P_KEY;
229 }
230 return pd;
231}
232
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800233static int init_chip_first(struct ipath_devdata *dd,
234 struct ipath_portdata **pdp)
235{
236 struct ipath_portdata *pd = NULL;
237 int ret = 0;
238 u64 val;
239
240 /*
241 * skip cfgports stuff because we are not allocating memory,
242 * and we don't want problems if the portcnt changed due to
243 * cfgports. We do still check and report a difference, if
244 * not same (should be impossible).
245 */
246 dd->ipath_portcnt =
247 ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
248 if (!ipath_cfgports)
249 dd->ipath_cfgports = dd->ipath_portcnt;
250 else if (ipath_cfgports <= dd->ipath_portcnt) {
251 dd->ipath_cfgports = ipath_cfgports;
252 ipath_dbg("Configured to use %u ports out of %u in chip\n",
253 dd->ipath_cfgports, dd->ipath_portcnt);
254 } else {
255 dd->ipath_cfgports = dd->ipath_portcnt;
256 ipath_dbg("Tried to configured to use %u ports; chip "
257 "only supports %u\n", ipath_cfgports,
258 dd->ipath_portcnt);
259 }
Bryan O'Sullivan8e280d92006-08-25 11:24:28 -0700260 /*
261 * Allocate full portcnt array, rather than just cfgports, because
262 * cleanup iterates across all possible ports.
263 */
264 dd->ipath_pd = kzalloc(sizeof(*dd->ipath_pd) * dd->ipath_portcnt,
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800265 GFP_KERNEL);
266
267 if (!dd->ipath_pd) {
268 ipath_dev_err(dd, "Unable to allocate portdata array, "
269 "failing\n");
270 ret = -ENOMEM;
271 goto done;
272 }
273
274 dd->ipath_lastegrheads = kzalloc(sizeof(*dd->ipath_lastegrheads)
275 * dd->ipath_cfgports,
276 GFP_KERNEL);
277 dd->ipath_lastrcvhdrqtails =
278 kzalloc(sizeof(*dd->ipath_lastrcvhdrqtails)
279 * dd->ipath_cfgports, GFP_KERNEL);
280
281 if (!dd->ipath_lastegrheads || !dd->ipath_lastrcvhdrqtails) {
282 ipath_dev_err(dd, "Unable to allocate head arrays, "
283 "failing\n");
284 ret = -ENOMEM;
285 goto done;
286 }
287
Michael Albaugh27b044a2007-03-15 14:45:08 -0700288 pd = create_portdata0(dd);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800289
Michael Albaugh27b044a2007-03-15 14:45:08 -0700290 if (!pd) {
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800291 ipath_dev_err(dd, "Unable to allocate portdata for port "
292 "0, failing\n");
293 ret = -ENOMEM;
294 goto done;
295 }
Michael Albaugh27b044a2007-03-15 14:45:08 -0700296 dd->ipath_pd[0] = pd;
297
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800298 dd->ipath_rcvtidcnt =
299 ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
300 dd->ipath_rcvtidbase =
301 ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
302 dd->ipath_rcvegrcnt =
303 ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
304 dd->ipath_rcvegrbase =
305 ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
306 dd->ipath_palign =
307 ipath_read_kreg32(dd, dd->ipath_kregs->kr_pagealign);
308 dd->ipath_piobufbase =
309 ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufbase);
310 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiosize);
311 dd->ipath_piosize2k = val & ~0U;
312 dd->ipath_piosize4k = val >> 32;
313 dd->ipath_ibmtu = 4096; /* default to largest legal MTU */
314 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufcnt);
315 dd->ipath_piobcnt2k = val & ~0U;
316 dd->ipath_piobcnt4k = val >> 32;
317 dd->ipath_pio2kbase =
318 (u32 __iomem *) (((char __iomem *) dd->ipath_kregbase) +
319 (dd->ipath_piobufbase & 0xffffffff));
320 if (dd->ipath_piobcnt4k) {
321 dd->ipath_pio4kbase = (u32 __iomem *)
322 (((char __iomem *) dd->ipath_kregbase) +
323 (dd->ipath_piobufbase >> 32));
324 /*
325 * 4K buffers take 2 pages; we use roundup just to be
326 * paranoid; we calculate it once here, rather than on
327 * ever buf allocate
328 */
329 dd->ipath_4kalign = ALIGN(dd->ipath_piosize4k,
330 dd->ipath_palign);
331 ipath_dbg("%u 2k(%x) piobufs @ %p, %u 4k(%x) @ %p "
332 "(%x aligned)\n",
333 dd->ipath_piobcnt2k, dd->ipath_piosize2k,
334 dd->ipath_pio2kbase, dd->ipath_piobcnt4k,
335 dd->ipath_piosize4k, dd->ipath_pio4kbase,
336 dd->ipath_4kalign);
337 }
338 else ipath_dbg("%u 2k piobufs @ %p\n",
339 dd->ipath_piobcnt2k, dd->ipath_pio2kbase);
340
341 spin_lock_init(&dd->ipath_tid_lock);
342
Michael Albaugh17b2eb92007-05-17 07:05:04 -0700343 spin_lock_init(&dd->ipath_gpio_lock);
344
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800345done:
346 *pdp = pd;
347 return ret;
348}
349
350/**
351 * init_chip_reset - re-initialize after a reset, or enable
352 * @dd: the infinipath device
353 * @pdp: output for port data
354 *
355 * sanity check at least some of the values after reset, and
356 * ensure no receive or transmit (explictly, in case reset
357 * failed
358 */
359static int init_chip_reset(struct ipath_devdata *dd,
360 struct ipath_portdata **pdp)
361{
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800362 u32 rtmp;
363
Roland Dreier44f8e3f2006-12-12 11:50:20 -0800364 *pdp = dd->ipath_pd[0];
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800365 /* ensure chip does no sends or receives while we re-initialize */
366 dd->ipath_control = dd->ipath_sendctrl = dd->ipath_rcvctrl = 0U;
367 ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl, 0);
368 ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, 0);
369 ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0);
370
371 rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
372 if (dd->ipath_portcnt != rtmp)
373 dev_info(&dd->pcidev->dev, "portcnt was %u before "
374 "reset, now %u, using original\n",
375 dd->ipath_portcnt, rtmp);
376 rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
377 if (rtmp != dd->ipath_rcvtidcnt)
378 dev_info(&dd->pcidev->dev, "tidcnt was %u before "
379 "reset, now %u, using original\n",
380 dd->ipath_rcvtidcnt, rtmp);
381 rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
382 if (rtmp != dd->ipath_rcvtidbase)
383 dev_info(&dd->pcidev->dev, "tidbase was %u before "
384 "reset, now %u, using original\n",
385 dd->ipath_rcvtidbase, rtmp);
386 rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
387 if (rtmp != dd->ipath_rcvegrcnt)
388 dev_info(&dd->pcidev->dev, "egrcnt was %u before "
389 "reset, now %u, using original\n",
390 dd->ipath_rcvegrcnt, rtmp);
391 rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
392 if (rtmp != dd->ipath_rcvegrbase)
393 dev_info(&dd->pcidev->dev, "egrbase was %u before "
394 "reset, now %u, using original\n",
395 dd->ipath_rcvegrbase, rtmp);
396
397 return 0;
398}
399
400static int init_pioavailregs(struct ipath_devdata *dd)
401{
402 int ret;
403
404 dd->ipath_pioavailregs_dma = dma_alloc_coherent(
405 &dd->pcidev->dev, PAGE_SIZE, &dd->ipath_pioavailregs_phys,
406 GFP_KERNEL);
407 if (!dd->ipath_pioavailregs_dma) {
408 ipath_dev_err(dd, "failed to allocate PIOavail reg area "
409 "in memory\n");
410 ret = -ENOMEM;
411 goto done;
412 }
413
414 /*
415 * we really want L2 cache aligned, but for current CPUs of
416 * interest, they are the same.
417 */
418 dd->ipath_statusp = (u64 *)
419 ((char *)dd->ipath_pioavailregs_dma +
420 ((2 * L1_CACHE_BYTES +
421 dd->ipath_pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
422 /* copy the current value now that it's really allocated */
423 *dd->ipath_statusp = dd->_ipath_status;
424 /*
425 * setup buffer to hold freeze msg, accessible to apps,
426 * following statusp
427 */
428 dd->ipath_freezemsg = (char *)&dd->ipath_statusp[1];
429 /* and its length */
430 dd->ipath_freezelen = L1_CACHE_BYTES - sizeof(dd->ipath_statusp[0]);
431
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -0700432 ret = 0;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800433
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800434done:
435 return ret;
436}
437
438/**
439 * init_shadow_tids - allocate the shadow TID array
440 * @dd: the infinipath device
441 *
442 * allocate the shadow TID array, so we can ipath_munlock previous
443 * entries. It may make more sense to move the pageshadow to the
444 * port data structure, so we only allocate memory for ports actually
445 * in use, since we at 8k per port, now.
446 */
447static void init_shadow_tids(struct ipath_devdata *dd)
448{
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700449 struct page **pages;
450 dma_addr_t *addrs;
451
452 pages = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800453 sizeof(struct page *));
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700454 if (!pages) {
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800455 ipath_dev_err(dd, "failed to allocate shadow page * "
456 "array, no expected sends!\n");
Bryan O'Sullivan1fd3b402006-09-28 09:00:13 -0700457 dd->ipath_pageshadow = NULL;
458 return;
459 }
460
461 addrs = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
462 sizeof(dma_addr_t));
463 if (!addrs) {
464 ipath_dev_err(dd, "failed to allocate shadow dma handle "
465 "array, no expected sends!\n");
466 vfree(dd->ipath_pageshadow);
467 dd->ipath_pageshadow = NULL;
468 return;
469 }
470
471 memset(pages, 0, dd->ipath_cfgports * dd->ipath_rcvtidcnt *
472 sizeof(struct page *));
473
474 dd->ipath_pageshadow = pages;
475 dd->ipath_physshadow = addrs;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800476}
477
478static void enable_chip(struct ipath_devdata *dd,
479 struct ipath_portdata *pd, int reinit)
480{
481 u32 val;
482 int i;
483
Bryan O'Sullivan0fd41362006-08-25 11:24:34 -0700484 if (!reinit)
485 init_waitqueue_head(&ipath_state_wait);
486
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800487 ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
488 dd->ipath_rcvctrl);
489
490 /* Enable PIO send, and update of PIOavail regs to memory. */
491 dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE |
492 INFINIPATH_S_PIOBUFAVAILUPD;
493 ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
494 dd->ipath_sendctrl);
495
496 /*
497 * enable port 0 receive, and receive interrupt. other ports
498 * done as user opens and inits them.
499 */
500 dd->ipath_rcvctrl = INFINIPATH_R_TAILUPD |
501 (1ULL << INFINIPATH_R_PORTENABLE_SHIFT) |
502 (1ULL << INFINIPATH_R_INTRAVAIL_SHIFT);
503 ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
504 dd->ipath_rcvctrl);
505
506 /*
507 * now ready for use. this should be cleared whenever we
508 * detect a reset, or initiate one.
509 */
510 dd->ipath_flags |= IPATH_INITTED;
511
512 /*
513 * init our shadow copies of head from tail values, and write
514 * head values to match.
515 */
516 val = ipath_read_ureg32(dd, ur_rcvegrindextail, 0);
517 (void)ipath_write_ureg(dd, ur_rcvegrindexhead, val, 0);
518 dd->ipath_port0head = ipath_read_ureg32(dd, ur_rcvhdrtail, 0);
519
520 /* Initialize so we interrupt on next packet received */
521 (void)ipath_write_ureg(dd, ur_rcvhdrhead,
522 dd->ipath_rhdrhead_intr_off |
523 dd->ipath_port0head, 0);
524
525 /*
526 * by now pioavail updates to memory should have occurred, so
527 * copy them into our working/shadow registers; this is in
528 * case something went wrong with abort, but mostly to get the
529 * initial values of the generation bit correct.
530 */
531 for (i = 0; i < dd->ipath_pioavregs; i++) {
532 __le64 val;
533
534 /*
535 * Chip Errata bug 6641; even and odd qwords>3 are swapped.
536 */
537 if (i > 3) {
538 if (i & 1)
539 val = dd->ipath_pioavailregs_dma[i - 1];
540 else
541 val = dd->ipath_pioavailregs_dma[i + 1];
542 }
543 else
544 val = dd->ipath_pioavailregs_dma[i];
545 dd->ipath_pioavailshadow[i] = le64_to_cpu(val);
546 }
547 /* can get counters, stats, etc. */
548 dd->ipath_flags |= IPATH_PRESENT;
549}
550
551static int init_housekeeping(struct ipath_devdata *dd,
552 struct ipath_portdata **pdp, int reinit)
553{
554 char boardn[32];
555 int ret = 0;
556
557 /*
558 * have to clear shadow copies of registers at init that are
559 * not otherwise set here, or all kinds of bizarre things
560 * happen with driver on chip reset
561 */
562 dd->ipath_rcvhdrsize = 0;
563
564 /*
565 * Don't clear ipath_flags as 8bit mode was set before
566 * entering this func. However, we do set the linkstate to
567 * unknown, so we can watch for a transition.
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -0700568 * PRESENT is set because we want register reads to work,
569 * and the kernel infrastructure saw it in config space;
570 * We clear it if we have failures.
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800571 */
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -0700572 dd->ipath_flags |= IPATH_LINKUNK | IPATH_PRESENT;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800573 dd->ipath_flags &= ~(IPATH_LINKACTIVE | IPATH_LINKARMED |
574 IPATH_LINKDOWN | IPATH_LINKINIT);
575
576 ipath_cdbg(VERBOSE, "Try to read spc chip revision\n");
577 dd->ipath_revision =
578 ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
579
580 /*
581 * set up fundamental info we need to use the chip; we assume
582 * if the revision reg and these regs are OK, we don't need to
583 * special case the rest
584 */
585 dd->ipath_sregbase =
586 ipath_read_kreg32(dd, dd->ipath_kregs->kr_sendregbase);
587 dd->ipath_cregbase =
588 ipath_read_kreg32(dd, dd->ipath_kregs->kr_counterregbase);
589 dd->ipath_uregbase =
590 ipath_read_kreg32(dd, dd->ipath_kregs->kr_userregbase);
591 ipath_cdbg(VERBOSE, "ipath_kregbase %p, sendbase %x usrbase %x, "
592 "cntrbase %x\n", dd->ipath_kregbase, dd->ipath_sregbase,
593 dd->ipath_uregbase, dd->ipath_cregbase);
594 if ((dd->ipath_revision & 0xffffffff) == 0xffffffff
595 || (dd->ipath_sregbase & 0xffffffff) == 0xffffffff
596 || (dd->ipath_cregbase & 0xffffffff) == 0xffffffff
597 || (dd->ipath_uregbase & 0xffffffff) == 0xffffffff) {
598 ipath_dev_err(dd, "Register read failures from chip, "
599 "giving up initialization\n");
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -0700600 dd->ipath_flags &= ~IPATH_PRESENT;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800601 ret = -ENODEV;
602 goto done;
603 }
604
Bryan O'Sullivan9783ab42007-03-15 14:45:07 -0700605
606 /* clear diagctrl register, in case diags were running and crashed */
607 ipath_write_kreg (dd, dd->ipath_kregs->kr_hwdiagctrl, 0);
608
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800609 /* clear the initial reset flag, in case first driver load */
610 ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
611 INFINIPATH_E_RESET);
612
613 if (reinit)
614 ret = init_chip_reset(dd, pdp);
615 else
616 ret = init_chip_first(dd, pdp);
617
618 if (ret)
619 goto done;
620
621 ipath_cdbg(VERBOSE, "Revision %llx (PCI %x), %u ports, %u tids, "
622 "%u egrtids\n", (unsigned long long) dd->ipath_revision,
623 dd->ipath_pcirev, dd->ipath_portcnt, dd->ipath_rcvtidcnt,
624 dd->ipath_rcvegrcnt);
625
626 if (((dd->ipath_revision >> INFINIPATH_R_SOFTWARE_SHIFT) &
627 INFINIPATH_R_SOFTWARE_MASK) != IPATH_CHIP_SWVERSION) {
628 ipath_dev_err(dd, "Driver only handles version %d, "
629 "chip swversion is %d (%llx), failng\n",
630 IPATH_CHIP_SWVERSION,
631 (int)(dd->ipath_revision >>
632 INFINIPATH_R_SOFTWARE_SHIFT) &
633 INFINIPATH_R_SOFTWARE_MASK,
634 (unsigned long long) dd->ipath_revision);
635 ret = -ENOSYS;
636 goto done;
637 }
638 dd->ipath_majrev = (u8) ((dd->ipath_revision >>
639 INFINIPATH_R_CHIPREVMAJOR_SHIFT) &
640 INFINIPATH_R_CHIPREVMAJOR_MASK);
641 dd->ipath_minrev = (u8) ((dd->ipath_revision >>
642 INFINIPATH_R_CHIPREVMINOR_SHIFT) &
643 INFINIPATH_R_CHIPREVMINOR_MASK);
644 dd->ipath_boardrev = (u8) ((dd->ipath_revision >>
645 INFINIPATH_R_BOARDID_SHIFT) &
646 INFINIPATH_R_BOARDID_MASK);
647
648 ret = dd->ipath_f_get_boardname(dd, boardn, sizeof boardn);
649
650 snprintf(dd->ipath_boardversion, sizeof(dd->ipath_boardversion),
651 "Driver %u.%u, %s, InfiniPath%u %u.%u, PCI %u, "
652 "SW Compat %u\n",
653 IPATH_CHIP_VERS_MAJ, IPATH_CHIP_VERS_MIN, boardn,
654 (unsigned)(dd->ipath_revision >> INFINIPATH_R_ARCH_SHIFT) &
655 INFINIPATH_R_ARCH_MASK,
656 dd->ipath_majrev, dd->ipath_minrev, dd->ipath_pcirev,
657 (unsigned)(dd->ipath_revision >>
658 INFINIPATH_R_SOFTWARE_SHIFT) &
659 INFINIPATH_R_SOFTWARE_MASK);
660
661 ipath_dbg("%s", dd->ipath_boardversion);
662
663done:
664 return ret;
665}
666
667
668/**
669 * ipath_init_chip - do the actual initialization sequence on the chip
670 * @dd: the infinipath device
671 * @reinit: reinitializing, so don't allocate new memory
672 *
673 * Do the actual initialization sequence on the chip. This is done
674 * both from the init routine called from the PCI infrastructure, and
675 * when we reset the chip, or detect that it was reset internally,
676 * or it's administratively re-enabled.
677 *
678 * Memory allocation here and in called routines is only done in
679 * the first case (reinit == 0). We have to be careful, because even
680 * without memory allocation, we need to re-write all the chip registers
681 * TIDs, etc. after the reset or enable has completed.
682 */
683int ipath_init_chip(struct ipath_devdata *dd, int reinit)
684{
685 int ret = 0, i;
686 u32 val32, kpiobufs;
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700687 u32 piobufs, uports;
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -0700688 u64 val;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800689 struct ipath_portdata *pd = NULL; /* keep gcc4 happy */
Bryan O'Sullivan35783ec2006-07-01 04:36:15 -0700690 gfp_t gfp_flags = GFP_USER | __GFP_COMP;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800691
692 ret = init_housekeeping(dd, &pd, reinit);
693 if (ret)
694 goto done;
695
696 /*
697 * we ignore most issues after reporting them, but have to specially
698 * handle hardware-disabled chips.
699 */
700 if (ret == 2) {
701 /* unique error, known to ipath_init_one */
702 ret = -EPERM;
703 goto done;
704 }
705
706 /*
707 * We could bump this to allow for full rcvegrcnt + rcvtidcnt,
708 * but then it no longer nicely fits power of two, and since
709 * we now use routines that backend onto __get_free_pages, the
710 * rest would be wasted.
711 */
712 dd->ipath_rcvhdrcnt = dd->ipath_rcvegrcnt;
713 ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrcnt,
714 dd->ipath_rcvhdrcnt);
715
716 /*
717 * Set up the shadow copies of the piobufavail registers,
718 * which we compare against the chip registers for now, and
719 * the in memory DMA'ed copies of the registers. This has to
720 * be done early, before we calculate lastport, etc.
721 */
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700722 piobufs = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800723 /*
724 * calc number of pioavail registers, and save it; we have 2
725 * bits per buffer.
726 */
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700727 dd->ipath_pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2)
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800728 / (sizeof(u64) * BITS_PER_BYTE / 2);
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700729 uports = dd->ipath_cfgports ? dd->ipath_cfgports - 1 : 0;
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -0700730 if (ipath_kpiobufs == 0) {
Bryan O'Sullivanba112032006-08-25 11:24:29 -0700731 /* not set by user (this is default) */
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700732 if (piobufs >= (uports * IPATH_MIN_USER_PORT_BUFCNT) + 32)
Bryan O'Sullivan52e7fad2006-04-24 14:23:00 -0700733 kpiobufs = 32;
734 else
735 kpiobufs = 16;
736 }
737 else
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800738 kpiobufs = ipath_kpiobufs;
739
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700740 if (kpiobufs + (uports * IPATH_MIN_USER_PORT_BUFCNT) > piobufs) {
741 i = (int) piobufs -
742 (int) (uports * IPATH_MIN_USER_PORT_BUFCNT);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800743 if (i < 0)
744 i = 0;
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700745 dev_info(&dd->pcidev->dev, "Allocating %d PIO bufs of "
746 "%d for kernel leaves too few for %d user ports "
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800747 "(%d each); using %u\n", kpiobufs,
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700748 piobufs, uports, IPATH_MIN_USER_PORT_BUFCNT, i);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800749 /*
750 * shouldn't change ipath_kpiobufs, because could be
751 * different for different devices...
752 */
753 kpiobufs = i;
754 }
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700755 dd->ipath_lastport_piobuf = piobufs - kpiobufs;
756 dd->ipath_pbufsport =
757 uports ? dd->ipath_lastport_piobuf / uports : 0;
758 val32 = dd->ipath_lastport_piobuf - (dd->ipath_pbufsport * uports);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800759 if (val32 > 0) {
760 ipath_dbg("allocating %u pbufs/port leaves %u unused, "
761 "add to kernel\n", dd->ipath_pbufsport, val32);
762 dd->ipath_lastport_piobuf -= val32;
763 ipath_dbg("%u pbufs/port leaves %u unused, add to kernel\n",
764 dd->ipath_pbufsport, val32);
765 }
766 dd->ipath_lastpioindex = dd->ipath_lastport_piobuf;
767 ipath_cdbg(VERBOSE, "%d PIO bufs for kernel out of %d total %u "
768 "each for %u user ports\n", kpiobufs,
Bryan O'Sullivan0ed3c592007-03-15 14:45:02 -0700769 piobufs, dd->ipath_pbufsport, uports);
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800770
771 dd->ipath_f_early_init(dd);
772
773 /* early_init sets rcvhdrentsize and rcvhdrsize, so this must be
774 * done after early_init */
775 dd->ipath_hdrqlast =
776 dd->ipath_rcvhdrentsize * (dd->ipath_rcvhdrcnt - 1);
777 ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrentsize,
778 dd->ipath_rcvhdrentsize);
779 ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
780 dd->ipath_rcvhdrsize);
781
782 if (!reinit) {
783 ret = init_pioavailregs(dd);
784 init_shadow_tids(dd);
785 if (ret)
786 goto done;
787 }
788
789 (void)ipath_write_kreg(dd, dd->ipath_kregs->kr_sendpioavailaddr,
790 dd->ipath_pioavailregs_phys);
791 /*
792 * this is to detect s/w errors, which the h/w works around by
793 * ignoring the low 6 bits of address, if it wasn't aligned.
794 */
795 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpioavailaddr);
796 if (val != dd->ipath_pioavailregs_phys) {
797 ipath_dev_err(dd, "Catastrophic software error, "
798 "SendPIOAvailAddr written as %lx, "
799 "read back as %llx\n",
800 (unsigned long) dd->ipath_pioavailregs_phys,
801 (unsigned long long) val);
802 ret = -EINVAL;
803 goto done;
804 }
805
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800806 ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvbthqp, IPATH_KD_QP);
807
808 /*
809 * make sure we are not in freeze, and PIO send enabled, so
810 * writes to pbc happen
811 */
812 ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask, 0ULL);
813 ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
814 ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
815 ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
816 ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
817 INFINIPATH_S_PIOENABLE);
818
819 /*
820 * before error clears, since we expect serdes pll errors during
821 * this, the first time after reset
822 */
823 if (bringup_link(dd)) {
824 dev_info(&dd->pcidev->dev, "Failed to bringup IB link\n");
825 ret = -ENETDOWN;
826 goto done;
827 }
828
829 /*
830 * clear any "expected" hwerrs from reset and/or initialization
831 * clear any that aren't enabled (at least this once), and then
832 * set the enable mask
833 */
834 dd->ipath_f_init_hwerrors(dd);
835 ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
836 ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
837 ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
838 dd->ipath_hwerrmask);
839
840 dd->ipath_maskederrs = dd->ipath_ignorederrs;
841 /* clear all */
842 ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
843 /* enable errors that are masked, at least this first time. */
844 ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
845 ~dd->ipath_maskederrs);
846 /* clear any interrups up to this point (ints still not enabled) */
847 ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
848
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800849 /*
850 * Set up the port 0 (kernel) rcvhdr q and egr TIDs. If doing
851 * re-init, the simplest way to handle this is to free
852 * existing, and re-allocate.
Michael Albaugh27b044a2007-03-15 14:45:08 -0700853 * Need to re-create rest of port 0 portdata as well.
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800854 */
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -0700855 if (reinit) {
Michael Albaugh27b044a2007-03-15 14:45:08 -0700856 /* Alloc and init new ipath_portdata for port0,
857 * Then free old pd. Could lead to fragmentation, but also
858 * makes later support for hot-swap easier.
859 */
860 struct ipath_portdata *npd;
861 npd = create_portdata0(dd);
862 if (npd) {
863 ipath_free_pddata(dd, pd);
864 dd->ipath_pd[0] = pd = npd;
865 } else {
866 ipath_dev_err(dd, "Unable to allocate portdata for"
867 " port 0, failing\n");
868 ret = -ENOMEM;
869 goto done;
870 }
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -0700871 }
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800872 dd->ipath_f_tidtemplate(dd);
873 ret = ipath_create_rcvhdrq(dd, pd);
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -0700874 if (!ret) {
875 dd->ipath_hdrqtailptr =
876 (volatile __le64 *)pd->port_rcvhdrtail_kvaddr;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800877 ret = create_port0_egr(dd);
Bryan O'Sullivanf37bda92006-07-01 04:36:03 -0700878 }
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800879 if (ret)
880 ipath_dev_err(dd, "failed to allocate port 0 (kernel) "
881 "rcvhdrq and/or egr bufs\n");
882 else
883 enable_chip(dd, pd, reinit);
884
Bryan O'Sullivan35783ec2006-07-01 04:36:15 -0700885
886 if (!ret && !reinit) {
887 /* used when we close a port, for DMA already in flight at close */
888 dd->ipath_dummy_hdrq = dma_alloc_coherent(
889 &dd->pcidev->dev, pd->port_rcvhdrq_size,
890 &dd->ipath_dummy_hdrq_phys,
891 gfp_flags);
892 if (!dd->ipath_dummy_hdrq ) {
893 dev_info(&dd->pcidev->dev,
894 "Couldn't allocate 0x%lx bytes for dummy hdrq\n",
895 pd->port_rcvhdrq_size);
896 /* fallback to just 0'ing */
897 dd->ipath_dummy_hdrq_phys = 0UL;
898 }
899 }
900
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800901 /*
902 * cause retrigger of pending interrupts ignored during init,
903 * even if we had errors
904 */
905 ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, 0ULL);
906
907 if(!dd->ipath_stats_timer_active) {
908 /*
909 * first init, or after an admin disable/enable
910 * set up stats retrieval timer, even if we had errors
911 * in last portion of setup
912 */
913 init_timer(&dd->ipath_stats_timer);
914 dd->ipath_stats_timer.function = ipath_get_faststats;
915 dd->ipath_stats_timer.data = (unsigned long) dd;
916 /* every 5 seconds; */
917 dd->ipath_stats_timer.expires = jiffies + 5 * HZ;
918 /* takes ~16 seconds to overflow at full IB 4x bandwdith */
919 add_timer(&dd->ipath_stats_timer);
920 dd->ipath_stats_timer_active = 1;
921 }
922
923done:
924 if (!ret) {
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800925 *dd->ipath_statusp |= IPATH_STATUS_CHIP_PRESENT;
926 if (!dd->ipath_f_intrsetup(dd)) {
927 /* now we can enable all interrupts from the chip */
928 ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask,
929 -1LL);
930 /* force re-interrupt of any pending interrupts. */
931 ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear,
932 0ULL);
933 /* chip is usable; mark it as initialized */
934 *dd->ipath_statusp |= IPATH_STATUS_INITTED;
935 } else
936 ipath_dev_err(dd, "No interrupts enabled, couldn't "
937 "setup interrupt address\n");
938
939 if (dd->ipath_cfgports > ipath_stats.sps_nports)
940 /*
941 * sps_nports is a global, so, we set it to
942 * the highest number of ports of any of the
943 * chips we find; we never decrement it, at
944 * least for now. Since this might have changed
945 * over disable/enable or prior to reset, always
946 * do the check and potentially adjust.
947 */
948 ipath_stats.sps_nports = dd->ipath_cfgports;
949 } else
950 ipath_dbg("Failed (%d) to initialize chip\n", ret);
951
952 /* if ret is non-zero, we probably should do some cleanup
953 here... */
954 return ret;
955}
956
957static int ipath_set_kpiobufs(const char *str, struct kernel_param *kp)
958{
959 struct ipath_devdata *dd;
960 unsigned long flags;
961 unsigned short val;
962 int ret;
963
964 ret = ipath_parse_ushort(str, &val);
965
966 spin_lock_irqsave(&ipath_devs_lock, flags);
967
968 if (ret < 0)
969 goto bail;
970
971 if (val == 0) {
972 ret = -EINVAL;
973 goto bail;
974 }
975
976 list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
977 if (dd->ipath_kregbase)
978 continue;
979 if (val > (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
980 (dd->ipath_cfgports *
981 IPATH_MIN_USER_PORT_BUFCNT)))
982 {
983 ipath_dev_err(
984 dd,
985 "Allocating %d PIO bufs for kernel leaves "
986 "too few for %d user ports (%d each)\n",
987 val, dd->ipath_cfgports - 1,
988 IPATH_MIN_USER_PORT_BUFCNT);
989 ret = -EINVAL;
990 goto bail;
991 }
992 dd->ipath_lastport_piobuf =
993 dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - val;
994 }
995
Bryan O'Sullivanba112032006-08-25 11:24:29 -0700996 ipath_kpiobufs = val;
Bryan O'Sullivan097709f2006-03-29 15:23:28 -0800997 ret = 0;
998bail:
999 spin_unlock_irqrestore(&ipath_devs_lock, flags);
1000
1001 return ret;
1002}