blob: c1e61ff9bade72f3196c2fef9e893d4accf787f1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020055#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010056#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
Chris Wilsond501b1d2016-04-13 17:35:02 +010060#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070063
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/* General customization:
65 */
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define DRIVER_NAME "i915"
68#define DRIVER_DESC "Intel Graphics"
Daniel Vetter9cce4432016-05-22 18:22:42 +020069#define DRIVER_DATE "20160522"
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Mika Kuoppalac883ef12014-10-28 17:32:30 +020071#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010072/* Many gcc seem to no see through this and fall over :( */
73#if 0
74#define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020080#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010081#endif
82
Jani Nikulacd9bfac2015-03-12 13:01:12 +020083#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020084#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020085
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020088
Rob Clarke2c719b2014-12-15 13:56:32 -050089/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020098 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500100 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500101 unlikely(__ret_warn_on); \
102})
103
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106
Imre Deak4fec15d2016-03-16 13:39:08 +0200107bool __i915_inject_load_failure(const char *func, int line);
108#define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
Jani Nikula42a8ca42015-08-27 16:23:30 +0300111static inline const char *yesno(bool v)
112{
113 return v ? "yes" : "no";
114}
115
Jani Nikula87ad3212016-01-14 12:53:34 +0200116static inline const char *onoff(bool v)
117{
118 return v ? "on" : "off";
119}
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700122 INVALID_PIPE = -1,
123 PIPE_A = 0,
124 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800125 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700128};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800129#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700130
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200131enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200135 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200138 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200139};
Jani Nikulada205632016-03-15 21:51:10 +0200140
141static inline const char *transcoder_name(enum transcoder transcoder)
142{
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200156 default:
157 return "<invalid>";
158 }
159}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200160
Jani Nikula4d1de972016-03-18 17:05:42 +0200161static inline bool transcoder_is_dsi(enum transcoder transcoder)
162{
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164}
165
Damien Lespiau84139d12014-03-28 00:18:32 +0530166/*
Matt Roper31409e92015-09-24 15:53:09 -0700167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530171 */
Jesse Barnes80824002009-09-10 15:28:06 -0700172enum plane {
173 PLANE_A = 0,
174 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800175 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700176 PLANE_CURSOR,
177 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700178};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800179#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800180
Damien Lespiaud615a162014-03-03 17:31:48 +0000181#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300182
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300183enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190};
191#define port_name(p) ((p) + 'A')
192
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300193#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800194
195enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198};
199
200enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203};
204
Paulo Zanonib97186f2013-05-03 12:15:36 -0300205enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300215 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300226 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200227 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300228 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100233 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100234 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300235 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300236
237 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300238};
239
240#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300243#define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300246
Egbert Eich1d843f92013-02-25 12:06:49 -0500247enum hpd_pin {
248 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700253 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800257 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500258 HPD_NUM_PINS
259};
260
Jani Nikulac91711f2015-05-28 15:43:48 +0300261#define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
Jani Nikula5fcece82015-05-27 15:03:42 +0300264struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292};
293
Chris Wilson2a2d5482012-12-03 11:49:06 +0000294#define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700300
Damien Lespiau055e3932014-08-18 13:49:10 +0100301#define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200303#define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000306#define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000310#define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800314
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200315#define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
Damien Lespiaud79b8142014-05-13 23:32:23 +0100319#define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300322#define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
Matt Roperc107acf2016-05-12 07:06:01 -0700327#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
328 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, \
329 base.head) \
330 for_each_if ((plane_mask) & \
331 (1 << drm_plane_index(&intel_plane->base)))
332
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300333#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
334 list_for_each_entry(intel_plane, \
335 &(dev)->mode_config.plane_list, \
336 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200337 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300338
Damien Lespiaud063ae42014-05-13 23:32:21 +0100339#define for_each_intel_crtc(dev, intel_crtc) \
340 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
341
Matt Roper98d39492016-05-12 07:06:03 -0700342#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
343 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
344 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
345
Damien Lespiaub2784e12014-08-05 11:29:37 +0100346#define for_each_intel_encoder(dev, intel_encoder) \
347 list_for_each_entry(intel_encoder, \
348 &(dev)->mode_config.encoder_list, \
349 base.head)
350
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200351#define for_each_intel_connector(dev, intel_connector) \
352 list_for_each_entry(intel_connector, \
353 &dev->mode_config.connector_list, \
354 base.head)
355
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200356#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
357 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200358 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200359
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800360#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
361 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200362 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800363
Borun Fub04c5bd2014-07-12 10:02:27 +0530364#define for_each_power_domain(domain, mask) \
365 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200366 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530367
Daniel Vettere7b903d2013-06-05 13:34:14 +0200368struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100369struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100370struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200371
Chris Wilsona6f766f2015-04-27 13:41:20 +0100372struct drm_i915_file_private {
373 struct drm_i915_private *dev_priv;
374 struct drm_file *file;
375
376 struct {
377 spinlock_t lock;
378 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100379/* 20ms is a fairly arbitrary limit (greater than the average frame time)
380 * chosen to prevent the CPU getting more than a frame ahead of the GPU
381 * (when using lax throttling for the frontbuffer). We also use it to
382 * offer free GPU waitboosts for severely congested workloads.
383 */
384#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100385 } mm;
386 struct idr context_idr;
387
Chris Wilson2e1b8732015-04-27 13:41:22 +0100388 struct intel_rps_client {
389 struct list_head link;
390 unsigned boosts;
391 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100392
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000393 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100394};
395
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100396/* Used by dp and fdi links */
397struct intel_link_m_n {
398 uint32_t tu;
399 uint32_t gmch_m;
400 uint32_t gmch_n;
401 uint32_t link_m;
402 uint32_t link_n;
403};
404
405void intel_link_compute_m_n(int bpp, int nlanes,
406 int pixel_clock, int link_clock,
407 struct intel_link_m_n *m_n);
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409/* Interface history:
410 *
411 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100412 * 1.2: Add Power Management
413 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100414 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000415 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000416 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
417 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 */
419#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000420#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421#define DRIVER_PATCHLEVEL 0
422
Chris Wilson23bc5982010-09-29 16:10:57 +0100423#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700424
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700425struct opregion_header;
426struct opregion_acpi;
427struct opregion_swsci;
428struct opregion_asle;
429
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100430struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000431 struct opregion_header *header;
432 struct opregion_acpi *acpi;
433 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300434 u32 swsci_gbda_sub_functions;
435 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000436 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200437 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200438 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200439 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000440 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200441 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100442};
Chris Wilson44834a62010-08-19 16:09:23 +0100443#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100444
Chris Wilson6ef3d422010-08-04 20:26:07 +0100445struct intel_overlay;
446struct intel_overlay_error_state;
447
Jesse Barnesde151cf2008-11-12 10:03:55 -0800448#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300449#define I915_MAX_NUM_FENCES 32
450/* 32 fences + sign bit for FENCE_REG_NONE */
451#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800452
453struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200454 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000455 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100456 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800457};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000458
yakui_zhao9b9d1722009-05-31 17:17:17 +0800459struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100460 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800461 u8 dvo_port;
462 u8 slave_addr;
463 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100464 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400465 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800466};
467
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000468struct intel_display_error_state;
469
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700470struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200471 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800472 struct timeval time;
473
Mika Kuoppalacb383002014-02-25 17:11:25 +0200474 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100475 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200476 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200477 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200478
Ben Widawsky585b0282014-01-30 00:19:37 -0800479 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700480 u32 eir;
481 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700482 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700483 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700484 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000485 u32 derrmr;
486 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800487 u32 error; /* gen6+ */
488 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200489 u32 fault_data0; /* gen8, gen9 */
490 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800491 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800492 u32 gac_eco;
493 u32 gam_ecochk;
494 u32 gab_ctl;
495 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800496 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800497 u64 fence[I915_MAX_NUM_FENCES];
498 struct intel_overlay_error_state *overlay;
499 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700500 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800501
Chris Wilson52d39a22012-02-15 11:25:37 +0000502 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000503 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800504 /* Software tracked state */
505 bool waiting;
506 int hangcheck_score;
507 enum intel_ring_hangcheck_action hangcheck_action;
508 int num_requests;
509
510 /* our own tracking of ring head and tail */
511 u32 cpu_ring_head;
512 u32 cpu_ring_tail;
513
Chris Wilson14fd0d62016-04-07 07:29:10 +0100514 u32 last_seqno;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000515 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800516
517 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100518 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800519 u32 tail;
520 u32 head;
521 u32 ctl;
522 u32 hws;
523 u32 ipeir;
524 u32 ipehr;
525 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800526 u32 bbstate;
527 u32 instpm;
528 u32 instps;
529 u32 seqno;
530 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000531 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800532 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700533 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800534 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000535 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800536
Chris Wilson52d39a22012-02-15 11:25:37 +0000537 struct drm_i915_error_object {
538 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100539 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000540 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200541 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800542
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000543 struct drm_i915_error_object *wa_ctx;
544
Chris Wilson52d39a22012-02-15 11:25:37 +0000545 struct drm_i915_error_request {
546 long jiffies;
547 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000548 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000549 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800550
551 struct {
552 u32 gfx_mode;
553 union {
554 u64 pdp[4];
555 u32 pp_dir_base;
556 };
557 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200558
559 pid_t pid;
560 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000561 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100562
Chris Wilson9df30792010-02-18 10:24:56 +0000563 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000564 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000565 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000566 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100567 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000568 u32 read_domains;
569 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200570 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000571 s32 pinned:2;
572 u32 tiling:2;
573 u32 dirty:1;
574 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100575 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100576 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100577 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700578 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800579
Ben Widawsky95f53012013-07-31 17:00:15 -0700580 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100581 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700582};
583
Jani Nikula7bd688c2013-11-08 16:48:56 +0200584struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200585struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200586struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000587struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100588struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200589struct intel_limit;
590struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100591
Jesse Barnese70236a2009-09-21 10:42:27 -0700592struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700593 int (*get_display_clock_speed)(struct drm_device *dev);
594 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100595 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800596 int (*compute_intermediate_wm)(struct drm_device *dev,
597 struct intel_crtc *intel_crtc,
598 struct intel_crtc_state *newstate);
599 void (*initial_watermarks)(struct intel_crtc_state *cstate);
600 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700601 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300602 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200603 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
604 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100605 /* Returns the active state of the crtc, and if the crtc is active,
606 * fills out the pipe-config with the hw state. */
607 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200608 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000609 void (*get_initial_plane_config)(struct intel_crtc *,
610 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200611 int (*crtc_compute_clock)(struct intel_crtc *crtc,
612 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200613 void (*crtc_enable)(struct drm_crtc *crtc);
614 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200615 void (*audio_codec_enable)(struct drm_connector *connector,
616 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300617 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200618 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700619 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700620 void (*init_clock_gating)(struct drm_device *dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200621 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
622 struct drm_framebuffer *fb,
623 struct drm_i915_gem_object *obj,
624 struct drm_i915_gem_request *req,
625 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100626 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700627 /* clock updates for mode set */
628 /* cursor updates */
629 /* render clock increase/decrease */
630 /* display clock increase/decrease */
631 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000632
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200633 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
634 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700635};
636
Mika Kuoppala48c10262015-01-16 11:34:41 +0200637enum forcewake_domain_id {
638 FW_DOMAIN_ID_RENDER = 0,
639 FW_DOMAIN_ID_BLITTER,
640 FW_DOMAIN_ID_MEDIA,
641
642 FW_DOMAIN_ID_COUNT
643};
644
645enum forcewake_domains {
646 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
647 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
648 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
649 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
650 FORCEWAKE_BLITTER |
651 FORCEWAKE_MEDIA)
652};
653
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100654#define FW_REG_READ (1)
655#define FW_REG_WRITE (2)
656
657enum forcewake_domains
658intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
659 i915_reg_t reg, unsigned int op);
660
Chris Wilson907b28c2013-07-19 20:36:52 +0100661struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530662 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200663 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530664 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200665 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700666
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200667 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
668 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
669 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
670 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700671
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200672 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700673 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200674 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700675 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200676 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700677 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200678 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700679 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300680};
681
Chris Wilson907b28c2013-07-19 20:36:52 +0100682struct intel_uncore {
683 spinlock_t lock; /** lock is also taken in irq contexts. */
684
685 struct intel_uncore_funcs funcs;
686
687 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200688 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100689
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200690 struct intel_uncore_forcewake_domain {
691 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200692 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100693 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200694 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100695 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200696 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200697 u32 val_set;
698 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200699 i915_reg_t reg_ack;
700 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200701 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200702 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200703
704 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100705};
706
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200707/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100708#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
709 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
710 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
711 (domain__)++) \
712 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200713
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100714#define for_each_fw_domain(domain__, dev_priv__) \
715 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200716
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200717#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
718#define CSR_VERSION_MAJOR(version) ((version) >> 16)
719#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
720
Daniel Vettereb805622015-05-04 14:58:44 +0200721struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200722 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200723 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530724 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200725 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200726 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200727 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200728 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200729 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200730 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200731 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200732};
733
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100734#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
735 func(is_mobile) sep \
736 func(is_i85x) sep \
737 func(is_i915g) sep \
738 func(is_i945gm) sep \
739 func(is_g33) sep \
740 func(need_gfx_hws) sep \
741 func(is_g4x) sep \
742 func(is_pineview) sep \
743 func(is_broadwater) sep \
744 func(is_crestline) sep \
745 func(is_ivybridge) sep \
746 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800747 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100748 func(is_haswell) sep \
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +0100749 func(is_broadwell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530750 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700751 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700752 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700753 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100754 func(has_fbc) sep \
755 func(has_pipe_cxsr) sep \
756 func(has_hotplug) sep \
757 func(cursor_needs_physical) sep \
758 func(has_overlay) sep \
759 func(overlay_needs_physical) sep \
760 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100761 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000762 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100763 func(has_ddi) sep \
764 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200765
Damien Lespiaua587f772013-04-22 18:40:38 +0100766#define DEFINE_FLAG(name) u8 name:1
767#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200768
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500769struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200770 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100771 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100772 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000773 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000774 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100775 u16 gen_mask;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700776 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100777 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200778 /* Register offsets for the various display pipes and transcoders */
779 int pipe_offsets[I915_MAX_TRANSCODERS];
780 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200781 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300782 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600783
784 /* Slice/subslice/EU info */
785 u8 slice_total;
786 u8 subslice_total;
787 u8 subslice_per_slice;
788 u8 eu_total;
789 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000790 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
791 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600792 u8 has_slice_pg:1;
793 u8 has_subslice_pg:1;
794 u8 has_eu_pg:1;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000795
796 struct color_luts {
797 u16 degamma_lut_size;
798 u16 gamma_lut_size;
799 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500800};
801
Damien Lespiaua587f772013-04-22 18:40:38 +0100802#undef DEFINE_FLAG
803#undef SEP_SEMICOLON
804
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800805enum i915_cache_level {
806 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100807 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
808 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
809 caches, eg sampler/render caches, and the
810 large Last-Level-Cache. LLC is coherent with
811 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100812 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800813};
814
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300815struct i915_ctx_hang_stats {
816 /* This context had batch pending when hang was declared */
817 unsigned batch_pending;
818
819 /* This context had batch active when hang was declared */
820 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300821
822 /* Time when this context was last blamed for a GPU reset */
823 unsigned long guilty_ts;
824
Chris Wilson676fa572014-12-24 08:13:39 -0800825 /* If the contexts causes a second GPU hang within this time,
826 * it is permanently banned from submitting any more work.
827 */
828 unsigned long ban_period_seconds;
829
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300830 /* This context is banned to submit more work */
831 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300832};
Ben Widawsky40521052012-06-04 14:42:43 -0700833
834/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100835#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300836
Oscar Mateo31b7a882014-07-03 16:28:01 +0100837/**
Chris Wilsone2efd132016-05-24 14:53:34 +0100838 * struct i915_gem_context - as the name implies, represents a context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100839 * @ref: reference count.
840 * @user_handle: userspace tracking identity for this context.
841 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300842 * @flags: context specific flags:
843 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100844 * @file_priv: filp associated with this context (NULL for global default
845 * context).
846 * @hang_stats: information about the role of this context in possible GPU
847 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100848 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100849 * @legacy_hw_ctx: render context backing object and whether it is correctly
850 * initialized (legacy ring submission mechanism only).
851 * @link: link in the global list of contexts.
852 *
853 * Contexts are memory images used by the hardware to store copies of their
854 * internal state.
855 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100856struct i915_gem_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300857 struct kref ref;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100858 struct drm_i915_private *i915;
Ben Widawsky40521052012-06-04 14:42:43 -0700859 struct drm_i915_file_private *file_priv;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200860 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700861
Chris Wilson8d59bc62016-05-24 14:53:42 +0100862 struct i915_ctx_hang_stats hang_stats;
863
Chris Wilson5d1808e2016-04-28 09:56:51 +0100864 /* Unique identifier for this context, used by the hw for tracking */
Chris Wilson8d59bc62016-05-24 14:53:42 +0100865 unsigned long flags;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100866 unsigned hw_id;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100867 u32 user_handle;
868#define CONTEXT_NO_ZEROMAP (1<<0)
Chris Wilson5d1808e2016-04-28 09:56:51 +0100869
Chris Wilson9021ad02016-05-24 14:53:37 +0100870 struct intel_context {
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100871 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100872 struct intel_ringbuffer *ringbuf;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000873 struct i915_vma *lrc_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000874 uint32_t *lrc_reg_state;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100875 u64 lrc_desc;
876 int pin_count;
Chris Wilson24f1d3c2016-04-28 09:56:53 +0100877 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000878 } engine[I915_NUM_ENGINES];
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100879
Ben Widawskya33afea2013-09-17 21:12:45 -0700880 struct list_head link;
Chris Wilson8d59bc62016-05-24 14:53:42 +0100881
882 u8 remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700883};
884
Paulo Zanonia4001f12015-02-13 17:23:44 -0200885enum fb_op_origin {
886 ORIGIN_GTT,
887 ORIGIN_CPU,
888 ORIGIN_CS,
889 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300890 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200891};
892
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200893struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300894 /* This is always the inner lock when overlapping with struct_mutex and
895 * it's the outer lock when overlapping with stolen_lock. */
896 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700897 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200898 unsigned int possible_framebuffer_bits;
899 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200900 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200901 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700902
Ben Widawskyc4213882014-06-19 12:06:10 -0700903 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700904 struct drm_mm_node *compressed_llb;
905
Rodrigo Vivida46f932014-08-01 02:04:45 -0700906 bool false_color;
907
Paulo Zanonid029bca2015-10-15 10:44:46 -0300908 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300909 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300910
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200911 struct intel_fbc_state_cache {
912 struct {
913 unsigned int mode_flags;
914 uint32_t hsw_bdw_pixel_rate;
915 } crtc;
916
917 struct {
918 unsigned int rotation;
919 int src_w;
920 int src_h;
921 bool visible;
922 } plane;
923
924 struct {
925 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200926 uint32_t pixel_format;
927 unsigned int stride;
928 int fence_reg;
929 unsigned int tiling_mode;
930 } fb;
931 } state_cache;
932
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200933 struct intel_fbc_reg_params {
934 struct {
935 enum pipe pipe;
936 enum plane plane;
937 unsigned int fence_y_offset;
938 } crtc;
939
940 struct {
941 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200942 uint32_t pixel_format;
943 unsigned int stride;
944 int fence_reg;
945 } fb;
946
947 int cfb_size;
948 } params;
949
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700950 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200951 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200952 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200953 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200954 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700955
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200956 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800957};
958
Vandana Kannan96178ee2015-01-10 02:25:56 +0530959/**
960 * HIGH_RR is the highest eDP panel refresh rate read from EDID
961 * LOW_RR is the lowest eDP panel refresh rate found from EDID
962 * parsing for same resolution.
963 */
964enum drrs_refresh_rate_type {
965 DRRS_HIGH_RR,
966 DRRS_LOW_RR,
967 DRRS_MAX_RR, /* RR count */
968};
969
970enum drrs_support_type {
971 DRRS_NOT_SUPPORTED = 0,
972 STATIC_DRRS_SUPPORT = 1,
973 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530974};
975
Daniel Vetter2807cf62014-07-11 10:30:11 -0700976struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530977struct i915_drrs {
978 struct mutex mutex;
979 struct delayed_work work;
980 struct intel_dp *dp;
981 unsigned busy_frontbuffer_bits;
982 enum drrs_refresh_rate_type refresh_rate_type;
983 enum drrs_support_type type;
984};
985
Rodrigo Vivia031d702013-10-03 16:15:06 -0300986struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700987 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300988 bool sink_support;
989 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700990 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700991 bool active;
992 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700993 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530994 bool psr2_support;
995 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800996 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300997};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700998
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800999enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001000 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001001 PCH_IBX, /* Ibexpeak PCH */
1002 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001003 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301004 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001005 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001006};
1007
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001008enum intel_sbi_destination {
1009 SBI_ICLK,
1010 SBI_MPHY,
1011};
1012
Jesse Barnesb690e962010-07-19 13:53:12 -07001013#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001014#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001015#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001016#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001017#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001018#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001019
Dave Airlie8be48d92010-03-30 05:34:14 +00001020struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001021struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001022
Daniel Vetterc2b91522012-02-14 22:37:19 +01001023struct intel_gmbus {
1024 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001025#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001026 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001027 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001028 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001029 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001030 struct drm_i915_private *dev_priv;
1031};
1032
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001033struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001034 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001035 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001036 u32 savePP_ON_DELAYS;
1037 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001038 u32 savePP_ON;
1039 u32 savePP_OFF;
1040 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001041 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001042 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001043 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001044 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001045 u32 saveSWF0[16];
1046 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001047 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001048 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001049 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001050 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001051};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001052
Imre Deakddeea5b2014-05-05 15:19:56 +03001053struct vlv_s0ix_state {
1054 /* GAM */
1055 u32 wr_watermark;
1056 u32 gfx_prio_ctrl;
1057 u32 arb_mode;
1058 u32 gfx_pend_tlb0;
1059 u32 gfx_pend_tlb1;
1060 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1061 u32 media_max_req_count;
1062 u32 gfx_max_req_count;
1063 u32 render_hwsp;
1064 u32 ecochk;
1065 u32 bsd_hwsp;
1066 u32 blt_hwsp;
1067 u32 tlb_rd_addr;
1068
1069 /* MBC */
1070 u32 g3dctl;
1071 u32 gsckgctl;
1072 u32 mbctl;
1073
1074 /* GCP */
1075 u32 ucgctl1;
1076 u32 ucgctl3;
1077 u32 rcgctl1;
1078 u32 rcgctl2;
1079 u32 rstctl;
1080 u32 misccpctl;
1081
1082 /* GPM */
1083 u32 gfxpause;
1084 u32 rpdeuhwtc;
1085 u32 rpdeuc;
1086 u32 ecobus;
1087 u32 pwrdwnupctl;
1088 u32 rp_down_timeout;
1089 u32 rp_deucsw;
1090 u32 rcubmabdtmr;
1091 u32 rcedata;
1092 u32 spare2gh;
1093
1094 /* Display 1 CZ domain */
1095 u32 gt_imr;
1096 u32 gt_ier;
1097 u32 pm_imr;
1098 u32 pm_ier;
1099 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1100
1101 /* GT SA CZ domain */
1102 u32 tilectl;
1103 u32 gt_fifoctl;
1104 u32 gtlc_wake_ctrl;
1105 u32 gtlc_survive;
1106 u32 pmwgicz;
1107
1108 /* Display 2 CZ domain */
1109 u32 gu_ctl0;
1110 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001111 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001112 u32 clock_gate_dis2;
1113};
1114
Chris Wilsonbf225f22014-07-10 20:31:18 +01001115struct intel_rps_ei {
1116 u32 cz_clock;
1117 u32 render_c0;
1118 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001119};
1120
Daniel Vetterc85aa882012-11-02 19:55:03 +01001121struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001122 /*
1123 * work, interrupts_enabled and pm_iir are protected by
1124 * dev_priv->irq_lock
1125 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001126 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001127 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001128 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001129
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301130 u32 pm_intr_keep;
1131
Ben Widawskyb39fb292014-03-19 18:31:11 -07001132 /* Frequencies are stored in potentially platform dependent multiples.
1133 * In other words, *_freq needs to be multiplied by X to be interesting.
1134 * Soft limits are those which are used for the dynamic reclocking done
1135 * by the driver (raise frequencies under heavy loads, and lower for
1136 * lighter loads). Hard limits are those imposed by the hardware.
1137 *
1138 * A distinction is made for overclocking, which is never enabled by
1139 * default, and is considered to be above the hard limit if it's
1140 * possible at all.
1141 */
1142 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1143 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1144 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1145 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1146 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001147 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001148 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1149 u8 rp1_freq; /* "less than" RP0 power/freqency */
1150 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001151 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001152
Chris Wilson8fb55192015-04-07 16:20:28 +01001153 u8 up_threshold; /* Current %busy required to uplock */
1154 u8 down_threshold; /* Current %busy required to downclock */
1155
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001156 int last_adj;
1157 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1158
Chris Wilson8d3afd72015-05-21 21:01:47 +01001159 spinlock_t client_lock;
1160 struct list_head clients;
1161 bool client_boost;
1162
Chris Wilsonc0951f02013-10-10 21:58:50 +01001163 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001164 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001165 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001166
Chris Wilson2e1b8732015-04-27 13:41:22 +01001167 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001168
Chris Wilsonbf225f22014-07-10 20:31:18 +01001169 /* manual wa residency calculations */
1170 struct intel_rps_ei up_ei, down_ei;
1171
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001172 /*
1173 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001174 * Must be taken after struct_mutex if nested. Note that
1175 * this lock may be held for long periods of time when
1176 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001177 */
1178 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001179};
1180
Daniel Vetter1a240d42012-11-29 22:18:51 +01001181/* defined intel_pm.c */
1182extern spinlock_t mchdev_lock;
1183
Daniel Vetterc85aa882012-11-02 19:55:03 +01001184struct intel_ilk_power_mgmt {
1185 u8 cur_delay;
1186 u8 min_delay;
1187 u8 max_delay;
1188 u8 fmax;
1189 u8 fstart;
1190
1191 u64 last_count1;
1192 unsigned long last_time1;
1193 unsigned long chipset_power;
1194 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001195 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001196 unsigned long gfx_power;
1197 u8 corr;
1198
1199 int c_m;
1200 int r_t;
1201};
1202
Imre Deakc6cb5822014-03-04 19:22:55 +02001203struct drm_i915_private;
1204struct i915_power_well;
1205
1206struct i915_power_well_ops {
1207 /*
1208 * Synchronize the well's hw state to match the current sw state, for
1209 * example enable/disable it based on the current refcount. Called
1210 * during driver init and resume time, possibly after first calling
1211 * the enable/disable handlers.
1212 */
1213 void (*sync_hw)(struct drm_i915_private *dev_priv,
1214 struct i915_power_well *power_well);
1215 /*
1216 * Enable the well and resources that depend on it (for example
1217 * interrupts located on the well). Called after the 0->1 refcount
1218 * transition.
1219 */
1220 void (*enable)(struct drm_i915_private *dev_priv,
1221 struct i915_power_well *power_well);
1222 /*
1223 * Disable the well and resources that depend on it. Called after
1224 * the 1->0 refcount transition.
1225 */
1226 void (*disable)(struct drm_i915_private *dev_priv,
1227 struct i915_power_well *power_well);
1228 /* Returns the hw enabled state. */
1229 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1230 struct i915_power_well *power_well);
1231};
1232
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001233/* Power well structure for haswell */
1234struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001235 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001236 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001237 /* power well enable/disable usage count */
1238 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001239 /* cached hw enabled state */
1240 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001241 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001242 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001243 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001244};
1245
Imre Deak83c00f52013-10-25 17:36:47 +03001246struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001247 /*
1248 * Power wells needed for initialization at driver init and suspend
1249 * time are on. They are kept on until after the first modeset.
1250 */
1251 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001252 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001253 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001254
Imre Deak83c00f52013-10-25 17:36:47 +03001255 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001256 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001257 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001258};
1259
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001260#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001261struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001262 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001263 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001264 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001265};
1266
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001267struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001268 /** Memory allocator for GTT stolen memory */
1269 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001270 /** Protects the usage of the GTT stolen memory allocator. This is
1271 * always the inner lock when overlapping with struct_mutex. */
1272 struct mutex stolen_lock;
1273
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001274 /** List of all objects in gtt_space. Used to restore gtt
1275 * mappings on resume */
1276 struct list_head bound_list;
1277 /**
1278 * List of objects which are not bound to the GTT (thus
1279 * are idle and not used by the GPU) but still have
1280 * (presumably uncached) pages still attached.
1281 */
1282 struct list_head unbound_list;
1283
1284 /** Usable portion of the GTT for GEM */
1285 unsigned long stolen_base; /* limited to low memory (32-bit) */
1286
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001287 /** PPGTT used for aliasing the PPGTT with the GTT */
1288 struct i915_hw_ppgtt *aliasing_ppgtt;
1289
Chris Wilson2cfcd322014-05-20 08:28:43 +01001290 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001291 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001292 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001293 bool shrinker_no_lock_stealing;
1294
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001295 /** LRU list of objects with fence regs on them. */
1296 struct list_head fence_list;
1297
1298 /**
1299 * We leave the user IRQ off as much as possible,
1300 * but this means that requests will finish and never
1301 * be retired once the system goes idle. Set a timer to
1302 * fire periodically while the ring is running. When it
1303 * fires, go retire requests.
1304 */
1305 struct delayed_work retire_work;
1306
1307 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001308 * When we detect an idle GPU, we want to turn on
1309 * powersaving features. So once we see that there
1310 * are no more requests outstanding and no more
1311 * arrive within a small period of time, we fire
1312 * off the idle_work.
1313 */
1314 struct delayed_work idle_work;
1315
1316 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001317 * Are we in a non-interruptible section of code like
1318 * modesetting?
1319 */
1320 bool interruptible;
1321
Chris Wilsonf62a0072014-02-21 17:55:39 +00001322 /**
1323 * Is the GPU currently considered idle, or busy executing userspace
1324 * requests? Whilst idle, we attempt to power down the hardware and
1325 * display clocks. In order to reduce the effect on performance, there
1326 * is a slight delay before we do so.
1327 */
1328 bool busy;
1329
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001330 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001331 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001332
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001333 /** Bit 6 swizzling required for X tiling */
1334 uint32_t bit_6_swizzle_x;
1335 /** Bit 6 swizzling required for Y tiling */
1336 uint32_t bit_6_swizzle_y;
1337
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001338 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001339 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001340 size_t object_memory;
1341 u32 object_count;
1342};
1343
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001344struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001345 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001346 unsigned bytes;
1347 unsigned size;
1348 int err;
1349 u8 *buf;
1350 loff_t start;
1351 loff_t pos;
1352};
1353
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001354struct i915_error_state_file_priv {
1355 struct drm_device *dev;
1356 struct drm_i915_error_state *error;
1357};
1358
Daniel Vetter99584db2012-11-14 17:14:04 +01001359struct i915_gpu_error {
1360 /* For hangcheck timer */
1361#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1362#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001363 /* Hang gpu twice in this window and your context gets banned */
1364#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1365
Chris Wilson737b1502015-01-26 18:03:03 +02001366 struct workqueue_struct *hangcheck_wq;
1367 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001368
1369 /* For reset and error_state handling. */
1370 spinlock_t lock;
1371 /* Protected by the above dev->gpu_error.lock. */
1372 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001373
1374 unsigned long missed_irq_rings;
1375
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001376 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001377 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001378 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001379 * This is a counter which gets incremented when reset is triggered,
1380 * and again when reset has been handled. So odd values (lowest bit set)
1381 * means that reset is in progress and even values that
1382 * (reset_counter >> 1):th reset was successfully completed.
1383 *
1384 * If reset is not completed succesfully, the I915_WEDGE bit is
1385 * set meaning that hardware is terminally sour and there is no
1386 * recovery. All waiters on the reset_queue will be woken when
1387 * that happens.
1388 *
1389 * This counter is used by the wait_seqno code to notice that reset
1390 * event happened and it needs to restart the entire ioctl (since most
1391 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001392 *
1393 * This is important for lock-free wait paths, where no contended lock
1394 * naturally enforces the correct ordering between the bail-out of the
1395 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001396 */
1397 atomic_t reset_counter;
1398
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001399#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001400#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001401
1402 /**
1403 * Waitqueue to signal when the reset has completed. Used by clients
1404 * that wait for dev_priv->mm.wedged to settle.
1405 */
1406 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001407
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001408 /* Userspace knobs for gpu hang simulation;
1409 * combines both a ring mask, and extra flags
1410 */
1411 u32 stop_rings;
1412#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1413#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001414
1415 /* For missed irq/seqno simulation. */
1416 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001417};
1418
Zhang Ruib8efb172013-02-05 15:41:53 +08001419enum modeset_restore {
1420 MODESET_ON_LID_OPEN,
1421 MODESET_DONE,
1422 MODESET_SUSPENDED,
1423};
1424
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001425#define DP_AUX_A 0x40
1426#define DP_AUX_B 0x10
1427#define DP_AUX_C 0x20
1428#define DP_AUX_D 0x30
1429
Xiong Zhang11c1b652015-08-17 16:04:04 +08001430#define DDC_PIN_B 0x05
1431#define DDC_PIN_C 0x04
1432#define DDC_PIN_D 0x06
1433
Paulo Zanoni6acab152013-09-12 17:06:24 -03001434struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001435 /*
1436 * This is an index in the HDMI/DVI DDI buffer translation table.
1437 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1438 * populate this field.
1439 */
1440#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001441 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001442
1443 uint8_t supports_dvi:1;
1444 uint8_t supports_hdmi:1;
1445 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001446
1447 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001448 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001449
1450 uint8_t dp_boost_level;
1451 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001452};
1453
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001454enum psr_lines_to_wait {
1455 PSR_0_LINES_TO_WAIT = 0,
1456 PSR_1_LINE_TO_WAIT,
1457 PSR_4_LINES_TO_WAIT,
1458 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301459};
1460
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001461struct intel_vbt_data {
1462 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1463 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1464
1465 /* Feature bits */
1466 unsigned int int_tv_support:1;
1467 unsigned int lvds_dither:1;
1468 unsigned int lvds_vbt:1;
1469 unsigned int int_crt_support:1;
1470 unsigned int lvds_use_ssc:1;
1471 unsigned int display_clock_mode:1;
1472 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001473 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001474 int lvds_ssc_freq;
1475 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1476
Pradeep Bhat83a72802014-03-28 10:14:57 +05301477 enum drrs_support_type drrs_type;
1478
Jani Nikula6aa23e62016-03-24 17:50:20 +02001479 struct {
1480 int rate;
1481 int lanes;
1482 int preemphasis;
1483 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001484 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001485 bool initialized;
1486 bool support;
1487 int bpp;
1488 struct edp_power_seq pps;
1489 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001490
Jani Nikulaf00076d2013-12-14 20:38:29 -02001491 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001492 bool full_link;
1493 bool require_aux_wakeup;
1494 int idle_frames;
1495 enum psr_lines_to_wait lines_to_wait;
1496 int tp1_wakeup_time;
1497 int tp2_tp3_wakeup_time;
1498 } psr;
1499
1500 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001501 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001502 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001503 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001504 u8 min_brightness; /* min_brightness/255 of max */
Deepak M9a41e172016-04-26 16:14:24 +03001505 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001506 } backlight;
1507
Shobhit Kumard17c5442013-08-27 15:12:25 +03001508 /* MIPI DSI */
1509 struct {
1510 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301511 struct mipi_config *config;
1512 struct mipi_pps_data *pps;
1513 u8 seq_version;
1514 u32 size;
1515 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001516 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001517 } dsi;
1518
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001519 int crt_ddc_pin;
1520
1521 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001522 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001523
1524 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001525 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001526};
1527
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001528enum intel_ddb_partitioning {
1529 INTEL_DDB_PART_1_2,
1530 INTEL_DDB_PART_5_6, /* IVB+ */
1531};
1532
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001533struct intel_wm_level {
1534 bool enable;
1535 uint32_t pri_val;
1536 uint32_t spr_val;
1537 uint32_t cur_val;
1538 uint32_t fbc_val;
1539};
1540
Imre Deak820c1982013-12-17 14:46:36 +02001541struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001542 uint32_t wm_pipe[3];
1543 uint32_t wm_lp[3];
1544 uint32_t wm_lp_spr[3];
1545 uint32_t wm_linetime[3];
1546 bool enable_fbc_wm;
1547 enum intel_ddb_partitioning partitioning;
1548};
1549
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001550struct vlv_pipe_wm {
1551 uint16_t primary;
1552 uint16_t sprite[2];
1553 uint8_t cursor;
1554};
1555
1556struct vlv_sr_wm {
1557 uint16_t plane;
1558 uint8_t cursor;
1559};
1560
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001561struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001562 struct vlv_pipe_wm pipe[3];
1563 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001564 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001565 uint8_t cursor;
1566 uint8_t sprite[2];
1567 uint8_t primary;
1568 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001569 uint8_t level;
1570 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001571};
1572
Damien Lespiauc1939242014-11-04 17:06:41 +00001573struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001574 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001575};
1576
1577static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1578{
Damien Lespiau16160e32014-11-04 17:06:53 +00001579 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001580}
1581
Damien Lespiau08db6652014-11-04 17:06:52 +00001582static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1583 const struct skl_ddb_entry *e2)
1584{
1585 if (e1->start == e2->start && e1->end == e2->end)
1586 return true;
1587
1588 return false;
1589}
1590
Damien Lespiauc1939242014-11-04 17:06:41 +00001591struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001592 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001593 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001594 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001595};
1596
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001597struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001598 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001599 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001600 uint32_t wm_linetime[I915_MAX_PIPES];
1601 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001602 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001603};
1604
1605struct skl_wm_level {
1606 bool plane_en[I915_MAX_PLANES];
1607 uint16_t plane_res_b[I915_MAX_PLANES];
1608 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001609};
1610
Paulo Zanonic67a4702013-08-19 13:18:09 -03001611/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001612 * This struct helps tracking the state needed for runtime PM, which puts the
1613 * device in PCI D3 state. Notice that when this happens, nothing on the
1614 * graphics device works, even register access, so we don't get interrupts nor
1615 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001616 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001617 * Every piece of our code that needs to actually touch the hardware needs to
1618 * either call intel_runtime_pm_get or call intel_display_power_get with the
1619 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001620 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001621 * Our driver uses the autosuspend delay feature, which means we'll only really
1622 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001623 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001624 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001625 *
1626 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1627 * goes back to false exactly before we reenable the IRQs. We use this variable
1628 * to check if someone is trying to enable/disable IRQs while they're supposed
1629 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001630 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001631 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001632 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001633 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001634struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001635 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001636 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001637 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001638 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001639};
1640
Daniel Vetter926321d2013-10-16 13:30:34 +02001641enum intel_pipe_crc_source {
1642 INTEL_PIPE_CRC_SOURCE_NONE,
1643 INTEL_PIPE_CRC_SOURCE_PLANE1,
1644 INTEL_PIPE_CRC_SOURCE_PLANE2,
1645 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001646 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001647 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1648 INTEL_PIPE_CRC_SOURCE_TV,
1649 INTEL_PIPE_CRC_SOURCE_DP_B,
1650 INTEL_PIPE_CRC_SOURCE_DP_C,
1651 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001652 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001653 INTEL_PIPE_CRC_SOURCE_MAX,
1654};
1655
Shuang He8bf1e9f2013-10-15 18:55:27 +01001656struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001657 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001658 uint32_t crc[5];
1659};
1660
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001661#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001662struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001663 spinlock_t lock;
1664 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001665 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001666 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001667 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001668 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001669};
1670
Daniel Vetterf99d7062014-06-19 16:01:59 +02001671struct i915_frontbuffer_tracking {
1672 struct mutex lock;
1673
1674 /*
1675 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1676 * scheduled flips.
1677 */
1678 unsigned busy_bits;
1679 unsigned flip_bits;
1680};
1681
Mika Kuoppala72253422014-10-07 17:21:26 +03001682struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001683 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001684 u32 value;
1685 /* bitmask representing WA bits */
1686 u32 mask;
1687};
1688
Arun Siluvery33136b02016-01-21 21:43:47 +00001689/*
1690 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1691 * allowing it for RCS as we don't foresee any requirement of having
1692 * a whitelist for other engines. When it is really required for
1693 * other engines then the limit need to be increased.
1694 */
1695#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001696
1697struct i915_workarounds {
1698 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1699 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001700 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001701};
1702
Yu Zhangcf9d2892015-02-10 19:05:47 +08001703struct i915_virtual_gpu {
1704 bool active;
1705};
1706
John Harrison5f19e2b2015-05-29 17:43:27 +01001707struct i915_execbuffer_params {
1708 struct drm_device *dev;
1709 struct drm_file *file;
1710 uint32_t dispatch_flags;
1711 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001712 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001713 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001714 struct drm_i915_gem_object *batch_obj;
Chris Wilsone2efd132016-05-24 14:53:34 +01001715 struct i915_gem_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001716 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001717};
1718
Matt Roperaa363132015-09-24 15:53:18 -07001719/* used in computing the new watermarks state */
1720struct intel_wm_config {
1721 unsigned int num_pipes_active;
1722 bool sprites_enabled;
1723 bool sprites_scaled;
1724};
1725
Jani Nikula77fec552014-03-31 14:27:22 +03001726struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001727 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001728 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001729 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001730 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001731
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001732 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001733
1734 int relative_constants_mode;
1735
1736 void __iomem *regs;
1737
Chris Wilson907b28c2013-07-19 20:36:52 +01001738 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001739
Yu Zhangcf9d2892015-02-10 19:05:47 +08001740 struct i915_virtual_gpu vgpu;
1741
Alex Dai33a732f2015-08-12 15:43:36 +01001742 struct intel_guc guc;
1743
Daniel Vettereb805622015-05-04 14:58:44 +02001744 struct intel_csr csr;
1745
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001746 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001747
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1749 * controller on different i2c buses. */
1750 struct mutex gmbus_mutex;
1751
1752 /**
1753 * Base address of the gmbus and gpio block.
1754 */
1755 uint32_t gpio_mmio_base;
1756
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301757 /* MMIO base address for MIPI regs */
1758 uint32_t mipi_mmio_base;
1759
Ville Syrjälä443a3892015-11-11 20:34:15 +02001760 uint32_t psr_mmio_base;
1761
Daniel Vetter28c70f12012-12-01 13:53:45 +01001762 wait_queue_head_t gmbus_wait_queue;
1763
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001764 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001765 struct i915_gem_context *kernel_context;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001766 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001767 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001768 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001769
Daniel Vetterba8286f2014-09-11 07:43:25 +02001770 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001771 struct resource mch_res;
1772
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001773 /* protects the irq masks */
1774 spinlock_t irq_lock;
1775
Sourab Gupta84c33a62014-06-02 16:47:17 +05301776 /* protects the mmio flip data */
1777 spinlock_t mmio_flip_lock;
1778
Imre Deakf8b79e52014-03-04 19:23:07 +02001779 bool display_irqs_enabled;
1780
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001781 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1782 struct pm_qos_request pm_qos;
1783
Ville Syrjäläa5805162015-05-26 20:42:30 +03001784 /* Sideband mailbox protection */
1785 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001786
1787 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001788 union {
1789 u32 irq_mask;
1790 u32 de_irq_mask[I915_MAX_PIPES];
1791 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001792 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001793 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301794 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001795 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001796
Jani Nikula5fcece82015-05-27 15:03:42 +03001797 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001798 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301799 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001800 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001801 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001802
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001803 bool preserve_bios_swizzle;
1804
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001805 /* overlay */
1806 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001807
Jani Nikula58c68772013-11-08 16:48:54 +02001808 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001809 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001810
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001811 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001812 bool no_aux_handshake;
1813
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001814 /* protects panel power sequencer state */
1815 struct mutex pps_mutex;
1816
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001817 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001818 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1819
1820 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001821 unsigned int skl_preferred_vco_freq;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001822 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001823 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001824 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001825 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001826 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001827
Ville Syrjälä63911d72016-05-13 23:41:32 +03001828 struct {
Ville Syrjälä709e05c2016-05-13 23:41:33 +03001829 unsigned int vco, ref;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001830 } cdclk_pll;
1831
Daniel Vetter645416f2013-09-02 16:22:25 +02001832 /**
1833 * wq - Driver workqueue for GEM.
1834 *
1835 * NOTE: Work items scheduled here are not allowed to grab any modeset
1836 * locks, for otherwise the flushing done in the pageflip code will
1837 * result in deadlocks.
1838 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001839 struct workqueue_struct *wq;
1840
1841 /* Display functions */
1842 struct drm_i915_display_funcs display;
1843
1844 /* PCH chipset type */
1845 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001846 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001847
1848 unsigned long quirks;
1849
Zhang Ruib8efb172013-02-05 15:41:53 +08001850 enum modeset_restore modeset_restore;
1851 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001852 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001853
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001854 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001855 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001856
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001857 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001858 DECLARE_HASHTABLE(mm_structs, 7);
1859 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001860
Chris Wilson5d1808e2016-04-28 09:56:51 +01001861 /* The hw wants to have a stable context identifier for the lifetime
1862 * of the context (for OA, PASID, faults, etc). This is limited
1863 * in execlists to 21 bits.
1864 */
1865 struct ida context_hw_ida;
1866#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1867
Daniel Vetter87813422012-05-02 11:49:32 +02001868 /* Kernel Modesetting */
1869
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001870 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1871 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001872 wait_queue_head_t pending_flip_queue;
1873
Daniel Vetterc4597872013-10-21 21:04:07 +02001874#ifdef CONFIG_DEBUG_FS
1875 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1876#endif
1877
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001878 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001879 int num_shared_dpll;
1880 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001881 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001882
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001883 /*
1884 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1885 * Must be global rather than per dpll, because on some platforms
1886 * plls share registers.
1887 */
1888 struct mutex dpll_lock;
1889
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001890 unsigned int active_crtcs;
1891 unsigned int min_pixclk[I915_MAX_PIPES];
1892
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001893 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Mika Kuoppala72253422014-10-07 17:21:26 +03001895 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001896
Daniel Vetterf99d7062014-06-19 16:01:59 +02001897 struct i915_frontbuffer_tracking fb_tracking;
1898
Jesse Barnes652c3932009-08-17 13:31:43 -07001899 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001900
Zhenyu Wangc48044112009-12-17 14:48:43 +08001901 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001902
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001903 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001904
Ben Widawsky59124502013-07-04 11:02:05 -07001905 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001906 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001907
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001908 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001909 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001910
Daniel Vetter20e4d402012-08-08 23:35:39 +02001911 /* ilk-only ips/rps state. Everything in here is protected by the global
1912 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001913 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001914
Imre Deak83c00f52013-10-25 17:36:47 +03001915 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001916
Rodrigo Vivia031d702013-10-03 16:15:06 -03001917 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001918
Daniel Vetter99584db2012-11-14 17:14:04 +01001919 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001920
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001921 struct drm_i915_gem_object *vlv_pctx;
1922
Daniel Vetter06957262015-08-10 13:34:08 +02001923#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001924 /* list of fbdev register on this device */
1925 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001926 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001927#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001928
1929 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001930 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001931
Imre Deak58fddc22015-01-08 17:54:14 +02001932 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001933 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001934 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001935 /**
1936 * av_mutex - mutex for audio/video sync
1937 *
1938 */
1939 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001940
Ben Widawsky254f9652012-06-04 14:42:42 -07001941 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001942 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001943
Damien Lespiau3e683202012-12-11 18:48:29 +00001944 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001945
Ville Syrjäläc2317752016-03-15 16:39:56 +02001946 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001947 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001948 /*
1949 * Shadows for CHV DPLL_MD regs to keep the state
1950 * checker somewhat working in the presence hardware
1951 * crappiness (can't read out DPLL_MD for pipes B & C).
1952 */
1953 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001954 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001955
Daniel Vetter842f1c82014-03-10 10:01:44 +01001956 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001957 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001958 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001959 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001960
Ville Syrjälä53615a52013-08-01 16:18:50 +03001961 struct {
1962 /*
1963 * Raw watermark latency values:
1964 * in 0.1us units for WM0,
1965 * in 0.5us units for WM1+.
1966 */
1967 /* primary */
1968 uint16_t pri_latency[5];
1969 /* sprite */
1970 uint16_t spr_latency[5];
1971 /* cursor */
1972 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001973 /*
1974 * Raw watermark memory latency values
1975 * for SKL for all 8 levels
1976 * in 1us units.
1977 */
1978 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001979
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001980 /*
1981 * The skl_wm_values structure is a bit too big for stack
1982 * allocation, so we keep the staging struct where we store
1983 * intermediate results here instead.
1984 */
1985 struct skl_wm_values skl_results;
1986
Ville Syrjälä609cede2013-10-09 19:18:03 +03001987 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001988 union {
1989 struct ilk_wm_values hw;
1990 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001991 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001992 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001993
1994 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001995
1996 /*
1997 * Should be held around atomic WM register writing; also
1998 * protects * intel_crtc->wm.active and
1999 * cstate->wm.need_postvbl_update.
2000 */
2001 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002002
2003 /*
2004 * Set during HW readout of watermarks/DDB. Some platforms
2005 * need to know when we're still using BIOS-provided values
2006 * (which we don't fully trust).
2007 */
2008 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002009 } wm;
2010
Paulo Zanoni8a187452013-12-06 20:32:13 -02002011 struct i915_runtime_pm pm;
2012
Oscar Mateoa83014d2014-07-24 17:04:21 +01002013 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2014 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01002015 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00002016 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002017 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002018 int (*init_engines)(struct drm_device *dev);
2019 void (*cleanup_engine)(struct intel_engine_cs *engine);
2020 void (*stop_engine)(struct intel_engine_cs *engine);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002021 } gt;
2022
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002023 /* perform PHY state sanity checks? */
2024 bool chv_phy_assert[2];
2025
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002026 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2027
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002028 /*
2029 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2030 * will be rejected. Instead look for a better place.
2031 */
Jani Nikula77fec552014-03-31 14:27:22 +03002032};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
Chris Wilson2c1792a2013-08-01 18:39:55 +01002034static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2035{
2036 return dev->dev_private;
2037}
2038
Imre Deak888d0d42015-01-08 17:54:13 +02002039static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2040{
2041 return to_i915(dev_get_drvdata(dev));
2042}
2043
Alex Dai33a732f2015-08-12 15:43:36 +01002044static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2045{
2046 return container_of(guc, struct drm_i915_private, guc);
2047}
2048
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002049/* Simple iterator over all initialised engines */
2050#define for_each_engine(engine__, dev_priv__) \
2051 for ((engine__) = &(dev_priv__)->engine[0]; \
2052 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2053 (engine__)++) \
2054 for_each_if (intel_engine_initialized(engine__))
Chris Wilsonb4519512012-05-11 14:29:30 +01002055
Dave Gordonc3232b12016-03-23 18:19:53 +00002056/* Iterator with engine_id */
2057#define for_each_engine_id(engine__, dev_priv__, id__) \
2058 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2059 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2060 (engine__)++) \
2061 for_each_if (((id__) = (engine__)->id, \
2062 intel_engine_initialized(engine__)))
2063
2064/* Iterator over subset of engines selected by mask */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002065#define for_each_engine_masked(engine__, dev_priv__, mask__) \
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002066 for ((engine__) = &(dev_priv__)->engine[0]; \
2067 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2068 (engine__)++) \
2069 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2070 intel_engine_initialized(engine__))
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002071
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002072enum hdmi_force_audio {
2073 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2074 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2075 HDMI_AUDIO_AUTO, /* trust EDID */
2076 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2077};
2078
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002079#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002080
Chris Wilson37e680a2012-06-07 15:38:42 +01002081struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002082 unsigned int flags;
2083#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2084
Chris Wilson37e680a2012-06-07 15:38:42 +01002085 /* Interface between the GEM object and its backing storage.
2086 * get_pages() is called once prior to the use of the associated set
2087 * of pages before to binding them into the GTT, and put_pages() is
2088 * called after we no longer need them. As we expect there to be
2089 * associated cost with migrating pages between the backing storage
2090 * and making them available for the GPU (e.g. clflush), we may hold
2091 * onto the pages after they are no longer referenced by the GPU
2092 * in case they may be used again shortly (for example migrating the
2093 * pages to a different memory domain within the GTT). put_pages()
2094 * will therefore most likely be called when the object itself is
2095 * being released or under memory pressure (where we attempt to
2096 * reap pages for the shrinker).
2097 */
2098 int (*get_pages)(struct drm_i915_gem_object *);
2099 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002100
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002101 int (*dmabuf_export)(struct drm_i915_gem_object *);
2102 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002103};
2104
Daniel Vettera071fa02014-06-18 23:28:09 +02002105/*
2106 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302107 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002108 * doesn't mean that the hw necessarily already scans it out, but that any
2109 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2110 *
2111 * We have one bit per pipe and per scanout plane type.
2112 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302113#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2114#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002115#define INTEL_FRONTBUFFER_BITS \
2116 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2117#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2118 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2119#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302120 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2121#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2122 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002123#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302124 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002125#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302126 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002127
Eric Anholt673a3942008-07-30 12:06:12 -07002128struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002129 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002130
Chris Wilson37e680a2012-06-07 15:38:42 +01002131 const struct drm_i915_gem_object_ops *ops;
2132
Ben Widawsky2f633152013-07-17 12:19:03 -07002133 /** List of VMAs backed by this object */
2134 struct list_head vma_list;
2135
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002136 /** Stolen memory for this object, instead of being backed by shmem. */
2137 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002138 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002139
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002140 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002141 /** Used in execbuf to temporarily hold a ref */
2142 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002143
Chris Wilson8d9d5742015-04-07 16:20:38 +01002144 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002145
Eric Anholt673a3942008-07-30 12:06:12 -07002146 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002147 * This is set if the object is on the active lists (has pending
2148 * rendering and so a non-zero seqno), and is not set if it i s on
2149 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002150 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002151 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002152
2153 /**
2154 * This is set if the object has been written to since last bound
2155 * to the GTT
2156 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002157 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002158
2159 /**
2160 * Fence register bits (if any) for this object. Will be set
2161 * as needed when mapped into the GTT.
2162 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002163 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002164 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002165
2166 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002167 * Advice: are the backing pages purgeable?
2168 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002169 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002170
2171 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002172 * Current tiling mode for the object.
2173 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002174 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002175 /**
2176 * Whether the tiling parameters for the currently associated fence
2177 * register have changed. Note that for the purposes of tracking
2178 * tiling changes we also treat the unfenced register, the register
2179 * slot that the object occupies whilst it executes a fenced
2180 * command (such as BLT on gen2/3), as a "fence".
2181 */
2182 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002183
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002184 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002185 * Is the object at the current location in the gtt mappable and
2186 * fenceable? Used to avoid costly recalculations.
2187 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002188 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002189
2190 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002191 * Whether the current gtt mapping needs to be mappable (and isn't just
2192 * mappable by accident). Track pin and fault separate for a more
2193 * accurate mappable working set.
2194 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002195 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002196
Chris Wilsoncaea7472010-11-12 13:53:37 +00002197 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302198 * Is the object to be mapped as read-only to the GPU
2199 * Only honoured if hardware has relevant pte bit
2200 */
2201 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002202 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002203 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002204
Daniel Vettera071fa02014-06-18 23:28:09 +02002205 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2206
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002207 unsigned int pin_display;
2208
Chris Wilson9da3da62012-06-01 15:20:22 +01002209 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002210 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002211 struct get_page {
2212 struct scatterlist *sg;
2213 int last;
2214 } get_page;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002215 void *mapping;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002216
Chris Wilsonb4716182015-04-27 13:41:17 +01002217 /** Breadcrumb of last rendering to the buffer.
2218 * There can only be one writer, but we allow for multiple readers.
2219 * If there is a writer that necessarily implies that all other
2220 * read requests are complete - but we may only be lazily clearing
2221 * the read requests. A read request is naturally the most recent
2222 * request on a ring, so we may have two different write and read
2223 * requests on one ring where the write request is older than the
2224 * read request. This allows for the CPU to read from an active
2225 * buffer by only waiting for the write to complete.
2226 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002227 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002228 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002229 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002230 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002231
Daniel Vetter778c3542010-05-13 11:49:44 +02002232 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002233 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002234
Daniel Vetter80075d42013-10-09 21:23:52 +02002235 /** References from framebuffers, locks out tiling changes. */
2236 unsigned long framebuffer_references;
2237
Eric Anholt280b7132009-03-12 16:56:27 -07002238 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002239 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002240
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002241 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002242 /** for phy allocated objects */
2243 struct drm_dma_handle *phys_handle;
2244
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002245 struct i915_gem_userptr {
2246 uintptr_t ptr;
2247 unsigned read_only :1;
2248 unsigned workers :4;
2249#define I915_GEM_USERPTR_MAX_WORKERS 15
2250
Chris Wilsonad46cb52014-08-07 14:20:40 +01002251 struct i915_mm_struct *mm;
2252 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002253 struct work_struct *work;
2254 } userptr;
2255 };
2256};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002257#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002258
Dave Gordon85d12252016-05-20 11:54:06 +01002259/*
2260 * Optimised SGL iterator for GEM objects
2261 */
2262static __always_inline struct sgt_iter {
2263 struct scatterlist *sgp;
2264 union {
2265 unsigned long pfn;
2266 dma_addr_t dma;
2267 };
2268 unsigned int curr;
2269 unsigned int max;
2270} __sgt_iter(struct scatterlist *sgl, bool dma) {
2271 struct sgt_iter s = { .sgp = sgl };
2272
2273 if (s.sgp) {
2274 s.max = s.curr = s.sgp->offset;
2275 s.max += s.sgp->length;
2276 if (dma)
2277 s.dma = sg_dma_address(s.sgp);
2278 else
2279 s.pfn = page_to_pfn(sg_page(s.sgp));
2280 }
2281
2282 return s;
2283}
2284
2285/**
Dave Gordon63d15322016-05-20 11:54:07 +01002286 * __sg_next - return the next scatterlist entry in a list
2287 * @sg: The current sg entry
2288 *
2289 * Description:
2290 * If the entry is the last, return NULL; otherwise, step to the next
2291 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2292 * otherwise just return the pointer to the current element.
2293 **/
2294static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2295{
2296#ifdef CONFIG_DEBUG_SG
2297 BUG_ON(sg->sg_magic != SG_MAGIC);
2298#endif
2299 return sg_is_last(sg) ? NULL :
2300 likely(!sg_is_chain(++sg)) ? sg :
2301 sg_chain_ptr(sg);
2302}
2303
2304/**
Dave Gordon85d12252016-05-20 11:54:06 +01002305 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2306 * @__dmap: DMA address (output)
2307 * @__iter: 'struct sgt_iter' (iterator state, internal)
2308 * @__sgt: sg_table to iterate over (input)
2309 */
2310#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2311 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2312 ((__dmap) = (__iter).dma + (__iter).curr); \
2313 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002314 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002315
2316/**
2317 * for_each_sgt_page - iterate over the pages of the given sg_table
2318 * @__pp: page pointer (output)
2319 * @__iter: 'struct sgt_iter' (iterator state, internal)
2320 * @__sgt: sg_table to iterate over (input)
2321 */
2322#define for_each_sgt_page(__pp, __iter, __sgt) \
2323 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2324 ((__pp) = (__iter).pfn == 0 ? NULL : \
2325 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2326 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002327 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002328
Eric Anholt673a3942008-07-30 12:06:12 -07002329/**
2330 * Request queue structure.
2331 *
2332 * The request queue allows us to note sequence numbers that have been emitted
2333 * and may be associated with active buffers to be retired.
2334 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002335 * By keeping this list, we can avoid having to do questionable sequence
2336 * number comparisons on buffer last_read|write_seqno. It also allows an
2337 * emission time to be associated with the request for tracking how far ahead
2338 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002339 *
2340 * The requests are reference counted, so upon creation they should have an
2341 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002342 */
2343struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002344 struct kref ref;
2345
Zou Nan hai852835f2010-05-21 09:08:56 +08002346 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002347 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002348 struct intel_engine_cs *engine;
Chris Wilson299259a2016-04-13 17:35:06 +01002349 unsigned reset_counter;
Zou Nan hai852835f2010-05-21 09:08:56 +08002350
Chris Wilson821485d2015-12-11 11:32:59 +00002351 /** GEM sequence number associated with the previous request,
2352 * when the HWS breadcrumb is equal to this the GPU is processing
2353 * this request.
2354 */
2355 u32 previous_seqno;
2356
2357 /** GEM sequence number associated with this request,
2358 * when the HWS breadcrumb is equal or greater than this the GPU
2359 * has finished processing this request.
2360 */
2361 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002362
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002363 /** Position in the ringbuffer of the start of the request */
2364 u32 head;
2365
Nick Hoath72f95af2015-01-15 13:10:37 +00002366 /**
2367 * Position in the ringbuffer of the start of the postfix.
2368 * This is required to calculate the maximum available ringbuffer
2369 * space without overwriting the postfix.
2370 */
2371 u32 postfix;
2372
2373 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002374 u32 tail;
2375
Chris Wilson0251a962016-04-28 09:56:47 +01002376 /** Preallocate space in the ringbuffer for the emitting the request */
2377 u32 reserved_space;
2378
Nick Hoathb3a38992015-02-19 16:30:47 +00002379 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002380 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002381 * Contexts are refcounted, so when this request is associated with a
2382 * context, we must increment the context's refcount, to guarantee that
2383 * it persists while any request is linked to it. Requests themselves
2384 * are also refcounted, so the request will only be freed when the last
2385 * reference to it is dismissed, and the code in
2386 * i915_gem_request_free() will then decrement the refcount on the
2387 * context.
2388 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002389 struct i915_gem_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002390 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002391
Chris Wilsona16a4052016-04-28 09:56:56 +01002392 /**
2393 * Context related to the previous request.
2394 * As the contexts are accessed by the hardware until the switch is
2395 * completed to a new context, the hardware may still be writing
2396 * to the context object after the breadcrumb is visible. We must
2397 * not unpin/unbind/prune that object whilst still active and so
2398 * we keep the previous context pinned until the following (this)
2399 * request is retired.
2400 */
Chris Wilsone2efd132016-05-24 14:53:34 +01002401 struct i915_gem_context *previous_context;
Chris Wilsona16a4052016-04-28 09:56:56 +01002402
John Harrisondc4be60712015-05-29 17:43:39 +01002403 /** Batch buffer related to this request if any (used for
2404 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002405 struct drm_i915_gem_object *batch_obj;
2406
Eric Anholt673a3942008-07-30 12:06:12 -07002407 /** Time at which this request was emitted, in jiffies. */
2408 unsigned long emitted_jiffies;
2409
Eric Anholtb9624422009-06-03 07:27:35 +00002410 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002411 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002412
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002413 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002414 /** file_priv list entry for this request */
2415 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002416
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002417 /** process identifier submitting this request */
2418 struct pid *pid;
2419
Nick Hoath6d3d8272015-01-15 13:10:39 +00002420 /**
2421 * The ELSP only accepts two elements at a time, so we queue
2422 * context/tail pairs on a given queue (ring->execlist_queue) until the
2423 * hardware is available. The queue serves a double purpose: we also use
2424 * it to keep track of the up to 2 contexts currently in the hardware
2425 * (usually one in execution and the other queued up by the GPU): We
2426 * only remove elements from the head of the queue when the hardware
2427 * informs us that an element has been completed.
2428 *
2429 * All accesses to the queue are mediated by a spinlock
2430 * (ring->execlist_lock).
2431 */
2432
2433 /** Execlist link in the submission queue.*/
2434 struct list_head execlist_link;
2435
2436 /** Execlists no. of times this request has been sent to the ELSP */
2437 int elsp_submitted;
2438
Tvrtko Ursulina3d12762016-04-28 09:56:57 +01002439 /** Execlists context hardware id. */
2440 unsigned ctx_hw_id;
Eric Anholt673a3942008-07-30 12:06:12 -07002441};
2442
Dave Gordon26827082016-01-19 19:02:53 +00002443struct drm_i915_gem_request * __must_check
2444i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002445 struct i915_gem_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002446void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002447int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2448 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002449
John Harrisonb793a002014-11-24 18:49:25 +00002450static inline uint32_t
2451i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2452{
2453 return req ? req->seqno : 0;
2454}
2455
2456static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002457i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002458{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002459 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002460}
2461
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002462static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002463i915_gem_request_reference(struct drm_i915_gem_request *req)
2464{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002465 if (req)
2466 kref_get(&req->ref);
2467 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002468}
2469
2470static inline void
2471i915_gem_request_unreference(struct drm_i915_gem_request *req)
2472{
2473 kref_put(&req->ref, i915_gem_request_free);
2474}
2475
2476static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2477 struct drm_i915_gem_request *src)
2478{
2479 if (src)
2480 i915_gem_request_reference(src);
2481
2482 if (*pdst)
2483 i915_gem_request_unreference(*pdst);
2484
2485 *pdst = src;
2486}
2487
John Harrison1b5a4332014-11-24 18:49:42 +00002488/*
2489 * XXX: i915_gem_request_completed should be here but currently needs the
2490 * definition of i915_seqno_passed() which is below. It will be moved in
2491 * a later patch when the call to i915_seqno_passed() is obsoleted...
2492 */
2493
Brad Volkin351e3db2014-02-18 10:15:46 -08002494/*
2495 * A command that requires special handling by the command parser.
2496 */
2497struct drm_i915_cmd_descriptor {
2498 /*
2499 * Flags describing how the command parser processes the command.
2500 *
2501 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2502 * a length mask if not set
2503 * CMD_DESC_SKIP: The command is allowed but does not follow the
2504 * standard length encoding for the opcode range in
2505 * which it falls
2506 * CMD_DESC_REJECT: The command is never allowed
2507 * CMD_DESC_REGISTER: The command should be checked against the
2508 * register whitelist for the appropriate ring
2509 * CMD_DESC_MASTER: The command is allowed if the submitting process
2510 * is the DRM master
2511 */
2512 u32 flags;
2513#define CMD_DESC_FIXED (1<<0)
2514#define CMD_DESC_SKIP (1<<1)
2515#define CMD_DESC_REJECT (1<<2)
2516#define CMD_DESC_REGISTER (1<<3)
2517#define CMD_DESC_BITMASK (1<<4)
2518#define CMD_DESC_MASTER (1<<5)
2519
2520 /*
2521 * The command's unique identification bits and the bitmask to get them.
2522 * This isn't strictly the opcode field as defined in the spec and may
2523 * also include type, subtype, and/or subop fields.
2524 */
2525 struct {
2526 u32 value;
2527 u32 mask;
2528 } cmd;
2529
2530 /*
2531 * The command's length. The command is either fixed length (i.e. does
2532 * not include a length field) or has a length field mask. The flag
2533 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2534 * a length mask. All command entries in a command table must include
2535 * length information.
2536 */
2537 union {
2538 u32 fixed;
2539 u32 mask;
2540 } length;
2541
2542 /*
2543 * Describes where to find a register address in the command to check
2544 * against the ring's register whitelist. Only valid if flags has the
2545 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002546 *
2547 * A non-zero step value implies that the command may access multiple
2548 * registers in sequence (e.g. LRI), in that case step gives the
2549 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002550 */
2551 struct {
2552 u32 offset;
2553 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002554 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002555 } reg;
2556
2557#define MAX_CMD_DESC_BITMASKS 3
2558 /*
2559 * Describes command checks where a particular dword is masked and
2560 * compared against an expected value. If the command does not match
2561 * the expected value, the parser rejects it. Only valid if flags has
2562 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2563 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002564 *
2565 * If the check specifies a non-zero condition_mask then the parser
2566 * only performs the check when the bits specified by condition_mask
2567 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002568 */
2569 struct {
2570 u32 offset;
2571 u32 mask;
2572 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002573 u32 condition_offset;
2574 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002575 } bits[MAX_CMD_DESC_BITMASKS];
2576};
2577
2578/*
2579 * A table of commands requiring special handling by the command parser.
2580 *
2581 * Each ring has an array of tables. Each table consists of an array of command
2582 * descriptors, which must be sorted with command opcodes in ascending order.
2583 */
2584struct drm_i915_cmd_table {
2585 const struct drm_i915_cmd_descriptor *table;
2586 int count;
2587};
2588
Chris Wilsondbbe9122014-08-09 19:18:43 +01002589/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002590#define __I915__(p) ({ \
2591 struct drm_i915_private *__p; \
2592 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2593 __p = (struct drm_i915_private *)p; \
2594 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2595 __p = to_i915((struct drm_device *)p); \
2596 else \
2597 BUILD_BUG(); \
2598 __p; \
2599})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002600#define INTEL_INFO(p) (&__I915__(p)->info)
Jani Nikula3f10e822016-04-07 12:48:17 +03002601#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
Chris Wilson87f1f462014-08-09 19:18:42 +01002602#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002603
Jani Nikulae87a0052015-10-20 15:22:02 +03002604#define REVID_FOREVER 0xff
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002605#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2606
2607#define GEN_FOREVER (0)
2608/*
2609 * Returns true if Gen is in inclusive range [Start, End].
2610 *
2611 * Use GEN_FOREVER for unbound start and or end.
2612 */
2613#define IS_GEN(p, s, e) ({ \
2614 unsigned int __s = (s), __e = (e); \
2615 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2616 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2617 if ((__s) != GEN_FOREVER) \
2618 __s = (s) - 1; \
2619 if ((__e) == GEN_FOREVER) \
2620 __e = BITS_PER_LONG - 1; \
2621 else \
2622 __e = (e) - 1; \
2623 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2624})
2625
Jani Nikulae87a0052015-10-20 15:22:02 +03002626/*
2627 * Return true if revision is in range [since,until] inclusive.
2628 *
2629 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2630 */
2631#define IS_REVID(p, since, until) \
2632 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2633
Chris Wilson87f1f462014-08-09 19:18:42 +01002634#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2635#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002636#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002637#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002638#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002639#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2640#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002641#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2642#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2643#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002644#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002645#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002646#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2647#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002648#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2649#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002650#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002651#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002652#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2653 INTEL_DEVID(dev) == 0x0152 || \
2654 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002655#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002656#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002657#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Tvrtko Ursulinab0d24a2016-05-10 10:57:05 +01002658#define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302659#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002660#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002661#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002662#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002663#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002664 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002665#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002666 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002667 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002668 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002669/* ULX machines are also considered ULT. */
2670#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2671 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002672#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2673 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002674#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002675 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002676#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002677 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002678/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002679#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2680 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002681#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2682 INTEL_DEVID(dev) == 0x1913 || \
2683 INTEL_DEVID(dev) == 0x1916 || \
2684 INTEL_DEVID(dev) == 0x1921 || \
2685 INTEL_DEVID(dev) == 0x1926)
2686#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2687 INTEL_DEVID(dev) == 0x1915 || \
2688 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002689#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2690 INTEL_DEVID(dev) == 0x5913 || \
2691 INTEL_DEVID(dev) == 0x5916 || \
2692 INTEL_DEVID(dev) == 0x5921 || \
2693 INTEL_DEVID(dev) == 0x5926)
2694#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2695 INTEL_DEVID(dev) == 0x5915 || \
2696 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302697#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2698 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2699#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2700 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2701
Ben Widawskyb833d682013-08-23 16:00:07 -07002702#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002703
Jani Nikulaef712bb2015-10-20 15:22:00 +03002704#define SKL_REVID_A0 0x0
2705#define SKL_REVID_B0 0x1
2706#define SKL_REVID_C0 0x2
2707#define SKL_REVID_D0 0x3
2708#define SKL_REVID_E0 0x4
2709#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002710
Jani Nikulae87a0052015-10-20 15:22:02 +03002711#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2712
Jani Nikulaef712bb2015-10-20 15:22:00 +03002713#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002714#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002715#define BXT_REVID_B0 0x3
2716#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002717
Jani Nikulae87a0052015-10-20 15:22:02 +03002718#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2719
Jesse Barnes85436692011-04-06 12:11:14 -07002720/*
2721 * The genX designation typically refers to the render engine, so render
2722 * capability related checks should use IS_GEN, while display and other checks
2723 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2724 * chips, etc.).
2725 */
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +01002726#define IS_GEN2(dev) (INTEL_INFO(dev)->gen_mask & BIT(1))
2727#define IS_GEN3(dev) (INTEL_INFO(dev)->gen_mask & BIT(2))
2728#define IS_GEN4(dev) (INTEL_INFO(dev)->gen_mask & BIT(3))
2729#define IS_GEN5(dev) (INTEL_INFO(dev)->gen_mask & BIT(4))
2730#define IS_GEN6(dev) (INTEL_INFO(dev)->gen_mask & BIT(5))
2731#define IS_GEN7(dev) (INTEL_INFO(dev)->gen_mask & BIT(6))
2732#define IS_GEN8(dev) (INTEL_INFO(dev)->gen_mask & BIT(7))
2733#define IS_GEN9(dev) (INTEL_INFO(dev)->gen_mask & BIT(8))
Zou Nan haicae58522010-11-09 17:17:32 +08002734
Ben Widawsky73ae4782013-10-15 10:02:57 -07002735#define RENDER_RING (1<<RCS)
2736#define BSD_RING (1<<VCS)
2737#define BLT_RING (1<<BCS)
2738#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002739#define BSD2_RING (1<<VCS2)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002740#define ALL_ENGINES (~0)
2741
Ben Widawsky63c42e52014-04-18 18:04:27 -03002742#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002743#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002744#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2745#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2746#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002747#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002748#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002749#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002750 HAS_EDRAM(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002751#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2752
Ben Widawsky254f9652012-06-04 14:42:42 -07002753#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002754#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002755#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002756#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2757#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002758
Chris Wilson05394f32010-11-08 19:18:58 +00002759#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002760#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2761
Daniel Vetterb45305f2012-12-17 16:21:27 +01002762/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2763#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002764
2765/* WaRsDisableCoarsePowerGating:skl,bxt */
2766#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002767 IS_SKL_GT3(dev) || \
2768 IS_SKL_GT4(dev))
2769
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002770/*
2771 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2772 * even when in MSI mode. This results in spurious interrupt warnings if the
2773 * legacy irq no. is shared with another device. The kernel then disables that
2774 * interrupt source and so prevents the other device from working properly.
2775 */
2776#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2777#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002778
Zou Nan haicae58522010-11-09 17:17:32 +08002779/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2780 * rows, which changed the alignment requirements and fence programming.
2781 */
2782#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2783 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002784#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2785#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002786
2787#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2788#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002789#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002790
Damien Lespiaudbf77862014-10-01 20:04:14 +01002791#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002792
Jani Nikula0c9b3712015-05-18 17:10:01 +03002793#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2794 INTEL_INFO(dev)->gen >= 9)
2795
Damien Lespiaudd93be52013-04-22 18:40:39 +01002796#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002797#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002798#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302799 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002800 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002801#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302802 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002803 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
Imre Deak8f6d8552016-04-01 16:02:47 +03002804 IS_KABYLAKE(dev) || IS_BROXTON(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002805#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002806#define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002807
Animesh Manna7b403ff2015-08-04 22:02:42 +05302808#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002809
Dave Gordon1a3d1892016-05-13 15:36:30 +01002810/*
2811 * For now, anything with a GuC requires uCode loading, and then supports
2812 * command submission once loaded. But these are logically independent
2813 * properties, so we have separate macros to test them.
2814 */
2815#define HAS_GUC(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2816#define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2817#define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002818
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002819#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2820 INTEL_INFO(dev)->gen >= 8)
2821
Akash Goel97d33082015-06-29 14:50:23 +05302822#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002823 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2824 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302825
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002826#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2827#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2828#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2829#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2830#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2831#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302832#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2833#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002834#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002835#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002836#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002837
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002838#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302839#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002840#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002841#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002842#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002843#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2844#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002845#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002846#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002847
Wayne Boyer666a4532015-12-09 12:29:35 -08002848#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2849 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302850
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002851/* DPF == dynamic parity feature */
2852#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2853#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002854
Ben Widawskyc8735b02012-09-07 19:43:39 -07002855#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302856#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002857
Chris Wilson05394f32010-11-08 19:18:58 +00002858#include "i915_trace.h"
2859
Rob Clarkbaa70942013-08-02 13:27:49 -04002860extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002861extern int i915_max_ioctl;
2862
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002863extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2864extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002865
Chris Wilsonc0336662016-05-06 15:40:21 +01002866int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2867 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002868
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002869/* i915_dma.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002870void __printf(3, 4)
2871__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2872 const char *fmt, ...);
2873
2874#define i915_report_error(dev_priv, fmt, ...) \
2875 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2876
Dave Airlie22eae942005-11-10 22:16:34 +11002877extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002878extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002879extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002880extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002881extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002882 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002883extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002884 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002885#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002886extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2887 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002888#endif
Chris Wilsondc979972016-05-10 14:10:04 +01002889extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2890extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilsonc0336662016-05-06 15:40:21 +01002891extern int i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002892extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002893extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002894extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2895extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2896extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2897extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002898int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002899
Jani Nikula77913b32015-06-18 13:06:16 +03002900/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002901void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2902 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002903void intel_hpd_init(struct drm_i915_private *dev_priv);
2904void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2905void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002906bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002907
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908/* i915_irq.c */
Chris Wilsonc0336662016-05-06 15:40:21 +01002909void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
Mika Kuoppala58174462014-02-25 17:11:26 +02002910__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002911void i915_handle_error(struct drm_i915_private *dev_priv,
2912 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002913 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
Daniel Vetterb9632912014-09-30 10:56:44 +02002915extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002916int intel_irq_install(struct drm_i915_private *dev_priv);
2917void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002918
Chris Wilsondc979972016-05-10 14:10:04 +01002919extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2920extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
Imre Deak10018602014-06-06 12:59:39 +03002921 bool restore_forcewake);
Chris Wilsondc979972016-05-10 14:10:04 +01002922extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002923extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002924extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01002925extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2926extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2927 bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002928const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002929void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002930 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002931void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002932 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002933/* Like above but the caller must manage the uncore.lock itself.
2934 * Must be used with I915_READ_FW and friends.
2935 */
2936void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2937 enum forcewake_domains domains);
2938void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2939 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002940u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2941
Mika Kuoppala59bad942015-01-16 11:34:40 +02002942void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Chris Wilsonc0336662016-05-06 15:40:21 +01002943static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002944{
Chris Wilsonc0336662016-05-06 15:40:21 +01002945 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002946}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002947
Keith Packard7c463582008-11-04 02:03:27 -08002948void
Jani Nikula50227e12014-03-31 14:27:21 +03002949i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002950 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002951
2952void
Jani Nikula50227e12014-03-31 14:27:21 +03002953i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002954 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002955
Imre Deakf8b79e52014-03-04 19:23:07 +02002956void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2957void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002958void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2959 uint32_t mask,
2960 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002961void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2962 uint32_t interrupt_mask,
2963 uint32_t enabled_irq_mask);
2964static inline void
2965ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2966{
2967 ilk_update_display_irq(dev_priv, bits, bits);
2968}
2969static inline void
2970ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2971{
2972 ilk_update_display_irq(dev_priv, bits, 0);
2973}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002974void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2975 enum pipe pipe,
2976 uint32_t interrupt_mask,
2977 uint32_t enabled_irq_mask);
2978static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2979 enum pipe pipe, uint32_t bits)
2980{
2981 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2982}
2983static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2984 enum pipe pipe, uint32_t bits)
2985{
2986 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2987}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002988void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2989 uint32_t interrupt_mask,
2990 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002991static inline void
2992ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2993{
2994 ibx_display_interrupt_update(dev_priv, bits, bits);
2995}
2996static inline void
2997ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2998{
2999 ibx_display_interrupt_update(dev_priv, bits, 0);
3000}
3001
Imre Deakf8b79e52014-03-04 19:23:07 +02003002
Eric Anholt673a3942008-07-30 12:06:12 -07003003/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003004int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3005 struct drm_file *file_priv);
3006int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3007 struct drm_file *file_priv);
3008int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3009 struct drm_file *file_priv);
3010int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3011 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003012int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3013 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003014int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3015 struct drm_file *file_priv);
3016int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3017 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01003018void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01003019 struct drm_i915_gem_request *req);
John Harrison5f19e2b2015-05-29 17:43:27 +01003020int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01003021 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01003022 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07003023int i915_gem_execbuffer(struct drm_device *dev, void *data,
3024 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003025int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3026 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003027int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003029int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file);
3031int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003033int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003035int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003037int i915_gem_set_tiling(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039int i915_gem_get_tiling(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003041void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003042int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3043 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003044int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003046int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02003048void i915_gem_load_init(struct drm_device *dev);
3049void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02003050void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003051int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3052
Chris Wilson42dcedd2012-11-15 11:32:30 +00003053void *i915_gem_object_alloc(struct drm_device *dev);
3054void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003055void i915_gem_object_init(struct drm_i915_gem_object *obj,
3056 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01003057struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003058 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01003059struct drm_i915_gem_object *i915_gem_object_create_from_data(
3060 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07003061void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003062void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003063
Daniel Vetter08755462015-04-20 09:04:05 -07003064/* Flags used by pin/bind&friends. */
3065#define PIN_MAPPABLE (1<<0)
3066#define PIN_NONBLOCK (1<<1)
3067#define PIN_GLOBAL (1<<2)
3068#define PIN_OFFSET_BIAS (1<<3)
3069#define PIN_USER (1<<4)
3070#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01003071#define PIN_ZONE_4G (1<<6)
3072#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00003073#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02003074#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003075int __must_check
3076i915_gem_object_pin(struct drm_i915_gem_object *obj,
3077 struct i915_address_space *vm,
3078 uint32_t alignment,
3079 uint64_t flags);
3080int __must_check
3081i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3082 const struct i915_ggtt_view *view,
3083 uint32_t alignment,
3084 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003085
3086int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3087 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003088void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003089int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003090/*
3091 * BEWARE: Do not use the function below unless you can _absolutely_
3092 * _guarantee_ VMA in question is _not in use_ anywhere.
3093 */
3094int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00003095int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02003096void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00003097void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003098
Brad Volkin4c914c02014-02-18 10:15:45 -08003099int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3100 int *needs_clflush);
3101
Chris Wilson37e680a2012-06-07 15:38:42 +01003102int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01003103
3104static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003105{
Chris Wilsonee286372015-04-07 16:20:25 +01003106 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003107}
Chris Wilsonee286372015-04-07 16:20:25 +01003108
Dave Gordon033908a2015-12-10 18:51:23 +00003109struct page *
3110i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3111
Chris Wilsonee286372015-04-07 16:20:25 +01003112static inline struct page *
3113i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3114{
3115 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3116 return NULL;
3117
3118 if (n < obj->get_page.last) {
3119 obj->get_page.sg = obj->pages->sgl;
3120 obj->get_page.last = 0;
3121 }
3122
3123 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3124 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3125 if (unlikely(sg_is_chain(obj->get_page.sg)))
3126 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3127 }
3128
3129 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3130}
3131
Chris Wilsona5570172012-09-04 21:02:54 +01003132static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3133{
3134 BUG_ON(obj->pages == NULL);
3135 obj->pages_pin_count++;
3136}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003137
Chris Wilsona5570172012-09-04 21:02:54 +01003138static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3139{
3140 BUG_ON(obj->pages_pin_count == 0);
3141 obj->pages_pin_count--;
3142}
3143
Chris Wilson0a798eb2016-04-08 12:11:11 +01003144/**
3145 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3146 * @obj - the object to map into kernel address space
3147 *
3148 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3149 * pages and then returns a contiguous mapping of the backing storage into
3150 * the kernel address space.
3151 *
Dave Gordon83052162016-04-12 14:46:16 +01003152 * The caller must hold the struct_mutex, and is responsible for calling
3153 * i915_gem_object_unpin_map() when the mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003154 *
Dave Gordon83052162016-04-12 14:46:16 +01003155 * Returns the pointer through which to access the mapped object, or an
3156 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003157 */
3158void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3159
3160/**
3161 * i915_gem_object_unpin_map - releases an earlier mapping
3162 * @obj - the object to unmap
3163 *
3164 * After pinning the object and mapping its pages, once you are finished
3165 * with your access, call i915_gem_object_unpin_map() to release the pin
3166 * upon the mapping. Once the pin count reaches zero, that mapping may be
3167 * removed.
3168 *
3169 * The caller must hold the struct_mutex.
3170 */
3171static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3172{
3173 lockdep_assert_held(&obj->base.dev->struct_mutex);
3174 i915_gem_object_unpin_pages(obj);
3175}
3176
Chris Wilson54cf91d2010-11-25 18:00:26 +00003177int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07003178int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003179 struct intel_engine_cs *to,
3180 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003181void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01003182 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10003183int i915_gem_dumb_create(struct drm_file *file_priv,
3184 struct drm_device *dev,
3185 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003186int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3187 uint32_t handle, uint64_t *offset);
Dave Gordon85d12252016-05-20 11:54:06 +01003188
3189void i915_gem_track_fb(struct drm_i915_gem_object *old,
3190 struct drm_i915_gem_object *new,
3191 unsigned frontbuffer_bits);
3192
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003193/**
3194 * Returns true if seq1 is later than seq2.
3195 */
3196static inline bool
3197i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3198{
3199 return (int32_t)(seq1 - seq2) >= 0;
3200}
3201
Chris Wilson821485d2015-12-11 11:32:59 +00003202static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3203 bool lazy_coherency)
3204{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003205 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3206 req->engine->irq_seqno_barrier(req->engine);
3207 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3208 req->previous_seqno);
Chris Wilson821485d2015-12-11 11:32:59 +00003209}
3210
John Harrison1b5a4332014-11-24 18:49:42 +00003211static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3212 bool lazy_coherency)
3213{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003214 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3215 req->engine->irq_seqno_barrier(req->engine);
3216 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3217 req->seqno);
John Harrison1b5a4332014-11-24 18:49:42 +00003218}
3219
Chris Wilsonc0336662016-05-06 15:40:21 +01003220int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003221int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003222
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003223struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003224i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003225
Chris Wilsonc0336662016-05-06 15:40:21 +01003226bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003227void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303228
Chris Wilsonc19ae982016-04-13 17:35:03 +01003229static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3230{
3231 return atomic_read(&error->reset_counter);
3232}
3233
3234static inline bool __i915_reset_in_progress(u32 reset)
3235{
3236 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3237}
3238
3239static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3240{
3241 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3242}
3243
3244static inline bool __i915_terminally_wedged(u32 reset)
3245{
3246 return unlikely(reset & I915_WEDGED);
3247}
3248
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003249static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3250{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003251 return __i915_reset_in_progress(i915_reset_counter(error));
3252}
3253
3254static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3255{
3256 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003257}
3258
3259static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3260{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003261 return __i915_terminally_wedged(i915_reset_counter(error));
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003262}
3263
3264static inline u32 i915_reset_count(struct i915_gpu_error *error)
3265{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003266 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003267}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003268
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003269static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3270{
3271 return dev_priv->gpu_error.stop_rings == 0 ||
3272 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3273}
3274
3275static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3276{
3277 return dev_priv->gpu_error.stop_rings == 0 ||
3278 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3279}
3280
Chris Wilson069efc12010-09-30 16:53:18 +01003281void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003282bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003283int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003284int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003285int __must_check i915_gem_init_hw(struct drm_device *dev);
3286void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003287void i915_gem_cleanup_engines(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003288int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003289int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003290void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003291 struct drm_i915_gem_object *batch_obj,
3292 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003293#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003294 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003295#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003296 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003297int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003298 bool interruptible,
3299 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003300 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003301int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003302int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003303int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003304i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3305 bool readonly);
3306int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003307i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3308 bool write);
3309int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003310i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3311int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003312i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3313 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003314 const struct i915_ggtt_view *view);
3315void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3316 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003317int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003318 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003319int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003320void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003321
Chris Wilson467cffb2011-03-07 10:42:03 +00003322uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003323i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3324uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02003325i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3326 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003327
Chris Wilsone4ffd172011-04-04 09:44:39 +01003328int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3329 enum i915_cache_level cache_level);
3330
Daniel Vetter1286ff72012-05-10 15:25:09 +02003331struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3332 struct dma_buf *dma_buf);
3333
3334struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3335 struct drm_gem_object *gem_obj, int flags);
3336
Michel Thierry088e0df2015-08-07 17:40:17 +01003337u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3338 const struct i915_ggtt_view *view);
3339u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3340 struct i915_address_space *vm);
3341static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003342i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003343{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003344 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003345}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003346
Ben Widawskya70a3142013-07-31 16:59:56 -07003347bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003348bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003349 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003350bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003351 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003352
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003353struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003354i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3355 struct i915_address_space *vm);
3356struct i915_vma *
3357i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3358 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003359
Ben Widawskyaccfef22013-08-14 11:38:35 +02003360struct i915_vma *
3361i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003362 struct i915_address_space *vm);
3363struct i915_vma *
3364i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3365 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003366
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003367static inline struct i915_vma *
3368i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3369{
3370 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003371}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003372bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003373
Ben Widawskya70a3142013-07-31 16:59:56 -07003374/* Some GGTT VM helpers */
Daniel Vetter841cd772014-08-06 15:04:48 +02003375static inline struct i915_hw_ppgtt *
3376i915_vm_to_ppgtt(struct i915_address_space *vm)
3377{
Daniel Vetter841cd772014-08-06 15:04:48 +02003378 return container_of(vm, struct i915_hw_ppgtt, base);
3379}
3380
3381
Ben Widawskya70a3142013-07-31 16:59:56 -07003382static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3383{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003384 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003385}
3386
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01003387unsigned long
3388i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003389
3390static inline int __must_check
3391i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3392 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003393 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003394{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003395 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3396 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3397
3398 return i915_gem_object_pin(obj, &ggtt->base,
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003399 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003400}
Ben Widawskya70a3142013-07-31 16:59:56 -07003401
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003402void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3403 const struct i915_ggtt_view *view);
3404static inline void
3405i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3406{
3407 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3408}
Daniel Vetterb2871102014-02-14 14:01:19 +01003409
Daniel Vetter41a36b72015-07-24 13:55:11 +02003410/* i915_gem_fence.c */
3411int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3412int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3413
3414bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3415void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3416
3417void i915_gem_restore_fences(struct drm_device *dev);
3418
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003419void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3420void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3421void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3422
Ben Widawsky254f9652012-06-04 14:42:42 -07003423/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003424int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003425void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003426void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003427void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003428int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003429void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003430int i915_switch_context(struct drm_i915_gem_request *req);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003431void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003432struct drm_i915_gem_object *
3433i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Chris Wilsonca585b52016-05-24 14:53:36 +01003434
3435static inline struct i915_gem_context *
3436i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3437{
3438 struct i915_gem_context *ctx;
3439
3440 lockdep_assert_held(&file_priv->dev_priv->dev->struct_mutex);
3441
3442 ctx = idr_find(&file_priv->context_idr, id);
3443 if (!ctx)
3444 return ERR_PTR(-ENOENT);
3445
3446 return ctx;
3447}
3448
Chris Wilsone2efd132016-05-24 14:53:34 +01003449static inline void i915_gem_context_reference(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003450{
Chris Wilson691e6412014-04-09 09:07:36 +01003451 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003452}
3453
Chris Wilsone2efd132016-05-24 14:53:34 +01003454static inline void i915_gem_context_unreference(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003455{
Chris Wilson499f2692016-05-24 14:53:35 +01003456 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003457 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003458}
3459
Chris Wilsone2efd132016-05-24 14:53:34 +01003460static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003461{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003462 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003463}
3464
Ben Widawsky84624812012-06-04 14:42:54 -07003465int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file);
3467int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003469int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3470 struct drm_file *file_priv);
3471int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3472 struct drm_file *file_priv);
Chris Wilsond5387042016-05-13 11:57:19 +01003473int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3474 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003475
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003476/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003477int __must_check i915_gem_evict_something(struct drm_device *dev,
3478 struct i915_address_space *vm,
3479 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003480 unsigned alignment,
3481 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003482 unsigned long start,
3483 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003484 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003485int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003486int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003487
Ben Widawsky0260c422014-03-22 22:47:21 -07003488/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003489static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003490{
Chris Wilsonc0336662016-05-06 15:40:21 +01003491 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003492 intel_gtt_chipset_flush();
3493}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003494
Chris Wilson9797fbf2012-04-24 15:47:39 +01003495/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003496int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3497 struct drm_mm_node *node, u64 size,
3498 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003499int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3500 struct drm_mm_node *node, u64 size,
3501 unsigned alignment, u64 start,
3502 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003503void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3504 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003505int i915_gem_init_stolen(struct drm_device *dev);
3506void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003507struct drm_i915_gem_object *
3508i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003509struct drm_i915_gem_object *
3510i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3511 u32 stolen_offset,
3512 u32 gtt_offset,
3513 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003514
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003515/* i915_gem_shrinker.c */
3516unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003517 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003518 unsigned flags);
3519#define I915_SHRINK_PURGEABLE 0x1
3520#define I915_SHRINK_UNBOUND 0x2
3521#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003522#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003523#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003524unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3525void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003526void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003527
3528
Eric Anholt673a3942008-07-30 12:06:12 -07003529/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003530static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003531{
Jani Nikula50227e12014-03-31 14:27:21 +03003532 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003533
3534 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3535 obj->tiling_mode != I915_TILING_NONE;
3536}
3537
Eric Anholt673a3942008-07-30 12:06:12 -07003538/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003539#if WATCH_LISTS
3540int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003541#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003542#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003543#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544
Ben Gamari20172632009-02-17 20:08:50 -05003545/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003546int i915_debugfs_init(struct drm_minor *minor);
3547void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003548#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003549int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003550void intel_display_crc_init(struct drm_device *dev);
3551#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003552static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3553{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003554static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003555#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003556
3557/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003558__printf(2, 3)
3559void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003560int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3561 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003562int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003563 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003564 size_t count, loff_t pos);
3565static inline void i915_error_state_buf_release(
3566 struct drm_i915_error_state_buf *eb)
3567{
3568 kfree(eb->buf);
3569}
Chris Wilsonc0336662016-05-06 15:40:21 +01003570void i915_capture_error_state(struct drm_i915_private *dev_priv,
3571 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003572 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003573void i915_error_state_get(struct drm_device *dev,
3574 struct i915_error_state_file_priv *error_priv);
3575void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3576void i915_destroy_error_state(struct drm_device *dev);
3577
Chris Wilsonc0336662016-05-06 15:40:21 +01003578void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003579const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003580
Brad Volkin351e3db2014-02-18 10:15:46 -08003581/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003582int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003583int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3584void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3585bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3586int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003587 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003588 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003589 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003590 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003591 bool is_master);
3592
Jesse Barnes317c35d2008-08-25 15:11:06 -07003593/* i915_suspend.c */
3594extern int i915_save_state(struct drm_device *dev);
3595extern int i915_restore_state(struct drm_device *dev);
3596
Ben Widawsky0136db52012-04-10 21:17:01 -07003597/* i915_sysfs.c */
3598void i915_setup_sysfs(struct drm_device *dev_priv);
3599void i915_teardown_sysfs(struct drm_device *dev_priv);
3600
Chris Wilsonf899fc62010-07-20 15:44:45 -07003601/* intel_i2c.c */
3602extern int intel_setup_gmbus(struct drm_device *dev);
3603extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003604extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3605 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003606
Jani Nikula0184df42015-03-27 00:20:20 +02003607extern struct i2c_adapter *
3608intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003609extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3610extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003611static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003612{
3613 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3614}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003615extern void intel_i2c_reset(struct drm_device *dev);
3616
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003617/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003618int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003619bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003620bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003621bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003622bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003623bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003624bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303625bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3626 enum port port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003627
Chris Wilson3b617962010-08-24 09:02:58 +01003628/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003629#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003630extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003631extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3632extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003633extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003634extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3635 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003636extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003637 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003638extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003639#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003640static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3641static inline void intel_opregion_init(struct drm_i915_private *dev) { }
3642static inline void intel_opregion_fini(struct drm_i915_private *dev) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003643static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3644{
3645}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003646static inline int
3647intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3648{
3649 return 0;
3650}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003651static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003652intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003653{
3654 return 0;
3655}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003656static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003657{
3658 return -ENODEV;
3659}
Len Brown65e082c2008-10-24 17:18:10 -04003660#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003661
Jesse Barnes723bfd72010-10-07 16:01:13 -07003662/* intel_acpi.c */
3663#ifdef CONFIG_ACPI
3664extern void intel_register_dsm_handler(void);
3665extern void intel_unregister_dsm_handler(void);
3666#else
3667static inline void intel_register_dsm_handler(void) { return; }
3668static inline void intel_unregister_dsm_handler(void) { return; }
3669#endif /* CONFIG_ACPI */
3670
Jesse Barnes79e53942008-11-07 14:24:08 -08003671/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003672extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003673extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003674extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003675extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003676extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003677extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003678extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003679extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003680extern void i915_redisable_vga_power_on(struct drm_device *dev);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003681extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003682extern void intel_init_pch_refclk(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003683extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003684extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3685 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003686extern void intel_detect_pch(struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003687
Chris Wilsonc0336662016-05-06 15:40:21 +01003688extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003689int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3690 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003691
Chris Wilson6ef3d422010-08-04 20:26:07 +01003692/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003693extern struct intel_overlay_error_state *
3694intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003695extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3696 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003697
Chris Wilsonc0336662016-05-06 15:40:21 +01003698extern struct intel_display_error_state *
3699intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003700extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003701 struct drm_device *dev,
3702 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003703
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003704int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3705int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003706
3707/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303708u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3709void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003710u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003711u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3712void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003713u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3714void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3715u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3716void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003717u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3718void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003719u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3720void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003721u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3722 enum intel_sbi_destination destination);
3723void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3724 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303725u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3726void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003727
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003728/* intel_dpio_phy.c */
3729void chv_set_phy_signal_level(struct intel_encoder *encoder,
3730 u32 deemph_reg_value, u32 margin_reg_value,
3731 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003732void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3733 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003734void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003735void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3736void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003737void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003738
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003739void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3740 u32 demph_reg_value, u32 preemph_reg_value,
3741 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003742void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003743void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003744void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003745
Ville Syrjälä616bc822015-01-23 21:04:25 +02003746int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3747int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303748
Ben Widawsky0b274482013-10-04 21:22:51 -07003749#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3750#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003751
Ben Widawsky0b274482013-10-04 21:22:51 -07003752#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3753#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3754#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3755#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003756
Ben Widawsky0b274482013-10-04 21:22:51 -07003757#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3758#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3759#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3760#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003761
Chris Wilson698b3132014-03-21 13:16:43 +00003762/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3763 * will be implemented using 2 32-bit writes in an arbitrary order with
3764 * an arbitrary delay between them. This can cause the hardware to
3765 * act upon the intermediate value, possibly leading to corruption and
3766 * machine death. You have been warned.
3767 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003768#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3769#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003770
Chris Wilson50877442014-03-21 12:41:53 +00003771#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003772 u32 upper, lower, old_upper, loop = 0; \
3773 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003774 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003775 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003776 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003777 upper = I915_READ(upper_reg); \
3778 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003779 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003780
Zou Nan haicae58522010-11-09 17:17:32 +08003781#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3782#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3783
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003784#define __raw_read(x, s) \
3785static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003786 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003787{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003788 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003789}
3790
3791#define __raw_write(x, s) \
3792static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003793 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003794{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003795 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003796}
3797__raw_read(8, b)
3798__raw_read(16, w)
3799__raw_read(32, l)
3800__raw_read(64, q)
3801
3802__raw_write(8, b)
3803__raw_write(16, w)
3804__raw_write(32, l)
3805__raw_write(64, q)
3806
3807#undef __raw_read
3808#undef __raw_write
3809
Chris Wilsona6111f72015-04-07 16:21:02 +01003810/* These are untraced mmio-accessors that are only valid to be used inside
3811 * criticial sections inside IRQ handlers where forcewake is explicitly
3812 * controlled.
3813 * Think twice, and think again, before using these.
3814 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3815 * intel_uncore_forcewake_irqunlock().
3816 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003817#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3818#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003819#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3820
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003821/* "Broadcast RGB" property */
3822#define INTEL_BROADCAST_RGB_AUTO 0
3823#define INTEL_BROADCAST_RGB_FULL 1
3824#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003825
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003826static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003827{
Wayne Boyer666a4532015-12-09 12:29:35 -08003828 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003829 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303830 else if (INTEL_INFO(dev)->gen >= 5)
3831 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003832 else
3833 return VGACNTRL;
3834}
3835
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003836static inline void __user *to_user_ptr(u64 address)
3837{
3838 return (void __user *)(uintptr_t)address;
3839}
3840
Imre Deakdf977292013-05-21 20:03:17 +03003841static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3842{
3843 unsigned long j = msecs_to_jiffies(m);
3844
3845 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3846}
3847
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003848static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3849{
3850 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3851}
3852
Imre Deakdf977292013-05-21 20:03:17 +03003853static inline unsigned long
3854timespec_to_jiffies_timeout(const struct timespec *value)
3855{
3856 unsigned long j = timespec_to_jiffies(value);
3857
3858 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3859}
3860
Paulo Zanonidce56b32013-12-19 14:29:40 -02003861/*
3862 * If you need to wait X milliseconds between events A and B, but event B
3863 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3864 * when event A happened, then just before event B you call this function and
3865 * pass the timestamp as the first argument, and X as the second argument.
3866 */
3867static inline void
3868wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3869{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003870 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003871
3872 /*
3873 * Don't re-read the value of "jiffies" every time since it may change
3874 * behind our back and break the math.
3875 */
3876 tmp_jiffies = jiffies;
3877 target_jiffies = timestamp_jiffies +
3878 msecs_to_jiffies_timeout(to_wait_ms);
3879
3880 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003881 remaining_jiffies = target_jiffies - tmp_jiffies;
3882 while (remaining_jiffies)
3883 remaining_jiffies =
3884 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003885 }
3886}
3887
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003888static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003889 struct drm_i915_gem_request *req)
3890{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003891 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3892 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003893}
3894
Linus Torvalds1da177e2005-04-16 15:20:36 -07003895#endif