blob: 32dfe08023a4340f1e0a2cc56f5a228cf7348800 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001// include/asm-arm/mach-omap/usb.h
2
3#ifndef __ASM_ARCH_OMAP_USB_H
4#define __ASM_ARCH_OMAP_USB_H
5
Maulik Mankad884b8362010-02-17 14:09:30 -08006#include <linux/usb/musb.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -07007#include <plat/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +01008
Anand Gadiyar83720a82009-11-22 10:11:00 -08009#define OMAP3_HS_USB_PORTS 3
Anand Gadiyar83720a82009-11-22 10:11:00 -080010
Keshava Munegowda181b2502011-03-01 20:08:16 +053011enum usbhs_omap_port_mode {
12 OMAP_USBHS_PORT_MODE_UNUSED,
13 OMAP_EHCI_PORT_MODE_PHY,
14 OMAP_EHCI_PORT_MODE_TLL,
15 OMAP_EHCI_PORT_MODE_HSIC,
Anand Gadiyar95344fc2010-05-10 21:56:10 +053016 OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0,
17 OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM,
18 OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0,
19 OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM,
20 OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0,
21 OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM,
22 OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0,
23 OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM,
24 OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0,
Keshava Munegowda181b2502011-03-01 20:08:16 +053025 OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM
Anand Gadiyar95344fc2010-05-10 21:56:10 +053026};
27
Keshava Munegowda181b2502011-03-01 20:08:16 +053028struct usbhs_omap_board_data {
29 enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
Anand Gadiyar83720a82009-11-22 10:11:00 -080030
31 /* have to be valid if phy_reset is true and portx is in phy mode */
32 int reset_gpio_port[OMAP3_HS_USB_PORTS];
Anand Gadiyar95344fc2010-05-10 21:56:10 +053033
34 /* Set this to true for ES2.x silicon */
35 unsigned es2_compatibility:1;
Keshava Munegowda181b2502011-03-01 20:08:16 +053036
37 unsigned phy_reset:1;
38
39 /*
40 * Regulators for USB PHYs.
41 * Each PHY can have a separate regulator.
42 */
43 struct regulator *regulator[OMAP3_HS_USB_PORTS];
Anand Gadiyar95344fc2010-05-10 21:56:10 +053044};
45
Keshava Munegowda181b2502011-03-01 20:08:16 +053046struct ehci_hcd_omap_platform_data {
47 enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
48 int reset_gpio_port[OMAP3_HS_USB_PORTS];
49 struct regulator *regulator[OMAP3_HS_USB_PORTS];
50 unsigned phy_reset:1;
51};
52
53struct ohci_hcd_omap_platform_data {
54 enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
55 unsigned es2_compatibility:1;
56};
57
58struct usbhs_omap_platform_data {
59 enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
60
61 struct ehci_hcd_omap_platform_data *ehci_data;
62 struct ohci_hcd_omap_platform_data *ohci_data;
63};
Russell Kinga09e64f2008-08-05 16:14:15 +010064/*-------------------------------------------------------------------------*/
65
66#define OMAP1_OTG_BASE 0xfffb0400
67#define OMAP1_UDC_BASE 0xfffb4000
68#define OMAP1_OHCI_BASE 0xfffba000
69
70#define OMAP2_OHCI_BASE 0x4805e000
71#define OMAP2_UDC_BASE 0x4805e200
72#define OMAP2_OTG_BASE 0x4805e300
73
74#ifdef CONFIG_ARCH_OMAP1
75
76#define OTG_BASE OMAP1_OTG_BASE
77#define UDC_BASE OMAP1_UDC_BASE
78#define OMAP_OHCI_BASE OMAP1_OHCI_BASE
79
80#else
81
82#define OTG_BASE OMAP2_OTG_BASE
83#define UDC_BASE OMAP2_UDC_BASE
84#define OMAP_OHCI_BASE OMAP2_OHCI_BASE
85
Maulik Mankad884b8362010-02-17 14:09:30 -080086struct omap_musb_board_data {
87 u8 interface_type;
88 u8 mode;
Ajay Kumar Gupta1e753452010-03-25 13:14:23 +020089 u16 power;
Ajay Kumar Gupta58815fa2010-03-25 13:25:27 +020090 unsigned extvbus:1;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +053091 void (*set_phy_power)(u8 on);
92 void (*clear_irq)(void);
93 void (*set_mode)(u8 mode);
94 void (*reset)(void);
Maulik Mankad884b8362010-02-17 14:09:30 -080095};
96
97enum musb_interface {MUSB_INTERFACE_ULPI, MUSB_INTERFACE_UTMI};
98
99extern void usb_musb_init(struct omap_musb_board_data *board_data);
Felipe Balbi18cb7ac2009-03-23 18:34:06 -0700100
Keshava Munegowda181b2502011-03-01 20:08:16 +0530101extern void usb_ehci_init(const struct usbhs_omap_board_data *pdata);
Anand Gadiyar83720a82009-11-22 10:11:00 -0800102
Keshava Munegowda181b2502011-03-01 20:08:16 +0530103extern void usb_ohci_init(const struct usbhs_omap_board_data *pdata);
Anand Gadiyar95344fc2010-05-10 21:56:10 +0530104
Hema HKc33fad02010-12-10 17:58:20 +0530105extern int omap4430_phy_power(struct device *dev, int ID, int on);
106extern int omap4430_phy_set_clk(struct device *dev, int on);
107extern int omap4430_phy_init(struct device *dev);
108extern int omap4430_phy_exit(struct device *dev);
Hema HKee896e32011-02-17 12:06:07 +0530109extern int omap4430_phy_suspend(struct device *dev, int suspend);
Russell Kinga09e64f2008-08-05 16:14:15 +0100110#endif
111
Tony Lindgrendd0cdd82010-07-05 16:31:30 +0300112/*
113 * FIXME correct answer depends on hmc_mode,
114 * as does (on omap1) any nonzero value for config->otg port number
115 */
116#ifdef CONFIG_USB_GADGET_OMAP
117#define is_usb0_device(config) 1
118#else
119#define is_usb0_device(config) 0
120#endif
121
Tony Lindgrenb5e89052010-07-05 16:31:29 +0300122void omap_otg_init(struct omap_usb_config *config);
Tony Lindgrendd0cdd82010-07-05 16:31:30 +0300123
124#if defined(CONFIG_USB) || defined(CONFIG_USB_MODULE)
125void omap1_usb_init(struct omap_usb_config *pdata);
126#else
127static inline void omap1_usb_init(struct omap_usb_config *pdata)
128{
129}
130#endif
131
132#if defined(CONFIG_ARCH_OMAP_OTG) || defined(CONFIG_ARCH_OMAP_OTG_MODULE)
Tony Lindgrenb5e89052010-07-05 16:31:29 +0300133void omap2_usbfs_init(struct omap_usb_config *pdata);
134#else
Anand Gadiyarafc28bc2010-09-16 16:22:13 -0700135static inline void omap2_usbfs_init(struct omap_usb_config *pdata)
Tony Lindgrenb5e89052010-07-05 16:31:29 +0300136{
137}
138#endif
Felipe Balbib0b5aa32009-03-23 18:07:49 -0700139
Russell Kinga09e64f2008-08-05 16:14:15 +0100140/*-------------------------------------------------------------------------*/
141
142/*
143 * OTG and transceiver registers, for OMAPs starting with ARM926
144 */
145#define OTG_REV (OTG_BASE + 0x00)
146#define OTG_SYSCON_1 (OTG_BASE + 0x04)
147# define USB2_TRX_MODE(w) (((w)>>24)&0x07)
148# define USB1_TRX_MODE(w) (((w)>>20)&0x07)
149# define USB0_TRX_MODE(w) (((w)>>16)&0x07)
150# define OTG_IDLE_EN (1 << 15)
151# define HST_IDLE_EN (1 << 14)
152# define DEV_IDLE_EN (1 << 13)
153# define OTG_RESET_DONE (1 << 2)
154# define OTG_SOFT_RESET (1 << 1)
155#define OTG_SYSCON_2 (OTG_BASE + 0x08)
156# define OTG_EN (1 << 31)
157# define USBX_SYNCHRO (1 << 30)
158# define OTG_MST16 (1 << 29)
159# define SRP_GPDATA (1 << 28)
160# define SRP_GPDVBUS (1 << 27)
161# define SRP_GPUVBUS(w) (((w)>>24)&0x07)
162# define A_WAIT_VRISE(w) (((w)>>20)&0x07)
163# define B_ASE_BRST(w) (((w)>>16)&0x07)
164# define SRP_DPW (1 << 14)
165# define SRP_DATA (1 << 13)
166# define SRP_VBUS (1 << 12)
167# define OTG_PADEN (1 << 10)
168# define HMC_PADEN (1 << 9)
169# define UHOST_EN (1 << 8)
170# define HMC_TLLSPEED (1 << 7)
171# define HMC_TLLATTACH (1 << 6)
172# define OTG_HMC(w) (((w)>>0)&0x3f)
173#define OTG_CTRL (OTG_BASE + 0x0c)
174# define OTG_USB2_EN (1 << 29)
175# define OTG_USB2_DP (1 << 28)
176# define OTG_USB2_DM (1 << 27)
177# define OTG_USB1_EN (1 << 26)
178# define OTG_USB1_DP (1 << 25)
179# define OTG_USB1_DM (1 << 24)
180# define OTG_USB0_EN (1 << 23)
181# define OTG_USB0_DP (1 << 22)
182# define OTG_USB0_DM (1 << 21)
183# define OTG_ASESSVLD (1 << 20)
184# define OTG_BSESSEND (1 << 19)
185# define OTG_BSESSVLD (1 << 18)
186# define OTG_VBUSVLD (1 << 17)
187# define OTG_ID (1 << 16)
188# define OTG_DRIVER_SEL (1 << 15)
189# define OTG_A_SETB_HNPEN (1 << 12)
190# define OTG_A_BUSREQ (1 << 11)
191# define OTG_B_HNPEN (1 << 9)
192# define OTG_B_BUSREQ (1 << 8)
193# define OTG_BUSDROP (1 << 7)
194# define OTG_PULLDOWN (1 << 5)
195# define OTG_PULLUP (1 << 4)
196# define OTG_DRV_VBUS (1 << 3)
197# define OTG_PD_VBUS (1 << 2)
198# define OTG_PU_VBUS (1 << 1)
199# define OTG_PU_ID (1 << 0)
200#define OTG_IRQ_EN (OTG_BASE + 0x10) /* 16-bit */
201# define DRIVER_SWITCH (1 << 15)
202# define A_VBUS_ERR (1 << 13)
203# define A_REQ_TMROUT (1 << 12)
204# define A_SRP_DETECT (1 << 11)
205# define B_HNP_FAIL (1 << 10)
206# define B_SRP_TMROUT (1 << 9)
207# define B_SRP_DONE (1 << 8)
208# define B_SRP_STARTED (1 << 7)
209# define OPRT_CHG (1 << 0)
210#define OTG_IRQ_SRC (OTG_BASE + 0x14) /* 16-bit */
211 // same bits as in IRQ_EN
212#define OTG_OUTCTRL (OTG_BASE + 0x18) /* 16-bit */
213# define OTGVPD (1 << 14)
214# define OTGVPU (1 << 13)
215# define OTGPUID (1 << 12)
216# define USB2VDR (1 << 10)
217# define USB2PDEN (1 << 9)
218# define USB2PUEN (1 << 8)
219# define USB1VDR (1 << 6)
220# define USB1PDEN (1 << 5)
221# define USB1PUEN (1 << 4)
222# define USB0VDR (1 << 2)
223# define USB0PDEN (1 << 1)
224# define USB0PUEN (1 << 0)
225#define OTG_TEST (OTG_BASE + 0x20) /* 16-bit */
226#define OTG_VENDOR_CODE (OTG_BASE + 0xfc) /* 16-bit */
227
228/*-------------------------------------------------------------------------*/
229
230/* OMAP1 */
231#define USB_TRANSCEIVER_CTRL (0xfffe1000 + 0x0064)
232# define CONF_USB2_UNI_R (1 << 8)
233# define CONF_USB1_UNI_R (1 << 7)
234# define CONF_USB_PORT0_R(x) (((x)>>4)&0x7)
235# define CONF_USB0_ISOLATE_R (1 << 3)
236# define CONF_USB_PWRDN_DM_R (1 << 2)
237# define CONF_USB_PWRDN_DP_R (1 << 1)
238
239/* OMAP2 */
240# define USB_UNIDIR 0x0
241# define USB_UNIDIR_TLL 0x1
242# define USB_BIDIR 0x2
243# define USB_BIDIR_TLL 0x3
244# define USBTXWRMODEI(port, x) ((x) << (22 - (port * 2)))
245# define USBT2TLL5PI (1 << 17)
246# define USB0PUENACTLOI (1 << 16)
247# define USBSTANDBYCTRL (1 << 15)
Ajay Kumar Gupta3a0d30b2010-10-19 10:08:11 +0300248/* AM35x */
249/* USB 2.0 PHY Control */
250#define CONF2_PHY_GPIOMODE (1 << 23)
251#define CONF2_OTGMODE (3 << 14)
252#define CONF2_NO_OVERRIDE (0 << 14)
253#define CONF2_FORCE_HOST (1 << 14)
254#define CONF2_FORCE_DEVICE (2 << 14)
255#define CONF2_FORCE_HOST_VBUS_LOW (3 << 14)
256#define CONF2_SESENDEN (1 << 13)
257#define CONF2_VBDTCTEN (1 << 12)
258#define CONF2_REFFREQ_24MHZ (2 << 8)
259#define CONF2_REFFREQ_26MHZ (7 << 8)
260#define CONF2_REFFREQ_13MHZ (6 << 8)
261#define CONF2_REFFREQ (0xf << 8)
262#define CONF2_PHYCLKGD (1 << 7)
263#define CONF2_VBUSSENSE (1 << 6)
264#define CONF2_PHY_PLLON (1 << 5)
265#define CONF2_RESET (1 << 4)
266#define CONF2_PHYPWRDN (1 << 3)
267#define CONF2_OTGPWRDN (1 << 2)
268#define CONF2_DATPOL (1 << 1)
Russell Kinga09e64f2008-08-05 16:14:15 +0100269
Tony Lindgrendd0cdd82010-07-05 16:31:30 +0300270#if defined(CONFIG_ARCH_OMAP1) && defined(CONFIG_USB)
271u32 omap1_usb0_init(unsigned nwires, unsigned is_device);
272u32 omap1_usb1_init(unsigned nwires);
273u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup);
274#else
275static inline u32 omap1_usb0_init(unsigned nwires, unsigned is_device)
276{
277 return 0;
278}
279static inline u32 omap1_usb1_init(unsigned nwires)
280{
281 return 0;
282
283}
284static inline u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup)
285{
286 return 0;
287}
288#endif
289
Russell Kinga09e64f2008-08-05 16:14:15 +0100290#endif /* __ASM_ARCH_OMAP_USB_H */