blob: 4e04fff23977348877cce7a00d4ae394fadf91ef [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Christoph Hellwigfec777c2018-03-19 11:38:15 +010031#include <linux/dma-direct.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010033#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020034#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020035#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010036#include <linux/notifier.h>
37#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020038#include <linux/irq.h>
39#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020040#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080041#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010042#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020043#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020044#include <asm/irq_remapping.h>
45#include <asm/io_apic.h>
46#include <asm/apic.h>
47#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020048#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020049#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090050#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010051#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020052#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020053
54#include "amd_iommu_proto.h"
55#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020056#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020057
Christoph Hellwiga8695722017-05-21 13:26:45 +020058#define AMD_IOMMU_MAPPING_ERROR 0
59
Joerg Roedelb6c02712008-06-26 21:27:53 +020060#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
61
Joerg Roedel815b33f2011-04-06 17:26:49 +020062#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020063
Joerg Roedel307d5852016-07-05 11:54:04 +020064/* IO virtual address start page frame number */
65#define IOVA_START_PFN (1)
66#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Joerg Roedel307d5852016-07-05 11:54:04 +020067
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +010084static DEFINE_SPINLOCK(amd_iommu_devtable_lock);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +010085static DEFINE_SPINLOCK(pd_bitmap_lock);
Joerg Roedelb6c02712008-06-26 21:27:53 +020086
Joerg Roedel8fa5f802011-06-09 12:24:45 +020087/* List of all available dev_data structures */
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +010088static LLIST_HEAD(dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +020089
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedel0feae532009-08-26 15:26:30 +020094/*
95 * Domain for untranslated devices - only allocated
96 * if iommu=pt passed on kernel cmd line.
97 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010098const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010099
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100101int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102
Bart Van Assche52997092017-01-20 13:04:01 -0800103static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200104
Joerg Roedel431b2a22008-07-11 17:14:22 +0200105/*
106 * general struct to manage commands send to an IOMMU
107 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200108struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200109 u32 data[4];
110};
111
Joerg Roedel05152a02012-06-15 16:53:51 +0200112struct kmem_cache *amd_iommu_irq_cache;
113
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200114static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200115static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100116static void detach_device(struct device *dev);
Joerg Roedel9003d612017-08-10 17:19:13 +0200117static void iova_domain_flush_tlb(struct iova_domain *iovad);
Joerg Roedeld4241a22017-06-02 14:55:56 +0200118
Joerg Roedel007b74b2015-12-21 12:53:54 +0100119/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100120 * Data container for a dma_ops specific protection domain
121 */
122struct dma_ops_domain {
123 /* generic protection domain information */
124 struct protection_domain domain;
125
Joerg Roedel307d5852016-07-05 11:54:04 +0200126 /* IOVA RB-Tree */
127 struct iova_domain iovad;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100128};
129
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200130static struct iova_domain reserved_iova_ranges;
131static struct lock_class_key reserved_rbtree_key;
132
Joerg Roedel15898bb2009-11-24 15:39:42 +0100133/****************************************************************************
134 *
135 * Helper functions
136 *
137 ****************************************************************************/
138
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400139static inline int match_hid_uid(struct device *dev,
140 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100141{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400142 const char *hid, *uid;
143
144 hid = acpi_device_hid(ACPI_COMPANION(dev));
145 uid = acpi_device_uid(ACPI_COMPANION(dev));
146
147 if (!hid || !(*hid))
148 return -ENODEV;
149
150 if (!uid || !(*uid))
151 return strcmp(hid, entry->hid);
152
153 if (!(*entry->uid))
154 return strcmp(hid, entry->hid);
155
156 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100157}
158
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400159static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200160{
161 struct pci_dev *pdev = to_pci_dev(dev);
162
163 return PCI_DEVID(pdev->bus->number, pdev->devfn);
164}
165
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400166static inline int get_acpihid_device_id(struct device *dev,
167 struct acpihid_map_entry **entry)
168{
169 struct acpihid_map_entry *p;
170
171 list_for_each_entry(p, &acpihid_map, list) {
172 if (!match_hid_uid(dev, p)) {
173 if (entry)
174 *entry = p;
175 return p->devid;
176 }
177 }
178 return -EINVAL;
179}
180
181static inline int get_device_id(struct device *dev)
182{
183 int devid;
184
185 if (dev_is_pci(dev))
186 devid = get_pci_device_id(dev);
187 else
188 devid = get_acpihid_device_id(dev, NULL);
189
190 return devid;
191}
192
Joerg Roedel15898bb2009-11-24 15:39:42 +0100193static struct protection_domain *to_pdomain(struct iommu_domain *dom)
194{
195 return container_of(dom, struct protection_domain, domain);
196}
197
Joerg Roedelb3311b02016-07-08 13:31:31 +0200198static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
199{
200 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
201 return container_of(domain, struct dma_ops_domain, domain);
202}
203
Joerg Roedelf62dda62011-06-09 12:55:35 +0200204static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200205{
206 struct iommu_dev_data *dev_data;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200207
208 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
209 if (!dev_data)
210 return NULL;
211
Joerg Roedelf62dda62011-06-09 12:55:35 +0200212 dev_data->devid = devid;
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200213 ratelimit_default_init(&dev_data->rs);
214
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100215 llist_add(&dev_data->dev_data_list, &dev_data_list);
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200216 return dev_data;
217}
218
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200219static struct iommu_dev_data *search_dev_data(u16 devid)
220{
221 struct iommu_dev_data *dev_data;
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100222 struct llist_node *node;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200223
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100224 if (llist_empty(&dev_data_list))
225 return NULL;
226
227 node = dev_data_list.first;
228 llist_for_each_entry(dev_data, node, dev_data_list) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200229 if (dev_data->devid == devid)
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100230 return dev_data;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200231 }
232
Sebastian Andrzej Siewior779da732018-03-22 16:22:34 +0100233 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200234}
235
Joerg Roedele3156042016-04-08 15:12:24 +0200236static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
237{
238 *(u16 *)data = alias;
239 return 0;
240}
241
242static u16 get_alias(struct device *dev)
243{
244 struct pci_dev *pdev = to_pci_dev(dev);
245 u16 devid, ivrs_alias, pci_alias;
246
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200247 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200248 devid = get_device_id(dev);
249 ivrs_alias = amd_iommu_alias_table[devid];
250 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
251
252 if (ivrs_alias == pci_alias)
253 return ivrs_alias;
254
255 /*
256 * DMA alias showdown
257 *
258 * The IVRS is fairly reliable in telling us about aliases, but it
259 * can't know about every screwy device. If we don't have an IVRS
260 * reported alias, use the PCI reported alias. In that case we may
261 * still need to initialize the rlookup and dev_table entries if the
262 * alias is to a non-existent device.
263 */
264 if (ivrs_alias == devid) {
265 if (!amd_iommu_rlookup_table[pci_alias]) {
266 amd_iommu_rlookup_table[pci_alias] =
267 amd_iommu_rlookup_table[devid];
268 memcpy(amd_iommu_dev_table[pci_alias].data,
269 amd_iommu_dev_table[devid].data,
270 sizeof(amd_iommu_dev_table[pci_alias].data));
271 }
272
273 return pci_alias;
274 }
275
276 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
277 "for device %s[%04x:%04x], kernel reported alias "
278 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
279 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
280 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
281 PCI_FUNC(pci_alias));
282
283 /*
284 * If we don't have a PCI DMA alias and the IVRS alias is on the same
285 * bus, then the IVRS table may know about a quirk that we don't.
286 */
287 if (pci_alias == devid &&
288 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700289 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200290 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
291 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
292 dev_name(dev));
293 }
294
295 return ivrs_alias;
296}
297
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200298static struct iommu_dev_data *find_dev_data(u16 devid)
299{
300 struct iommu_dev_data *dev_data;
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800301 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200302
303 dev_data = search_dev_data(devid);
304
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800305 if (dev_data == NULL) {
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200306 dev_data = alloc_dev_data(devid);
Sebastian Andrzej Siewior39ffe392018-03-22 16:22:33 +0100307 if (!dev_data)
308 return NULL;
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200309
Baoquan Hedf3f7a62017-08-09 16:33:41 +0800310 if (translation_pre_enabled(iommu))
311 dev_data->defer_attach = true;
312 }
313
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200314 return dev_data;
315}
316
Baoquan Hedaae2d22017-08-09 16:33:43 +0800317struct iommu_dev_data *get_dev_data(struct device *dev)
Joerg Roedel657cbb62009-11-23 15:26:46 +0100318{
319 return dev->archdata.iommu;
320}
Baoquan Hedaae2d22017-08-09 16:33:43 +0800321EXPORT_SYMBOL(get_dev_data);
Joerg Roedel657cbb62009-11-23 15:26:46 +0100322
Wan Zongshunb097d112016-04-01 09:06:04 -0400323/*
324* Find or create an IOMMU group for a acpihid device.
325*/
326static struct iommu_group *acpihid_device_group(struct device *dev)
327{
328 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300329 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400330
331 devid = get_acpihid_device_id(dev, &entry);
332 if (devid < 0)
333 return ERR_PTR(devid);
334
335 list_for_each_entry(p, &acpihid_map, list) {
336 if ((devid == p->devid) && p->group)
337 entry->group = p->group;
338 }
339
340 if (!entry->group)
341 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000342 else
343 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400344
345 return entry->group;
346}
347
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100348static bool pci_iommuv2_capable(struct pci_dev *pdev)
349{
350 static const int caps[] = {
351 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100352 PCI_EXT_CAP_ID_PRI,
353 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100354 };
355 int i, pos;
356
Gil Kupfercef74402018-05-10 17:56:02 -0500357 if (pci_ats_disabled())
358 return false;
359
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100360 for (i = 0; i < 3; ++i) {
361 pos = pci_find_ext_capability(pdev, caps[i]);
362 if (pos == 0)
363 return false;
364 }
365
366 return true;
367}
368
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100369static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
370{
371 struct iommu_dev_data *dev_data;
372
373 dev_data = get_dev_data(&pdev->dev);
374
375 return dev_data->errata & (1 << erratum) ? true : false;
376}
377
Joerg Roedel71c70982009-11-24 16:43:06 +0100378/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100379 * This function checks if the driver got a valid device from the caller to
380 * avoid dereferencing invalid pointers.
381 */
382static bool check_device(struct device *dev)
383{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400384 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100385
386 if (!dev || !dev->dma_mask)
387 return false;
388
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100389 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200390 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400391 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100392
393 /* Out of our scope? */
394 if (devid > amd_iommu_last_bdf)
395 return false;
396
397 if (amd_iommu_rlookup_table[devid] == NULL)
398 return false;
399
400 return true;
401}
402
Alex Williamson25b11ce2014-09-19 10:03:13 -0600403static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600404{
Alex Williamson2851db22012-10-08 22:49:41 -0600405 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600406
Alex Williamson65d53522014-07-03 09:51:30 -0600407 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200408 if (IS_ERR(group))
409 return;
410
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200411 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600412}
413
414static int iommu_init_device(struct device *dev)
415{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600416 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100417 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400418 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600419
420 if (dev->archdata.iommu)
421 return 0;
422
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400423 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200424 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400425 return devid;
426
Joerg Roedel39ab9552017-02-01 16:56:46 +0100427 iommu = amd_iommu_rlookup_table[devid];
428
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400429 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600430 if (!dev_data)
431 return -ENOMEM;
432
Joerg Roedele3156042016-04-08 15:12:24 +0200433 dev_data->alias = get_alias(dev);
434
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400435 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100436 struct amd_iommu *iommu;
437
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400438 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100439 dev_data->iommu_v2 = iommu->is_iommu_v2;
440 }
441
Joerg Roedel657cbb62009-11-23 15:26:46 +0100442 dev->archdata.iommu = dev_data;
443
Joerg Roedele3d10af2017-02-01 17:23:22 +0100444 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600445
Joerg Roedel657cbb62009-11-23 15:26:46 +0100446 return 0;
447}
448
Joerg Roedel26018872011-06-06 16:50:14 +0200449static void iommu_ignore_device(struct device *dev)
450{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400451 u16 alias;
452 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200453
454 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200455 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400456 return;
457
Joerg Roedele3156042016-04-08 15:12:24 +0200458 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200459
460 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
461 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
462
463 amd_iommu_rlookup_table[devid] = NULL;
464 amd_iommu_rlookup_table[alias] = NULL;
465}
466
Joerg Roedel657cbb62009-11-23 15:26:46 +0100467static void iommu_uninit_device(struct device *dev)
468{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400469 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100470 struct amd_iommu *iommu;
471 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600472
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400473 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200474 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400475 return;
476
Joerg Roedel39ab9552017-02-01 16:56:46 +0100477 iommu = amd_iommu_rlookup_table[devid];
478
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400479 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600480 if (!dev_data)
481 return;
482
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100483 if (dev_data->domain)
484 detach_device(dev);
485
Joerg Roedele3d10af2017-02-01 17:23:22 +0100486 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600487
Alex Williamson9dcd6132012-05-30 14:19:07 -0600488 iommu_group_remove_device(dev);
489
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200490 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800491 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200492
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200493 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600494 * We keep dev_data around for unplugged devices and reuse it when the
495 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200496 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100497}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100498
Joerg Roedel431b2a22008-07-11 17:14:22 +0200499/****************************************************************************
500 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200501 * Interrupt handling functions
502 *
503 ****************************************************************************/
504
Joerg Roedele3e59872009-09-03 14:02:10 +0200505static void dump_dte_entry(u16 devid)
506{
507 int i;
508
Joerg Roedelee6c2862011-11-09 12:06:03 +0100509 for (i = 0; i < 4; ++i)
510 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200511 amd_iommu_dev_table[devid].data[i]);
512}
513
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200514static void dump_command(unsigned long phys_addr)
515{
Tom Lendacky2543a782017-07-17 16:10:24 -0500516 struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200517 int i;
518
519 for (i = 0; i < 4; ++i)
520 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
521}
522
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200523static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
524 u64 address, int flags)
525{
526 struct iommu_dev_data *dev_data = NULL;
527 struct pci_dev *pdev;
528
Sinan Kayad5bf0f42017-12-19 00:37:47 -0500529 pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
530 devid & 0xff);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200531 if (pdev)
532 dev_data = get_dev_data(&pdev->dev);
533
534 if (dev_data && __ratelimit(&dev_data->rs)) {
535 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
536 domain_id, address, flags);
537 } else if (printk_ratelimit()) {
538 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
539 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
540 domain_id, address, flags);
541 }
542
543 if (pdev)
544 pci_dev_put(pdev);
545}
546
Joerg Roedela345b232009-09-03 15:01:43 +0200547static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200548{
Gary R Hook90ca3852018-03-08 18:34:41 -0600549 struct device *dev = iommu->iommu.dev;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500550 int type, devid, pasid, flags, tag;
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200551 volatile u32 *event = __evt;
552 int count = 0;
553 u64 address;
554
555retry:
556 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
557 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
Gary R Hookd64c0482018-05-01 14:52:52 -0500558 pasid = PPR_PASID(*(u64 *)&event[0]);
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200559 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
560 address = (u64)(((u64)event[3]) << 32) | event[2];
561
562 if (type == 0) {
563 /* Did we hit the erratum? */
564 if (++count == LOOP_TIMEOUT) {
565 pr_err("AMD-Vi: No event written to event log\n");
566 return;
567 }
568 udelay(1);
569 goto retry;
570 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200571
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200572 if (type == EVENT_TYPE_IO_FAULT) {
Gary R Hookd64c0482018-05-01 14:52:52 -0500573 amd_iommu_report_page_fault(devid, pasid, address, flags);
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200574 return;
575 } else {
Gary R Hook90ca3852018-03-08 18:34:41 -0600576 dev_err(dev, "AMD-Vi: Event logged [");
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200577 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200578
579 switch (type) {
580 case EVENT_TYPE_ILL_DEV:
Gary R Hookd64c0482018-05-01 14:52:52 -0500581 dev_err(dev, "ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600582 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500583 pasid, address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200584 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200585 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200586 case EVENT_TYPE_DEV_TAB_ERR:
Gary R Hook90ca3852018-03-08 18:34:41 -0600587 dev_err(dev, "DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
588 "address=0x%016llx flags=0x%04x]\n",
589 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
590 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200591 break;
592 case EVENT_TYPE_PAGE_TAB_ERR:
Gary R Hookd64c0482018-05-01 14:52:52 -0500593 dev_err(dev, "PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600594 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500595 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200596 break;
597 case EVENT_TYPE_ILL_CMD:
Gary R Hook90ca3852018-03-08 18:34:41 -0600598 dev_err(dev, "ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200599 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600 break;
601 case EVENT_TYPE_CMD_HARD_ERR:
Gary R Hookd64c0482018-05-01 14:52:52 -0500602 dev_err(dev, "COMMAND_HARDWARE_ERROR address=0x%016llx flags=0x%04x]\n",
603 address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200604 break;
605 case EVENT_TYPE_IOTLB_INV_TO:
Gary R Hookd64c0482018-05-01 14:52:52 -0500606 dev_err(dev, "IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%016llx]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600607 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
608 address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200609 break;
610 case EVENT_TYPE_INV_DEV_REQ:
Gary R Hookd64c0482018-05-01 14:52:52 -0500611 dev_err(dev, "INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600612 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Gary R Hookd64c0482018-05-01 14:52:52 -0500613 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200614 break;
Gary R Hooke7f63ff2018-05-01 14:53:00 -0500615 case EVENT_TYPE_INV_PPR_REQ:
616 pasid = ((event[0] >> 16) & 0xFFFF)
617 | ((event[1] << 6) & 0xF0000);
618 tag = event[1] & 0x03FF;
619 dev_err(dev, "INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%016llx flags=0x%04x]\n",
620 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
621 pasid, address, flags);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200622 break;
623 default:
Gary R Hookd64c0482018-05-01 14:52:52 -0500624 dev_err(dev, "UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
Gary R Hook90ca3852018-03-08 18:34:41 -0600625 event[0], event[1], event[2], event[3]);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200626 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200627
628 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200629}
630
631static void iommu_poll_events(struct amd_iommu *iommu)
632{
633 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200634
635 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
636 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
637
638 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200639 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200640 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200641 }
642
643 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200644}
645
Joerg Roedeleee53532012-06-01 15:20:23 +0200646static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100647{
648 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100649
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100650 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
651 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
652 return;
653 }
654
655 fault.address = raw[1];
656 fault.pasid = PPR_PASID(raw[0]);
657 fault.device_id = PPR_DEVID(raw[0]);
658 fault.tag = PPR_TAG(raw[0]);
659 fault.flags = PPR_FLAGS(raw[0]);
660
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100661 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
662}
663
664static void iommu_poll_ppr_log(struct amd_iommu *iommu)
665{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100666 u32 head, tail;
667
668 if (iommu->ppr_log == NULL)
669 return;
670
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100671 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
672 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
673
674 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200675 volatile u64 *raw;
676 u64 entry[2];
677 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100678
Joerg Roedeleee53532012-06-01 15:20:23 +0200679 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100680
Joerg Roedeleee53532012-06-01 15:20:23 +0200681 /*
682 * Hardware bug: Interrupt may arrive before the entry is
683 * written to memory. If this happens we need to wait for the
684 * entry to arrive.
685 */
686 for (i = 0; i < LOOP_TIMEOUT; ++i) {
687 if (PPR_REQ_TYPE(raw[0]) != 0)
688 break;
689 udelay(1);
690 }
691
692 /* Avoid memcpy function-call overhead */
693 entry[0] = raw[0];
694 entry[1] = raw[1];
695
696 /*
697 * To detect the hardware bug we need to clear the entry
698 * back to zero.
699 */
700 raw[0] = raw[1] = 0UL;
701
702 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100703 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
704 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200705
Joerg Roedeleee53532012-06-01 15:20:23 +0200706 /* Handle PPR entry */
707 iommu_handle_ppr_entry(iommu, entry);
708
Joerg Roedeleee53532012-06-01 15:20:23 +0200709 /* Refresh ring-buffer information */
710 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100711 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
712 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100713}
714
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500715#ifdef CONFIG_IRQ_REMAP
716static int (*iommu_ga_log_notifier)(u32);
717
718int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
719{
720 iommu_ga_log_notifier = notifier;
721
722 return 0;
723}
724EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
725
726static void iommu_poll_ga_log(struct amd_iommu *iommu)
727{
728 u32 head, tail, cnt = 0;
729
730 if (iommu->ga_log == NULL)
731 return;
732
733 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
734 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
735
736 while (head != tail) {
737 volatile u64 *raw;
738 u64 log_entry;
739
740 raw = (u64 *)(iommu->ga_log + head);
741 cnt++;
742
743 /* Avoid memcpy function-call overhead */
744 log_entry = *raw;
745
746 /* Update head pointer of hardware ring-buffer */
747 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
748 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
749
750 /* Handle GA entry */
751 switch (GA_REQ_TYPE(log_entry)) {
752 case GA_GUEST_NR:
753 if (!iommu_ga_log_notifier)
754 break;
755
756 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
757 __func__, GA_DEVID(log_entry),
758 GA_TAG(log_entry));
759
760 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
761 pr_err("AMD-Vi: GA log notifier failed.\n");
762 break;
763 default:
764 break;
765 }
766 }
767}
768#endif /* CONFIG_IRQ_REMAP */
769
770#define AMD_IOMMU_INT_MASK \
771 (MMIO_STATUS_EVT_INT_MASK | \
772 MMIO_STATUS_PPR_INT_MASK | \
773 MMIO_STATUS_GALOG_INT_MASK)
774
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200775irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200776{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500777 struct amd_iommu *iommu = (struct amd_iommu *) data;
778 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200779
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500780 while (status & AMD_IOMMU_INT_MASK) {
781 /* Enable EVT and PPR and GA interrupts again */
782 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500783 iommu->mmio_base + MMIO_STATUS_OFFSET);
784
785 if (status & MMIO_STATUS_EVT_INT_MASK) {
786 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
787 iommu_poll_events(iommu);
788 }
789
790 if (status & MMIO_STATUS_PPR_INT_MASK) {
791 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
792 iommu_poll_ppr_log(iommu);
793 }
794
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500795#ifdef CONFIG_IRQ_REMAP
796 if (status & MMIO_STATUS_GALOG_INT_MASK) {
797 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
798 iommu_poll_ga_log(iommu);
799 }
800#endif
801
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500802 /*
803 * Hardware bug: ERBT1312
804 * When re-enabling interrupt (by writing 1
805 * to clear the bit), the hardware might also try to set
806 * the interrupt bit in the event status register.
807 * In this scenario, the bit will be set, and disable
808 * subsequent interrupts.
809 *
810 * Workaround: The IOMMU driver should read back the
811 * status register and check if the interrupt bits are cleared.
812 * If not, driver will need to go through the interrupt handler
813 * again and re-clear the bits
814 */
815 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100816 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200817 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200818}
819
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200820irqreturn_t amd_iommu_int_handler(int irq, void *data)
821{
822 return IRQ_WAKE_THREAD;
823}
824
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200825/****************************************************************************
826 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200827 * IOMMU command queuing functions
828 *
829 ****************************************************************************/
830
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200831static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200832{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200833 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200834
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200835 while (*sem == 0 && i < LOOP_TIMEOUT) {
836 udelay(1);
837 i += 1;
838 }
839
840 if (i == LOOP_TIMEOUT) {
841 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
842 return -EIO;
843 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200844
845 return 0;
846}
847
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200848static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500849 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200850{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200851 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200852
Tom Lendackyd334a562017-06-05 14:52:12 -0500853 target = iommu->cmd_buf + iommu->cmd_buf_tail;
854
855 iommu->cmd_buf_tail += sizeof(*cmd);
856 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200857
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200858 /* Copy command to buffer */
859 memcpy(target, cmd, sizeof(*cmd));
860
861 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500862 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200863}
864
Joerg Roedel815b33f2011-04-06 17:26:49 +0200865static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200866{
Tom Lendacky2543a782017-07-17 16:10:24 -0500867 u64 paddr = iommu_virt_to_phys((void *)address);
868
Joerg Roedel815b33f2011-04-06 17:26:49 +0200869 WARN_ON(address & 0x7ULL);
870
Joerg Roedelded46732011-04-06 10:53:48 +0200871 memset(cmd, 0, sizeof(*cmd));
Tom Lendacky2543a782017-07-17 16:10:24 -0500872 cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
873 cmd->data[1] = upper_32_bits(paddr);
Joerg Roedel815b33f2011-04-06 17:26:49 +0200874 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200875 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
876}
877
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200878static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
879{
880 memset(cmd, 0, sizeof(*cmd));
881 cmd->data[0] = devid;
882 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
883}
884
Joerg Roedel11b64022011-04-06 11:49:28 +0200885static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
886 size_t size, u16 domid, int pde)
887{
888 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100889 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200890
891 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100892 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200893
894 if (pages > 1) {
895 /*
896 * If we have to flush more than one page, flush all
897 * TLB entries for this domain
898 */
899 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100900 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200901 }
902
903 address &= PAGE_MASK;
904
905 memset(cmd, 0, sizeof(*cmd));
906 cmd->data[1] |= domid;
907 cmd->data[2] = lower_32_bits(address);
908 cmd->data[3] = upper_32_bits(address);
909 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
910 if (s) /* size bit - we flush more than one 4kb page */
911 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200912 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200913 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
914}
915
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200916static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
917 u64 address, size_t size)
918{
919 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100920 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200921
922 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100923 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200924
925 if (pages > 1) {
926 /*
927 * If we have to flush more than one page, flush all
928 * TLB entries for this domain
929 */
930 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100931 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200932 }
933
934 address &= PAGE_MASK;
935
936 memset(cmd, 0, sizeof(*cmd));
937 cmd->data[0] = devid;
938 cmd->data[0] |= (qdep & 0xff) << 24;
939 cmd->data[1] = devid;
940 cmd->data[2] = lower_32_bits(address);
941 cmd->data[3] = upper_32_bits(address);
942 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
943 if (s)
944 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
945}
946
Joerg Roedel22e266c2011-11-21 15:59:08 +0100947static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
948 u64 address, bool size)
949{
950 memset(cmd, 0, sizeof(*cmd));
951
952 address &= ~(0xfffULL);
953
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600954 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100955 cmd->data[1] = domid;
956 cmd->data[2] = lower_32_bits(address);
957 cmd->data[3] = upper_32_bits(address);
958 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
959 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
960 if (size)
961 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
962 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
963}
964
965static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
966 int qdep, u64 address, bool size)
967{
968 memset(cmd, 0, sizeof(*cmd));
969
970 address &= ~(0xfffULL);
971
972 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600973 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100974 cmd->data[0] |= (qdep & 0xff) << 24;
975 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600976 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100977 cmd->data[2] = lower_32_bits(address);
978 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
979 cmd->data[3] = upper_32_bits(address);
980 if (size)
981 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
982 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
983}
984
Joerg Roedelc99afa22011-11-21 18:19:25 +0100985static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
986 int status, int tag, bool gn)
987{
988 memset(cmd, 0, sizeof(*cmd));
989
990 cmd->data[0] = devid;
991 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600992 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +0100993 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
994 }
995 cmd->data[3] = tag & 0x1ff;
996 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
997
998 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
999}
1000
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001001static void build_inv_all(struct iommu_cmd *cmd)
1002{
1003 memset(cmd, 0, sizeof(*cmd));
1004 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001005}
1006
Joerg Roedel7ef27982012-06-21 16:46:04 +02001007static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1008{
1009 memset(cmd, 0, sizeof(*cmd));
1010 cmd->data[0] = devid;
1011 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1012}
1013
Joerg Roedel431b2a22008-07-11 17:14:22 +02001014/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001015 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001016 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001017 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001018static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1019 struct iommu_cmd *cmd,
1020 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001021{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001022 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001023 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001024
Tom Lendackyd334a562017-06-05 14:52:12 -05001025 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001026again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001027 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001028
Huang Rui432abf62016-12-12 07:28:26 -05001029 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001030 /* Skip udelay() the first time around */
1031 if (count++) {
1032 if (count == LOOP_TIMEOUT) {
1033 pr_err("AMD-Vi: Command buffer timeout\n");
1034 return -EIO;
1035 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001036
Tom Lendacky23e967e2017-06-05 14:52:26 -05001037 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001038 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001039
Tom Lendacky23e967e2017-06-05 14:52:26 -05001040 /* Update head and recheck remaining space */
1041 iommu->cmd_buf_head = readl(iommu->mmio_base +
1042 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001043
1044 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001045 }
1046
Tom Lendackyd334a562017-06-05 14:52:12 -05001047 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001048
Tom Lendacky23e967e2017-06-05 14:52:26 -05001049 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001050 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001051
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001052 return 0;
1053}
1054
1055static int iommu_queue_command_sync(struct amd_iommu *iommu,
1056 struct iommu_cmd *cmd,
1057 bool sync)
1058{
1059 unsigned long flags;
1060 int ret;
1061
Scott Wood27790392018-01-21 03:28:54 -06001062 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001063 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Scott Wood27790392018-01-21 03:28:54 -06001064 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001065
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001066 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001067}
1068
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001069static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1070{
1071 return iommu_queue_command_sync(iommu, cmd, true);
1072}
1073
Joerg Roedel8d201962008-12-02 20:34:41 +01001074/*
1075 * This function queues a completion wait command into the command
1076 * buffer of an IOMMU
1077 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001078static int iommu_completion_wait(struct amd_iommu *iommu)
1079{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001080 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001081 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001082 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001083
1084 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001085 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001086
Joerg Roedel8d201962008-12-02 20:34:41 +01001087
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001088 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1089
Scott Wood27790392018-01-21 03:28:54 -06001090 raw_spin_lock_irqsave(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001091
1092 iommu->cmd_sem = 0;
1093
1094 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001095 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001096 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001097
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001098 ret = wait_on_sem(&iommu->cmd_sem);
1099
1100out_unlock:
Scott Wood27790392018-01-21 03:28:54 -06001101 raw_spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001102
1103 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001104}
1105
Joerg Roedeld8c13082011-04-06 18:51:26 +02001106static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001107{
1108 struct iommu_cmd cmd;
1109
Joerg Roedeld8c13082011-04-06 18:51:26 +02001110 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001111
Joerg Roedeld8c13082011-04-06 18:51:26 +02001112 return iommu_queue_command(iommu, &cmd);
1113}
1114
Joerg Roedel0688a092017-08-23 15:50:03 +02001115static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001116{
1117 u32 devid;
1118
1119 for (devid = 0; devid <= 0xffff; ++devid)
1120 iommu_flush_dte(iommu, devid);
1121
1122 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001123}
1124
1125/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001126 * This function uses heavy locking and may disable irqs for some time. But
1127 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001128 */
Joerg Roedel0688a092017-08-23 15:50:03 +02001129static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001130{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001131 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001132
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001133 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1134 struct iommu_cmd cmd;
1135 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1136 dom_id, 1);
1137 iommu_queue_command(iommu, &cmd);
1138 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001139
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001140 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001141}
1142
Joerg Roedel0688a092017-08-23 15:50:03 +02001143static void amd_iommu_flush_all(struct amd_iommu *iommu)
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001144{
1145 struct iommu_cmd cmd;
1146
1147 build_inv_all(&cmd);
1148
1149 iommu_queue_command(iommu, &cmd);
1150 iommu_completion_wait(iommu);
1151}
1152
Joerg Roedel7ef27982012-06-21 16:46:04 +02001153static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1154{
1155 struct iommu_cmd cmd;
1156
1157 build_inv_irt(&cmd, devid);
1158
1159 iommu_queue_command(iommu, &cmd);
1160}
1161
Joerg Roedel0688a092017-08-23 15:50:03 +02001162static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
Joerg Roedel7ef27982012-06-21 16:46:04 +02001163{
1164 u32 devid;
1165
1166 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1167 iommu_flush_irt(iommu, devid);
1168
1169 iommu_completion_wait(iommu);
1170}
1171
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001172void iommu_flush_all_caches(struct amd_iommu *iommu)
1173{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001174 if (iommu_feature(iommu, FEATURE_IA)) {
Joerg Roedel0688a092017-08-23 15:50:03 +02001175 amd_iommu_flush_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001176 } else {
Joerg Roedel0688a092017-08-23 15:50:03 +02001177 amd_iommu_flush_dte_all(iommu);
1178 amd_iommu_flush_irt_all(iommu);
1179 amd_iommu_flush_tlb_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001180 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001181}
1182
Joerg Roedel431b2a22008-07-11 17:14:22 +02001183/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001184 * Command send function for flushing on-device TLB
1185 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001186static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1187 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001188{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001189 struct amd_iommu *iommu;
1190 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001191 int qdep;
1192
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001193 qdep = dev_data->ats.qdep;
1194 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001195
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001196 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001197
1198 return iommu_queue_command(iommu, &cmd);
1199}
1200
1201/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001202 * Command send function for invalidating a device table entry
1203 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001204static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001205{
1206 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001207 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001208 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001209
Joerg Roedel6c542042011-06-09 17:07:31 +02001210 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001211 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001212
Joerg Roedelf62dda62011-06-09 12:55:35 +02001213 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001214 if (!ret && alias != dev_data->devid)
1215 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001216 if (ret)
1217 return ret;
1218
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001219 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001220 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001221
1222 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001223}
1224
Joerg Roedel431b2a22008-07-11 17:14:22 +02001225/*
1226 * TLB invalidation function which is called from the mapping functions.
1227 * It invalidates a single PTE if the range to flush is within a single
1228 * page. Otherwise it flushes the whole TLB of the IOMMU.
1229 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001230static void __domain_flush_pages(struct protection_domain *domain,
1231 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001232{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001233 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001234 struct iommu_cmd cmd;
1235 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001236
Joerg Roedel11b64022011-04-06 11:49:28 +02001237 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001238
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001239 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001240 if (!domain->dev_iommu[i])
1241 continue;
1242
1243 /*
1244 * Devices of this domain are behind this IOMMU
1245 * We need a TLB flush
1246 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001247 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001248 }
1249
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001250 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001251
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001252 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001253 continue;
1254
Joerg Roedel6c542042011-06-09 17:07:31 +02001255 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001256 }
1257
Joerg Roedel11b64022011-04-06 11:49:28 +02001258 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001259}
1260
Joerg Roedel17b124b2011-04-06 18:01:35 +02001261static void domain_flush_pages(struct protection_domain *domain,
1262 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001263{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001264 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001265}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001266
Joerg Roedel1c655772008-09-04 18:40:05 +02001267/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001268static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001269{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001270 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001271}
1272
Chris Wright42a49f92009-06-15 15:42:00 +02001273/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001274static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001275{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001276 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1277}
1278
1279static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001280{
1281 int i;
1282
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001283 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001284 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001285 continue;
1286
1287 /*
1288 * Devices of this domain are behind this IOMMU
1289 * We need to wait for completion of all commands.
1290 */
1291 iommu_completion_wait(amd_iommus[i]);
1292 }
1293}
1294
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001295
Joerg Roedel43f49602008-12-02 21:01:12 +01001296/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001297 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001298 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001299static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001300{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001301 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001302
1303 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001304 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001305}
1306
Joerg Roedel431b2a22008-07-11 17:14:22 +02001307/****************************************************************************
1308 *
1309 * The functions below are used the create the page table mappings for
1310 * unity mapped regions.
1311 *
1312 ****************************************************************************/
1313
1314/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001315 * This function is used to add another level to an IO page table. Adding
1316 * another level increases the size of the address space by 9 bits to a size up
1317 * to 64 bits.
1318 */
1319static bool increase_address_space(struct protection_domain *domain,
1320 gfp_t gfp)
1321{
1322 u64 *pte;
1323
1324 if (domain->mode == PAGE_MODE_6_LEVEL)
1325 /* address space already 64 bit large */
1326 return false;
1327
1328 pte = (void *)get_zeroed_page(gfp);
1329 if (!pte)
1330 return false;
1331
1332 *pte = PM_LEVEL_PDE(domain->mode,
Tom Lendacky2543a782017-07-17 16:10:24 -05001333 iommu_virt_to_phys(domain->pt_root));
Joerg Roedel308973d2009-11-24 17:43:32 +01001334 domain->pt_root = pte;
1335 domain->mode += 1;
1336 domain->updated = true;
1337
1338 return true;
1339}
1340
1341static u64 *alloc_pte(struct protection_domain *domain,
1342 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001343 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001344 u64 **pte_page,
1345 gfp_t gfp)
1346{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001347 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001348 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001349
1350 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001351
1352 while (address > PM_LEVEL_SIZE(domain->mode))
1353 increase_address_space(domain, gfp);
1354
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001355 level = domain->mode - 1;
1356 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1357 address = PAGE_SIZE_ALIGN(address, page_size);
1358 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001359
1360 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001361 u64 __pte, __npte;
1362
1363 __pte = *pte;
1364
1365 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001366 page = (u64 *)get_zeroed_page(gfp);
1367 if (!page)
1368 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001369
Tom Lendacky2543a782017-07-17 16:10:24 -05001370 __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001371
Baoquan He134414f2016-09-15 16:50:50 +08001372 /* pte could have been changed somewhere. */
1373 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001374 free_page((unsigned long)page);
1375 continue;
1376 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001377 }
1378
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001379 /* No level skipping support yet */
1380 if (PM_PTE_LEVEL(*pte) != level)
1381 return NULL;
1382
Joerg Roedel308973d2009-11-24 17:43:32 +01001383 level -= 1;
1384
1385 pte = IOMMU_PTE_PAGE(*pte);
1386
1387 if (pte_page && level == end_lvl)
1388 *pte_page = pte;
1389
1390 pte = &pte[PM_LEVEL_INDEX(level, address)];
1391 }
1392
1393 return pte;
1394}
1395
1396/*
1397 * This function checks if there is a PTE for a given dma address. If
1398 * there is one, it returns the pointer to it.
1399 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001400static u64 *fetch_pte(struct protection_domain *domain,
1401 unsigned long address,
1402 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001403{
1404 int level;
1405 u64 *pte;
1406
yzhai003@ucr.edu46746862018-06-01 11:30:14 -07001407 *page_size = 0;
1408
Joerg Roedel24cd7722010-01-19 17:27:39 +01001409 if (address > PM_LEVEL_SIZE(domain->mode))
1410 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001411
Joerg Roedel3039ca12015-04-01 14:58:48 +02001412 level = domain->mode - 1;
1413 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1414 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001415
1416 while (level > 0) {
1417
1418 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001419 if (!IOMMU_PTE_PRESENT(*pte))
1420 return NULL;
1421
Joerg Roedel24cd7722010-01-19 17:27:39 +01001422 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001423 if (PM_PTE_LEVEL(*pte) == 7 ||
1424 PM_PTE_LEVEL(*pte) == 0)
1425 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001426
1427 /* No level skipping support yet */
1428 if (PM_PTE_LEVEL(*pte) != level)
1429 return NULL;
1430
Joerg Roedel308973d2009-11-24 17:43:32 +01001431 level -= 1;
1432
Joerg Roedel24cd7722010-01-19 17:27:39 +01001433 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001434 pte = IOMMU_PTE_PAGE(*pte);
1435 pte = &pte[PM_LEVEL_INDEX(level, address)];
1436 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1437 }
1438
1439 if (PM_PTE_LEVEL(*pte) == 0x07) {
1440 unsigned long pte_mask;
1441
1442 /*
1443 * If we have a series of large PTEs, make
1444 * sure to return a pointer to the first one.
1445 */
1446 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1447 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1448 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001449 }
1450
1451 return pte;
1452}
1453
1454/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001455 * Generic mapping functions. It maps a physical address into a DMA
1456 * address space. It allocates the page table pages if necessary.
1457 * In the future it can be extended to a generic mapping function
1458 * supporting all features of AMD IOMMU page tables like level skipping
1459 * and full 64 bit address spaces.
1460 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001461static int iommu_map_page(struct protection_domain *dom,
1462 unsigned long bus_addr,
1463 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001464 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001465 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001466 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001467{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001468 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001469 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001470
Joerg Roedeld4b03662015-04-01 14:58:52 +02001471 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1472 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1473
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001474 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001475 return -EINVAL;
1476
Joerg Roedeld4b03662015-04-01 14:58:52 +02001477 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001478 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001479
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001480 if (!pte)
1481 return -ENOMEM;
1482
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001483 for (i = 0; i < count; ++i)
1484 if (IOMMU_PTE_PRESENT(pte[i]))
1485 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001486
Joerg Roedeld4b03662015-04-01 14:58:52 +02001487 if (count > 1) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001488 __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001489 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001490 } else
Linus Torvalds4dfc2782017-09-09 15:03:24 -07001491 __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001492
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001493 if (prot & IOMMU_PROT_IR)
1494 __pte |= IOMMU_PTE_IR;
1495 if (prot & IOMMU_PROT_IW)
1496 __pte |= IOMMU_PTE_IW;
1497
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001498 for (i = 0; i < count; ++i)
1499 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001500
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001501 update_domain(dom);
1502
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001503 return 0;
1504}
1505
Joerg Roedel24cd7722010-01-19 17:27:39 +01001506static unsigned long iommu_unmap_page(struct protection_domain *dom,
1507 unsigned long bus_addr,
1508 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001509{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001510 unsigned long long unmapped;
1511 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001512 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001513
Joerg Roedel24cd7722010-01-19 17:27:39 +01001514 BUG_ON(!is_power_of_2(page_size));
1515
1516 unmapped = 0;
1517
1518 while (unmapped < page_size) {
1519
Joerg Roedel71b390e2015-04-01 14:58:49 +02001520 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001521
Joerg Roedel71b390e2015-04-01 14:58:49 +02001522 if (pte) {
1523 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001524
Joerg Roedel71b390e2015-04-01 14:58:49 +02001525 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001526 for (i = 0; i < count; i++)
1527 pte[i] = 0ULL;
1528 }
1529
1530 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1531 unmapped += unmap_size;
1532 }
1533
Alex Williamson60d0ca32013-06-21 14:33:19 -06001534 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001535
1536 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001537}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001538
Joerg Roedel431b2a22008-07-11 17:14:22 +02001539/****************************************************************************
1540 *
1541 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001542 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001543 *
1544 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001545
Joerg Roedel9cabe892009-05-18 16:38:55 +02001546
Joerg Roedel256e4622016-07-05 14:23:01 +02001547static unsigned long dma_ops_alloc_iova(struct device *dev,
1548 struct dma_ops_domain *dma_dom,
1549 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001550{
Joerg Roedel256e4622016-07-05 14:23:01 +02001551 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001552
Joerg Roedel256e4622016-07-05 14:23:01 +02001553 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001554
Joerg Roedel256e4622016-07-05 14:23:01 +02001555 if (dma_mask > DMA_BIT_MASK(32))
1556 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001557 IOVA_PFN(DMA_BIT_MASK(32)), false);
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001558
Joerg Roedel256e4622016-07-05 14:23:01 +02001559 if (!pfn)
Tomasz Nowicki538d5b32017-09-20 10:52:02 +02001560 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1561 IOVA_PFN(dma_mask), true);
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001562
Joerg Roedel256e4622016-07-05 14:23:01 +02001563 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001564}
1565
Joerg Roedel256e4622016-07-05 14:23:01 +02001566static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1567 unsigned long address,
1568 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001569{
Joerg Roedel256e4622016-07-05 14:23:01 +02001570 pages = __roundup_pow_of_two(pages);
1571 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001572
Joerg Roedel256e4622016-07-05 14:23:01 +02001573 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001574}
1575
Joerg Roedel431b2a22008-07-11 17:14:22 +02001576/****************************************************************************
1577 *
1578 * The next functions belong to the domain allocation. A domain is
1579 * allocated for every IOMMU as the default domain. If device isolation
1580 * is enabled, every device get its own domain. The most important thing
1581 * about domains is the page table mapping the DMA address space they
1582 * contain.
1583 *
1584 ****************************************************************************/
1585
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001586/*
1587 * This function adds a protection domain to the global protection domain list
1588 */
1589static void add_domain_to_list(struct protection_domain *domain)
1590{
1591 unsigned long flags;
1592
1593 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1594 list_add(&domain->list, &amd_iommu_pd_list);
1595 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1596}
1597
1598/*
1599 * This function removes a protection domain to the global
1600 * protection domain list
1601 */
1602static void del_domain_from_list(struct protection_domain *domain)
1603{
1604 unsigned long flags;
1605
1606 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1607 list_del(&domain->list);
1608 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1609}
1610
Joerg Roedelec487d12008-06-26 21:27:58 +02001611static u16 domain_id_alloc(void)
1612{
Joerg Roedelec487d12008-06-26 21:27:58 +02001613 int id;
1614
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001615 spin_lock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001616 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1617 BUG_ON(id == 0);
1618 if (id > 0 && id < MAX_DOMAIN_ID)
1619 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1620 else
1621 id = 0;
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001622 spin_unlock(&pd_bitmap_lock);
Joerg Roedelec487d12008-06-26 21:27:58 +02001623
1624 return id;
1625}
1626
Joerg Roedela2acfb72008-12-02 18:28:53 +01001627static void domain_id_free(int id)
1628{
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001629 spin_lock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001630 if (id > 0 && id < MAX_DOMAIN_ID)
1631 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
Sebastian Andrzej Siewior2bc00182018-03-22 16:22:35 +01001632 spin_unlock(&pd_bitmap_lock);
Joerg Roedela2acfb72008-12-02 18:28:53 +01001633}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001634
Joerg Roedel5c34c402013-06-20 20:22:58 +02001635#define DEFINE_FREE_PT_FN(LVL, FN) \
1636static void free_pt_##LVL (unsigned long __pt) \
1637{ \
1638 unsigned long p; \
1639 u64 *pt; \
1640 int i; \
1641 \
1642 pt = (u64 *)__pt; \
1643 \
1644 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001645 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001646 if (!IOMMU_PTE_PRESENT(pt[i])) \
1647 continue; \
1648 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001649 /* Large PTE? */ \
1650 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1651 PM_PTE_LEVEL(pt[i]) == 7) \
1652 continue; \
1653 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001654 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1655 FN(p); \
1656 } \
1657 free_page((unsigned long)pt); \
1658}
1659
1660DEFINE_FREE_PT_FN(l2, free_page)
1661DEFINE_FREE_PT_FN(l3, free_pt_l2)
1662DEFINE_FREE_PT_FN(l4, free_pt_l3)
1663DEFINE_FREE_PT_FN(l5, free_pt_l4)
1664DEFINE_FREE_PT_FN(l6, free_pt_l5)
1665
Joerg Roedel86db2e52008-12-02 18:20:21 +01001666static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001667{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001668 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001669
Joerg Roedel5c34c402013-06-20 20:22:58 +02001670 switch (domain->mode) {
1671 case PAGE_MODE_NONE:
1672 break;
1673 case PAGE_MODE_1_LEVEL:
1674 free_page(root);
1675 break;
1676 case PAGE_MODE_2_LEVEL:
1677 free_pt_l2(root);
1678 break;
1679 case PAGE_MODE_3_LEVEL:
1680 free_pt_l3(root);
1681 break;
1682 case PAGE_MODE_4_LEVEL:
1683 free_pt_l4(root);
1684 break;
1685 case PAGE_MODE_5_LEVEL:
1686 free_pt_l5(root);
1687 break;
1688 case PAGE_MODE_6_LEVEL:
1689 free_pt_l6(root);
1690 break;
1691 default:
1692 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001693 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001694}
1695
Joerg Roedelb16137b2011-11-21 16:50:23 +01001696static void free_gcr3_tbl_level1(u64 *tbl)
1697{
1698 u64 *ptr;
1699 int i;
1700
1701 for (i = 0; i < 512; ++i) {
1702 if (!(tbl[i] & GCR3_VALID))
1703 continue;
1704
Tom Lendacky2543a782017-07-17 16:10:24 -05001705 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001706
1707 free_page((unsigned long)ptr);
1708 }
1709}
1710
1711static void free_gcr3_tbl_level2(u64 *tbl)
1712{
1713 u64 *ptr;
1714 int i;
1715
1716 for (i = 0; i < 512; ++i) {
1717 if (!(tbl[i] & GCR3_VALID))
1718 continue;
1719
Tom Lendacky2543a782017-07-17 16:10:24 -05001720 ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001721
1722 free_gcr3_tbl_level1(ptr);
1723 }
1724}
1725
Joerg Roedel52815b72011-11-17 17:24:28 +01001726static void free_gcr3_table(struct protection_domain *domain)
1727{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001728 if (domain->glx == 2)
1729 free_gcr3_tbl_level2(domain->gcr3_tbl);
1730 else if (domain->glx == 1)
1731 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001732 else
1733 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001734
Joerg Roedel52815b72011-11-17 17:24:28 +01001735 free_page((unsigned long)domain->gcr3_tbl);
1736}
1737
Joerg Roedelfca6af62017-06-02 18:13:37 +02001738static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1739{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001740 domain_flush_tlb(&dom->domain);
1741 domain_flush_complete(&dom->domain);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001742}
1743
Joerg Roedel9003d612017-08-10 17:19:13 +02001744static void iova_domain_flush_tlb(struct iova_domain *iovad)
Joerg Roedelfd621902017-06-02 15:37:26 +02001745{
Joerg Roedel9003d612017-08-10 17:19:13 +02001746 struct dma_ops_domain *dom;
Joerg Roedele241f8e2017-06-02 15:44:57 +02001747
Joerg Roedel9003d612017-08-10 17:19:13 +02001748 dom = container_of(iovad, struct dma_ops_domain, iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001749
1750 dma_ops_domain_flush_tlb(dom);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001751}
1752
Joerg Roedel431b2a22008-07-11 17:14:22 +02001753/*
1754 * Free a domain, only used if something went wrong in the
1755 * allocation path and we need to free an already allocated page table
1756 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001757static void dma_ops_domain_free(struct dma_ops_domain *dom)
1758{
1759 if (!dom)
1760 return;
1761
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001762 del_domain_from_list(&dom->domain);
1763
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001764 put_iova_domain(&dom->iovad);
1765
Joerg Roedel86db2e52008-12-02 18:20:21 +01001766 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001767
Baoquan Hec3db9012016-09-15 16:50:52 +08001768 if (dom->domain.id)
1769 domain_id_free(dom->domain.id);
1770
Joerg Roedelec487d12008-06-26 21:27:58 +02001771 kfree(dom);
1772}
1773
Joerg Roedel431b2a22008-07-11 17:14:22 +02001774/*
1775 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001776 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001777 * structures required for the dma_ops interface
1778 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001779static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001780{
1781 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001782
1783 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1784 if (!dma_dom)
1785 return NULL;
1786
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001787 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001788 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001789
Joerg Roedelffec2192016-07-26 15:31:23 +02001790 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001791 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001792 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001793 if (!dma_dom->domain.pt_root)
1794 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001795
Zhen Leiaa3ac942017-09-21 16:52:45 +01001796 init_iova_domain(&dma_dom->iovad, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel307d5852016-07-05 11:54:04 +02001797
Joerg Roedel9003d612017-08-10 17:19:13 +02001798 if (init_iova_flush_queue(&dma_dom->iovad, iova_domain_flush_tlb, NULL))
Joerg Roedeld4241a22017-06-02 14:55:56 +02001799 goto free_dma_dom;
1800
Joerg Roedel9003d612017-08-10 17:19:13 +02001801 /* Initialize reserved ranges */
1802 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001803
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001804 add_domain_to_list(&dma_dom->domain);
1805
Joerg Roedelec487d12008-06-26 21:27:58 +02001806 return dma_dom;
1807
1808free_dma_dom:
1809 dma_ops_domain_free(dma_dom);
1810
1811 return NULL;
1812}
1813
Joerg Roedel431b2a22008-07-11 17:14:22 +02001814/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001815 * little helper function to check whether a given protection domain is a
1816 * dma_ops domain
1817 */
1818static bool dma_ops_domain(struct protection_domain *domain)
1819{
1820 return domain->flags & PD_DMA_OPS_MASK;
1821}
1822
Gary R Hookff18c4e2017-12-20 09:47:08 -07001823static void set_dte_entry(u16 devid, struct protection_domain *domain,
1824 bool ats, bool ppr)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001825{
Joerg Roedel132bd682011-11-17 14:18:46 +01001826 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001827 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001828
Joerg Roedel132bd682011-11-17 14:18:46 +01001829 if (domain->mode != PAGE_MODE_NONE)
Tom Lendacky2543a782017-07-17 16:10:24 -05001830 pte_root = iommu_virt_to_phys(domain->pt_root);
Joerg Roedel132bd682011-11-17 14:18:46 +01001831
Joerg Roedel38ddf412008-09-11 10:38:32 +02001832 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1833 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08001834 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001835
Joerg Roedelee6c2862011-11-09 12:06:03 +01001836 flags = amd_iommu_dev_table[devid].data[1];
1837
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001838 if (ats)
1839 flags |= DTE_FLAG_IOTLB;
1840
Gary R Hookff18c4e2017-12-20 09:47:08 -07001841 if (ppr) {
1842 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1843
1844 if (iommu_feature(iommu, FEATURE_EPHSUP))
1845 pte_root |= 1ULL << DEV_ENTRY_PPR;
1846 }
1847
Joerg Roedel52815b72011-11-17 17:24:28 +01001848 if (domain->flags & PD_IOMMUV2_MASK) {
Tom Lendacky2543a782017-07-17 16:10:24 -05001849 u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
Joerg Roedel52815b72011-11-17 17:24:28 +01001850 u64 glx = domain->glx;
1851 u64 tmp;
1852
1853 pte_root |= DTE_FLAG_GV;
1854 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1855
1856 /* First mask out possible old values for GCR3 table */
1857 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1858 flags &= ~tmp;
1859
1860 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1861 flags &= ~tmp;
1862
1863 /* Encode GCR3 table into DTE */
1864 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1865 pte_root |= tmp;
1866
1867 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1868 flags |= tmp;
1869
1870 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1871 flags |= tmp;
1872 }
1873
Baoquan He45a01c42017-08-09 16:33:37 +08001874 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001875 flags |= domain->id;
1876
1877 amd_iommu_dev_table[devid].data[1] = flags;
1878 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001879}
1880
Joerg Roedel15898bb2009-11-24 15:39:42 +01001881static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001882{
Joerg Roedel355bf552008-12-08 12:02:41 +01001883 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08001884 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02001885 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01001886
Joerg Roedelc5cca142009-10-09 18:31:20 +02001887 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001888}
1889
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001890static void do_attach(struct iommu_dev_data *dev_data,
1891 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001892{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001893 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001894 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001895 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001896
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001897 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001898 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001899 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001900
1901 /* Update data structures */
1902 dev_data->domain = domain;
1903 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001904
1905 /* Do reference counting */
1906 domain->dev_iommu[iommu->index] += 1;
1907 domain->dev_cnt += 1;
1908
Joerg Roedele25bfb52015-10-20 17:33:38 +02001909 /* Update device table */
Gary R Hookff18c4e2017-12-20 09:47:08 -07001910 set_dte_entry(dev_data->devid, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001911 if (alias != dev_data->devid)
Gary R Hookff18c4e2017-12-20 09:47:08 -07001912 set_dte_entry(alias, domain, ats, dev_data->iommu_v2);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001913
Joerg Roedel6c542042011-06-09 17:07:31 +02001914 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001915}
1916
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001917static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001918{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001919 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001920 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001921
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001922 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001923 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02001924
Joerg Roedelc4596112009-11-20 14:57:32 +01001925 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001926 dev_data->domain->dev_iommu[iommu->index] -= 1;
1927 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001928
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001929 /* Update data structures */
1930 dev_data->domain = NULL;
1931 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02001932 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001933 if (alias != dev_data->devid)
1934 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01001935
1936 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02001937 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01001938}
1939
1940/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02001941 * If a device is not yet associated with a domain, this function makes the
1942 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01001943 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02001944static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01001945 struct protection_domain *domain)
1946{
Julia Lawall84fe6c12010-05-27 12:31:51 +02001947 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01001948
Joerg Roedel15898bb2009-11-24 15:39:42 +01001949 /* lock domain */
1950 spin_lock(&domain->lock);
1951
Joerg Roedel397111a2014-08-05 17:31:51 +02001952 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02001953 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02001954 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01001955
Joerg Roedel397111a2014-08-05 17:31:51 +02001956 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02001957 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01001958
Julia Lawall84fe6c12010-05-27 12:31:51 +02001959 ret = 0;
1960
1961out_unlock:
1962
Joerg Roedel355bf552008-12-08 12:02:41 +01001963 /* ready */
1964 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001965
Julia Lawall84fe6c12010-05-27 12:31:51 +02001966 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01001967}
1968
Joerg Roedel52815b72011-11-17 17:24:28 +01001969
1970static void pdev_iommuv2_disable(struct pci_dev *pdev)
1971{
1972 pci_disable_ats(pdev);
1973 pci_disable_pri(pdev);
1974 pci_disable_pasid(pdev);
1975}
1976
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001977/* FIXME: Change generic reset-function to do the same */
1978static int pri_reset_while_enabled(struct pci_dev *pdev)
1979{
1980 u16 control;
1981 int pos;
1982
Joerg Roedel46277b72011-12-07 14:34:02 +01001983 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001984 if (!pos)
1985 return -EINVAL;
1986
Joerg Roedel46277b72011-12-07 14:34:02 +01001987 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
1988 control |= PCI_PRI_CTRL_RESET;
1989 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001990
1991 return 0;
1992}
1993
Joerg Roedel52815b72011-11-17 17:24:28 +01001994static int pdev_iommuv2_enable(struct pci_dev *pdev)
1995{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01001996 bool reset_enable;
1997 int reqs, ret;
1998
1999 /* FIXME: Hardcode number of outstanding requests for now */
2000 reqs = 32;
2001 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2002 reqs = 1;
2003 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002004
2005 /* Only allow access to user-accessible pages */
2006 ret = pci_enable_pasid(pdev, 0);
2007 if (ret)
2008 goto out_err;
2009
2010 /* First reset the PRI state of the device */
2011 ret = pci_reset_pri(pdev);
2012 if (ret)
2013 goto out_err;
2014
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002015 /* Enable PRI */
2016 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002017 if (ret)
2018 goto out_err;
2019
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002020 if (reset_enable) {
2021 ret = pri_reset_while_enabled(pdev);
2022 if (ret)
2023 goto out_err;
2024 }
2025
Joerg Roedel52815b72011-11-17 17:24:28 +01002026 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2027 if (ret)
2028 goto out_err;
2029
2030 return 0;
2031
2032out_err:
2033 pci_disable_pri(pdev);
2034 pci_disable_pasid(pdev);
2035
2036 return ret;
2037}
2038
Joerg Roedelc99afa22011-11-21 18:19:25 +01002039/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002040#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002041
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002042static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002043{
Joerg Roedela3b93122012-04-12 12:49:26 +02002044 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002045 int pos;
2046
Joerg Roedel46277b72011-12-07 14:34:02 +01002047 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002048 if (!pos)
2049 return false;
2050
Joerg Roedela3b93122012-04-12 12:49:26 +02002051 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002052
Joerg Roedela3b93122012-04-12 12:49:26 +02002053 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002054}
2055
Joerg Roedel15898bb2009-11-24 15:39:42 +01002056/*
Anna-Maria Gleixner29a0c412018-05-07 14:53:26 +02002057 * If a device is not yet associated with a domain, this function makes the
2058 * device visible in the domain
Joerg Roedel15898bb2009-11-24 15:39:42 +01002059 */
2060static int attach_device(struct device *dev,
2061 struct protection_domain *domain)
2062{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002063 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002064 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002065 unsigned long flags;
2066 int ret;
2067
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002068 dev_data = get_dev_data(dev);
2069
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002070 if (!dev_is_pci(dev))
2071 goto skip_ats_check;
2072
2073 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002074 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002075 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002076 return -EINVAL;
2077
Joerg Roedel02ca2022015-07-28 16:58:49 +02002078 if (dev_data->iommu_v2) {
2079 if (pdev_iommuv2_enable(pdev) != 0)
2080 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002081
Joerg Roedel02ca2022015-07-28 16:58:49 +02002082 dev_data->ats.enabled = true;
2083 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2084 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2085 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002086 } else if (amd_iommu_iotlb_sup &&
2087 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002088 dev_data->ats.enabled = true;
2089 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2090 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002091
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002092skip_ats_check:
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002093 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002094 ret = __attach_device(dev_data, domain);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002095 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002096
2097 /*
2098 * We might boot into a crash-kernel here. The crashed kernel
2099 * left the caches in the IOMMU dirty. So we have to flush
2100 * here to evict all dirty stuff.
2101 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002102 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002103
2104 return ret;
2105}
2106
2107/*
2108 * Removes a device from a protection domain (unlocked)
2109 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002110static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002111{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002112 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002113
Joerg Roedel2ca76272010-01-22 16:45:31 +01002114 domain = dev_data->domain;
2115
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002116 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002117
Joerg Roedel150952f2015-10-20 17:33:35 +02002118 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002119
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002120 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002121}
2122
2123/*
2124 * Removes a device from a protection domain (with devtable_lock held)
2125 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002126static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002127{
Joerg Roedel52815b72011-11-17 17:24:28 +01002128 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002129 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002130 unsigned long flags;
2131
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002132 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002133 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002134
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002135 /*
2136 * First check if the device is still attached. It might already
2137 * be detached from its domain because the generic
2138 * iommu_detach_group code detached it and we try again here in
2139 * our alias handling.
2140 */
2141 if (WARN_ON(!dev_data->domain))
2142 return;
2143
Joerg Roedel355bf552008-12-08 12:02:41 +01002144 /* lock device table */
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002145 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002146 __detach_device(dev_data);
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002147 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002148
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002149 if (!dev_is_pci(dev))
2150 return;
2151
Joerg Roedel02ca2022015-07-28 16:58:49 +02002152 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002153 pdev_iommuv2_disable(to_pci_dev(dev));
2154 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002155 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002156
2157 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002158}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002159
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002160static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002161{
Joerg Roedel71f77582011-06-09 19:03:15 +02002162 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002163 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002164 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002165 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002166
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002167 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002168 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002169
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002170 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002171 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002172 return devid;
2173
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002174 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002175
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002176 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002177 if (ret) {
2178 if (ret != -ENOTSUPP)
2179 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2180 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002181
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002182 iommu_ignore_device(dev);
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002183 dev->dma_ops = &dma_direct_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002184 goto out;
2185 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002186 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002187
Joerg Roedel07ee8692015-05-28 18:41:42 +02002188 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002189
2190 BUG_ON(!dev_data);
2191
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002192 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002193 iommu_request_dm_for_dev(dev);
2194
2195 /* Domains are initialized for this device - have a look what we ended up with */
2196 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002197 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002198 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002199 else
Bart Van Assche56579332017-01-20 13:04:02 -08002200 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002201
2202out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002203 iommu_completion_wait(iommu);
2204
Joerg Roedele275a2a2008-12-10 18:27:25 +01002205 return 0;
2206}
2207
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002208static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002209{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002210 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002211 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002212
2213 if (!check_device(dev))
2214 return;
2215
2216 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002217 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002218 return;
2219
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002220 iommu = amd_iommu_rlookup_table[devid];
2221
2222 iommu_uninit_device(dev);
2223 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002224}
2225
Wan Zongshunb097d112016-04-01 09:06:04 -04002226static struct iommu_group *amd_iommu_device_group(struct device *dev)
2227{
2228 if (dev_is_pci(dev))
2229 return pci_device_group(dev);
2230
2231 return acpihid_device_group(dev);
2232}
2233
Joerg Roedel431b2a22008-07-11 17:14:22 +02002234/*****************************************************************************
2235 *
2236 * The next functions belong to the dma_ops mapping/unmapping code.
2237 *
2238 *****************************************************************************/
2239
2240/*
2241 * In the dma_ops path we only have the struct device. This function
2242 * finds the corresponding IOMMU, the protection domain and the
2243 * requestor id for a given device.
2244 * If the device is not yet associated with a domain this is also done
2245 * in this function.
2246 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002247static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002248{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002249 struct protection_domain *domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002250 struct iommu_domain *io_domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002251
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002252 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002253 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002254
Joerg Roedeld26592a2016-07-07 15:31:13 +02002255 domain = get_dev_data(dev)->domain;
Baoquan Hedf3f7a62017-08-09 16:33:41 +08002256 if (domain == NULL && get_dev_data(dev)->defer_attach) {
2257 get_dev_data(dev)->defer_attach = false;
2258 io_domain = iommu_get_domain_for_dev(dev);
2259 domain = to_pdomain(io_domain);
2260 attach_device(dev, domain);
2261 }
Baoquan Heec62b1a2017-08-24 21:13:57 +08002262 if (domain == NULL)
2263 return ERR_PTR(-EBUSY);
2264
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002265 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002266 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002267
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002268 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002269}
2270
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002271static void update_device_table(struct protection_domain *domain)
2272{
Joerg Roedel492667d2009-11-27 13:25:47 +01002273 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002274
Joerg Roedel3254de62016-07-26 15:18:54 +02002275 list_for_each_entry(dev_data, &domain->dev_list, list) {
Gary R Hookff18c4e2017-12-20 09:47:08 -07002276 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled,
2277 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002278
2279 if (dev_data->devid == dev_data->alias)
2280 continue;
2281
2282 /* There is an alias, update device table entry for it */
Gary R Hookff18c4e2017-12-20 09:47:08 -07002283 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled,
2284 dev_data->iommu_v2);
Joerg Roedel3254de62016-07-26 15:18:54 +02002285 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002286}
2287
2288static void update_domain(struct protection_domain *domain)
2289{
2290 if (!domain->updated)
2291 return;
2292
2293 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002294
2295 domain_flush_devices(domain);
2296 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002297
2298 domain->updated = false;
2299}
2300
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002301static int dir2prot(enum dma_data_direction direction)
2302{
2303 if (direction == DMA_TO_DEVICE)
2304 return IOMMU_PROT_IR;
2305 else if (direction == DMA_FROM_DEVICE)
2306 return IOMMU_PROT_IW;
2307 else if (direction == DMA_BIDIRECTIONAL)
2308 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2309 else
2310 return 0;
2311}
Baoquan Hedaae2d22017-08-09 16:33:43 +08002312
Joerg Roedel431b2a22008-07-11 17:14:22 +02002313/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002314 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002315 * contiguous memory region into DMA address space. It is used by all
2316 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002317 * Must be called with the domain lock held.
2318 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002319static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002320 struct dma_ops_domain *dma_dom,
2321 phys_addr_t paddr,
2322 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002323 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002324 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002325{
2326 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002327 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002328 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002329 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002330 int i;
2331
Joerg Roedele3c449f2008-10-15 22:02:11 -07002332 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002333 paddr &= PAGE_MASK;
2334
Joerg Roedel256e4622016-07-05 14:23:01 +02002335 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002336 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002337 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002338
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002339 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002340
Joerg Roedelcb76c322008-06-26 21:28:00 +02002341 start = address;
2342 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002343 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2344 PAGE_SIZE, prot, GFP_ATOMIC);
2345 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002346 goto out_unmap;
2347
Joerg Roedelcb76c322008-06-26 21:28:00 +02002348 paddr += PAGE_SIZE;
2349 start += PAGE_SIZE;
2350 }
2351 address += offset;
2352
Joerg Roedelab7032b2015-12-21 18:47:11 +01002353 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002354 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002355 domain_flush_complete(&dma_dom->domain);
2356 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002357
Joerg Roedelcb76c322008-06-26 21:28:00 +02002358out:
2359 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002360
2361out_unmap:
2362
2363 for (--i; i >= 0; --i) {
2364 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002365 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002366 }
2367
Joerg Roedel256e4622016-07-05 14:23:01 +02002368 domain_flush_tlb(&dma_dom->domain);
2369 domain_flush_complete(&dma_dom->domain);
2370
2371 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002372
Christoph Hellwiga8695722017-05-21 13:26:45 +02002373 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002374}
2375
Joerg Roedel431b2a22008-07-11 17:14:22 +02002376/*
2377 * Does the reverse of the __map_single function. Must be called with
2378 * the domain lock held too
2379 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002380static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002381 dma_addr_t dma_addr,
2382 size_t size,
2383 int dir)
2384{
2385 dma_addr_t i, start;
2386 unsigned int pages;
2387
Joerg Roedele3c449f2008-10-15 22:02:11 -07002388 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002389 dma_addr &= PAGE_MASK;
2390 start = dma_addr;
2391
2392 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002393 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002394 start += PAGE_SIZE;
2395 }
2396
Joerg Roedelb1516a12016-07-06 13:07:22 +02002397 if (amd_iommu_unmap_flush) {
Joerg Roedelb1516a12016-07-06 13:07:22 +02002398 domain_flush_tlb(&dma_dom->domain);
2399 domain_flush_complete(&dma_dom->domain);
Zhen Lei3c120142018-06-06 10:18:46 +08002400 dma_ops_free_iova(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002401 } else {
Joerg Roedel9003d612017-08-10 17:19:13 +02002402 pages = __roundup_pow_of_two(pages);
2403 queue_iova(&dma_dom->iovad, dma_addr >> PAGE_SHIFT, pages, 0);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002404 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002405}
2406
Joerg Roedel431b2a22008-07-11 17:14:22 +02002407/*
2408 * The exported map_single function for dma_ops.
2409 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002410static dma_addr_t map_page(struct device *dev, struct page *page,
2411 unsigned long offset, size_t size,
2412 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002413 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002414{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002415 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002416 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002417 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002418 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002419
Joerg Roedel94f6d192009-11-24 16:40:02 +01002420 domain = get_domain(dev);
2421 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002422 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002423 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002424 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002425
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002426 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002427 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002428
Joerg Roedelb3311b02016-07-08 13:31:31 +02002429 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002430}
2431
Joerg Roedel431b2a22008-07-11 17:14:22 +02002432/*
2433 * The exported unmap_single function for dma_ops.
2434 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002435static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002436 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002437{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002438 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002439 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002440
Joerg Roedel94f6d192009-11-24 16:40:02 +01002441 domain = get_domain(dev);
2442 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002443 return;
2444
Joerg Roedelb3311b02016-07-08 13:31:31 +02002445 dma_dom = to_dma_ops_domain(domain);
2446
2447 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002448}
2449
Joerg Roedel80187fd2016-07-06 17:20:54 +02002450static int sg_num_pages(struct device *dev,
2451 struct scatterlist *sglist,
2452 int nelems)
2453{
2454 unsigned long mask, boundary_size;
2455 struct scatterlist *s;
2456 int i, npages = 0;
2457
2458 mask = dma_get_seg_boundary(dev);
2459 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2460 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2461
2462 for_each_sg(sglist, s, nelems, i) {
2463 int p, n;
2464
2465 s->dma_address = npages << PAGE_SHIFT;
2466 p = npages % boundary_size;
2467 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2468 if (p + n > boundary_size)
2469 npages += boundary_size - p;
2470 npages += n;
2471 }
2472
2473 return npages;
2474}
2475
Joerg Roedel431b2a22008-07-11 17:14:22 +02002476/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002477 * The exported map_sg function for dma_ops (handles scatter-gather
2478 * lists).
2479 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002480static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002481 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002482 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002483{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002484 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002485 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002486 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002487 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002488 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002489 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002490
Joerg Roedel94f6d192009-11-24 16:40:02 +01002491 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002492 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002493 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002494
Joerg Roedelb3311b02016-07-08 13:31:31 +02002495 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002496 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002497
Joerg Roedel80187fd2016-07-06 17:20:54 +02002498 npages = sg_num_pages(dev, sglist, nelems);
2499
2500 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002501 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002502 goto out_err;
2503
2504 prot = dir2prot(direction);
2505
2506 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002507 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002508 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002509
Joerg Roedel80187fd2016-07-06 17:20:54 +02002510 for (j = 0; j < pages; ++j) {
2511 unsigned long bus_addr, phys_addr;
2512 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002513
Joerg Roedel80187fd2016-07-06 17:20:54 +02002514 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2515 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2516 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2517 if (ret)
2518 goto out_unmap;
2519
2520 mapped_pages += 1;
2521 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002522 }
2523
Joerg Roedel80187fd2016-07-06 17:20:54 +02002524 /* Everything is mapped - write the right values into s->dma_address */
2525 for_each_sg(sglist, s, nelems, i) {
2526 s->dma_address += address + s->offset;
2527 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002528 }
2529
Joerg Roedel80187fd2016-07-06 17:20:54 +02002530 return nelems;
2531
2532out_unmap:
2533 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2534 dev_name(dev), npages);
2535
2536 for_each_sg(sglist, s, nelems, i) {
2537 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2538
2539 for (j = 0; j < pages; ++j) {
2540 unsigned long bus_addr;
2541
2542 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2543 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2544
2545 if (--mapped_pages)
2546 goto out_free_iova;
2547 }
2548 }
2549
2550out_free_iova:
2551 free_iova_fast(&dma_dom->iovad, address, npages);
2552
2553out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002554 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002555}
2556
Joerg Roedel431b2a22008-07-11 17:14:22 +02002557/*
2558 * The exported map_sg function for dma_ops (handles scatter-gather
2559 * lists).
2560 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002561static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002562 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002563 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002564{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002565 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002566 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002567 unsigned long startaddr;
2568 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002569
Joerg Roedel94f6d192009-11-24 16:40:02 +01002570 domain = get_domain(dev);
2571 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002572 return;
2573
Joerg Roedel80187fd2016-07-06 17:20:54 +02002574 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002575 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002576 npages = sg_num_pages(dev, sglist, nelems);
2577
Joerg Roedelb3311b02016-07-08 13:31:31 +02002578 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002579}
2580
Joerg Roedel431b2a22008-07-11 17:14:22 +02002581/*
2582 * The exported alloc_coherent function for dma_ops.
2583 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002584static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002585 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002586 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002587{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002588 u64 dma_mask = dev->coherent_dma_mask;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002589 struct protection_domain *domain;
2590 struct dma_ops_domain *dma_dom;
2591 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002592
Linus Torvaldse16c4792018-06-11 12:22:12 -07002593 domain = get_domain(dev);
2594 if (PTR_ERR(domain) == -EINVAL) {
2595 page = alloc_pages(flag, get_order(size));
2596 *dma_addr = page_to_phys(page);
2597 return page_address(page);
2598 } else if (IS_ERR(domain))
2599 return NULL;
2600
2601 dma_dom = to_dma_ops_domain(domain);
2602 size = PAGE_ALIGN(size);
2603 dma_mask = dev->coherent_dma_mask;
2604 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2605 flag |= __GFP_ZERO;
2606
2607 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2608 if (!page) {
2609 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002610 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002611
Linus Torvaldse16c4792018-06-11 12:22:12 -07002612 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Marek Szyprowskid834c5a2018-08-17 15:49:00 -07002613 get_order(size), flag & __GFP_NOWARN);
Linus Torvaldse16c4792018-06-11 12:22:12 -07002614 if (!page)
2615 return NULL;
2616 }
Christoph Hellwigb4686202018-03-19 11:38:19 +01002617
Joerg Roedel832a90c2008-09-18 15:54:23 +02002618 if (!dma_mask)
2619 dma_mask = *dev->dma_mask;
2620
Linus Torvaldse16c4792018-06-11 12:22:12 -07002621 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
2622 size, DMA_BIDIRECTIONAL, dma_mask);
2623
Christoph Hellwiga8695722017-05-21 13:26:45 +02002624 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002625 goto out_free;
Linus Torvaldse16c4792018-06-11 12:22:12 -07002626
2627 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002628
2629out_free:
Linus Torvaldse16c4792018-06-11 12:22:12 -07002630
2631 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2632 __free_pages(page, get_order(size));
2633
Joerg Roedel5b28df62008-12-02 17:49:42 +01002634 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002635}
2636
Joerg Roedel431b2a22008-07-11 17:14:22 +02002637/*
2638 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002639 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002640static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002641 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002642 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002643{
Linus Torvaldse16c4792018-06-11 12:22:12 -07002644 struct protection_domain *domain;
2645 struct dma_ops_domain *dma_dom;
2646 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002647
Linus Torvaldse16c4792018-06-11 12:22:12 -07002648 page = virt_to_page(virt_addr);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002649 size = PAGE_ALIGN(size);
2650
Linus Torvaldse16c4792018-06-11 12:22:12 -07002651 domain = get_domain(dev);
2652 if (IS_ERR(domain))
2653 goto free_mem;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002654
Linus Torvaldse16c4792018-06-11 12:22:12 -07002655 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelb3311b02016-07-08 13:31:31 +02002656
Linus Torvaldse16c4792018-06-11 12:22:12 -07002657 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
2658
2659free_mem:
2660 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2661 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002662}
2663
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002664/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002665 * This function is called by the DMA layer to find out if we can handle a
2666 * particular device. It is part of the dma_ops.
2667 */
2668static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2669{
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002670 if (!dma_direct_supported(dev, mask))
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002671 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002672 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002673}
2674
Christoph Hellwiga8695722017-05-21 13:26:45 +02002675static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2676{
2677 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2678}
2679
Bart Van Assche52997092017-01-20 13:04:01 -08002680static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002681 .alloc = alloc_coherent,
2682 .free = free_coherent,
2683 .map_page = map_page,
2684 .unmap_page = unmap_page,
2685 .map_sg = map_sg,
2686 .unmap_sg = unmap_sg,
2687 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002688 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002689};
2690
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002691static int init_reserved_iova_ranges(void)
2692{
2693 struct pci_dev *pdev = NULL;
2694 struct iova *val;
2695
Zhen Leiaa3ac942017-09-21 16:52:45 +01002696 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE, IOVA_START_PFN);
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002697
2698 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2699 &reserved_rbtree_key);
2700
2701 /* MSI memory range */
2702 val = reserve_iova(&reserved_iova_ranges,
2703 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2704 if (!val) {
2705 pr_err("Reserving MSI range failed\n");
2706 return -ENOMEM;
2707 }
2708
2709 /* HT memory range */
2710 val = reserve_iova(&reserved_iova_ranges,
2711 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2712 if (!val) {
2713 pr_err("Reserving HT range failed\n");
2714 return -ENOMEM;
2715 }
2716
2717 /*
2718 * Memory used for PCI resources
2719 * FIXME: Check whether we can reserve the PCI-hole completly
2720 */
2721 for_each_pci_dev(pdev) {
2722 int i;
2723
2724 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2725 struct resource *r = &pdev->resource[i];
2726
2727 if (!(r->flags & IORESOURCE_MEM))
2728 continue;
2729
2730 val = reserve_iova(&reserved_iova_ranges,
2731 IOVA_PFN(r->start),
2732 IOVA_PFN(r->end));
2733 if (!val) {
2734 pr_err("Reserve pci-resource range failed\n");
2735 return -ENOMEM;
2736 }
2737 }
2738 }
2739
2740 return 0;
2741}
2742
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002743int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002744{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002745 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002746
2747 ret = iova_cache_get();
2748 if (ret)
2749 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002750
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002751 ret = init_reserved_iova_ranges();
2752 if (ret)
2753 return ret;
2754
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002755 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2756 if (err)
2757 return err;
2758#ifdef CONFIG_ARM_AMBA
2759 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2760 if (err)
2761 return err;
2762#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002763 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2764 if (err)
2765 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002766
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002767 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002768}
2769
Joerg Roedel6631ee92008-06-26 21:28:05 +02002770int __init amd_iommu_init_dma_ops(void)
2771{
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002772 swiotlb = (iommu_pass_through || sme_me_mask) ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002773 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002774
Joerg Roedel52717822015-07-28 16:58:51 +02002775 /*
2776 * In case we don't initialize SWIOTLB (actually the common case
Tom Lendackyaba2d9a2017-10-06 16:35:40 -05002777 * when AMD IOMMU is enabled and SME is not active), make sure there
2778 * are global dma_ops set as a fall-back for devices not handled by
2779 * this driver (for example non-PCI devices). When SME is active,
2780 * make sure that swiotlb variable remains set so the global dma_ops
2781 * continue to be SWIOTLB.
Joerg Roedel52717822015-07-28 16:58:51 +02002782 */
2783 if (!swiotlb)
Christoph Hellwigfec777c2018-03-19 11:38:15 +01002784 dma_ops = &dma_direct_ops;
Joerg Roedel52717822015-07-28 16:58:51 +02002785
Joerg Roedel62410ee2012-06-12 16:42:43 +02002786 if (amd_iommu_unmap_flush)
2787 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2788 else
2789 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2790
Joerg Roedel6631ee92008-06-26 21:28:05 +02002791 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002792
Joerg Roedel6631ee92008-06-26 21:28:05 +02002793}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002794
2795/*****************************************************************************
2796 *
2797 * The following functions belong to the exported interface of AMD IOMMU
2798 *
2799 * This interface allows access to lower level functions of the IOMMU
2800 * like protection domain handling and assignement of devices to domains
2801 * which is not possible with the dma_ops interface.
2802 *
2803 *****************************************************************************/
2804
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002805static void cleanup_domain(struct protection_domain *domain)
2806{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002807 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002808 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002809
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002810 spin_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002811
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002812 while (!list_empty(&domain->dev_list)) {
2813 entry = list_first_entry(&domain->dev_list,
2814 struct iommu_dev_data, list);
Anna-Maria Gleixnerea3fd042018-05-07 14:53:27 +02002815 BUG_ON(!entry->domain);
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002816 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002817 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002818
Sebastian Andrzej Siewior2cd10832018-03-22 16:22:41 +01002819 spin_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002820}
2821
Joerg Roedel26508152009-08-26 16:52:40 +02002822static void protection_domain_free(struct protection_domain *domain)
2823{
2824 if (!domain)
2825 return;
2826
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002827 del_domain_from_list(domain);
2828
Joerg Roedel26508152009-08-26 16:52:40 +02002829 if (domain->id)
2830 domain_id_free(domain->id);
2831
2832 kfree(domain);
2833}
2834
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002835static int protection_domain_init(struct protection_domain *domain)
2836{
2837 spin_lock_init(&domain->lock);
2838 mutex_init(&domain->api_lock);
2839 domain->id = domain_id_alloc();
2840 if (!domain->id)
2841 return -ENOMEM;
2842 INIT_LIST_HEAD(&domain->dev_list);
2843
2844 return 0;
2845}
2846
Joerg Roedel26508152009-08-26 16:52:40 +02002847static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002848{
2849 struct protection_domain *domain;
2850
2851 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2852 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002853 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002854
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002855 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002856 goto out_err;
2857
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002858 add_domain_to_list(domain);
2859
Joerg Roedel26508152009-08-26 16:52:40 +02002860 return domain;
2861
2862out_err:
2863 kfree(domain);
2864
2865 return NULL;
2866}
2867
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002868static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2869{
2870 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002871 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002872
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002873 switch (type) {
2874 case IOMMU_DOMAIN_UNMANAGED:
2875 pdomain = protection_domain_alloc();
2876 if (!pdomain)
2877 return NULL;
2878
2879 pdomain->mode = PAGE_MODE_3_LEVEL;
2880 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2881 if (!pdomain->pt_root) {
2882 protection_domain_free(pdomain);
2883 return NULL;
2884 }
2885
2886 pdomain->domain.geometry.aperture_start = 0;
2887 pdomain->domain.geometry.aperture_end = ~0ULL;
2888 pdomain->domain.geometry.force_aperture = true;
2889
2890 break;
2891 case IOMMU_DOMAIN_DMA:
2892 dma_domain = dma_ops_domain_alloc();
2893 if (!dma_domain) {
2894 pr_err("AMD-Vi: Failed to allocate\n");
2895 return NULL;
2896 }
2897 pdomain = &dma_domain->domain;
2898 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02002899 case IOMMU_DOMAIN_IDENTITY:
2900 pdomain = protection_domain_alloc();
2901 if (!pdomain)
2902 return NULL;
2903
2904 pdomain->mode = PAGE_MODE_NONE;
2905 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002906 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002907 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002908 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002909
2910 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002911}
2912
2913static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02002914{
2915 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02002916 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002917
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002918 domain = to_pdomain(dom);
2919
Joerg Roedel98383fc2008-12-02 18:34:12 +01002920 if (domain->dev_cnt > 0)
2921 cleanup_domain(domain);
2922
2923 BUG_ON(domain->dev_cnt != 0);
2924
Joerg Roedelcda70052016-07-07 15:57:04 +02002925 if (!dom)
2926 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01002927
Joerg Roedelcda70052016-07-07 15:57:04 +02002928 switch (dom->type) {
2929 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02002930 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02002931 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02002932 dma_ops_domain_free(dma_dom);
2933 break;
2934 default:
2935 if (domain->mode != PAGE_MODE_NONE)
2936 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01002937
Joerg Roedelcda70052016-07-07 15:57:04 +02002938 if (domain->flags & PD_IOMMUV2_MASK)
2939 free_gcr3_table(domain);
2940
2941 protection_domain_free(domain);
2942 break;
2943 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01002944}
2945
Joerg Roedel684f2882008-12-08 12:07:44 +01002946static void amd_iommu_detach_device(struct iommu_domain *dom,
2947 struct device *dev)
2948{
Joerg Roedel657cbb62009-11-23 15:26:46 +01002949 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01002950 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002951 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01002952
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002953 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01002954 return;
2955
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002956 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002957 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002958 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01002959
Joerg Roedel657cbb62009-11-23 15:26:46 +01002960 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002961 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01002962
2963 iommu = amd_iommu_rlookup_table[devid];
2964 if (!iommu)
2965 return;
2966
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05002967#ifdef CONFIG_IRQ_REMAP
2968 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
2969 (dom->type == IOMMU_DOMAIN_UNMANAGED))
2970 dev_data->use_vapic = 0;
2971#endif
2972
Joerg Roedel684f2882008-12-08 12:07:44 +01002973 iommu_completion_wait(iommu);
2974}
2975
Joerg Roedel01106062008-12-02 19:34:11 +01002976static int amd_iommu_attach_device(struct iommu_domain *dom,
2977 struct device *dev)
2978{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002979 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01002980 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01002981 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002982 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01002983
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002984 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01002985 return -EINVAL;
2986
Joerg Roedel657cbb62009-11-23 15:26:46 +01002987 dev_data = dev->archdata.iommu;
2988
Joerg Roedelf62dda62011-06-09 12:55:35 +02002989 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01002990 if (!iommu)
2991 return -EINVAL;
2992
Joerg Roedel657cbb62009-11-23 15:26:46 +01002993 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002994 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01002995
Joerg Roedel15898bb2009-11-24 15:39:42 +01002996 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01002997
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05002998#ifdef CONFIG_IRQ_REMAP
2999 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3000 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3001 dev_data->use_vapic = 1;
3002 else
3003 dev_data->use_vapic = 0;
3004 }
3005#endif
3006
Joerg Roedel01106062008-12-02 19:34:11 +01003007 iommu_completion_wait(iommu);
3008
Joerg Roedel15898bb2009-11-24 15:39:42 +01003009 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003010}
3011
Joerg Roedel468e2362010-01-21 16:37:36 +01003012static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003013 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003014{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003015 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003016 int prot = 0;
3017 int ret;
3018
Joerg Roedel132bd682011-11-17 14:18:46 +01003019 if (domain->mode == PAGE_MODE_NONE)
3020 return -EINVAL;
3021
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003022 if (iommu_prot & IOMMU_READ)
3023 prot |= IOMMU_PROT_IR;
3024 if (iommu_prot & IOMMU_WRITE)
3025 prot |= IOMMU_PROT_IW;
3026
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003027 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003028 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003029 mutex_unlock(&domain->api_lock);
3030
Joerg Roedel795e74f72010-05-11 17:40:57 +02003031 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003032}
3033
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003034static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3035 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003036{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003037 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003038 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003039
Joerg Roedel132bd682011-11-17 14:18:46 +01003040 if (domain->mode == PAGE_MODE_NONE)
Suravee Suthikulpanitc5611a82018-02-05 05:45:53 -05003041 return 0;
Joerg Roedel132bd682011-11-17 14:18:46 +01003042
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003043 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003044 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003045 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003046
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003047 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003048}
3049
Joerg Roedel645c4c82008-12-02 20:05:50 +01003050static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303051 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003052{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003053 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003054 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003055 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003056
Joerg Roedel132bd682011-11-17 14:18:46 +01003057 if (domain->mode == PAGE_MODE_NONE)
3058 return iova;
3059
Joerg Roedel3039ca12015-04-01 14:58:48 +02003060 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003061
Joerg Roedela6d41a42009-09-02 17:08:55 +02003062 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003063 return 0;
3064
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003065 offset_mask = pte_pgsize - 1;
3066 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003067
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003068 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003069}
3070
Joerg Roedelab636482014-09-05 10:48:21 +02003071static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003072{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003073 switch (cap) {
3074 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003075 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003076 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003077 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003078 case IOMMU_CAP_NOEXEC:
3079 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003080 }
3081
Joerg Roedelab636482014-09-05 10:48:21 +02003082 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003083}
3084
Eric Augere5b52342017-01-19 20:57:47 +00003085static void amd_iommu_get_resv_regions(struct device *dev,
3086 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003087{
Eric Auger4397f322017-01-19 20:57:54 +00003088 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003089 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003090 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003091
3092 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003093 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003094 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003095
3096 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003097 size_t length;
3098 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003099
3100 if (devid < entry->devid_start || devid > entry->devid_end)
3101 continue;
3102
Eric Auger4397f322017-01-19 20:57:54 +00003103 length = entry->address_end - entry->address_start;
3104 if (entry->prot & IOMMU_PROT_IR)
3105 prot |= IOMMU_READ;
3106 if (entry->prot & IOMMU_PROT_IW)
3107 prot |= IOMMU_WRITE;
3108
3109 region = iommu_alloc_resv_region(entry->address_start,
3110 length, prot,
3111 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003112 if (!region) {
3113 pr_err("Out of memory allocating dm-regions for %s\n",
3114 dev_name(dev));
3115 return;
3116 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003117 list_add_tail(&region->list, head);
3118 }
Eric Auger4397f322017-01-19 20:57:54 +00003119
3120 region = iommu_alloc_resv_region(MSI_RANGE_START,
3121 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003122 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003123 if (!region)
3124 return;
3125 list_add_tail(&region->list, head);
3126
3127 region = iommu_alloc_resv_region(HT_RANGE_START,
3128 HT_RANGE_END - HT_RANGE_START + 1,
3129 0, IOMMU_RESV_RESERVED);
3130 if (!region)
3131 return;
3132 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003133}
3134
Eric Augere5b52342017-01-19 20:57:47 +00003135static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003136 struct list_head *head)
3137{
Eric Augere5b52342017-01-19 20:57:47 +00003138 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003139
3140 list_for_each_entry_safe(entry, next, head, list)
3141 kfree(entry);
3142}
3143
Eric Augere5b52342017-01-19 20:57:47 +00003144static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003145 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003146 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003147{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003148 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003149 unsigned long start, end;
3150
3151 start = IOVA_PFN(region->start);
Gary R Hookb92b4fb2017-11-03 10:50:34 -06003152 end = IOVA_PFN(region->start + region->length - 1);
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003153
3154 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3155}
3156
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003157static bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
3158 struct device *dev)
3159{
3160 struct iommu_dev_data *dev_data = dev->archdata.iommu;
3161 return dev_data->defer_attach;
3162}
3163
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003164static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
3165{
3166 struct protection_domain *dom = to_pdomain(domain);
3167
3168 domain_flush_tlb_pde(dom);
3169 domain_flush_complete(dom);
3170}
3171
3172static void amd_iommu_iotlb_range_add(struct iommu_domain *domain,
3173 unsigned long iova, size_t size)
3174{
3175}
3176
Joerg Roedelb0119e82017-02-01 13:23:08 +01003177const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003178 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003179 .domain_alloc = amd_iommu_domain_alloc,
3180 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003181 .attach_dev = amd_iommu_attach_device,
3182 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003183 .map = amd_iommu_map,
3184 .unmap = amd_iommu_unmap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003185 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003186 .add_device = amd_iommu_add_device,
3187 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003188 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003189 .get_resv_regions = amd_iommu_get_resv_regions,
3190 .put_resv_regions = amd_iommu_put_resv_regions,
3191 .apply_resv_region = amd_iommu_apply_resv_region,
Baoquan Hedf3f7a62017-08-09 16:33:41 +08003192 .is_attach_deferred = amd_iommu_is_attach_deferred,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003193 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Suravee Suthikulpaniteb5ecd12018-02-21 14:19:45 +07003194 .flush_iotlb_all = amd_iommu_flush_iotlb_all,
3195 .iotlb_range_add = amd_iommu_iotlb_range_add,
3196 .iotlb_sync = amd_iommu_flush_iotlb_all,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003197};
3198
Joerg Roedel0feae532009-08-26 15:26:30 +02003199/*****************************************************************************
3200 *
3201 * The next functions do a basic initialization of IOMMU for pass through
3202 * mode
3203 *
3204 * In passthrough mode the IOMMU is initialized and enabled but not used for
3205 * DMA-API translation.
3206 *
3207 *****************************************************************************/
3208
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003209/* IOMMUv2 specific functions */
3210int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3211{
3212 return atomic_notifier_chain_register(&ppr_notifier, nb);
3213}
3214EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3215
3216int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3217{
3218 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3219}
3220EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003221
3222void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3223{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003224 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003225 unsigned long flags;
3226
3227 spin_lock_irqsave(&domain->lock, flags);
3228
3229 /* Update data structure */
3230 domain->mode = PAGE_MODE_NONE;
3231 domain->updated = true;
3232
3233 /* Make changes visible to IOMMUs */
3234 update_domain(domain);
3235
3236 /* Page-table is not visible to IOMMU anymore, so free it */
3237 free_pagetable(domain);
3238
3239 spin_unlock_irqrestore(&domain->lock, flags);
3240}
3241EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003242
3243int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3244{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003245 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003246 unsigned long flags;
3247 int levels, ret;
3248
3249 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3250 return -EINVAL;
3251
3252 /* Number of GCR3 table levels required */
3253 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3254 levels += 1;
3255
3256 if (levels > amd_iommu_max_glx_val)
3257 return -EINVAL;
3258
3259 spin_lock_irqsave(&domain->lock, flags);
3260
3261 /*
3262 * Save us all sanity checks whether devices already in the
3263 * domain support IOMMUv2. Just force that the domain has no
3264 * devices attached when it is switched into IOMMUv2 mode.
3265 */
3266 ret = -EBUSY;
3267 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3268 goto out;
3269
3270 ret = -ENOMEM;
3271 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3272 if (domain->gcr3_tbl == NULL)
3273 goto out;
3274
3275 domain->glx = levels;
3276 domain->flags |= PD_IOMMUV2_MASK;
3277 domain->updated = true;
3278
3279 update_domain(domain);
3280
3281 ret = 0;
3282
3283out:
3284 spin_unlock_irqrestore(&domain->lock, flags);
3285
3286 return ret;
3287}
3288EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003289
3290static int __flush_pasid(struct protection_domain *domain, int pasid,
3291 u64 address, bool size)
3292{
3293 struct iommu_dev_data *dev_data;
3294 struct iommu_cmd cmd;
3295 int i, ret;
3296
3297 if (!(domain->flags & PD_IOMMUV2_MASK))
3298 return -EINVAL;
3299
3300 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3301
3302 /*
3303 * IOMMU TLB needs to be flushed before Device TLB to
3304 * prevent device TLB refill from IOMMU TLB
3305 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003306 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003307 if (domain->dev_iommu[i] == 0)
3308 continue;
3309
3310 ret = iommu_queue_command(amd_iommus[i], &cmd);
3311 if (ret != 0)
3312 goto out;
3313 }
3314
3315 /* Wait until IOMMU TLB flushes are complete */
3316 domain_flush_complete(domain);
3317
3318 /* Now flush device TLBs */
3319 list_for_each_entry(dev_data, &domain->dev_list, list) {
3320 struct amd_iommu *iommu;
3321 int qdep;
3322
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003323 /*
3324 There might be non-IOMMUv2 capable devices in an IOMMUv2
3325 * domain.
3326 */
3327 if (!dev_data->ats.enabled)
3328 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003329
3330 qdep = dev_data->ats.qdep;
3331 iommu = amd_iommu_rlookup_table[dev_data->devid];
3332
3333 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3334 qdep, address, size);
3335
3336 ret = iommu_queue_command(iommu, &cmd);
3337 if (ret != 0)
3338 goto out;
3339 }
3340
3341 /* Wait until all device TLBs are flushed */
3342 domain_flush_complete(domain);
3343
3344 ret = 0;
3345
3346out:
3347
3348 return ret;
3349}
3350
3351static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3352 u64 address)
3353{
3354 return __flush_pasid(domain, pasid, address, false);
3355}
3356
3357int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3358 u64 address)
3359{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003360 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003361 unsigned long flags;
3362 int ret;
3363
3364 spin_lock_irqsave(&domain->lock, flags);
3365 ret = __amd_iommu_flush_page(domain, pasid, address);
3366 spin_unlock_irqrestore(&domain->lock, flags);
3367
3368 return ret;
3369}
3370EXPORT_SYMBOL(amd_iommu_flush_page);
3371
3372static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3373{
3374 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3375 true);
3376}
3377
3378int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3379{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003380 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003381 unsigned long flags;
3382 int ret;
3383
3384 spin_lock_irqsave(&domain->lock, flags);
3385 ret = __amd_iommu_flush_tlb(domain, pasid);
3386 spin_unlock_irqrestore(&domain->lock, flags);
3387
3388 return ret;
3389}
3390EXPORT_SYMBOL(amd_iommu_flush_tlb);
3391
Joerg Roedelb16137b2011-11-21 16:50:23 +01003392static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3393{
3394 int index;
3395 u64 *pte;
3396
3397 while (true) {
3398
3399 index = (pasid >> (9 * level)) & 0x1ff;
3400 pte = &root[index];
3401
3402 if (level == 0)
3403 break;
3404
3405 if (!(*pte & GCR3_VALID)) {
3406 if (!alloc)
3407 return NULL;
3408
3409 root = (void *)get_zeroed_page(GFP_ATOMIC);
3410 if (root == NULL)
3411 return NULL;
3412
Tom Lendacky2543a782017-07-17 16:10:24 -05003413 *pte = iommu_virt_to_phys(root) | GCR3_VALID;
Joerg Roedelb16137b2011-11-21 16:50:23 +01003414 }
3415
Tom Lendacky2543a782017-07-17 16:10:24 -05003416 root = iommu_phys_to_virt(*pte & PAGE_MASK);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003417
3418 level -= 1;
3419 }
3420
3421 return pte;
3422}
3423
3424static int __set_gcr3(struct protection_domain *domain, int pasid,
3425 unsigned long cr3)
3426{
3427 u64 *pte;
3428
3429 if (domain->mode != PAGE_MODE_NONE)
3430 return -EINVAL;
3431
3432 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3433 if (pte == NULL)
3434 return -ENOMEM;
3435
3436 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3437
3438 return __amd_iommu_flush_tlb(domain, pasid);
3439}
3440
3441static int __clear_gcr3(struct protection_domain *domain, int pasid)
3442{
3443 u64 *pte;
3444
3445 if (domain->mode != PAGE_MODE_NONE)
3446 return -EINVAL;
3447
3448 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3449 if (pte == NULL)
3450 return 0;
3451
3452 *pte = 0;
3453
3454 return __amd_iommu_flush_tlb(domain, pasid);
3455}
3456
3457int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3458 unsigned long cr3)
3459{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003460 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003461 unsigned long flags;
3462 int ret;
3463
3464 spin_lock_irqsave(&domain->lock, flags);
3465 ret = __set_gcr3(domain, pasid, cr3);
3466 spin_unlock_irqrestore(&domain->lock, flags);
3467
3468 return ret;
3469}
3470EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3471
3472int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3473{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003474 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003475 unsigned long flags;
3476 int ret;
3477
3478 spin_lock_irqsave(&domain->lock, flags);
3479 ret = __clear_gcr3(domain, pasid);
3480 spin_unlock_irqrestore(&domain->lock, flags);
3481
3482 return ret;
3483}
3484EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003485
3486int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3487 int status, int tag)
3488{
3489 struct iommu_dev_data *dev_data;
3490 struct amd_iommu *iommu;
3491 struct iommu_cmd cmd;
3492
3493 dev_data = get_dev_data(&pdev->dev);
3494 iommu = amd_iommu_rlookup_table[dev_data->devid];
3495
3496 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3497 tag, dev_data->pri_tlp);
3498
3499 return iommu_queue_command(iommu, &cmd);
3500}
3501EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003502
3503struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3504{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003505 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003506
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003507 pdomain = get_domain(&pdev->dev);
3508 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003509 return NULL;
3510
3511 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003512 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003513 return NULL;
3514
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003515 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003516}
3517EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003518
3519void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3520{
3521 struct iommu_dev_data *dev_data;
3522
3523 if (!amd_iommu_v2_supported())
3524 return;
3525
3526 dev_data = get_dev_data(&pdev->dev);
3527 dev_data->errata |= (1 << erratum);
3528}
3529EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003530
3531int amd_iommu_device_info(struct pci_dev *pdev,
3532 struct amd_iommu_device_info *info)
3533{
3534 int max_pasids;
3535 int pos;
3536
3537 if (pdev == NULL || info == NULL)
3538 return -EINVAL;
3539
3540 if (!amd_iommu_v2_supported())
3541 return -EINVAL;
3542
3543 memset(info, 0, sizeof(*info));
3544
Gil Kupfercef74402018-05-10 17:56:02 -05003545 if (!pci_ats_disabled()) {
3546 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3547 if (pos)
3548 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3549 }
Joerg Roedel52efdb82011-12-07 12:01:36 +01003550
3551 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3552 if (pos)
3553 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3554
3555 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3556 if (pos) {
3557 int features;
3558
3559 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3560 max_pasids = min(max_pasids, (1 << 20));
3561
3562 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3563 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3564
3565 features = pci_pasid_features(pdev);
3566 if (features & PCI_PASID_CAP_EXEC)
3567 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3568 if (features & PCI_PASID_CAP_PRIV)
3569 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3570 }
3571
3572 return 0;
3573}
3574EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003575
3576#ifdef CONFIG_IRQ_REMAP
3577
3578/*****************************************************************************
3579 *
3580 * Interrupt Remapping Implementation
3581 *
3582 *****************************************************************************/
3583
Jiang Liu7c71d302015-04-13 14:11:33 +08003584static struct irq_chip amd_ir_chip;
Arnd Bergmann94c793a2018-04-04 12:56:59 +02003585static DEFINE_SPINLOCK(iommu_table_lock);
Jiang Liu7c71d302015-04-13 14:11:33 +08003586
Joerg Roedel2b324502012-06-21 16:29:10 +02003587static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3588{
3589 u64 dte;
3590
3591 dte = amd_iommu_dev_table[devid].data[2];
3592 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
Tom Lendacky2543a782017-07-17 16:10:24 -05003593 dte |= iommu_virt_to_phys(table->table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003594 dte |= DTE_IRQ_REMAP_INTCTL;
3595 dte |= DTE_IRQ_TABLE_LEN;
3596 dte |= DTE_IRQ_REMAP_ENABLE;
3597
3598 amd_iommu_dev_table[devid].data[2] = dte;
3599}
3600
Scott Wooddf42a042018-02-14 17:36:28 -06003601static struct irq_remap_table *get_irq_table(u16 devid)
3602{
3603 struct irq_remap_table *table;
3604
3605 if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3606 "%s: no iommu for devid %x\n", __func__, devid))
3607 return NULL;
3608
3609 table = irq_lookup_table[devid];
3610 if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3611 return NULL;
3612
3613 return table;
3614}
3615
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003616static struct irq_remap_table *__alloc_irq_table(void)
3617{
3618 struct irq_remap_table *table;
3619
3620 table = kzalloc(sizeof(*table), GFP_KERNEL);
3621 if (!table)
3622 return NULL;
3623
3624 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3625 if (!table->table) {
3626 kfree(table);
3627 return NULL;
3628 }
3629 raw_spin_lock_init(&table->lock);
3630
3631 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3632 memset(table->table, 0,
3633 MAX_IRQS_PER_TABLE * sizeof(u32));
3634 else
3635 memset(table->table, 0,
3636 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3637 return table;
3638}
3639
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003640static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3641 struct irq_remap_table *table)
3642{
3643 irq_lookup_table[devid] = table;
3644 set_dte_irq_entry(devid, table);
3645 iommu_flush_dte(iommu, devid);
3646}
3647
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003648static struct irq_remap_table *alloc_irq_table(u16 devid)
Joerg Roedel2b324502012-06-21 16:29:10 +02003649{
3650 struct irq_remap_table *table = NULL;
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003651 struct irq_remap_table *new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003652 struct amd_iommu *iommu;
3653 unsigned long flags;
3654 u16 alias;
3655
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003656 spin_lock_irqsave(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003657
3658 iommu = amd_iommu_rlookup_table[devid];
3659 if (!iommu)
3660 goto out_unlock;
3661
3662 table = irq_lookup_table[devid];
3663 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003664 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003665
3666 alias = amd_iommu_alias_table[devid];
3667 table = irq_lookup_table[alias];
3668 if (table) {
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003669 set_remap_table_entry(iommu, devid, table);
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003670 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003671 }
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003672 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003673
3674 /* Nothing there yet, allocate new irq remapping table */
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003675 new_table = __alloc_irq_table();
3676 if (!new_table)
3677 return NULL;
3678
3679 spin_lock_irqsave(&iommu_table_lock, flags);
3680
3681 table = irq_lookup_table[devid];
3682 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003683 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003684
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003685 table = irq_lookup_table[alias];
3686 if (table) {
3687 set_remap_table_entry(iommu, devid, table);
3688 goto out_wait;
Joerg Roedel2b324502012-06-21 16:29:10 +02003689 }
3690
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003691 table = new_table;
3692 new_table = NULL;
Joerg Roedel2b324502012-06-21 16:29:10 +02003693
Sebastian Andrzej Siewior2fcc1e82018-03-22 16:22:39 +01003694 set_remap_table_entry(iommu, devid, table);
3695 if (devid != alias)
3696 set_remap_table_entry(iommu, alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003697
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003698out_wait:
Joerg Roedel2b324502012-06-21 16:29:10 +02003699 iommu_completion_wait(iommu);
3700
3701out_unlock:
Sebastian Andrzej Siewiorea6166f2018-03-22 16:22:36 +01003702 spin_unlock_irqrestore(&iommu_table_lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003703
Sebastian Andrzej Siewior993ca6e2018-03-22 16:22:40 +01003704 if (new_table) {
3705 kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3706 kfree(new_table);
3707 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003708 return table;
3709}
3710
Joerg Roedel37946d92017-10-06 12:16:39 +02003711static int alloc_irq_index(u16 devid, int count, bool align)
Joerg Roedel2b324502012-06-21 16:29:10 +02003712{
3713 struct irq_remap_table *table;
Joerg Roedel37946d92017-10-06 12:16:39 +02003714 int index, c, alignment = 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003715 unsigned long flags;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003716 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3717
3718 if (!iommu)
3719 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003720
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01003721 table = alloc_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003722 if (!table)
3723 return -ENODEV;
3724
Joerg Roedel37946d92017-10-06 12:16:39 +02003725 if (align)
3726 alignment = roundup_pow_of_two(count);
3727
Scott Wood27790392018-01-21 03:28:54 -06003728 raw_spin_lock_irqsave(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003729
3730 /* Scan table for free entries */
Joerg Roedel37946d92017-10-06 12:16:39 +02003731 for (index = ALIGN(table->min_index, alignment), c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003732 index < MAX_IRQS_PER_TABLE;) {
Joerg Roedel37946d92017-10-06 12:16:39 +02003733 if (!iommu->irte_ops->is_allocated(table, index)) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003734 c += 1;
Joerg Roedel37946d92017-10-06 12:16:39 +02003735 } else {
3736 c = 0;
Alex Williamson07d1c912017-11-03 10:50:31 -06003737 index = ALIGN(index + 1, alignment);
Joerg Roedel37946d92017-10-06 12:16:39 +02003738 continue;
3739 }
Joerg Roedel2b324502012-06-21 16:29:10 +02003740
3741 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003742 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003743 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003744
3745 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003746 goto out;
3747 }
Alex Williamson07d1c912017-11-03 10:50:31 -06003748
3749 index++;
Joerg Roedel2b324502012-06-21 16:29:10 +02003750 }
3751
3752 index = -ENOSPC;
3753
3754out:
Scott Wood27790392018-01-21 03:28:54 -06003755 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003756
3757 return index;
3758}
3759
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003760static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3761 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003762{
3763 struct irq_remap_table *table;
3764 struct amd_iommu *iommu;
3765 unsigned long flags;
3766 struct irte_ga *entry;
3767
3768 iommu = amd_iommu_rlookup_table[devid];
3769 if (iommu == NULL)
3770 return -EINVAL;
3771
Scott Wooddf42a042018-02-14 17:36:28 -06003772 table = get_irq_table(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003773 if (!table)
3774 return -ENOMEM;
3775
Scott Wood27790392018-01-21 03:28:54 -06003776 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003777
3778 entry = (struct irte_ga *)table->table;
3779 entry = &entry[index];
3780 entry->lo.fields_remap.valid = 0;
3781 entry->hi.val = irte->hi.val;
3782 entry->lo.val = irte->lo.val;
3783 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003784 if (data)
3785 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003786
Scott Wood27790392018-01-21 03:28:54 -06003787 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003788
3789 iommu_flush_irt(iommu, devid);
3790 iommu_completion_wait(iommu);
3791
3792 return 0;
3793}
3794
3795static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003796{
3797 struct irq_remap_table *table;
3798 struct amd_iommu *iommu;
3799 unsigned long flags;
3800
3801 iommu = amd_iommu_rlookup_table[devid];
3802 if (iommu == NULL)
3803 return -EINVAL;
3804
Scott Wooddf42a042018-02-14 17:36:28 -06003805 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003806 if (!table)
3807 return -ENOMEM;
3808
Scott Wood27790392018-01-21 03:28:54 -06003809 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003810 table->table[index] = irte->val;
Scott Wood27790392018-01-21 03:28:54 -06003811 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003812
3813 iommu_flush_irt(iommu, devid);
3814 iommu_completion_wait(iommu);
3815
3816 return 0;
3817}
3818
3819static void free_irte(u16 devid, int index)
3820{
3821 struct irq_remap_table *table;
3822 struct amd_iommu *iommu;
3823 unsigned long flags;
3824
3825 iommu = amd_iommu_rlookup_table[devid];
3826 if (iommu == NULL)
3827 return;
3828
Scott Wooddf42a042018-02-14 17:36:28 -06003829 table = get_irq_table(devid);
Joerg Roedel2b324502012-06-21 16:29:10 +02003830 if (!table)
3831 return;
3832
Scott Wood27790392018-01-21 03:28:54 -06003833 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003834 iommu->irte_ops->clear_allocated(table, index);
Scott Wood27790392018-01-21 03:28:54 -06003835 raw_spin_unlock_irqrestore(&table->lock, flags);
Joerg Roedel2b324502012-06-21 16:29:10 +02003836
3837 iommu_flush_irt(iommu, devid);
3838 iommu_completion_wait(iommu);
3839}
3840
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003841static void irte_prepare(void *entry,
3842 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003843 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003844{
3845 union irte *irte = (union irte *) entry;
3846
3847 irte->val = 0;
3848 irte->fields.vector = vector;
3849 irte->fields.int_type = delivery_mode;
3850 irte->fields.destination = dest_apicid;
3851 irte->fields.dm = dest_mode;
3852 irte->fields.valid = 1;
3853}
3854
3855static void irte_ga_prepare(void *entry,
3856 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003857 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003858{
3859 struct irte_ga *irte = (struct irte_ga *) entry;
3860
3861 irte->lo.val = 0;
3862 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003863 irte->lo.fields_remap.int_type = delivery_mode;
3864 irte->lo.fields_remap.dm = dest_mode;
3865 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003866 irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
3867 irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003868 irte->lo.fields_remap.valid = 1;
3869}
3870
3871static void irte_activate(void *entry, u16 devid, u16 index)
3872{
3873 union irte *irte = (union irte *) entry;
3874
3875 irte->fields.valid = 1;
3876 modify_irte(devid, index, irte);
3877}
3878
3879static void irte_ga_activate(void *entry, u16 devid, u16 index)
3880{
3881 struct irte_ga *irte = (struct irte_ga *) entry;
3882
3883 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003884 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003885}
3886
3887static void irte_deactivate(void *entry, u16 devid, u16 index)
3888{
3889 union irte *irte = (union irte *) entry;
3890
3891 irte->fields.valid = 0;
3892 modify_irte(devid, index, irte);
3893}
3894
3895static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3896{
3897 struct irte_ga *irte = (struct irte_ga *) entry;
3898
3899 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003900 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003901}
3902
3903static void irte_set_affinity(void *entry, u16 devid, u16 index,
3904 u8 vector, u32 dest_apicid)
3905{
3906 union irte *irte = (union irte *) entry;
3907
3908 irte->fields.vector = vector;
3909 irte->fields.destination = dest_apicid;
3910 modify_irte(devid, index, irte);
3911}
3912
3913static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3914 u8 vector, u32 dest_apicid)
3915{
3916 struct irte_ga *irte = (struct irte_ga *) entry;
3917
Scott Wood01ee04b2018-01-28 14:22:19 -06003918 if (!irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003919 irte->hi.fields.vector = vector;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05003920 irte->lo.fields_remap.destination =
3921 APICID_TO_IRTE_DEST_LO(dest_apicid);
3922 irte->hi.fields.destination =
3923 APICID_TO_IRTE_DEST_HI(dest_apicid);
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003924 modify_irte_ga(devid, index, irte, NULL);
3925 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003926}
3927
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003928#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003929static void irte_set_allocated(struct irq_remap_table *table, int index)
3930{
3931 table->table[index] = IRTE_ALLOCATED;
3932}
3933
3934static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3935{
3936 struct irte_ga *ptr = (struct irte_ga *)table->table;
3937 struct irte_ga *irte = &ptr[index];
3938
3939 memset(&irte->lo.val, 0, sizeof(u64));
3940 memset(&irte->hi.val, 0, sizeof(u64));
3941 irte->hi.fields.vector = 0xff;
3942}
3943
3944static bool irte_is_allocated(struct irq_remap_table *table, int index)
3945{
3946 union irte *ptr = (union irte *)table->table;
3947 union irte *irte = &ptr[index];
3948
3949 return irte->val != 0;
3950}
3951
3952static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3953{
3954 struct irte_ga *ptr = (struct irte_ga *)table->table;
3955 struct irte_ga *irte = &ptr[index];
3956
3957 return irte->hi.fields.vector != 0;
3958}
3959
3960static void irte_clear_allocated(struct irq_remap_table *table, int index)
3961{
3962 table->table[index] = 0;
3963}
3964
3965static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3966{
3967 struct irte_ga *ptr = (struct irte_ga *)table->table;
3968 struct irte_ga *irte = &ptr[index];
3969
3970 memset(&irte->lo.val, 0, sizeof(u64));
3971 memset(&irte->hi.val, 0, sizeof(u64));
3972}
3973
Jiang Liu7c71d302015-04-13 14:11:33 +08003974static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003975{
Jiang Liu7c71d302015-04-13 14:11:33 +08003976 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02003977
Jiang Liu7c71d302015-04-13 14:11:33 +08003978 switch (info->type) {
3979 case X86_IRQ_ALLOC_TYPE_IOAPIC:
3980 devid = get_ioapic_devid(info->ioapic_id);
3981 break;
3982 case X86_IRQ_ALLOC_TYPE_HPET:
3983 devid = get_hpet_devid(info->hpet_id);
3984 break;
3985 case X86_IRQ_ALLOC_TYPE_MSI:
3986 case X86_IRQ_ALLOC_TYPE_MSIX:
3987 devid = get_device_id(&info->msi_dev->dev);
3988 break;
3989 default:
3990 BUG_ON(1);
3991 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02003992 }
3993
Jiang Liu7c71d302015-04-13 14:11:33 +08003994 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02003995}
3996
Jiang Liu7c71d302015-04-13 14:11:33 +08003997static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02003998{
Jiang Liu7c71d302015-04-13 14:11:33 +08003999 struct amd_iommu *iommu;
4000 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004001
Jiang Liu7c71d302015-04-13 14:11:33 +08004002 if (!info)
4003 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004004
Jiang Liu7c71d302015-04-13 14:11:33 +08004005 devid = get_devid(info);
4006 if (devid >= 0) {
4007 iommu = amd_iommu_rlookup_table[devid];
4008 if (iommu)
4009 return iommu->ir_domain;
4010 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004011
Jiang Liu7c71d302015-04-13 14:11:33 +08004012 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004013}
4014
Jiang Liu7c71d302015-04-13 14:11:33 +08004015static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004016{
Jiang Liu7c71d302015-04-13 14:11:33 +08004017 struct amd_iommu *iommu;
4018 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004019
Jiang Liu7c71d302015-04-13 14:11:33 +08004020 if (!info)
4021 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004022
Jiang Liu7c71d302015-04-13 14:11:33 +08004023 switch (info->type) {
4024 case X86_IRQ_ALLOC_TYPE_MSI:
4025 case X86_IRQ_ALLOC_TYPE_MSIX:
4026 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004027 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004028 return NULL;
4029
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004030 iommu = amd_iommu_rlookup_table[devid];
4031 if (iommu)
4032 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004033 break;
4034 default:
4035 break;
4036 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004037
Jiang Liu7c71d302015-04-13 14:11:33 +08004038 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004039}
4040
Joerg Roedel6b474b82012-06-26 16:46:04 +02004041struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004042 .prepare = amd_iommu_prepare,
4043 .enable = amd_iommu_enable,
4044 .disable = amd_iommu_disable,
4045 .reenable = amd_iommu_reenable,
4046 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004047 .get_ir_irq_domain = get_ir_irq_domain,
4048 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004049};
Jiang Liu7c71d302015-04-13 14:11:33 +08004050
4051static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4052 struct irq_cfg *irq_cfg,
4053 struct irq_alloc_info *info,
4054 int devid, int index, int sub_handle)
4055{
4056 struct irq_2_irte *irte_info = &data->irq_2_irte;
4057 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004058 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004059 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4060
4061 if (!iommu)
4062 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004063
Jiang Liu7c71d302015-04-13 14:11:33 +08004064 data->irq_2_irte.devid = devid;
4065 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004066 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4067 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004068 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004069
4070 switch (info->type) {
4071 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4072 /* Setup IOAPIC entry */
4073 entry = info->ioapic_entry;
4074 info->ioapic_entry = NULL;
4075 memset(entry, 0, sizeof(*entry));
4076 entry->vector = index;
4077 entry->mask = 0;
4078 entry->trigger = info->ioapic_trigger;
4079 entry->polarity = info->ioapic_polarity;
4080 /* Mask level triggered irqs. */
4081 if (info->ioapic_trigger)
4082 entry->mask = 1;
4083 break;
4084
4085 case X86_IRQ_ALLOC_TYPE_HPET:
4086 case X86_IRQ_ALLOC_TYPE_MSI:
4087 case X86_IRQ_ALLOC_TYPE_MSIX:
4088 msg->address_hi = MSI_ADDR_BASE_HI;
4089 msg->address_lo = MSI_ADDR_BASE_LO;
4090 msg->data = irte_info->index;
4091 break;
4092
4093 default:
4094 BUG_ON(1);
4095 break;
4096 }
4097}
4098
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004099struct amd_irte_ops irte_32_ops = {
4100 .prepare = irte_prepare,
4101 .activate = irte_activate,
4102 .deactivate = irte_deactivate,
4103 .set_affinity = irte_set_affinity,
4104 .set_allocated = irte_set_allocated,
4105 .is_allocated = irte_is_allocated,
4106 .clear_allocated = irte_clear_allocated,
4107};
4108
4109struct amd_irte_ops irte_128_ops = {
4110 .prepare = irte_ga_prepare,
4111 .activate = irte_ga_activate,
4112 .deactivate = irte_ga_deactivate,
4113 .set_affinity = irte_ga_set_affinity,
4114 .set_allocated = irte_ga_set_allocated,
4115 .is_allocated = irte_ga_is_allocated,
4116 .clear_allocated = irte_ga_clear_allocated,
4117};
4118
Jiang Liu7c71d302015-04-13 14:11:33 +08004119static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4120 unsigned int nr_irqs, void *arg)
4121{
4122 struct irq_alloc_info *info = arg;
4123 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004124 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004125 struct irq_cfg *cfg;
4126 int i, ret, devid;
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004127 int index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004128
4129 if (!info)
4130 return -EINVAL;
4131 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4132 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4133 return -EINVAL;
4134
4135 /*
4136 * With IRQ remapping enabled, don't need contiguous CPU vectors
4137 * to support multiple MSI interrupts.
4138 */
4139 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4140 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4141
4142 devid = get_devid(info);
4143 if (devid < 0)
4144 return -EINVAL;
4145
4146 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4147 if (ret < 0)
4148 return ret;
4149
Jiang Liu7c71d302015-04-13 14:11:33 +08004150 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004151 struct irq_remap_table *table;
4152 struct amd_iommu *iommu;
4153
4154 table = alloc_irq_table(devid);
4155 if (table) {
4156 if (!table->min_index) {
4157 /*
4158 * Keep the first 32 indexes free for IOAPIC
4159 * interrupts.
4160 */
4161 table->min_index = 32;
4162 iommu = amd_iommu_rlookup_table[devid];
4163 for (i = 0; i < 32; ++i)
4164 iommu->irte_ops->set_allocated(table, i);
4165 }
4166 WARN_ON(table->min_index != 32);
Jiang Liu7c71d302015-04-13 14:11:33 +08004167 index = info->ioapic_pin;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004168 } else {
Sebastian Andrzej Siewior29d049b2018-03-22 16:22:42 +01004169 index = -ENOMEM;
Sebastian Andrzej Siewiorfde65dd2018-03-22 16:22:37 +01004170 }
Jiang Liu7c71d302015-04-13 14:11:33 +08004171 } else {
Joerg Roedel53b9ec32017-10-06 12:22:06 +02004172 bool align = (info->type == X86_IRQ_ALLOC_TYPE_MSI);
4173
4174 index = alloc_irq_index(devid, nr_irqs, align);
Jiang Liu7c71d302015-04-13 14:11:33 +08004175 }
4176 if (index < 0) {
4177 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004178 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004179 goto out_free_parent;
4180 }
4181
4182 for (i = 0; i < nr_irqs; i++) {
4183 irq_data = irq_domain_get_irq_data(domain, virq + i);
4184 cfg = irqd_cfg(irq_data);
4185 if (!irq_data || !cfg) {
4186 ret = -EINVAL;
4187 goto out_free_data;
4188 }
4189
Joerg Roedela130e692015-08-13 11:07:25 +02004190 ret = -ENOMEM;
4191 data = kzalloc(sizeof(*data), GFP_KERNEL);
4192 if (!data)
4193 goto out_free_data;
4194
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004195 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4196 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4197 else
4198 data->entry = kzalloc(sizeof(struct irte_ga),
4199 GFP_KERNEL);
4200 if (!data->entry) {
4201 kfree(data);
4202 goto out_free_data;
4203 }
4204
Jiang Liu7c71d302015-04-13 14:11:33 +08004205 irq_data->hwirq = (devid << 16) + i;
4206 irq_data->chip_data = data;
4207 irq_data->chip = &amd_ir_chip;
4208 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4209 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4210 }
Joerg Roedela130e692015-08-13 11:07:25 +02004211
Jiang Liu7c71d302015-04-13 14:11:33 +08004212 return 0;
4213
4214out_free_data:
4215 for (i--; i >= 0; i--) {
4216 irq_data = irq_domain_get_irq_data(domain, virq + i);
4217 if (irq_data)
4218 kfree(irq_data->chip_data);
4219 }
4220 for (i = 0; i < nr_irqs; i++)
4221 free_irte(devid, index + i);
4222out_free_parent:
4223 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4224 return ret;
4225}
4226
4227static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4228 unsigned int nr_irqs)
4229{
4230 struct irq_2_irte *irte_info;
4231 struct irq_data *irq_data;
4232 struct amd_ir_data *data;
4233 int i;
4234
4235 for (i = 0; i < nr_irqs; i++) {
4236 irq_data = irq_domain_get_irq_data(domain, virq + i);
4237 if (irq_data && irq_data->chip_data) {
4238 data = irq_data->chip_data;
4239 irte_info = &data->irq_2_irte;
4240 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004241 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004242 kfree(data);
4243 }
4244 }
4245 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4246}
4247
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004248static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4249 struct amd_ir_data *ir_data,
4250 struct irq_2_irte *irte_info,
4251 struct irq_cfg *cfg);
4252
Thomas Gleixner72491642017-09-13 23:29:10 +02004253static int irq_remapping_activate(struct irq_domain *domain,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +01004254 struct irq_data *irq_data, bool reserve)
Jiang Liu7c71d302015-04-13 14:11:33 +08004255{
4256 struct amd_ir_data *data = irq_data->chip_data;
4257 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004258 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004259 struct irq_cfg *cfg = irqd_cfg(irq_data);
Jiang Liu7c71d302015-04-13 14:11:33 +08004260
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004261 if (!iommu)
4262 return 0;
4263
4264 iommu->irte_ops->activate(data->entry, irte_info->devid,
4265 irte_info->index);
4266 amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
Thomas Gleixner72491642017-09-13 23:29:10 +02004267 return 0;
Jiang Liu7c71d302015-04-13 14:11:33 +08004268}
4269
4270static void irq_remapping_deactivate(struct irq_domain *domain,
4271 struct irq_data *irq_data)
4272{
4273 struct amd_ir_data *data = irq_data->chip_data;
4274 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004275 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004276
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004277 if (iommu)
4278 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4279 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004280}
4281
Tobias Klausere2f9d452017-05-24 16:31:16 +02004282static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004283 .alloc = irq_remapping_alloc,
4284 .free = irq_remapping_free,
4285 .activate = irq_remapping_activate,
4286 .deactivate = irq_remapping_deactivate,
4287};
4288
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004289static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4290{
4291 struct amd_iommu *iommu;
4292 struct amd_iommu_pi_data *pi_data = vcpu_info;
4293 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4294 struct amd_ir_data *ir_data = data->chip_data;
4295 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4296 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004297 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4298
4299 /* Note:
4300 * This device has never been set up for guest mode.
4301 * we should not modify the IRTE
4302 */
4303 if (!dev_data || !dev_data->use_vapic)
4304 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004305
4306 pi_data->ir_data = ir_data;
4307
4308 /* Note:
4309 * SVM tries to set up for VAPIC mode, but we are in
4310 * legacy mode. So, we force legacy mode instead.
4311 */
4312 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4313 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4314 __func__);
4315 pi_data->is_guest_mode = false;
4316 }
4317
4318 iommu = amd_iommu_rlookup_table[irte_info->devid];
4319 if (iommu == NULL)
4320 return -EINVAL;
4321
4322 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4323 if (pi_data->is_guest_mode) {
4324 /* Setting */
4325 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4326 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004327 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004328 irte->lo.fields_vapic.guest_mode = 1;
4329 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4330
4331 ir_data->cached_ga_tag = pi_data->ga_tag;
4332 } else {
4333 /* Un-Setting */
4334 struct irq_cfg *cfg = irqd_cfg(data);
4335
4336 irte->hi.val = 0;
4337 irte->lo.val = 0;
4338 irte->hi.fields.vector = cfg->vector;
4339 irte->lo.fields_remap.guest_mode = 0;
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004340 irte->lo.fields_remap.destination =
4341 APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
4342 irte->hi.fields.destination =
4343 APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004344 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4345 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4346
4347 /*
4348 * This communicates the ga_tag back to the caller
4349 * so that it can do all the necessary clean up.
4350 */
4351 ir_data->cached_ga_tag = 0;
4352 }
4353
4354 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4355}
4356
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004357
4358static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4359 struct amd_ir_data *ir_data,
4360 struct irq_2_irte *irte_info,
4361 struct irq_cfg *cfg)
4362{
4363
4364 /*
4365 * Atomically updates the IRTE with the new destination, vector
4366 * and flushes the interrupt entry cache.
4367 */
4368 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4369 irte_info->index, cfg->vector,
4370 cfg->dest_apicid);
4371}
4372
Jiang Liu7c71d302015-04-13 14:11:33 +08004373static int amd_ir_set_affinity(struct irq_data *data,
4374 const struct cpumask *mask, bool force)
4375{
4376 struct amd_ir_data *ir_data = data->chip_data;
4377 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4378 struct irq_cfg *cfg = irqd_cfg(data);
4379 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004380 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004381 int ret;
4382
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004383 if (!iommu)
4384 return -ENODEV;
4385
Jiang Liu7c71d302015-04-13 14:11:33 +08004386 ret = parent->chip->irq_set_affinity(parent, mask, force);
4387 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4388 return ret;
4389
Thomas Gleixner5ba204a2017-09-13 23:29:48 +02004390 amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004391 /*
4392 * After this point, all the interrupts will start arriving
4393 * at the new destination. So, time to cleanup the previous
4394 * vector allocation.
4395 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004396 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004397
4398 return IRQ_SET_MASK_OK_DONE;
4399}
4400
4401static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4402{
4403 struct amd_ir_data *ir_data = irq_data->chip_data;
4404
4405 *msg = ir_data->msi_entry;
4406}
4407
4408static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004409 .name = "AMD-IR",
Thomas Gleixner8a2b7d12018-06-04 17:33:56 +02004410 .irq_ack = apic_ack_irq,
Thomas Gleixner290be192017-06-20 01:37:02 +02004411 .irq_set_affinity = amd_ir_set_affinity,
4412 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4413 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004414};
4415
4416int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4417{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004418 struct fwnode_handle *fn;
4419
4420 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4421 if (!fn)
4422 return -ENOMEM;
4423 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4424 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004425 if (!iommu->ir_domain)
4426 return -ENOMEM;
4427
4428 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004429 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4430 "AMD-IR-MSI",
4431 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004432 return 0;
4433}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004434
4435int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4436{
4437 unsigned long flags;
4438 struct amd_iommu *iommu;
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004439 struct irq_remap_table *table;
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004440 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4441 int devid = ir_data->irq_2_irte.devid;
4442 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4443 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4444
4445 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4446 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4447 return 0;
4448
4449 iommu = amd_iommu_rlookup_table[devid];
4450 if (!iommu)
4451 return -ENODEV;
4452
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004453 table = get_irq_table(devid);
4454 if (!table)
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004455 return -ENODEV;
4456
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004457 raw_spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004458
4459 if (ref->lo.fields_vapic.guest_mode) {
Suravee Suthikulpanit90fcffd2018-06-27 10:31:22 -05004460 if (cpu >= 0) {
4461 ref->lo.fields_vapic.destination =
4462 APICID_TO_IRTE_DEST_LO(cpu);
4463 ref->hi.fields.destination =
4464 APICID_TO_IRTE_DEST_HI(cpu);
4465 }
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004466 ref->lo.fields_vapic.is_run = is_run;
4467 barrier();
4468 }
4469
Sebastian Andrzej Siewior4fde5412018-03-22 16:22:38 +01004470 raw_spin_unlock_irqrestore(&table->lock, flags);
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004471
4472 iommu_flush_irt(iommu, devid);
4473 iommu_completion_wait(iommu);
4474 return 0;
4475}
4476EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004477#endif