blob: 869aa3eb3c7d365e8561ba74b0eb4754d49d14a2 [file] [log] [blame]
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +01001/*
2 * Copyright 2012 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
3 * Copyright 2012 Steffen Trumtrar <s.trumtrar@pengutronix.de>, Pengutronix
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
13/dts-v1/;
Shawn Guo36dffd82013-04-07 10:49:34 +080014#include "imx53-tqma53.dtsi"
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +010015
16/ {
17 model = "TQ MBa53 starter kit";
18 compatible = "tq,mba53", "tq,tqma53", "fsl,imx53";
Sascha Hauer4fa8cf72013-06-04 13:07:09 +020019
20 reg_backlight: fixed@0 {
21 compatible = "regulator-fixed";
22 regulator-name = "lcd-supply";
23 gpio = <&gpio2 5 0>;
24 startup-delay-us = <5000>;
25 enable-active-low;
26 };
27
28 backlight {
29 compatible = "pwm-backlight";
30 pwms = <&pwm2 0 50000 0 0>;
31 brightness-levels = <0 24 28 32 36 40 44 48 52 56 60 64 68 72 76 80 84 88 92 96 100>;
32 default-brightness-level = <10>;
33 enable-gpios = <&gpio7 7 0>;
34 power-supply = <&reg_backlight>;
35 };
36
37 disp1: display@disp1 {
38 compatible = "fsl,imx-parallel-display";
39 pinctrl-names = "default";
40 pinctrl-0 = <&pinctrl_disp1_1>;
41 crtcs = <&ipu 1>;
42 interface-pix-fmt = "rgb24";
43 status = "disabled";
44 };
Markus Niebeleefb8002013-06-04 13:07:11 +020045
46 reg_3p2v: 3p2v {
47 compatible = "regulator-fixed";
48 regulator-name = "3P2V";
49 regulator-min-microvolt = <3200000>;
50 regulator-max-microvolt = <3200000>;
51 regulator-always-on;
52 };
53
54 sound {
55 compatible = "tq,imx53-mba53-sgtl5000",
56 "fsl,imx-audio-sgtl5000";
57 model = "imx53-mba53-sgtl5000";
58 ssi-controller = <&ssi2>;
59 audio-codec = <&codec>;
60 audio-routing =
61 "MIC_IN", "Mic Jack",
62 "Mic Jack", "Mic Bias",
63 "Headphone Jack", "HP_OUT";
64 mux-int-port = <2>;
65 mux-ext-port = <5>;
66 };
Sascha Hauer4fa8cf72013-06-04 13:07:09 +020067};
68
69&ldb {
70 pinctrl-names = "default";
71 pinctrl-0 = <&pinctrl_lvds1_1>;
72 status = "disabled";
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +010073};
74
75&iomuxc {
76 lvds1 {
77 pinctrl_lvds1_1: lvds1-grp1 {
Shawn Guoe1641532013-02-20 10:32:52 +080078 fsl,pins = <
Steffen Trumtrar188e97d2013-06-04 13:07:14 +020079 MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
80 MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
81 MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
82 MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
83 MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
Shawn Guoe1641532013-02-20 10:32:52 +080084 >;
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +010085 };
86
87 pinctrl_lvds1_2: lvds1-grp2 {
Shawn Guoe1641532013-02-20 10:32:52 +080088 fsl,pins = <
Steffen Trumtrar188e97d2013-06-04 13:07:14 +020089 MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
90 MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
91 MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
92 MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
93 MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
Shawn Guoe1641532013-02-20 10:32:52 +080094 >;
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +010095 };
96 };
97
98 disp1 {
99 pinctrl_disp1_1: disp1-grp1 {
Shawn Guoe1641532013-02-20 10:32:52 +0800100 fsl,pins = <
Steffen Trumtrar188e97d2013-06-04 13:07:14 +0200101 MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x80000000 /* DISP1_DRDY */
102 MX53_PAD_EIM_D23__IPU_DI1_PIN2 0x80000000 /* DISP1_HSYNC */
103 MX53_PAD_EIM_EB3__IPU_DI1_PIN3 0x80000000 /* DISP1_VSYNC */
104 MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x80000000
105 MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x80000000
106 MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x80000000
107 MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x80000000
108 MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x80000000
109 MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x80000000
110 MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x80000000
111 MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x80000000
112 MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x80000000
113 MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x80000000
114 MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x80000000
115 MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x80000000
116 MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x80000000
117 MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x80000000
118 MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x80000000
119 MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x80000000
120 MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x80000000
121 MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x80000000
122 MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x80000000
123 MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x80000000
124 MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x80000000
125 MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x80000000
126 MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x80000000
127 MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x80000000
Shawn Guoe1641532013-02-20 10:32:52 +0800128 >;
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100129 };
130 };
Philipp Zabeld7db5392013-06-04 13:07:10 +0200131
132 tve {
133 pinctrl_vga_sync_1: vgasync-grp1 {
134 fsl,pins = <
135 /* VGA_VSYNC, HSYNC with max drive strength */
136 MX53_PAD_EIM_CS1__IPU_DI1_PIN6 0xe6
137 MX53_PAD_EIM_DA15__IPU_DI1_PIN4 0xe6
138 >;
139 };
140 };
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100141};
142
143&cspi {
144 status = "okay";
145};
146
Markus Niebeleefb8002013-06-04 13:07:11 +0200147&audmux {
148 status = "okay";
149 pinctrl-names = "default";
150 pinctrl-0 = <&pinctrl_audmux_1>;
151};
152
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100153&i2c2 {
154 codec: sgtl5000@a {
155 compatible = "fsl,sgtl5000";
156 reg = <0x0a>;
Markus Niebeleefb8002013-06-04 13:07:11 +0200157 clocks = <&clks 150>;
158 VDDA-supply = <&reg_3p2v>;
159 VDDIO-supply = <&reg_3p2v>;
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100160 };
161
162 expander: pca9554@20 {
163 compatible = "pca9554";
164 reg = <0x20>;
165 interrupts = <109>;
Markus Niebel74154be2013-06-04 13:07:12 +0200166 #gpio-cells = <2>;
167 gpio-controller;
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100168 };
169
170 sensor2: lm75@49 {
171 compatible = "lm75";
172 reg = <0x49>;
173 };
174};
175
176&fec {
Markus Niebeldeb19eb2013-06-04 13:07:13 +0200177 phy-reset-gpios = <&gpio7 6 0>;
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100178 status = "okay";
179};
180
181&esdhc2 {
182 status = "okay";
183};
184
185&uart3 {
186 status = "okay";
187};
188
189&ecspi1 {
190 status = "okay";
191};
192
Michael Olbrich3b1a0f22013-06-04 13:07:08 +0200193&usbotg {
194 dr_mode = "host";
195 status = "okay";
196};
197
198&usbh1 {
199 status = "okay";
200};
201
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100202&uart1 {
203 status = "okay";
204};
205
Markus Niebeleefb8002013-06-04 13:07:11 +0200206&ssi2 {
207 fsl,mode = "i2s-slave";
208 status = "okay";
209};
210
Steffen Trumtrarbe3a5682013-01-10 11:27:27 +0100211&uart2 {
212 status = "okay";
213};
214
215&can1 {
216 status = "okay";
217};
218
219&can2 {
220 status = "okay";
221};
222
223&i2c3 {
224 status = "okay";
225};
Philipp Zabeld7db5392013-06-04 13:07:10 +0200226
227&tve {
228 pinctrl-names = "default";
229 pinctrl-0 = <&pinctrl_vga_sync_1>;
230 ddc = <&i2c3>;
231 fsl,tve-mode = "vga";
232 fsl,hsync-pin = <4>;
233 fsl,vsync-pin = <6>;
234 status = "okay";
235};