blob: 109ab1fa0d2c32b4f0840310281dd8ac1865ad34 [file] [log] [blame]
Kevin Hilmane38d92f2009-04-29 17:44:58 -07001/*
2 * TI DaVinci DM644x chip specific setup
3 *
4 * Author: Kevin Hilman, Deep Root Systems, LLC
5 *
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000011#include <linux/dma-mapping.h>
Peter Ujfalusi2137d542016-02-02 14:43:17 +020012#include <linux/dmaengine.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070013#include <linux/init.h>
14#include <linux/clk.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050015#include <linux/serial_8250.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070016#include <linux/platform_device.h>
Matt Porter3ad7a422013-03-06 11:15:31 -050017#include <linux/platform_data/edma.h>
Philip Avinash9cc15152013-08-18 10:49:00 +053018#include <linux/platform_data/gpio-davinci.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070019
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070020#include <asm/mach/map.h>
21
Kevin Hilmane38d92f2009-04-29 17:44:58 -070022#include <mach/cputype.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070023#include <mach/irqs.h>
Arnd Bergmann3acf7312015-01-30 10:45:33 +010024#include "psc.h"
Kevin Hilmane38d92f2009-04-29 17:44:58 -070025#include <mach/mux.h>
Mark A. Greerf64691b2009-04-15 12:40:11 -070026#include <mach/time.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050027#include <mach/serial.h>
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070028#include <mach/common.h>
Kevin Hilmane38d92f2009-04-29 17:44:58 -070029
Manjunath Hadli39c6d2d2011-12-21 19:13:35 +053030#include "davinci.h"
Kevin Hilmane38d92f2009-04-29 17:44:58 -070031#include "clock.h"
32#include "mux.h"
Hebbar, Gururaja896f66b2012-08-27 18:56:41 +053033#include "asp.h"
Kevin Hilmane38d92f2009-04-29 17:44:58 -070034
Muralidharan Karicheri85609c12009-09-16 13:15:30 -040035#define DAVINCI_VPIF_BASE (0x01C12000)
Muralidharan Karicheri85609c12009-09-16 13:15:30 -040036
37#define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
38 BIT_MASK(0))
39#define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
40 BIT_MASK(8))
41
Manjunath Hadli3d091402011-12-15 17:41:51 +053042#define DM646X_EMAC_BASE 0x01c80000
43#define DM646X_EMAC_MDIO_BASE (DM646X_EMAC_BASE + 0x4000)
44#define DM646X_EMAC_CNTRL_OFFSET 0x0000
45#define DM646X_EMAC_CNTRL_MOD_OFFSET 0x1000
46#define DM646X_EMAC_CNTRL_RAM_OFFSET 0x2000
47#define DM646X_EMAC_CNTRL_RAM_SIZE 0x2000
48
Kevin Hilmane38d92f2009-04-29 17:44:58 -070049static struct pll_data pll1_data = {
50 .num = 1,
51 .phys_base = DAVINCI_PLL1_BASE,
52};
53
54static struct pll_data pll2_data = {
55 .num = 2,
56 .phys_base = DAVINCI_PLL2_BASE,
57};
58
59static struct clk ref_clk = {
60 .name = "ref_clk",
David Lechner96c08172018-01-19 21:20:22 -060061 /* rate is initialized in dm646x_init_time() */
Kevin Hilmane38d92f2009-04-29 17:44:58 -070062};
63
64static struct clk aux_clkin = {
65 .name = "aux_clkin",
David Lechner96c08172018-01-19 21:20:22 -060066 /* rate is initialized in dm646x_init_time() */
Kevin Hilmane38d92f2009-04-29 17:44:58 -070067};
68
69static struct clk pll1_clk = {
70 .name = "pll1",
71 .parent = &ref_clk,
72 .pll_data = &pll1_data,
73 .flags = CLK_PLL,
74};
75
76static struct clk pll1_sysclk1 = {
77 .name = "pll1_sysclk1",
78 .parent = &pll1_clk,
79 .flags = CLK_PLL,
80 .div_reg = PLLDIV1,
81};
82
83static struct clk pll1_sysclk2 = {
84 .name = "pll1_sysclk2",
85 .parent = &pll1_clk,
86 .flags = CLK_PLL,
87 .div_reg = PLLDIV2,
88};
89
90static struct clk pll1_sysclk3 = {
91 .name = "pll1_sysclk3",
92 .parent = &pll1_clk,
93 .flags = CLK_PLL,
94 .div_reg = PLLDIV3,
95};
96
97static struct clk pll1_sysclk4 = {
98 .name = "pll1_sysclk4",
99 .parent = &pll1_clk,
100 .flags = CLK_PLL,
101 .div_reg = PLLDIV4,
102};
103
104static struct clk pll1_sysclk5 = {
105 .name = "pll1_sysclk5",
106 .parent = &pll1_clk,
107 .flags = CLK_PLL,
108 .div_reg = PLLDIV5,
109};
110
111static struct clk pll1_sysclk6 = {
112 .name = "pll1_sysclk6",
113 .parent = &pll1_clk,
114 .flags = CLK_PLL,
115 .div_reg = PLLDIV6,
116};
117
118static struct clk pll1_sysclk8 = {
119 .name = "pll1_sysclk8",
120 .parent = &pll1_clk,
121 .flags = CLK_PLL,
122 .div_reg = PLLDIV8,
123};
124
125static struct clk pll1_sysclk9 = {
126 .name = "pll1_sysclk9",
127 .parent = &pll1_clk,
128 .flags = CLK_PLL,
129 .div_reg = PLLDIV9,
130};
131
132static struct clk pll1_sysclkbp = {
133 .name = "pll1_sysclkbp",
134 .parent = &pll1_clk,
135 .flags = CLK_PLL | PRE_PLL,
136 .div_reg = BPDIV,
137};
138
139static struct clk pll1_aux_clk = {
140 .name = "pll1_aux_clk",
141 .parent = &pll1_clk,
142 .flags = CLK_PLL | PRE_PLL,
143};
144
145static struct clk pll2_clk = {
146 .name = "pll2_clk",
147 .parent = &ref_clk,
148 .pll_data = &pll2_data,
149 .flags = CLK_PLL,
150};
151
152static struct clk pll2_sysclk1 = {
153 .name = "pll2_sysclk1",
154 .parent = &pll2_clk,
155 .flags = CLK_PLL,
156 .div_reg = PLLDIV1,
157};
158
159static struct clk dsp_clk = {
160 .name = "dsp",
161 .parent = &pll1_sysclk1,
162 .lpsc = DM646X_LPSC_C64X_CPU,
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700163 .usecount = 1, /* REVISIT how to disable? */
164};
165
166static struct clk arm_clk = {
167 .name = "arm",
168 .parent = &pll1_sysclk2,
169 .lpsc = DM646X_LPSC_ARM,
170 .flags = ALWAYS_ENABLED,
171};
172
Sudhakar Rajashekhara2bcb6132009-06-02 03:38:26 -0400173static struct clk edma_cc_clk = {
174 .name = "edma_cc",
175 .parent = &pll1_sysclk2,
176 .lpsc = DM646X_LPSC_TPCC,
177 .flags = ALWAYS_ENABLED,
178};
179
180static struct clk edma_tc0_clk = {
181 .name = "edma_tc0",
182 .parent = &pll1_sysclk2,
183 .lpsc = DM646X_LPSC_TPTC0,
184 .flags = ALWAYS_ENABLED,
185};
186
187static struct clk edma_tc1_clk = {
188 .name = "edma_tc1",
189 .parent = &pll1_sysclk2,
190 .lpsc = DM646X_LPSC_TPTC1,
191 .flags = ALWAYS_ENABLED,
192};
193
194static struct clk edma_tc2_clk = {
195 .name = "edma_tc2",
196 .parent = &pll1_sysclk2,
197 .lpsc = DM646X_LPSC_TPTC2,
198 .flags = ALWAYS_ENABLED,
199};
200
201static struct clk edma_tc3_clk = {
202 .name = "edma_tc3",
203 .parent = &pll1_sysclk2,
204 .lpsc = DM646X_LPSC_TPTC3,
205 .flags = ALWAYS_ENABLED,
206};
207
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700208static struct clk uart0_clk = {
209 .name = "uart0",
210 .parent = &aux_clkin,
211 .lpsc = DM646X_LPSC_UART0,
212};
213
214static struct clk uart1_clk = {
215 .name = "uart1",
216 .parent = &aux_clkin,
217 .lpsc = DM646X_LPSC_UART1,
218};
219
220static struct clk uart2_clk = {
221 .name = "uart2",
222 .parent = &aux_clkin,
223 .lpsc = DM646X_LPSC_UART2,
224};
225
226static struct clk i2c_clk = {
227 .name = "I2CCLK",
228 .parent = &pll1_sysclk3,
229 .lpsc = DM646X_LPSC_I2C,
230};
231
232static struct clk gpio_clk = {
233 .name = "gpio",
234 .parent = &pll1_sysclk3,
235 .lpsc = DM646X_LPSC_GPIO,
236};
237
Chaithrika U S75d0fa72009-05-28 05:09:21 -0400238static struct clk mcasp0_clk = {
239 .name = "mcasp0",
240 .parent = &pll1_sysclk3,
241 .lpsc = DM646X_LPSC_McASP0,
242};
243
244static struct clk mcasp1_clk = {
245 .name = "mcasp1",
246 .parent = &pll1_sysclk3,
247 .lpsc = DM646X_LPSC_McASP1,
248};
249
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700250static struct clk aemif_clk = {
251 .name = "aemif",
252 .parent = &pll1_sysclk3,
253 .lpsc = DM646X_LPSC_AEMIF,
254 .flags = ALWAYS_ENABLED,
255};
256
257static struct clk emac_clk = {
258 .name = "emac",
259 .parent = &pll1_sysclk3,
260 .lpsc = DM646X_LPSC_EMAC,
261};
262
263static struct clk pwm0_clk = {
264 .name = "pwm0",
265 .parent = &pll1_sysclk3,
266 .lpsc = DM646X_LPSC_PWM0,
267 .usecount = 1, /* REVIST: disabling hangs system */
268};
269
270static struct clk pwm1_clk = {
271 .name = "pwm1",
272 .parent = &pll1_sysclk3,
273 .lpsc = DM646X_LPSC_PWM1,
274 .usecount = 1, /* REVIST: disabling hangs system */
275};
276
277static struct clk timer0_clk = {
278 .name = "timer0",
279 .parent = &pll1_sysclk3,
280 .lpsc = DM646X_LPSC_TIMER0,
281};
282
283static struct clk timer1_clk = {
284 .name = "timer1",
285 .parent = &pll1_sysclk3,
286 .lpsc = DM646X_LPSC_TIMER1,
287};
288
289static struct clk timer2_clk = {
290 .name = "timer2",
291 .parent = &pll1_sysclk3,
292 .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
293};
294
Hemant Pedanekar3e25d5f2009-07-07 19:49:41 +0530295
296static struct clk ide_clk = {
297 .name = "ide",
298 .parent = &pll1_sysclk4,
299 .lpsc = DAVINCI_LPSC_ATA,
300};
301
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700302static struct clk vpif0_clk = {
303 .name = "vpif0",
304 .parent = &ref_clk,
305 .lpsc = DM646X_LPSC_VPSSMSTR,
306 .flags = ALWAYS_ENABLED,
307};
308
309static struct clk vpif1_clk = {
310 .name = "vpif1",
311 .parent = &ref_clk,
312 .lpsc = DM646X_LPSC_VPSSSLV,
313 .flags = ALWAYS_ENABLED,
314};
315
Kevin Hilman28552c22010-02-25 15:36:38 -0800316static struct clk_lookup dm646x_clks[] = {
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700317 CLK(NULL, "ref", &ref_clk),
318 CLK(NULL, "aux", &aux_clkin),
319 CLK(NULL, "pll1", &pll1_clk),
320 CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
321 CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
322 CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
323 CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
324 CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
325 CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
326 CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
327 CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
328 CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
329 CLK(NULL, "pll1_aux", &pll1_aux_clk),
330 CLK(NULL, "pll2", &pll2_clk),
331 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
332 CLK(NULL, "dsp", &dsp_clk),
333 CLK(NULL, "arm", &arm_clk),
Sudhakar Rajashekhara2bcb6132009-06-02 03:38:26 -0400334 CLK(NULL, "edma_cc", &edma_cc_clk),
335 CLK(NULL, "edma_tc0", &edma_tc0_clk),
336 CLK(NULL, "edma_tc1", &edma_tc1_clk),
337 CLK(NULL, "edma_tc2", &edma_tc2_clk),
338 CLK(NULL, "edma_tc3", &edma_tc3_clk),
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530339 CLK("serial8250.0", NULL, &uart0_clk),
340 CLK("serial8250.1", NULL, &uart1_clk),
341 CLK("serial8250.2", NULL, &uart2_clk),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700342 CLK("i2c_davinci.1", NULL, &i2c_clk),
343 CLK(NULL, "gpio", &gpio_clk),
Kevin Hilman61aa0732009-07-15 08:47:48 -0700344 CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
345 CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700346 CLK(NULL, "aemif", &aemif_clk),
347 CLK("davinci_emac.1", NULL, &emac_clk),
Lad, Prabhakar46c18332013-08-15 11:31:33 +0530348 CLK("davinci_mdio.0", "fck", &emac_clk),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700349 CLK(NULL, "pwm0", &pwm0_clk),
350 CLK(NULL, "pwm1", &pwm1_clk),
351 CLK(NULL, "timer0", &timer0_clk),
352 CLK(NULL, "timer1", &timer1_clk),
Ivan Khoronzhuk84374812013-11-27 15:31:53 +0200353 CLK("davinci-wdt", NULL, &timer2_clk),
Hemant Pedanekar3e25d5f2009-07-07 19:49:41 +0530354 CLK("palm_bk3710", NULL, &ide_clk),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700355 CLK(NULL, "vpif0", &vpif0_clk),
356 CLK(NULL, "vpif1", &vpif1_clk),
357 CLK(NULL, NULL, NULL),
358};
359
Mark A. Greer972412b2009-04-15 12:40:56 -0700360static struct emac_platform_data dm646x_emac_pdata = {
361 .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
362 .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
363 .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
Mark A. Greer972412b2009-04-15 12:40:56 -0700364 .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
365 .version = EMAC_VERSION_2,
366};
367
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700368static struct resource dm646x_emac_resources[] = {
369 {
370 .start = DM646X_EMAC_BASE,
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400371 .end = DM646X_EMAC_BASE + SZ_16K - 1,
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700372 .flags = IORESOURCE_MEM,
373 },
374 {
375 .start = IRQ_DM646X_EMACRXTHINT,
376 .end = IRQ_DM646X_EMACRXTHINT,
377 .flags = IORESOURCE_IRQ,
378 },
379 {
380 .start = IRQ_DM646X_EMACRXINT,
381 .end = IRQ_DM646X_EMACRXINT,
382 .flags = IORESOURCE_IRQ,
383 },
384 {
385 .start = IRQ_DM646X_EMACTXINT,
386 .end = IRQ_DM646X_EMACTXINT,
387 .flags = IORESOURCE_IRQ,
388 },
389 {
390 .start = IRQ_DM646X_EMACMISCINT,
391 .end = IRQ_DM646X_EMACMISCINT,
392 .flags = IORESOURCE_IRQ,
393 },
394};
395
396static struct platform_device dm646x_emac_device = {
397 .name = "davinci_emac",
398 .id = 1,
Mark A. Greer972412b2009-04-15 12:40:56 -0700399 .dev = {
400 .platform_data = &dm646x_emac_pdata,
401 },
Kevin Hilmanac7b75b2009-05-07 06:19:40 -0700402 .num_resources = ARRAY_SIZE(dm646x_emac_resources),
403 .resource = dm646x_emac_resources,
404};
405
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400406static struct resource dm646x_mdio_resources[] = {
407 {
408 .start = DM646X_EMAC_MDIO_BASE,
409 .end = DM646X_EMAC_MDIO_BASE + SZ_4K - 1,
410 .flags = IORESOURCE_MEM,
411 },
412};
413
414static struct platform_device dm646x_mdio_device = {
415 .name = "davinci_mdio",
416 .id = 0,
417 .num_resources = ARRAY_SIZE(dm646x_mdio_resources),
418 .resource = dm646x_mdio_resources,
419};
420
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700421/*
422 * Device specific mux setup
423 *
424 * soc description mux mode mode mux dbg
425 * reg offset mask mode
426 */
427static const struct mux_config dm646x_pins[] = {
Mark A. Greer0e585952009-04-15 12:39:48 -0700428#ifdef CONFIG_DAVINCI_MUX
Hemant Pedanekar3e25d5f2009-07-07 19:49:41 +0530429MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700430
431MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
432
433MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
434
435MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
436
437MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
438
439MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
440
441MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
442
443MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
444
445MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
446
447MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
448
449MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
450
451MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
452
453MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
454
455MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
Mark A. Greer0e585952009-04-15 12:39:48 -0700456#endif
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700457};
458
Mark A. Greer673dd362009-04-15 12:40:00 -0700459static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
460 [IRQ_DM646X_VP_VERTINT0] = 7,
461 [IRQ_DM646X_VP_VERTINT1] = 7,
462 [IRQ_DM646X_VP_VERTINT2] = 7,
463 [IRQ_DM646X_VP_VERTINT3] = 7,
464 [IRQ_DM646X_VP_ERRINT] = 7,
465 [IRQ_DM646X_RESERVED_1] = 7,
466 [IRQ_DM646X_RESERVED_2] = 7,
467 [IRQ_DM646X_WDINT] = 7,
468 [IRQ_DM646X_CRGENINT0] = 7,
469 [IRQ_DM646X_CRGENINT1] = 7,
470 [IRQ_DM646X_TSIFINT0] = 7,
471 [IRQ_DM646X_TSIFINT1] = 7,
472 [IRQ_DM646X_VDCEINT] = 7,
473 [IRQ_DM646X_USBINT] = 7,
474 [IRQ_DM646X_USBDMAINT] = 7,
475 [IRQ_DM646X_PCIINT] = 7,
476 [IRQ_CCINT0] = 7, /* dma */
477 [IRQ_CCERRINT] = 7, /* dma */
478 [IRQ_TCERRINT0] = 7, /* dma */
479 [IRQ_TCERRINT] = 7, /* dma */
480 [IRQ_DM646X_TCERRINT2] = 7,
481 [IRQ_DM646X_TCERRINT3] = 7,
482 [IRQ_DM646X_IDE] = 7,
483 [IRQ_DM646X_HPIINT] = 7,
484 [IRQ_DM646X_EMACRXTHINT] = 7,
485 [IRQ_DM646X_EMACRXINT] = 7,
486 [IRQ_DM646X_EMACTXINT] = 7,
487 [IRQ_DM646X_EMACMISCINT] = 7,
488 [IRQ_DM646X_MCASP0TXINT] = 7,
489 [IRQ_DM646X_MCASP0RXINT] = 7,
Mark A. Greer673dd362009-04-15 12:40:00 -0700490 [IRQ_DM646X_RESERVED_3] = 7,
491 [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
492 [IRQ_TINT0_TINT34] = 7, /* clocksource */
493 [IRQ_TINT1_TINT12] = 7, /* DSP timer */
494 [IRQ_TINT1_TINT34] = 7, /* system tick */
495 [IRQ_PWMINT0] = 7,
496 [IRQ_PWMINT1] = 7,
497 [IRQ_DM646X_VLQINT] = 7,
498 [IRQ_I2C] = 7,
499 [IRQ_UARTINT0] = 7,
500 [IRQ_UARTINT1] = 7,
501 [IRQ_DM646X_UARTINT2] = 7,
502 [IRQ_DM646X_SPINT0] = 7,
503 [IRQ_DM646X_SPINT1] = 7,
504 [IRQ_DM646X_DSP2ARMINT] = 7,
505 [IRQ_DM646X_RESERVED_4] = 7,
506 [IRQ_DM646X_PSCINT] = 7,
507 [IRQ_DM646X_GPIO0] = 7,
508 [IRQ_DM646X_GPIO1] = 7,
509 [IRQ_DM646X_GPIO2] = 7,
510 [IRQ_DM646X_GPIO3] = 7,
511 [IRQ_DM646X_GPIO4] = 7,
512 [IRQ_DM646X_GPIO5] = 7,
513 [IRQ_DM646X_GPIO6] = 7,
514 [IRQ_DM646X_GPIO7] = 7,
515 [IRQ_DM646X_GPIOBNK0] = 7,
516 [IRQ_DM646X_GPIOBNK1] = 7,
517 [IRQ_DM646X_GPIOBNK2] = 7,
518 [IRQ_DM646X_DDRINT] = 7,
519 [IRQ_DM646X_AEMIFINT] = 7,
520 [IRQ_COMMTX] = 7,
521 [IRQ_COMMRX] = 7,
522 [IRQ_EMUINT] = 7,
523};
524
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700525/*----------------------------------------------------------------------*/
526
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400527/* Four Transfer Controllers on DM646x */
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300528static s8 dm646x_queue_priority_mapping[][2] = {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400529 /* {event queue no, Priority} */
530 {0, 4},
531 {1, 0},
532 {2, 5},
533 {3, 1},
534 {-1, -1},
535};
536
Peter Ujfalusi2137d542016-02-02 14:43:17 +0200537static const struct dma_slave_map dm646x_edma_map[] = {
538 { "davinci-mcasp.0", "tx", EDMA_FILTER_PARAM(0, 6) },
539 { "davinci-mcasp.0", "rx", EDMA_FILTER_PARAM(0, 9) },
540 { "davinci-mcasp.1", "tx", EDMA_FILTER_PARAM(0, 12) },
541 { "spi_davinci", "tx", EDMA_FILTER_PARAM(0, 16) },
542 { "spi_davinci", "rx", EDMA_FILTER_PARAM(0, 17) },
543};
544
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300545static struct edma_soc_info dm646x_edma_pdata = {
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530546 .queue_priority_mapping = dm646x_queue_priority_mapping,
Ido Yarivf23fe852011-07-10 16:14:35 +0300547 .default_queue = EVENTQ_1,
Peter Ujfalusi2137d542016-02-02 14:43:17 +0200548 .slave_map = dm646x_edma_map,
549 .slavecnt = ARRAY_SIZE(dm646x_edma_map),
Sekhar Noribc3ac9f2010-06-29 11:35:12 +0530550};
551
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700552static struct resource edma_resources[] = {
553 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300554 .name = "edma3_cc",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700555 .start = 0x01c00000,
556 .end = 0x01c00000 + SZ_64K - 1,
557 .flags = IORESOURCE_MEM,
558 },
559 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300560 .name = "edma3_tc0",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700561 .start = 0x01c10000,
562 .end = 0x01c10000 + SZ_1K - 1,
563 .flags = IORESOURCE_MEM,
564 },
565 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300566 .name = "edma3_tc1",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700567 .start = 0x01c10400,
568 .end = 0x01c10400 + SZ_1K - 1,
569 .flags = IORESOURCE_MEM,
570 },
571 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300572 .name = "edma3_tc2",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700573 .start = 0x01c10800,
574 .end = 0x01c10800 + SZ_1K - 1,
575 .flags = IORESOURCE_MEM,
576 },
577 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300578 .name = "edma3_tc3",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700579 .start = 0x01c10c00,
580 .end = 0x01c10c00 + SZ_1K - 1,
581 .flags = IORESOURCE_MEM,
582 },
583 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300584 .name = "edma3_ccint",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700585 .start = IRQ_CCINT0,
586 .flags = IORESOURCE_IRQ,
587 },
588 {
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300589 .name = "edma3_ccerrint",
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700590 .start = IRQ_CCERRINT,
591 .flags = IORESOURCE_IRQ,
592 },
593 /* not using TC*_ERR */
594};
595
Peter Ujfalusi7ab388e2015-10-14 14:42:51 +0300596static const struct platform_device_info dm646x_edma_device __initconst = {
597 .name = "edma",
598 .id = 0,
Peter Ujfalusicef5b0d2015-10-14 14:42:52 +0300599 .dma_mask = DMA_BIT_MASK(32),
Peter Ujfalusi7ab388e2015-10-14 14:42:51 +0300600 .res = edma_resources,
601 .num_res = ARRAY_SIZE(edma_resources),
602 .data = &dm646x_edma_pdata,
603 .size_data = sizeof(dm646x_edma_pdata),
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700604};
605
Chaithrika U S25acf552009-06-05 06:28:08 -0400606static struct resource dm646x_mcasp0_resources[] = {
607 {
Peter Ujfalusiee880db2013-11-13 16:48:17 +0200608 .name = "mpu",
Chaithrika U S25acf552009-06-05 06:28:08 -0400609 .start = DAVINCI_DM646X_MCASP0_REG_BASE,
610 .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
611 .flags = IORESOURCE_MEM,
612 },
Chaithrika U S25acf552009-06-05 06:28:08 -0400613 {
Peter Ujfalusi256b20a2015-03-12 10:06:29 +0200614 .name = "tx",
Chaithrika U S25acf552009-06-05 06:28:08 -0400615 .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
616 .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
617 .flags = IORESOURCE_DMA,
618 },
619 {
Peter Ujfalusi256b20a2015-03-12 10:06:29 +0200620 .name = "rx",
Chaithrika U S25acf552009-06-05 06:28:08 -0400621 .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
622 .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
623 .flags = IORESOURCE_DMA,
624 },
Peter Ujfalusi6cfdf552015-03-12 10:06:31 +0200625 {
626 .name = "tx",
627 .start = IRQ_DM646X_MCASP0TXINT,
628 .flags = IORESOURCE_IRQ,
629 },
630 {
631 .name = "rx",
632 .start = IRQ_DM646X_MCASP0RXINT,
633 .flags = IORESOURCE_IRQ,
634 },
Chaithrika U S25acf552009-06-05 06:28:08 -0400635};
636
Peter Ujfalusi256b20a2015-03-12 10:06:29 +0200637/* DIT mode only, rx is not supported */
Chaithrika U S25acf552009-06-05 06:28:08 -0400638static struct resource dm646x_mcasp1_resources[] = {
639 {
Peter Ujfalusiee880db2013-11-13 16:48:17 +0200640 .name = "mpu",
Chaithrika U S25acf552009-06-05 06:28:08 -0400641 .start = DAVINCI_DM646X_MCASP1_REG_BASE,
642 .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
643 .flags = IORESOURCE_MEM,
644 },
Chaithrika U S25acf552009-06-05 06:28:08 -0400645 {
Peter Ujfalusi256b20a2015-03-12 10:06:29 +0200646 .name = "tx",
Chaithrika U S25acf552009-06-05 06:28:08 -0400647 .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
648 .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
649 .flags = IORESOURCE_DMA,
650 },
Peter Ujfalusi6cfdf552015-03-12 10:06:31 +0200651 {
652 .name = "tx",
653 .start = IRQ_DM646X_MCASP1TXINT,
654 .flags = IORESOURCE_IRQ,
655 },
Chaithrika U S25acf552009-06-05 06:28:08 -0400656};
657
658static struct platform_device dm646x_mcasp0_device = {
659 .name = "davinci-mcasp",
660 .id = 0,
661 .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
662 .resource = dm646x_mcasp0_resources,
663};
664
665static struct platform_device dm646x_mcasp1_device = {
666 .name = "davinci-mcasp",
667 .id = 1,
668 .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
669 .resource = dm646x_mcasp1_resources,
670};
671
672static struct platform_device dm646x_dit_device = {
673 .name = "spdif-dit",
674 .id = -1,
675};
676
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400677static u64 vpif_dma_mask = DMA_BIT_MASK(32);
678
679static struct resource vpif_resource[] = {
680 {
681 .start = DAVINCI_VPIF_BASE,
682 .end = DAVINCI_VPIF_BASE + 0x03ff,
683 .flags = IORESOURCE_MEM,
684 }
685};
686
687static struct platform_device vpif_dev = {
688 .name = "vpif",
689 .id = -1,
690 .dev = {
691 .dma_mask = &vpif_dma_mask,
692 .coherent_dma_mask = DMA_BIT_MASK(32),
693 },
694 .resource = vpif_resource,
695 .num_resources = ARRAY_SIZE(vpif_resource),
696};
697
698static struct resource vpif_display_resource[] = {
699 {
700 .start = IRQ_DM646X_VP_VERTINT2,
701 .end = IRQ_DM646X_VP_VERTINT2,
702 .flags = IORESOURCE_IRQ,
703 },
704 {
705 .start = IRQ_DM646X_VP_VERTINT3,
706 .end = IRQ_DM646X_VP_VERTINT3,
707 .flags = IORESOURCE_IRQ,
708 },
709};
710
711static struct platform_device vpif_display_dev = {
712 .name = "vpif_display",
713 .id = -1,
714 .dev = {
715 .dma_mask = &vpif_dma_mask,
716 .coherent_dma_mask = DMA_BIT_MASK(32),
717 },
718 .resource = vpif_display_resource,
719 .num_resources = ARRAY_SIZE(vpif_display_resource),
720};
721
722static struct resource vpif_capture_resource[] = {
723 {
724 .start = IRQ_DM646X_VP_VERTINT0,
725 .end = IRQ_DM646X_VP_VERTINT0,
726 .flags = IORESOURCE_IRQ,
727 },
728 {
729 .start = IRQ_DM646X_VP_VERTINT1,
730 .end = IRQ_DM646X_VP_VERTINT1,
731 .flags = IORESOURCE_IRQ,
732 },
733};
734
735static struct platform_device vpif_capture_dev = {
736 .name = "vpif_capture",
737 .id = -1,
738 .dev = {
739 .dma_mask = &vpif_dma_mask,
740 .coherent_dma_mask = DMA_BIT_MASK(32),
741 },
742 .resource = vpif_capture_resource,
743 .num_resources = ARRAY_SIZE(vpif_capture_resource),
744};
745
Philip Avinash9cc15152013-08-18 10:49:00 +0530746static struct resource dm646x_gpio_resources[] = {
747 { /* registers */
748 .start = DAVINCI_GPIO_BASE,
749 .end = DAVINCI_GPIO_BASE + SZ_4K - 1,
750 .flags = IORESOURCE_MEM,
751 },
752 { /* interrupt */
753 .start = IRQ_DM646X_GPIOBNK0,
754 .end = IRQ_DM646X_GPIOBNK2,
755 .flags = IORESOURCE_IRQ,
756 },
757};
758
759static struct davinci_gpio_platform_data dm646x_gpio_platform_data = {
760 .ngpio = 43,
Philip Avinash9cc15152013-08-18 10:49:00 +0530761};
762
763int __init dm646x_gpio_register(void)
764{
765 return davinci_gpio_register(dm646x_gpio_resources,
Lad, Prabhakare462f1f2013-11-08 12:15:56 +0530766 ARRAY_SIZE(dm646x_gpio_resources),
Philip Avinash9cc15152013-08-18 10:49:00 +0530767 &dm646x_gpio_platform_data);
768}
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700769/*----------------------------------------------------------------------*/
770
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700771static struct map_desc dm646x_io_desc[] = {
772 {
773 .virtual = IO_VIRT,
774 .pfn = __phys_to_pfn(IO_PHYS),
775 .length = IO_SIZE,
776 .type = MT_DEVICE
777 },
778};
779
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700780/* Contents of JTAG ID register used to identify exact cpu type */
781static struct davinci_id dm646x_ids[] = {
782 {
783 .variant = 0x0,
784 .part_no = 0xb770,
785 .manufacturer = 0x017,
786 .cpu_id = DAVINCI_CPU_ID_DM6467,
Hemant Pedanekarf63dd122009-09-02 16:49:35 +0530787 .name = "dm6467_rev1.x",
788 },
789 {
790 .variant = 0x1,
791 .part_no = 0xb770,
792 .manufacturer = 0x017,
793 .cpu_id = DAVINCI_CPU_ID_DM6467,
794 .name = "dm6467_rev3.x",
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700795 },
796};
797
Cyril Chemparathye4c822c2010-05-07 17:06:36 -0400798static u32 dm646x_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
Mark A. Greerd81d1882009-04-15 12:39:33 -0700799
Mark A. Greerf64691b2009-04-15 12:40:11 -0700800/*
801 * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
802 * T0_TOP: Timer 0, top : clocksource for generic timekeeping
803 * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
804 * T1_TOP: Timer 1, top : <unused>
805 */
Kevin Hilman28552c22010-02-25 15:36:38 -0800806static struct davinci_timer_info dm646x_timer_info = {
Mark A. Greerf64691b2009-04-15 12:40:11 -0700807 .timers = davinci_timer_instance,
808 .clockevent_id = T0_BOT,
809 .clocksource_id = T0_TOP,
810};
811
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530812static struct plat_serial8250_port dm646x_serial0_platform_data[] = {
Mark A. Greer65e866a2009-03-18 12:36:08 -0500813 {
814 .mapbase = DAVINCI_UART0_BASE,
815 .irq = IRQ_UARTINT0,
816 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
817 UPF_IOREMAP,
818 .iotype = UPIO_MEM32,
819 .regshift = 2,
820 },
821 {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530822 .flags = 0,
823 }
824};
825static struct plat_serial8250_port dm646x_serial1_platform_data[] = {
826 {
Mark A. Greer65e866a2009-03-18 12:36:08 -0500827 .mapbase = DAVINCI_UART1_BASE,
828 .irq = IRQ_UARTINT1,
829 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
830 UPF_IOREMAP,
831 .iotype = UPIO_MEM32,
832 .regshift = 2,
833 },
834 {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530835 .flags = 0,
836 }
837};
838static struct plat_serial8250_port dm646x_serial2_platform_data[] = {
839 {
Mark A. Greer65e866a2009-03-18 12:36:08 -0500840 .mapbase = DAVINCI_UART2_BASE,
841 .irq = IRQ_DM646X_UARTINT2,
842 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
843 UPF_IOREMAP,
844 .iotype = UPIO_MEM32,
845 .regshift = 2,
846 },
847 {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530848 .flags = 0,
849 }
Mark A. Greer65e866a2009-03-18 12:36:08 -0500850};
851
Manjunathappa, Prakashfcf71572013-06-19 14:45:42 +0530852struct platform_device dm646x_serial_device[] = {
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530853 {
854 .name = "serial8250",
855 .id = PLAT8250_DEV_PLATFORM,
856 .dev = {
857 .platform_data = dm646x_serial0_platform_data,
858 }
Mark A. Greer65e866a2009-03-18 12:36:08 -0500859 },
Manjunathappa, Prakash19955c32013-06-19 14:45:38 +0530860 {
861 .name = "serial8250",
862 .id = PLAT8250_DEV_PLATFORM1,
863 .dev = {
864 .platform_data = dm646x_serial1_platform_data,
865 }
866 },
867 {
868 .name = "serial8250",
869 .id = PLAT8250_DEV_PLATFORM2,
870 .dev = {
871 .platform_data = dm646x_serial2_platform_data,
872 }
873 },
874 {
875 }
Mark A. Greer65e866a2009-03-18 12:36:08 -0500876};
877
Bhumika Goyalab419102017-10-16 12:08:24 +0200878static const struct davinci_soc_info davinci_soc_info_dm646x = {
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700879 .io_desc = dm646x_io_desc,
880 .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
Cyril Chemparathy3347db82010-05-07 17:06:34 -0400881 .jtag_id_reg = 0x01c40028,
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700882 .ids = dm646x_ids,
883 .ids_num = ARRAY_SIZE(dm646x_ids),
Mark A. Greerd81d1882009-04-15 12:39:33 -0700884 .psc_bases = dm646x_psc_bases,
885 .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
Cyril Chemparathy779b0d52010-05-07 17:06:38 -0400886 .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
Mark A. Greer0e585952009-04-15 12:39:48 -0700887 .pinmux_pins = dm646x_pins,
888 .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
Cyril Chemparathybd808942010-05-07 17:06:37 -0400889 .intc_base = DAVINCI_ARM_INTC_BASE,
Mark A. Greer673dd362009-04-15 12:40:00 -0700890 .intc_type = DAVINCI_INTC_TYPE_AINTC,
891 .intc_irq_prios = dm646x_default_priorities,
892 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
Mark A. Greerf64691b2009-04-15 12:40:11 -0700893 .timer_info = &dm646x_timer_info,
Mark A. Greer972412b2009-04-15 12:40:56 -0700894 .emac_pdata = &dm646x_emac_pdata,
David Brownell0d04eb42009-04-30 17:35:48 -0700895 .sram_dma = 0x10010000,
896 .sram_len = SZ_32K,
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700897};
898
Chaithrika U S25acf552009-06-05 06:28:08 -0400899void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
900{
901 dm646x_mcasp0_device.dev.platform_data = pdata;
902 platform_device_register(&dm646x_mcasp0_device);
903}
904
905void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
906{
907 dm646x_mcasp1_device.dev.platform_data = pdata;
908 platform_device_register(&dm646x_mcasp1_device);
909 platform_device_register(&dm646x_dit_device);
910}
911
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400912void dm646x_setup_vpif(struct vpif_display_config *display_config,
913 struct vpif_capture_config *capture_config)
914{
915 unsigned int value;
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400916
Manjunath Hadli5cfb19a2011-12-21 19:13:36 +0530917 value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400918 value &= ~VSCLKDIS_MASK;
Manjunath Hadli5cfb19a2011-12-21 19:13:36 +0530919 __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VSCLKDIS));
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400920
Manjunath Hadli5cfb19a2011-12-21 19:13:36 +0530921 value = __raw_readl(DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400922 value &= ~VDD3P3V_VID_MASK;
Manjunath Hadli5cfb19a2011-12-21 19:13:36 +0530923 __raw_writel(value, DAVINCI_SYSMOD_VIRT(SYSMOD_VDD3P3VPWDN));
Muralidharan Karicheri85609c12009-09-16 13:15:30 -0400924
925 davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
926 davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
927 davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
928 davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
929
930 vpif_display_dev.dev.platform_data = display_config;
931 vpif_capture_dev.dev.platform_data = capture_config;
932 platform_device_register(&vpif_dev);
933 platform_device_register(&vpif_display_dev);
934 platform_device_register(&vpif_capture_dev);
935}
936
Rajashekhara, Sudhakarcce3ddd2010-06-29 11:35:15 +0530937int __init dm646x_init_edma(struct edma_rsv_info *rsv)
938{
Peter Ujfalusi7ab388e2015-10-14 14:42:51 +0300939 struct platform_device *edma_pdev;
940
Peter Ujfalusid4cb7f42015-10-14 14:42:46 +0300941 dm646x_edma_pdata.rsv = rsv;
Rajashekhara, Sudhakarcce3ddd2010-06-29 11:35:15 +0530942
Peter Ujfalusi7ab388e2015-10-14 14:42:51 +0300943 edma_pdev = platform_device_register_full(&dm646x_edma_device);
Vasyl Gomonovycha8bc4f02017-11-28 00:03:33 +0100944 return PTR_ERR_OR_ZERO(edma_pdev);
Rajashekhara, Sudhakarcce3ddd2010-06-29 11:35:15 +0530945}
946
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700947void __init dm646x_init(void)
948{
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700949 davinci_common_init(&davinci_soc_info_dm646x);
Manjunath Hadli5cfb19a2011-12-21 19:13:36 +0530950 davinci_map_sysmod();
David Lechner96c08172018-01-19 21:20:22 -0600951}
952
953void __init dm646x_init_time(unsigned long ref_clk_rate,
954 unsigned long aux_clkin_rate)
955{
956 ref_clk.rate = ref_clk_rate;
957 aux_clkin.rate = aux_clkin_rate;
958 davinci_clk_init(dm646x_clks);
959 davinci_timer_init();
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700960}
961
962static int __init dm646x_init_devices(void)
963{
Sekhar Nori12330902014-02-26 10:29:43 +0530964 int ret = 0;
965
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700966 if (!cpu_is_davinci_dm646x())
967 return 0;
968
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400969 platform_device_register(&dm646x_mdio_device);
Mark A. Greer972412b2009-04-15 12:40:56 -0700970 platform_device_register(&dm646x_emac_device);
Cyril Chemparathyd22960c2010-09-15 10:11:22 -0400971
Sekhar Nori12330902014-02-26 10:29:43 +0530972 ret = davinci_init_wdt();
973 if (ret)
974 pr_warn("%s: watchdog init failed: %d\n", __func__, ret);
975
976 return ret;
Kevin Hilmane38d92f2009-04-29 17:44:58 -0700977}
978postcore_initcall(dm646x_init_devices);