blob: 14671406212f00a65d1af8e7e2b10489f93bbba3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050096 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040097 "HAINAN",
Alex Deucher6eac752e2013-06-07 11:36:11 -040098 "BONAIRE",
99 "KAVERI",
100 "KABINI",
Alex Deucher3bf599e2013-08-06 15:13:36 -0400101 "HAWAII",
Samuel Lib0a9f222014-04-30 18:40:48 -0400102 "MULLINS",
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000103 "LAST",
104};
105
Alex Deucher90c4cde2014-04-10 22:29:01 -0400106bool radeon_is_px(struct drm_device *dev)
107{
108 struct radeon_device *rdev = dev->dev_private;
109
110 if (rdev->flags & RADEON_IS_PX)
111 return true;
112 return false;
113}
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000114
Alex Deucher0c195112012-07-17 14:02:33 -0400115/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500116 * radeon_program_register_sequence - program an array of registers.
117 *
118 * @rdev: radeon_device pointer
119 * @registers: pointer to the register array
120 * @array_size: size of the register array
121 *
122 * Programs an array or registers with and and or masks.
123 * This is a helper for setting golden registers.
124 */
125void radeon_program_register_sequence(struct radeon_device *rdev,
126 const u32 *registers,
127 const u32 array_size)
128{
129 u32 tmp, reg, and_mask, or_mask;
130 int i;
131
132 if (array_size % 3)
133 return;
134
135 for (i = 0; i < array_size; i +=3) {
136 reg = registers[i + 0];
137 and_mask = registers[i + 1];
138 or_mask = registers[i + 2];
139
140 if (and_mask == 0xffffffff) {
141 tmp = or_mask;
142 } else {
143 tmp = RREG32(reg);
144 tmp &= ~and_mask;
145 tmp |= or_mask;
146 }
147 WREG32(reg, tmp);
148 }
149}
150
Alex Deucher1a0041b2013-10-02 13:01:36 -0400151void radeon_pci_config_reset(struct radeon_device *rdev)
152{
153 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
154}
155
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500156/**
Alex Deucher0c195112012-07-17 14:02:33 -0400157 * radeon_surface_init - Clear GPU surface registers.
158 *
159 * @rdev: radeon_device pointer
160 *
161 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200162 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000163void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200164{
165 /* FIXME: check this out */
166 if (rdev->family < CHIP_R600) {
167 int i;
168
Dave Airlie550e2d92009-12-09 14:15:38 +1000169 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
170 if (rdev->surface_regs[i].bo)
171 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
172 else
173 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200174 }
Dave Airliee024e112009-06-24 09:48:08 +1000175 /* enable surfaces */
176 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200177 }
178}
179
180/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181 * GPU scratch registers helpers function.
182 */
Alex Deucher0c195112012-07-17 14:02:33 -0400183/**
184 * radeon_scratch_init - Init scratch register driver information.
185 *
186 * @rdev: radeon_device pointer
187 *
188 * Init CP scratch register driver information (r1xx-r5xx)
189 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000190void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191{
192 int i;
193
194 /* FIXME: check this out */
195 if (rdev->family < CHIP_R300) {
196 rdev->scratch.num_reg = 5;
197 } else {
198 rdev->scratch.num_reg = 7;
199 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400200 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201 for (i = 0; i < rdev->scratch.num_reg; i++) {
202 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400203 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 }
205}
206
Alex Deucher0c195112012-07-17 14:02:33 -0400207/**
208 * radeon_scratch_get - Allocate a scratch register
209 *
210 * @rdev: radeon_device pointer
211 * @reg: scratch register mmio offset
212 *
213 * Allocate a CP scratch register for use by the driver (all asics).
214 * Returns 0 on success or -EINVAL on failure.
215 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
217{
218 int i;
219
220 for (i = 0; i < rdev->scratch.num_reg; i++) {
221 if (rdev->scratch.free[i]) {
222 rdev->scratch.free[i] = false;
223 *reg = rdev->scratch.reg[i];
224 return 0;
225 }
226 }
227 return -EINVAL;
228}
229
Alex Deucher0c195112012-07-17 14:02:33 -0400230/**
231 * radeon_scratch_free - Free a scratch register
232 *
233 * @rdev: radeon_device pointer
234 * @reg: scratch register mmio offset
235 *
236 * Free a CP scratch register allocated for use by the driver (all asics)
237 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
239{
240 int i;
241
242 for (i = 0; i < rdev->scratch.num_reg; i++) {
243 if (rdev->scratch.reg[i] == reg) {
244 rdev->scratch.free[i] = true;
245 return;
246 }
247 }
248}
249
Alex Deucher0c195112012-07-17 14:02:33 -0400250/*
Alex Deucher75efdee2013-03-04 12:47:46 -0500251 * GPU doorbell aperture helpers function.
252 */
253/**
254 * radeon_doorbell_init - Init doorbell driver information.
255 *
256 * @rdev: radeon_device pointer
257 *
258 * Init doorbell driver information (CIK)
259 * Returns 0 on success, error on failure.
260 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530261static int radeon_doorbell_init(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500262{
Alex Deucher75efdee2013-03-04 12:47:46 -0500263 /* doorbell bar mapping */
264 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
265 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
266
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500267 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
268 if (rdev->doorbell.num_doorbells == 0)
269 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500270
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500271 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
Alex Deucher75efdee2013-03-04 12:47:46 -0500272 if (rdev->doorbell.ptr == NULL) {
273 return -ENOMEM;
274 }
275 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
276 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
277
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500278 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
Alex Deucher75efdee2013-03-04 12:47:46 -0500279
Alex Deucher75efdee2013-03-04 12:47:46 -0500280 return 0;
281}
282
283/**
284 * radeon_doorbell_fini - Tear down doorbell driver information.
285 *
286 * @rdev: radeon_device pointer
287 *
288 * Tear down doorbell driver information (CIK)
289 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530290static void radeon_doorbell_fini(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500291{
292 iounmap(rdev->doorbell.ptr);
293 rdev->doorbell.ptr = NULL;
294}
295
296/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500297 * radeon_doorbell_get - Allocate a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500298 *
299 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500300 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500301 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500302 * Allocate a doorbell for use by the driver (all asics).
Alex Deucher75efdee2013-03-04 12:47:46 -0500303 * Returns 0 on success or -EINVAL on failure.
304 */
305int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
306{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500307 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
308 if (offset < rdev->doorbell.num_doorbells) {
309 __set_bit(offset, rdev->doorbell.used);
310 *doorbell = offset;
311 return 0;
312 } else {
313 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500314 }
Alex Deucher75efdee2013-03-04 12:47:46 -0500315}
316
317/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500318 * radeon_doorbell_free - Free a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500319 *
320 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500321 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500322 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500323 * Free a doorbell allocated for use by the driver (all asics)
Alex Deucher75efdee2013-03-04 12:47:46 -0500324 */
325void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
326{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500327 if (doorbell < rdev->doorbell.num_doorbells)
328 __clear_bit(doorbell, rdev->doorbell.used);
Alex Deucher75efdee2013-03-04 12:47:46 -0500329}
330
331/*
Alex Deucher0c195112012-07-17 14:02:33 -0400332 * radeon_wb_*()
333 * Writeback is the the method by which the the GPU updates special pages
334 * in memory with the status of certain GPU events (fences, ring pointers,
335 * etc.).
336 */
337
338/**
339 * radeon_wb_disable - Disable Writeback
340 *
341 * @rdev: radeon_device pointer
342 *
343 * Disables Writeback (all asics). Used for suspend.
344 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400345void radeon_wb_disable(struct radeon_device *rdev)
346{
Alex Deucher724c80e2010-08-27 18:25:25 -0400347 rdev->wb.enabled = false;
348}
349
Alex Deucher0c195112012-07-17 14:02:33 -0400350/**
351 * radeon_wb_fini - Disable Writeback and free memory
352 *
353 * @rdev: radeon_device pointer
354 *
355 * Disables Writeback and frees the Writeback memory (all asics).
356 * Used at driver shutdown.
357 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400358void radeon_wb_fini(struct radeon_device *rdev)
359{
360 radeon_wb_disable(rdev);
361 if (rdev->wb.wb_obj) {
Jerome Glisse089920f2013-06-06 17:51:21 -0400362 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
363 radeon_bo_kunmap(rdev->wb.wb_obj);
364 radeon_bo_unpin(rdev->wb.wb_obj);
365 radeon_bo_unreserve(rdev->wb.wb_obj);
366 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400367 radeon_bo_unref(&rdev->wb.wb_obj);
368 rdev->wb.wb = NULL;
369 rdev->wb.wb_obj = NULL;
370 }
371}
372
Alex Deucher0c195112012-07-17 14:02:33 -0400373/**
374 * radeon_wb_init- Init Writeback driver info and allocate memory
375 *
376 * @rdev: radeon_device pointer
377 *
378 * Disables Writeback and frees the Writeback memory (all asics).
379 * Used at driver startup.
380 * Returns 0 on success or an -error on failure.
381 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400382int radeon_wb_init(struct radeon_device *rdev)
383{
384 int r;
385
386 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100387 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400388 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400389 if (r) {
390 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
391 return r;
392 }
Jerome Glisse089920f2013-06-06 17:51:21 -0400393 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
394 if (unlikely(r != 0)) {
395 radeon_wb_fini(rdev);
396 return r;
397 }
398 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
399 &rdev->wb.gpu_addr);
400 if (r) {
401 radeon_bo_unreserve(rdev->wb.wb_obj);
402 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
403 radeon_wb_fini(rdev);
404 return r;
405 }
406 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
Alex Deucher724c80e2010-08-27 18:25:25 -0400407 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse089920f2013-06-06 17:51:21 -0400408 if (r) {
409 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
410 radeon_wb_fini(rdev);
411 return r;
412 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400413 }
414
Alex Deuchere6ba7592011-06-13 22:02:51 +0000415 /* clear wb memory */
416 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400417 /* disable event_write fences */
418 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400419 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200420 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400421 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200422 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400423 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500424 /* often unreliable on AGP */
425 rdev->wb.enabled = false;
426 } else if (rdev->family < CHIP_R300) {
427 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400428 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400429 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400430 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400431 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200432 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400433 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200434 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400435 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400436 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400437 /* always use writeback/events on NI, APUs */
438 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500439 rdev->wb.enabled = true;
440 rdev->wb.use_event = true;
441 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400442
443 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
444
445 return 0;
446}
447
Jerome Glissed594e462010-02-17 21:54:29 +0000448/**
449 * radeon_vram_location - try to find VRAM location
450 * @rdev: radeon device structure holding all necessary informations
451 * @mc: memory controller structure holding memory informations
452 * @base: base address at which to put VRAM
453 *
454 * Function will place try to place VRAM at base address provided
455 * as parameter (which is so far either PCI aperture address or
456 * for IGP TOM base address).
457 *
458 * If there is not enough space to fit the unvisible VRAM in the 32bits
459 * address space then we limit the VRAM size to the aperture.
460 *
461 * If we are using AGP and if the AGP aperture doesn't allow us to have
462 * room for all the VRAM than we restrict the VRAM to the PCI aperture
463 * size and print a warning.
464 *
465 * This function will never fails, worst case are limiting VRAM.
466 *
467 * Note: GTT start, end, size should be initialized before calling this
468 * function on AGP platform.
469 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300470 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000471 * this shouldn't be a problem as we are using the PCI aperture as a reference.
472 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
473 * not IGP.
474 *
475 * Note: we use mc_vram_size as on some board we need to program the mc to
476 * cover the whole aperture even if VRAM size is inferior to aperture size
477 * Novell bug 204882 + along with lots of ubuntu ones
478 *
479 * Note: when limiting vram it's safe to overwritte real_vram_size because
480 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
481 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
482 * ones)
483 *
484 * Note: IGP TOM addr should be the same as the aperture addr, we don't
485 * explicitly check for that thought.
486 *
487 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488 */
Jerome Glissed594e462010-02-17 21:54:29 +0000489void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490{
Christian König1bcb04f2012-10-23 15:53:16 +0200491 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
492
Jerome Glissed594e462010-02-17 21:54:29 +0000493 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400494 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000495 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
496 mc->real_vram_size = mc->aper_size;
497 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498 }
Jerome Glissed594e462010-02-17 21:54:29 +0000499 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400500 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000501 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
502 mc->real_vram_size = mc->aper_size;
503 mc->mc_vram_size = mc->aper_size;
504 }
505 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200506 if (limit && limit < mc->real_vram_size)
507 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500508 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000509 mc->mc_vram_size >> 20, mc->vram_start,
510 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200511}
512
Jerome Glissed594e462010-02-17 21:54:29 +0000513/**
514 * radeon_gtt_location - try to find GTT location
515 * @rdev: radeon device structure holding all necessary informations
516 * @mc: memory controller structure holding memory informations
517 *
518 * Function will place try to place GTT before or after VRAM.
519 *
520 * If GTT size is bigger than space left then we ajust GTT size.
521 * Thus function will never fails.
522 *
523 * FIXME: when reducing GTT size align new size on power of 2.
524 */
525void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
526{
527 u64 size_af, size_bf;
528
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400529 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400530 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000531 if (size_bf > size_af) {
532 if (mc->gtt_size > size_bf) {
533 dev_warn(rdev->dev, "limiting GTT\n");
534 mc->gtt_size = size_bf;
535 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400536 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000537 } else {
538 if (mc->gtt_size > size_af) {
539 dev_warn(rdev->dev, "limiting GTT\n");
540 mc->gtt_size = size_af;
541 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400542 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000543 }
544 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500545 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000546 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
547}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548
549/*
550 * GPU helpers function.
551 */
Alex Deucher0c195112012-07-17 14:02:33 -0400552/**
553 * radeon_card_posted - check if the hw has already been initialized
554 *
555 * @rdev: radeon_device pointer
556 *
557 * Check if the asic has been initialized (all asics).
558 * Used at driver startup.
559 * Returns true if initialized or false if not.
560 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200561bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562{
563 uint32_t reg;
564
Alex Deucher50a583f2013-05-22 13:29:33 -0400565 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
Matt Fleming83e68182012-11-14 09:42:35 +0000566 if (efi_enabled(EFI_BOOT) &&
Alex Deucher50a583f2013-05-22 13:29:33 -0400567 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
568 (rdev->family < CHIP_R600))
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000569 return false;
570
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400571 if (ASIC_IS_NODCE(rdev))
572 goto check_memsize;
573
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400575 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500576 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
577 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400578 if (rdev->num_crtc >= 4) {
579 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
580 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
581 }
582 if (rdev->num_crtc >= 6) {
583 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
584 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
585 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500586 if (reg & EVERGREEN_CRTC_MASTER_EN)
587 return true;
588 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200589 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
590 RREG32(AVIVO_D2CRTC_CONTROL);
591 if (reg & AVIVO_CRTC_EN) {
592 return true;
593 }
594 } else {
595 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
596 RREG32(RADEON_CRTC2_GEN_CNTL);
597 if (reg & RADEON_CRTC_EN) {
598 return true;
599 }
600 }
601
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400602check_memsize:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200603 /* then check MEM_SIZE, in case the crtcs are off */
604 if (rdev->family >= CHIP_R600)
605 reg = RREG32(R600_CONFIG_MEMSIZE);
606 else
607 reg = RREG32(RADEON_CONFIG_MEMSIZE);
608
609 if (reg)
610 return true;
611
612 return false;
613
614}
615
Alex Deucher0c195112012-07-17 14:02:33 -0400616/**
617 * radeon_update_bandwidth_info - update display bandwidth params
618 *
619 * @rdev: radeon_device pointer
620 *
621 * Used when sclk/mclk are switched or display modes are set.
622 * params are used to calculate display watermarks (all asics)
623 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400624void radeon_update_bandwidth_info(struct radeon_device *rdev)
625{
626 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400627 u32 sclk = rdev->pm.current_sclk;
628 u32 mclk = rdev->pm.current_mclk;
629
630 /* sclk/mclk in Mhz */
631 a.full = dfixed_const(100);
632 rdev->pm.sclk.full = dfixed_const(sclk);
633 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
634 rdev->pm.mclk.full = dfixed_const(mclk);
635 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400636
637 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000638 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400639 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000640 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400641 }
642}
643
Alex Deucher0c195112012-07-17 14:02:33 -0400644/**
645 * radeon_boot_test_post_card - check and possibly initialize the hw
646 *
647 * @rdev: radeon_device pointer
648 *
649 * Check if the asic is initialized and if not, attempt to initialize
650 * it (all asics).
651 * Returns true if initialized or false if not.
652 */
Dave Airlie72542d72009-12-01 14:06:31 +1000653bool radeon_boot_test_post_card(struct radeon_device *rdev)
654{
655 if (radeon_card_posted(rdev))
656 return true;
657
658 if (rdev->bios) {
659 DRM_INFO("GPU not posted. posting now...\n");
660 if (rdev->is_atom_bios)
661 atom_asic_init(rdev->mode_info.atom_context);
662 else
663 radeon_combios_asic_init(rdev->ddev);
664 return true;
665 } else {
666 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
667 return false;
668 }
669}
670
Alex Deucher0c195112012-07-17 14:02:33 -0400671/**
672 * radeon_dummy_page_init - init dummy page used by the driver
673 *
674 * @rdev: radeon_device pointer
675 *
676 * Allocate the dummy page used by the driver (all asics).
677 * This dummy page is used by the driver as a filler for gart entries
678 * when pages are taken out of the GART
679 * Returns 0 on sucess, -ENOMEM on failure.
680 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000681int radeon_dummy_page_init(struct radeon_device *rdev)
682{
Dave Airlie82568562010-02-05 16:00:07 +1000683 if (rdev->dummy_page.page)
684 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000685 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
686 if (rdev->dummy_page.page == NULL)
687 return -ENOMEM;
688 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
689 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000690 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
691 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000692 __free_page(rdev->dummy_page.page);
693 rdev->dummy_page.page = NULL;
694 return -ENOMEM;
695 }
696 return 0;
697}
698
Alex Deucher0c195112012-07-17 14:02:33 -0400699/**
700 * radeon_dummy_page_fini - free dummy page used by the driver
701 *
702 * @rdev: radeon_device pointer
703 *
704 * Frees the dummy page used by the driver (all asics).
705 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000706void radeon_dummy_page_fini(struct radeon_device *rdev)
707{
708 if (rdev->dummy_page.page == NULL)
709 return;
710 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
711 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
712 __free_page(rdev->dummy_page.page);
713 rdev->dummy_page.page = NULL;
714}
715
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200717/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400718/*
719 * ATOM is an interpreted byte code stored in tables in the vbios. The
720 * driver registers callbacks to access registers and the interpreter
721 * in the driver parses the tables and executes then to program specific
722 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
723 * atombios.h, and atom.c
724 */
725
726/**
727 * cail_pll_read - read PLL register
728 *
729 * @info: atom card_info pointer
730 * @reg: PLL register offset
731 *
732 * Provides a PLL register accessor for the atom interpreter (r4xx+).
733 * Returns the value of the PLL register.
734 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200735static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
736{
737 struct radeon_device *rdev = info->dev->dev_private;
738 uint32_t r;
739
740 r = rdev->pll_rreg(rdev, reg);
741 return r;
742}
743
Alex Deucher0c195112012-07-17 14:02:33 -0400744/**
745 * cail_pll_write - write PLL register
746 *
747 * @info: atom card_info pointer
748 * @reg: PLL register offset
749 * @val: value to write to the pll register
750 *
751 * Provides a PLL register accessor for the atom interpreter (r4xx+).
752 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200753static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
754{
755 struct radeon_device *rdev = info->dev->dev_private;
756
757 rdev->pll_wreg(rdev, reg, val);
758}
759
Alex Deucher0c195112012-07-17 14:02:33 -0400760/**
761 * cail_mc_read - read MC (Memory Controller) register
762 *
763 * @info: atom card_info pointer
764 * @reg: MC register offset
765 *
766 * Provides an MC register accessor for the atom interpreter (r4xx+).
767 * Returns the value of the MC register.
768 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
770{
771 struct radeon_device *rdev = info->dev->dev_private;
772 uint32_t r;
773
774 r = rdev->mc_rreg(rdev, reg);
775 return r;
776}
777
Alex Deucher0c195112012-07-17 14:02:33 -0400778/**
779 * cail_mc_write - write MC (Memory Controller) register
780 *
781 * @info: atom card_info pointer
782 * @reg: MC register offset
783 * @val: value to write to the pll register
784 *
785 * Provides a MC register accessor for the atom interpreter (r4xx+).
786 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200787static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
788{
789 struct radeon_device *rdev = info->dev->dev_private;
790
791 rdev->mc_wreg(rdev, reg, val);
792}
793
Alex Deucher0c195112012-07-17 14:02:33 -0400794/**
795 * cail_reg_write - write MMIO register
796 *
797 * @info: atom card_info pointer
798 * @reg: MMIO register offset
799 * @val: value to write to the pll register
800 *
801 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
802 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
804{
805 struct radeon_device *rdev = info->dev->dev_private;
806
807 WREG32(reg*4, val);
808}
809
Alex Deucher0c195112012-07-17 14:02:33 -0400810/**
811 * cail_reg_read - read MMIO register
812 *
813 * @info: atom card_info pointer
814 * @reg: MMIO register offset
815 *
816 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
817 * Returns the value of the MMIO register.
818 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
820{
821 struct radeon_device *rdev = info->dev->dev_private;
822 uint32_t r;
823
824 r = RREG32(reg*4);
825 return r;
826}
827
Alex Deucher0c195112012-07-17 14:02:33 -0400828/**
829 * cail_ioreg_write - write IO register
830 *
831 * @info: atom card_info pointer
832 * @reg: IO register offset
833 * @val: value to write to the pll register
834 *
835 * Provides a IO register accessor for the atom interpreter (r4xx+).
836 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400837static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
838{
839 struct radeon_device *rdev = info->dev->dev_private;
840
841 WREG32_IO(reg*4, val);
842}
843
Alex Deucher0c195112012-07-17 14:02:33 -0400844/**
845 * cail_ioreg_read - read IO register
846 *
847 * @info: atom card_info pointer
848 * @reg: IO register offset
849 *
850 * Provides an IO register accessor for the atom interpreter (r4xx+).
851 * Returns the value of the IO register.
852 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400853static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
854{
855 struct radeon_device *rdev = info->dev->dev_private;
856 uint32_t r;
857
858 r = RREG32_IO(reg*4);
859 return r;
860}
861
Alex Deucher0c195112012-07-17 14:02:33 -0400862/**
863 * radeon_atombios_init - init the driver info and callbacks for atombios
864 *
865 * @rdev: radeon_device pointer
866 *
867 * Initializes the driver info and register access callbacks for the
868 * ATOM interpreter (r4xx+).
869 * Returns 0 on sucess, -ENOMEM on failure.
870 * Called at driver startup.
871 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872int radeon_atombios_init(struct radeon_device *rdev)
873{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400874 struct card_info *atom_card_info =
875 kzalloc(sizeof(struct card_info), GFP_KERNEL);
876
877 if (!atom_card_info)
878 return -ENOMEM;
879
880 rdev->mode_info.atom_card_info = atom_card_info;
881 atom_card_info->dev = rdev->ddev;
882 atom_card_info->reg_read = cail_reg_read;
883 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400884 /* needed for iio ops */
885 if (rdev->rio_mem) {
886 atom_card_info->ioreg_read = cail_ioreg_read;
887 atom_card_info->ioreg_write = cail_ioreg_write;
888 } else {
889 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
890 atom_card_info->ioreg_read = cail_reg_read;
891 atom_card_info->ioreg_write = cail_reg_write;
892 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400893 atom_card_info->mc_read = cail_mc_read;
894 atom_card_info->mc_write = cail_mc_write;
895 atom_card_info->pll_read = cail_pll_read;
896 atom_card_info->pll_write = cail_pll_write;
897
898 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -0700899 if (!rdev->mode_info.atom_context) {
900 radeon_atombios_fini(rdev);
901 return -ENOMEM;
902 }
903
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100904 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000906 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907 return 0;
908}
909
Alex Deucher0c195112012-07-17 14:02:33 -0400910/**
911 * radeon_atombios_fini - free the driver info and callbacks for atombios
912 *
913 * @rdev: radeon_device pointer
914 *
915 * Frees the driver info and register access callbacks for the ATOM
916 * interpreter (r4xx+).
917 * Called at driver shutdown.
918 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200919void radeon_atombios_fini(struct radeon_device *rdev)
920{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100921 if (rdev->mode_info.atom_context) {
922 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +0100923 }
Tim Gardner0e34d092013-02-11 14:34:32 -0700924 kfree(rdev->mode_info.atom_context);
925 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400926 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -0700927 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200928}
929
Alex Deucher0c195112012-07-17 14:02:33 -0400930/* COMBIOS */
931/*
932 * COMBIOS is the bios format prior to ATOM. It provides
933 * command tables similar to ATOM, but doesn't have a unified
934 * parser. See radeon_combios.c
935 */
936
937/**
938 * radeon_combios_init - init the driver info for combios
939 *
940 * @rdev: radeon_device pointer
941 *
942 * Initializes the driver info for combios (r1xx-r3xx).
943 * Returns 0 on sucess.
944 * Called at driver startup.
945 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946int radeon_combios_init(struct radeon_device *rdev)
947{
948 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
949 return 0;
950}
951
Alex Deucher0c195112012-07-17 14:02:33 -0400952/**
953 * radeon_combios_fini - free the driver info for combios
954 *
955 * @rdev: radeon_device pointer
956 *
957 * Frees the driver info for combios (r1xx-r3xx).
958 * Called at driver shutdown.
959 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960void radeon_combios_fini(struct radeon_device *rdev)
961{
962}
963
Alex Deucher0c195112012-07-17 14:02:33 -0400964/* if we get transitioned to only one device, take VGA back */
965/**
966 * radeon_vga_set_decode - enable/disable vga decode
967 *
968 * @cookie: radeon_device pointer
969 * @state: enable/disable vga decode
970 *
971 * Enable/disable vga decode (all asics).
972 * Returns VGA resource flags.
973 */
Dave Airlie28d52042009-09-21 14:33:58 +1000974static unsigned int radeon_vga_set_decode(void *cookie, bool state)
975{
976 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000977 radeon_vga_set_state(rdev, state);
978 if (state)
979 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
980 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
981 else
982 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
983}
Dave Airliec1176d62009-10-08 14:03:05 +1000984
Alex Deucher0c195112012-07-17 14:02:33 -0400985/**
Christian König1bcb04f2012-10-23 15:53:16 +0200986 * radeon_check_pot_argument - check that argument is a power of two
987 *
988 * @arg: value to check
989 *
990 * Validates that a certain argument is a power of two (all asics).
991 * Returns true if argument is valid.
992 */
993static bool radeon_check_pot_argument(int arg)
994{
995 return (arg & (arg - 1)) == 0;
996}
997
998/**
Alex Deucher0c195112012-07-17 14:02:33 -0400999 * radeon_check_arguments - validate module params
1000 *
1001 * @rdev: radeon_device pointer
1002 *
1003 * Validates certain module parameters and updates
1004 * the associated values used by the driver (all asics).
1005 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001006static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +01001007{
1008 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +02001009 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001010 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1011 radeon_vram_limit);
1012 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +01001013 }
Christian König1bcb04f2012-10-23 15:53:16 +02001014
Alex Deucheredcd26e2013-07-05 17:16:51 -04001015 if (radeon_gart_size == -1) {
1016 /* default to a larger gart size on newer asics */
1017 if (rdev->family >= CHIP_RV770)
1018 radeon_gart_size = 1024;
1019 else
1020 radeon_gart_size = 512;
1021 }
Jerome Glisse36421332009-12-11 21:18:34 +01001022 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +02001023 if (radeon_gart_size < 32) {
Alex Deucheredcd26e2013-07-05 17:16:51 -04001024 dev_warn(rdev->dev, "gart size (%d) too small\n",
Jerome Glisse36421332009-12-11 21:18:34 +01001025 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001026 if (rdev->family >= CHIP_RV770)
1027 radeon_gart_size = 1024;
1028 else
1029 radeon_gart_size = 512;
Christian König1bcb04f2012-10-23 15:53:16 +02001030 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001031 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1032 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001033 if (rdev->family >= CHIP_RV770)
1034 radeon_gart_size = 1024;
1035 else
1036 radeon_gart_size = 512;
Jerome Glisse36421332009-12-11 21:18:34 +01001037 }
Christian König1bcb04f2012-10-23 15:53:16 +02001038 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1039
Jerome Glisse36421332009-12-11 21:18:34 +01001040 /* AGP mode can only be -1, 1, 2, 4, 8 */
1041 switch (radeon_agpmode) {
1042 case -1:
1043 case 0:
1044 case 1:
1045 case 2:
1046 case 4:
1047 case 8:
1048 break;
1049 default:
1050 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1051 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1052 radeon_agpmode = 0;
1053 break;
1054 }
1055}
1056
Alex Deucher0c195112012-07-17 14:02:33 -04001057/**
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001058 * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
1059 * needed for waking up.
1060 *
1061 * @pdev: pci dev pointer
1062 */
1063static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
1064{
1065
1066 /* 6600m in a macbook pro */
1067 if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1068 pdev->subsystem_device == 0x00e2) {
1069 printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
1070 return true;
1071 }
1072
1073 return false;
1074}
1075
1076/**
Alex Deucher0c195112012-07-17 14:02:33 -04001077 * radeon_switcheroo_set_state - set switcheroo state
1078 *
1079 * @pdev: pci dev pointer
1080 * @state: vga switcheroo state
1081 *
1082 * Callback for the switcheroo driver. Suspends or resumes the
1083 * the asics before or after it is powered up using ACPI methods.
1084 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001085static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1086{
1087 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001088
Alex Deucher90c4cde2014-04-10 22:29:01 -04001089 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001090 return;
1091
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001092 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001093 unsigned d3_delay = dev->pdev->d3_delay;
1094
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001095 printk(KERN_INFO "radeon: switched on\n");
1096 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +10001097 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001098
1099 if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
1100 dev->pdev->d3_delay = 20;
1101
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001102 radeon_resume_kms(dev, true, true);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001103
1104 dev->pdev->d3_delay = d3_delay;
1105
Dave Airlie5bcf7192010-12-07 09:20:40 +10001106 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +10001107 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001108 } else {
1109 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +10001110 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001111 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001112 radeon_suspend_kms(dev, true, true);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001113 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001114 }
1115}
1116
Alex Deucher0c195112012-07-17 14:02:33 -04001117/**
1118 * radeon_switcheroo_can_switch - see if switcheroo state can change
1119 *
1120 * @pdev: pci dev pointer
1121 *
1122 * Callback for the switcheroo driver. Check of the switcheroo
1123 * state can be changed.
1124 * Returns true if the state can be changed, false if not.
1125 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001126static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1127{
1128 struct drm_device *dev = pci_get_drvdata(pdev);
1129 bool can_switch;
1130
1131 spin_lock(&dev->count_lock);
1132 can_switch = (dev->open_count == 0);
1133 spin_unlock(&dev->count_lock);
1134 return can_switch;
1135}
1136
Takashi Iwai26ec6852012-05-11 07:51:17 +02001137static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1138 .set_gpu_state = radeon_switcheroo_set_state,
1139 .reprobe = NULL,
1140 .can_switch = radeon_switcheroo_can_switch,
1141};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001142
Alex Deucher0c195112012-07-17 14:02:33 -04001143/**
1144 * radeon_device_init - initialize the driver
1145 *
1146 * @rdev: radeon_device pointer
1147 * @pdev: drm dev pointer
1148 * @pdev: pci dev pointer
1149 * @flags: driver flags
1150 *
1151 * Initializes the driver info and hw (all asics).
1152 * Returns 0 for success or an error on failure.
1153 * Called at driver startup.
1154 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001155int radeon_device_init(struct radeon_device *rdev,
1156 struct drm_device *ddev,
1157 struct pci_dev *pdev,
1158 uint32_t flags)
1159{
Alex Deucher351a52a2010-06-30 11:52:50 -04001160 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001161 int dma_bits;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001162 bool runtime = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001163
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001165 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001166 rdev->ddev = ddev;
1167 rdev->pdev = pdev;
1168 rdev->flags = flags;
1169 rdev->family = flags & RADEON_FAMILY_MASK;
1170 rdev->is_atom_bios = false;
1171 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
Alex Deucheredcd26e2013-07-05 17:16:51 -04001172 rdev->mc.gtt_size = 512 * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001173 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001174 /* set up ring ids */
1175 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1176 rdev->ring[i].idx = i;
1177 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001178
Thomas Reimd522d9c2011-07-29 14:28:59 +00001179 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1180 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1181 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001182
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001183 /* mutex initialization are all done here so we
1184 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001185 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001186 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001187 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001188 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001189 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001190 mutex_init(&rdev->gpu_clock_mutex);
Alex Deucherf61d5b462013-08-06 12:40:16 -04001191 mutex_init(&rdev->srbm_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001192 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001193 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001194 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001195 r = radeon_gem_init(rdev);
1196 if (r)
1197 return r;
Christian König529364e2014-02-20 19:33:15 +01001198
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001199 /* Adjust VM size here.
1200 * Currently set to 4GB ((1 << 20) 4k pages).
1201 * Max GPUVM size for cayman and SI is 40 bits.
1202 */
Jerome Glisse721604a2012-01-05 22:11:05 -05001203 rdev->vm_manager.max_pfn = 1 << 20;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001204
Jerome Glisse4aac0472009-09-14 18:29:49 +02001205 /* Set asic functions */
1206 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001207 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001208 return r;
Jerome Glisse36421332009-12-11 21:18:34 +01001209 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001210
Alex Deucherf95df9c2010-03-21 14:02:25 -04001211 /* all of the newer IGP chips have an internal gart
1212 * However some rs4xx report as AGP, so remove that here.
1213 */
1214 if ((rdev->family >= CHIP_RS400) &&
1215 (rdev->flags & RADEON_IS_IGP)) {
1216 rdev->flags &= ~RADEON_IS_AGP;
1217 }
1218
Jerome Glisse30256a32009-11-30 17:47:59 +01001219 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001220 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221 }
1222
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001223 /* Set the internal MC address mask
1224 * This is the max address of the GPU's
1225 * internal address space.
1226 */
1227 if (rdev->family >= CHIP_CAYMAN)
1228 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1229 else if (rdev->family >= CHIP_CEDAR)
1230 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1231 else
1232 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1233
Dave Airliead49f502009-07-10 22:36:26 +10001234 /* set DMA mask + need_dma32 flags.
1235 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001236 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001237 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001238 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001239 */
1240 rdev->need_dma32 = false;
1241 if (rdev->flags & RADEON_IS_AGP)
1242 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001243 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001244 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001245 rdev->need_dma32 = true;
1246
1247 dma_bits = rdev->need_dma32 ? 32 : 40;
1248 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001249 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001250 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001251 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1253 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001254 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1255 if (r) {
1256 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1257 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1258 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001259
1260 /* Registers mapping */
1261 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001262 spin_lock_init(&rdev->mmio_idx_lock);
Alex Deucherfe781182013-09-03 18:19:42 -04001263 spin_lock_init(&rdev->smc_idx_lock);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001264 spin_lock_init(&rdev->pll_idx_lock);
1265 spin_lock_init(&rdev->mc_idx_lock);
1266 spin_lock_init(&rdev->pcie_idx_lock);
1267 spin_lock_init(&rdev->pciep_idx_lock);
1268 spin_lock_init(&rdev->pif_idx_lock);
1269 spin_lock_init(&rdev->cg_idx_lock);
1270 spin_lock_init(&rdev->uvd_idx_lock);
1271 spin_lock_init(&rdev->rcu_idx_lock);
1272 spin_lock_init(&rdev->didt_idx_lock);
1273 spin_lock_init(&rdev->end_idx_lock);
Alex Deucherefad86db2012-12-18 21:24:37 -05001274 if (rdev->family >= CHIP_BONAIRE) {
1275 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1276 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1277 } else {
1278 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1279 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1280 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001281 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1282 if (rdev->rmmio == NULL) {
1283 return -ENOMEM;
1284 }
1285 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1286 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1287
Alex Deucher75efdee2013-03-04 12:47:46 -05001288 /* doorbell bar mapping */
1289 if (rdev->family >= CHIP_BONAIRE)
1290 radeon_doorbell_init(rdev);
1291
Alex Deucher351a52a2010-06-30 11:52:50 -04001292 /* io port mapping */
1293 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1294 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1295 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1296 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1297 break;
1298 }
1299 }
1300 if (rdev->rio_mem == NULL)
1301 DRM_ERROR("Unable to find PCI I/O BAR\n");
1302
Dave Airlie28d52042009-09-21 14:33:58 +10001303 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001304 /* this will fail for cards that aren't VGA class devices, just
1305 * ignore it */
1306 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001307
Alex Deucher90c4cde2014-04-10 22:29:01 -04001308 if (rdev->flags & RADEON_IS_PX)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001309 runtime = true;
1310 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1311 if (runtime)
1312 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
Dave Airlie28d52042009-09-21 14:33:58 +10001313
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001314 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001315 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001316 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001317
Christian König04eb2202012-07-07 12:47:58 +02001318 r = radeon_ib_ring_tests(rdev);
1319 if (r)
1320 DRM_ERROR("ib ring test failed (%d).\n", r);
1321
Jerome Glisse409851f2013-04-25 22:29:27 -04001322 r = radeon_gem_debugfs_init(rdev);
1323 if (r) {
1324 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1325 }
1326
Jerome Glisseb574f252009-10-06 19:04:29 +02001327 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1328 /* Acceleration not working on AGP card try again
1329 * with fallback to PCI or PCIE GART
1330 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001331 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001332 radeon_fini(rdev);
1333 radeon_agp_disable(rdev);
1334 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001335 if (r)
1336 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001337 }
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001338
Christian König60a7e392011-09-27 12:31:00 +02001339 if ((radeon_testing & 1)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001340 if (rdev->accel_working)
1341 radeon_test_moves(rdev);
1342 else
1343 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
Michel Dänzerecc0b322009-07-21 11:23:57 +02001344 }
Christian König60a7e392011-09-27 12:31:00 +02001345 if ((radeon_testing & 2)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001346 if (rdev->accel_working)
1347 radeon_test_syncing(rdev);
1348 else
1349 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
Christian König60a7e392011-09-27 12:31:00 +02001350 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001351 if (radeon_benchmarking) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001352 if (rdev->accel_working)
1353 radeon_benchmark(rdev, radeon_benchmarking);
1354 else
1355 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001356 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001357 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358}
1359
Christian König4d8bf9a2011-10-24 14:54:54 +02001360static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1361
Alex Deucher0c195112012-07-17 14:02:33 -04001362/**
1363 * radeon_device_fini - tear down the driver
1364 *
1365 * @rdev: radeon_device pointer
1366 *
1367 * Tear down the driver info (all asics).
1368 * Called at driver shutdown.
1369 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001370void radeon_device_fini(struct radeon_device *rdev)
1371{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001372 DRM_INFO("radeon: finishing device.\n");
1373 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001374 /* evict vram memory */
1375 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001376 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001377 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +10001378 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001379 if (rdev->rio_mem)
1380 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001381 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001382 iounmap(rdev->rmmio);
1383 rdev->rmmio = NULL;
Alex Deucher75efdee2013-03-04 12:47:46 -05001384 if (rdev->family >= CHIP_BONAIRE)
1385 radeon_doorbell_fini(rdev);
Christian König4d8bf9a2011-10-24 14:54:54 +02001386 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001387}
1388
1389
1390/*
1391 * Suspend & resume.
1392 */
Alex Deucher0c195112012-07-17 14:02:33 -04001393/**
1394 * radeon_suspend_kms - initiate device suspend
1395 *
1396 * @pdev: drm dev pointer
1397 * @state: suspend state
1398 *
1399 * Puts the hw in the suspend state (all asics).
1400 * Returns 0 for success or an error on failure.
1401 * Called at driver suspend.
1402 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001403int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001404{
Darren Jenkins875c1862009-12-30 12:18:30 +11001405 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001407 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001408 int i, r;
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001409 bool force_completion = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001410
Darren Jenkins875c1862009-12-30 12:18:30 +11001411 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001412 return -ENODEV;
1413 }
Dave Airlie7473e832012-09-13 12:02:30 +10001414
Darren Jenkins875c1862009-12-30 12:18:30 +11001415 rdev = dev->dev_private;
1416
Dave Airlie5bcf7192010-12-07 09:20:40 +10001417 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001418 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001419
Seth Forshee86698c22012-01-31 19:06:25 -06001420 drm_kms_helper_poll_disable(dev);
1421
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001422 /* turn off display hw */
1423 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1424 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1425 }
1426
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001427 /* unpin the front buffers */
1428 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07001429 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001430 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001431
1432 if (rfb == NULL || rfb->obj == NULL) {
1433 continue;
1434 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001435 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001436 /* don't unpin kernel fb objects */
1437 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001438 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001439 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001440 radeon_bo_unpin(robj);
1441 radeon_bo_unreserve(robj);
1442 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001443 }
1444 }
1445 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001446 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001447
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001448 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001449 for (i = 0; i < RADEON_NUM_RINGS; i++) {
Christian König37615522014-02-18 15:58:31 +01001450 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001451 if (r) {
1452 /* delay GPU reset to resume */
1453 force_completion = true;
1454 }
1455 }
1456 if (force_completion) {
1457 radeon_fence_driver_force_completion(rdev);
1458 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459
Yang Zhaof657c2a2009-09-15 12:21:01 +10001460 radeon_save_bios_scratch_regs(rdev);
1461
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001462 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001463 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001464 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001465 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001466
Jerome Glisse10b06122010-05-21 18:48:54 +02001467 radeon_agp_suspend(rdev);
1468
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001469 pci_save_state(dev->pdev);
Dave Airlie7473e832012-09-13 12:02:30 +10001470 if (suspend) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001471 /* Shut down the device */
1472 pci_disable_device(dev->pdev);
1473 pci_set_power_state(dev->pdev, PCI_D3hot);
1474 }
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001475
1476 if (fbcon) {
1477 console_lock();
1478 radeon_fbdev_set_suspend(rdev, 1);
1479 console_unlock();
1480 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481 return 0;
1482}
1483
Alex Deucher0c195112012-07-17 14:02:33 -04001484/**
1485 * radeon_resume_kms - initiate device resume
1486 *
1487 * @pdev: drm dev pointer
1488 *
1489 * Bring the hw back to operating state (all asics).
1490 * Returns 0 for success or an error on failure.
1491 * Called at driver resume.
1492 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001493int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001494{
Cedric Godin09bdf592010-06-11 14:40:56 -04001495 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001496 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001497 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001498
Dave Airlie5bcf7192010-12-07 09:20:40 +10001499 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001500 return 0;
1501
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001502 if (fbcon) {
1503 console_lock();
1504 }
Dave Airlie7473e832012-09-13 12:02:30 +10001505 if (resume) {
1506 pci_set_power_state(dev->pdev, PCI_D0);
1507 pci_restore_state(dev->pdev);
1508 if (pci_enable_device(dev->pdev)) {
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001509 if (fbcon)
1510 console_unlock();
Dave Airlie7473e832012-09-13 12:02:30 +10001511 return -1;
1512 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001513 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001514 /* resume AGP if in use */
1515 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001516 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001517
1518 r = radeon_ib_ring_tests(rdev);
1519 if (r)
1520 DRM_ERROR("ib ring test failed (%d).\n", r);
1521
Alex Deucherbc6a6292014-02-25 12:01:28 -05001522 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001523 /* do dpm late init */
1524 r = radeon_pm_late_init(rdev);
1525 if (r) {
1526 rdev->pm.dpm_enabled = false;
1527 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1528 }
Alex Deucherbc6a6292014-02-25 12:01:28 -05001529 } else {
1530 /* resume old pm late */
1531 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001532 }
1533
Yang Zhaof657c2a2009-09-15 12:21:01 +10001534 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001535
Alex Deucher3fa47d92012-01-20 14:56:39 -05001536 /* init dig PHYs, disp eng pll */
1537 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001538 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001539 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001540 /* turn on the BL */
1541 if (rdev->mode_info.bl_encoder) {
1542 u8 bl_level = radeon_get_backlight_level(rdev,
1543 rdev->mode_info.bl_encoder);
1544 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1545 bl_level);
1546 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001547 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001548 /* reset hpd state */
1549 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001550 /* blat the mode back in */
Dave Airlieec9954f2014-03-27 14:09:19 +10001551 if (fbcon) {
1552 drm_helper_resume_force_mode(dev);
1553 /* turn on display hw */
1554 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1555 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1556 }
Alex Deuchera93f3442010-12-20 11:22:29 -05001557 }
Seth Forshee86698c22012-01-31 19:06:25 -06001558
1559 drm_kms_helper_poll_enable(dev);
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001560
1561 if (fbcon) {
1562 radeon_fbdev_set_suspend(rdev, 0);
1563 console_unlock();
1564 }
1565
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001566 return 0;
1567}
1568
Alex Deucher0c195112012-07-17 14:02:33 -04001569/**
1570 * radeon_gpu_reset - reset the asic
1571 *
1572 * @rdev: radeon device pointer
1573 *
1574 * Attempt the reset the GPU if it has hung (all asics).
1575 * Returns 0 for success or an error on failure.
1576 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001577int radeon_gpu_reset(struct radeon_device *rdev)
1578{
Christian König55d7c222012-07-09 11:52:44 +02001579 unsigned ring_sizes[RADEON_NUM_RINGS];
1580 uint32_t *ring_data[RADEON_NUM_RINGS];
1581
1582 bool saved = false;
1583
1584 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001585 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001586
Jerome Glissedee53e72012-07-02 12:45:19 -04001587 down_write(&rdev->exclusive_lock);
Christian Königf9eaf9a2013-10-29 20:14:47 +01001588
1589 if (!rdev->needs_reset) {
1590 up_write(&rdev->exclusive_lock);
1591 return 0;
1592 }
1593
1594 rdev->needs_reset = false;
1595
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001596 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001597 /* block TTM */
1598 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Alex Deucher95f59502013-07-31 09:16:42 -04001599 radeon_pm_suspend(rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001600 radeon_suspend(rdev);
1601
Christian König55d7c222012-07-09 11:52:44 +02001602 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1603 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1604 &ring_data[i]);
1605 if (ring_sizes[i]) {
1606 saved = true;
1607 dev_info(rdev->dev, "Saved %d dwords of commands "
1608 "on ring %d.\n", ring_sizes[i], i);
1609 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001610 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001611
Christian König55d7c222012-07-09 11:52:44 +02001612retry:
1613 r = radeon_asic_reset(rdev);
1614 if (!r) {
1615 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1616 radeon_resume(rdev);
1617 }
1618
1619 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001620
1621 if (!r) {
1622 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1623 radeon_ring_restore(rdev, &rdev->ring[i],
1624 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001625 ring_sizes[i] = 0;
1626 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001627 }
1628
1629 r = radeon_ib_ring_tests(rdev);
1630 if (r) {
1631 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1632 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001633 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001634 radeon_suspend(rdev);
1635 goto retry;
1636 }
1637 }
1638 } else {
Jerome Glisse76903b92012-12-17 10:29:06 -05001639 radeon_fence_driver_force_completion(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001640 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1641 kfree(ring_data[i]);
1642 }
1643 }
1644
Alex Deucher95f59502013-07-31 09:16:42 -04001645 radeon_pm_resume(rdev);
Jerome Glissed3493572012-12-14 16:20:46 -05001646 drm_helper_resume_force_mode(rdev->ddev);
1647
Christian König55d7c222012-07-09 11:52:44 +02001648 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001649 if (r) {
1650 /* bad news, how to tell it to userspace ? */
1651 dev_info(rdev->dev, "GPU reset failed\n");
1652 }
1653
Jerome Glissedee53e72012-07-02 12:45:19 -04001654 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001655 return r;
1656}
1657
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001658
1659/*
1660 * Debugfs
1661 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662int radeon_debugfs_add_files(struct radeon_device *rdev,
1663 struct drm_info_list *files,
1664 unsigned nfiles)
1665{
1666 unsigned i;
1667
Christian König4d8bf9a2011-10-24 14:54:54 +02001668 for (i = 0; i < rdev->debugfs_count; i++) {
1669 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001670 /* Already registered */
1671 return 0;
1672 }
1673 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001674
Christian König4d8bf9a2011-10-24 14:54:54 +02001675 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001676 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1677 DRM_ERROR("Reached maximum number of debugfs components.\n");
1678 DRM_ERROR("Report so we increase "
1679 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001680 return -EINVAL;
1681 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001682 rdev->debugfs[rdev->debugfs_count].files = files;
1683 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1684 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001685#if defined(CONFIG_DEBUG_FS)
1686 drm_debugfs_create_files(files, nfiles,
1687 rdev->ddev->control->debugfs_root,
1688 rdev->ddev->control);
1689 drm_debugfs_create_files(files, nfiles,
1690 rdev->ddev->primary->debugfs_root,
1691 rdev->ddev->primary);
1692#endif
1693 return 0;
1694}
1695
Christian König4d8bf9a2011-10-24 14:54:54 +02001696static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1697{
1698#if defined(CONFIG_DEBUG_FS)
1699 unsigned i;
1700
1701 for (i = 0; i < rdev->debugfs_count; i++) {
1702 drm_debugfs_remove_files(rdev->debugfs[i].files,
1703 rdev->debugfs[i].num_files,
1704 rdev->ddev->control);
1705 drm_debugfs_remove_files(rdev->debugfs[i].files,
1706 rdev->debugfs[i].num_files,
1707 rdev->ddev->primary);
1708 }
1709#endif
1710}
1711
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001712#if defined(CONFIG_DEBUG_FS)
1713int radeon_debugfs_init(struct drm_minor *minor)
1714{
1715 return 0;
1716}
1717
1718void radeon_debugfs_cleanup(struct drm_minor *minor)
1719{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001720}
1721#endif