Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | * |
| 3 | * Intel Ethernet Controller XL710 Family Linux Driver |
| 4 | * Copyright(c) 2013 - 2014 Intel Corporation. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License along |
| 16 | * with this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in |
| 19 | * the file called "COPYING". |
| 20 | * |
| 21 | * Contact Information: |
| 22 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | ******************************************************************************/ |
| 26 | |
| 27 | #include "i40e.h" |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 28 | #include <linux/ptp_classify.h> |
| 29 | |
| 30 | /* The XL710 timesync is very much like Intel's 82599 design when it comes to |
| 31 | * the fundamental clock design. However, the clock operations are much simpler |
| 32 | * in the XL710 because the device supports a full 64 bits of nanoseconds. |
| 33 | * Because the field is so wide, we can forgo the cycle counter and just |
| 34 | * operate with the nanosecond field directly without fear of overflow. |
| 35 | * |
| 36 | * Much like the 82599, the update period is dependent upon the link speed: |
| 37 | * At 40Gb link or no link, the period is 1.6ns. |
| 38 | * At 10Gb link, the period is multiplied by 2. (3.2ns) |
| 39 | * At 1Gb link, the period is multiplied by 20. (32ns) |
| 40 | * 1588 functionality is not supported at 100Mbps. |
| 41 | */ |
| 42 | #define I40E_PTP_40GB_INCVAL 0x0199999999ULL |
| 43 | #define I40E_PTP_10GB_INCVAL 0x0333333333ULL |
| 44 | #define I40E_PTP_1GB_INCVAL 0x2000000000ULL |
| 45 | |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 46 | #define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 BIT(I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT) |
| 47 | #define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (2 << \ |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 48 | I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 49 | |
| 50 | /** |
| 51 | * i40e_ptp_read - Read the PHC time from the device |
| 52 | * @pf: Board private structure |
| 53 | * @ts: timespec structure to hold the current time value |
| 54 | * |
| 55 | * This function reads the PRTTSYN_TIME registers and stores them in a |
| 56 | * timespec. However, since the registers are 64 bits of nanoseconds, we must |
| 57 | * convert the result to a timespec before we can return. |
| 58 | **/ |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 59 | static void i40e_ptp_read(struct i40e_pf *pf, struct timespec64 *ts) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 60 | { |
| 61 | struct i40e_hw *hw = &pf->hw; |
| 62 | u32 hi, lo; |
| 63 | u64 ns; |
| 64 | |
| 65 | /* The timer latches on the lowest register read. */ |
| 66 | lo = rd32(hw, I40E_PRTTSYN_TIME_L); |
| 67 | hi = rd32(hw, I40E_PRTTSYN_TIME_H); |
| 68 | |
| 69 | ns = (((u64)hi) << 32) | lo; |
| 70 | |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 71 | *ts = ns_to_timespec64(ns); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | /** |
| 75 | * i40e_ptp_write - Write the PHC time to the device |
| 76 | * @pf: Board private structure |
| 77 | * @ts: timespec structure that holds the new time value |
| 78 | * |
| 79 | * This function writes the PRTTSYN_TIME registers with the user value. Since |
| 80 | * we receive a timespec from the stack, we must convert that timespec into |
| 81 | * nanoseconds before programming the registers. |
| 82 | **/ |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 83 | static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec64 *ts) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 84 | { |
| 85 | struct i40e_hw *hw = &pf->hw; |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 86 | u64 ns = timespec64_to_ns(ts); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 87 | |
| 88 | /* The timer will not update until the high register is written, so |
| 89 | * write the low register first. |
| 90 | */ |
| 91 | wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF); |
| 92 | wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32); |
| 93 | } |
| 94 | |
| 95 | /** |
| 96 | * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time |
| 97 | * @hwtstamps: Timestamp structure to update |
| 98 | * @timestamp: Timestamp from the hardware |
| 99 | * |
| 100 | * We need to convert the NIC clock value into a hwtstamp which can be used by |
| 101 | * the upper level timestamping functions. Since the timestamp is simply a 64- |
| 102 | * bit nanosecond value, we can call ns_to_ktime directly to handle this. |
| 103 | **/ |
| 104 | static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps, |
| 105 | u64 timestamp) |
| 106 | { |
| 107 | memset(hwtstamps, 0, sizeof(*hwtstamps)); |
| 108 | |
| 109 | hwtstamps->hwtstamp = ns_to_ktime(timestamp); |
| 110 | } |
| 111 | |
| 112 | /** |
| 113 | * i40e_ptp_adjfreq - Adjust the PHC frequency |
| 114 | * @ptp: The PTP clock structure |
| 115 | * @ppb: Parts per billion adjustment from the base |
| 116 | * |
| 117 | * Adjust the frequency of the PHC by the indicated parts per billion from the |
| 118 | * base frequency. |
| 119 | **/ |
| 120 | static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb) |
| 121 | { |
| 122 | struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps); |
| 123 | struct i40e_hw *hw = &pf->hw; |
| 124 | u64 adj, freq, diff; |
| 125 | int neg_adj = 0; |
| 126 | |
| 127 | if (ppb < 0) { |
| 128 | neg_adj = 1; |
| 129 | ppb = -ppb; |
| 130 | } |
| 131 | |
| 132 | smp_mb(); /* Force any pending update before accessing. */ |
| 133 | adj = ACCESS_ONCE(pf->ptp_base_adj); |
| 134 | |
| 135 | freq = adj; |
| 136 | freq *= ppb; |
| 137 | diff = div_u64(freq, 1000000000ULL); |
| 138 | |
| 139 | if (neg_adj) |
| 140 | adj -= diff; |
| 141 | else |
| 142 | adj += diff; |
| 143 | |
| 144 | wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF); |
| 145 | wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32); |
| 146 | |
| 147 | return 0; |
| 148 | } |
| 149 | |
| 150 | /** |
| 151 | * i40e_ptp_adjtime - Adjust the PHC time |
| 152 | * @ptp: The PTP clock structure |
| 153 | * @delta: Offset in nanoseconds to adjust the PHC time by |
| 154 | * |
| 155 | * Adjust the frequency of the PHC by the indicated parts per billion from the |
| 156 | * base frequency. |
| 157 | **/ |
| 158 | static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta) |
| 159 | { |
| 160 | struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps); |
Jesse Brandeburg | cdc3d93 | 2016-04-13 03:08:28 -0700 | [diff] [blame] | 161 | struct timespec64 now, then; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 162 | |
Jesse Brandeburg | cdc3d93 | 2016-04-13 03:08:28 -0700 | [diff] [blame] | 163 | then = ns_to_timespec64(delta); |
Jacob Keller | 1955126 | 2016-10-05 09:30:43 -0700 | [diff] [blame^] | 164 | mutex_lock(&pf->tmreg_lock); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 165 | |
| 166 | i40e_ptp_read(pf, &now); |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 167 | now = timespec64_add(now, then); |
| 168 | i40e_ptp_write(pf, (const struct timespec64 *)&now); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 169 | |
Jacob Keller | 1955126 | 2016-10-05 09:30:43 -0700 | [diff] [blame^] | 170 | mutex_unlock(&pf->tmreg_lock); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 171 | |
| 172 | return 0; |
| 173 | } |
| 174 | |
| 175 | /** |
| 176 | * i40e_ptp_gettime - Get the time of the PHC |
| 177 | * @ptp: The PTP clock structure |
| 178 | * @ts: timespec structure to hold the current time value |
| 179 | * |
| 180 | * Read the device clock and return the correct value on ns, after converting it |
| 181 | * into a timespec struct. |
| 182 | **/ |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 183 | static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 184 | { |
| 185 | struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 186 | |
Jacob Keller | 1955126 | 2016-10-05 09:30:43 -0700 | [diff] [blame^] | 187 | mutex_lock(&pf->tmreg_lock); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 188 | i40e_ptp_read(pf, ts); |
Jacob Keller | 1955126 | 2016-10-05 09:30:43 -0700 | [diff] [blame^] | 189 | mutex_unlock(&pf->tmreg_lock); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 190 | |
| 191 | return 0; |
| 192 | } |
| 193 | |
| 194 | /** |
| 195 | * i40e_ptp_settime - Set the time of the PHC |
| 196 | * @ptp: The PTP clock structure |
| 197 | * @ts: timespec structure that holds the new time value |
| 198 | * |
| 199 | * Set the device clock to the user input value. The conversion from timespec |
| 200 | * to ns happens in the write function. |
| 201 | **/ |
| 202 | static int i40e_ptp_settime(struct ptp_clock_info *ptp, |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 203 | const struct timespec64 *ts) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 204 | { |
| 205 | struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 206 | |
Jacob Keller | 1955126 | 2016-10-05 09:30:43 -0700 | [diff] [blame^] | 207 | mutex_lock(&pf->tmreg_lock); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 208 | i40e_ptp_write(pf, ts); |
Jacob Keller | 1955126 | 2016-10-05 09:30:43 -0700 | [diff] [blame^] | 209 | mutex_unlock(&pf->tmreg_lock); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 210 | |
| 211 | return 0; |
| 212 | } |
| 213 | |
| 214 | /** |
Jacob Keller | 69d1a70c | 2014-06-04 04:22:42 +0000 | [diff] [blame] | 215 | * i40e_ptp_feature_enable - Enable/disable ancillary features of the PHC subsystem |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 216 | * @ptp: The PTP clock structure |
| 217 | * @rq: The requested feature to change |
| 218 | * @on: Enable/disable flag |
| 219 | * |
| 220 | * The XL710 does not support any of the ancillary features of the PHC |
| 221 | * subsystem, so this function may just return. |
| 222 | **/ |
Jacob Keller | 69d1a70c | 2014-06-04 04:22:42 +0000 | [diff] [blame] | 223 | static int i40e_ptp_feature_enable(struct ptp_clock_info *ptp, |
| 224 | struct ptp_clock_request *rq, int on) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 225 | { |
| 226 | return -EOPNOTSUPP; |
| 227 | } |
| 228 | |
| 229 | /** |
| 230 | * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung |
| 231 | * @vsi: The VSI with the rings relevant to 1588 |
| 232 | * |
| 233 | * This watchdog task is scheduled to detect error case where hardware has |
| 234 | * dropped an Rx packet that was timestamped when the ring is full. The |
| 235 | * particular error is rare but leaves the device in a state unable to timestamp |
| 236 | * any future packets. |
| 237 | **/ |
| 238 | void i40e_ptp_rx_hang(struct i40e_vsi *vsi) |
| 239 | { |
| 240 | struct i40e_pf *pf = vsi->back; |
| 241 | struct i40e_hw *hw = &pf->hw; |
| 242 | struct i40e_ring *rx_ring; |
| 243 | unsigned long rx_event; |
| 244 | u32 prttsyn_stat; |
| 245 | int n; |
| 246 | |
Jacob Keller | b535a01 | 2014-12-14 01:55:14 +0000 | [diff] [blame] | 247 | /* Since we cannot turn off the Rx timestamp logic if the device is |
| 248 | * configured for Tx timestamping, we check if Rx timestamping is |
| 249 | * configured. We don't want to spuriously warn about Rx timestamp |
| 250 | * hangs if we don't care about the timestamps. |
| 251 | */ |
| 252 | if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 253 | return; |
| 254 | |
| 255 | prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1); |
| 256 | |
| 257 | /* Unless all four receive timestamp registers are latched, we are not |
| 258 | * concerned about a possible PTP Rx hang, so just update the timeout |
| 259 | * counter and exit. |
| 260 | */ |
| 261 | if (!(prttsyn_stat & ((I40E_PRTTSYN_STAT_1_RXT0_MASK << |
| 262 | I40E_PRTTSYN_STAT_1_RXT0_SHIFT) | |
| 263 | (I40E_PRTTSYN_STAT_1_RXT1_MASK << |
| 264 | I40E_PRTTSYN_STAT_1_RXT1_SHIFT) | |
| 265 | (I40E_PRTTSYN_STAT_1_RXT2_MASK << |
| 266 | I40E_PRTTSYN_STAT_1_RXT2_SHIFT) | |
| 267 | (I40E_PRTTSYN_STAT_1_RXT3_MASK << |
| 268 | I40E_PRTTSYN_STAT_1_RXT3_SHIFT)))) { |
| 269 | pf->last_rx_ptp_check = jiffies; |
| 270 | return; |
| 271 | } |
| 272 | |
| 273 | /* Determine the most recent watchdog or rx_timestamp event. */ |
| 274 | rx_event = pf->last_rx_ptp_check; |
| 275 | for (n = 0; n < vsi->num_queue_pairs; n++) { |
| 276 | rx_ring = vsi->rx_rings[n]; |
| 277 | if (time_after(rx_ring->last_rx_timestamp, rx_event)) |
| 278 | rx_event = rx_ring->last_rx_timestamp; |
| 279 | } |
| 280 | |
| 281 | /* Only need to read the high RXSTMP register to clear the lock */ |
| 282 | if (time_is_before_jiffies(rx_event + 5 * HZ)) { |
| 283 | rd32(hw, I40E_PRTTSYN_RXTIME_H(0)); |
| 284 | rd32(hw, I40E_PRTTSYN_RXTIME_H(1)); |
| 285 | rd32(hw, I40E_PRTTSYN_RXTIME_H(2)); |
| 286 | rd32(hw, I40E_PRTTSYN_RXTIME_H(3)); |
| 287 | pf->last_rx_ptp_check = jiffies; |
| 288 | pf->rx_hwtstamp_cleared++; |
Jacob Keller | c420815 | 2016-05-03 15:13:15 -0700 | [diff] [blame] | 289 | WARN_ONCE(1, "Detected Rx timestamp register hang\n"); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 290 | } |
| 291 | } |
| 292 | |
| 293 | /** |
| 294 | * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp |
| 295 | * @pf: Board private structure |
| 296 | * |
| 297 | * Read the value of the Tx timestamp from the registers, convert it into a |
| 298 | * value consumable by the stack, and store that result into the shhwtstamps |
| 299 | * struct before returning it up the stack. |
| 300 | **/ |
| 301 | void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf) |
| 302 | { |
| 303 | struct skb_shared_hwtstamps shhwtstamps; |
| 304 | struct i40e_hw *hw = &pf->hw; |
| 305 | u32 hi, lo; |
| 306 | u64 ns; |
| 307 | |
Jacob Keller | 22b4777 | 2014-12-14 01:55:09 +0000 | [diff] [blame] | 308 | if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx) |
| 309 | return; |
| 310 | |
| 311 | /* don't attempt to timestamp if we don't have an skb */ |
| 312 | if (!pf->ptp_tx_skb) |
| 313 | return; |
| 314 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 315 | lo = rd32(hw, I40E_PRTTSYN_TXTIME_L); |
| 316 | hi = rd32(hw, I40E_PRTTSYN_TXTIME_H); |
| 317 | |
| 318 | ns = (((u64)hi) << 32) | lo; |
| 319 | |
| 320 | i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns); |
| 321 | skb_tstamp_tx(pf->ptp_tx_skb, &shhwtstamps); |
| 322 | dev_kfree_skb_any(pf->ptp_tx_skb); |
| 323 | pf->ptp_tx_skb = NULL; |
Jakub Kicinski | 9ce34f0 | 2014-03-15 14:55:42 +0000 | [diff] [blame] | 324 | clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | /** |
| 328 | * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp |
| 329 | * @pf: Board private structure |
| 330 | * @skb: Particular skb to send timestamp with |
| 331 | * @index: Index into the receive timestamp registers for the timestamp |
| 332 | * |
| 333 | * The XL710 receives a notification in the receive descriptor with an offset |
| 334 | * into the set of RXTIME registers where the timestamp is for that skb. This |
| 335 | * function goes and fetches the receive timestamp from that offset, if a valid |
| 336 | * one exists. The RXTIME registers are in ns, so we must convert the result |
| 337 | * first. |
| 338 | **/ |
| 339 | void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index) |
| 340 | { |
| 341 | u32 prttsyn_stat, hi, lo; |
| 342 | struct i40e_hw *hw; |
| 343 | u64 ns; |
| 344 | |
| 345 | /* Since we cannot turn off the Rx timestamp logic if the device is |
| 346 | * doing Tx timestamping, check if Rx timestamping is configured. |
| 347 | */ |
Jacob Keller | 22b4777 | 2014-12-14 01:55:09 +0000 | [diff] [blame] | 348 | if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 349 | return; |
| 350 | |
| 351 | hw = &pf->hw; |
| 352 | |
| 353 | prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1); |
| 354 | |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 355 | if (!(prttsyn_stat & BIT(index))) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 356 | return; |
| 357 | |
| 358 | lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index)); |
| 359 | hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index)); |
| 360 | |
| 361 | ns = (((u64)hi) << 32) | lo; |
| 362 | |
| 363 | i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns); |
| 364 | } |
| 365 | |
| 366 | /** |
| 367 | * i40e_ptp_set_increment - Utility function to update clock increment rate |
| 368 | * @pf: Board private structure |
| 369 | * |
| 370 | * During a link change, the DMA frequency that drives the 1588 logic will |
| 371 | * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds, |
| 372 | * we must update the increment value per clock tick. |
| 373 | **/ |
| 374 | void i40e_ptp_set_increment(struct i40e_pf *pf) |
| 375 | { |
| 376 | struct i40e_link_status *hw_link_info; |
| 377 | struct i40e_hw *hw = &pf->hw; |
| 378 | u64 incval; |
| 379 | |
| 380 | hw_link_info = &hw->phy.link_info; |
| 381 | |
| 382 | i40e_aq_get_link_info(&pf->hw, true, NULL, NULL); |
| 383 | |
| 384 | switch (hw_link_info->link_speed) { |
| 385 | case I40E_LINK_SPEED_10GB: |
| 386 | incval = I40E_PTP_10GB_INCVAL; |
| 387 | break; |
| 388 | case I40E_LINK_SPEED_1GB: |
| 389 | incval = I40E_PTP_1GB_INCVAL; |
| 390 | break; |
| 391 | case I40E_LINK_SPEED_100MB: |
Shannon Nelson | e684fa3 | 2014-11-11 03:15:03 +0000 | [diff] [blame] | 392 | { |
| 393 | static int warn_once; |
| 394 | |
| 395 | if (!warn_once) { |
| 396 | dev_warn(&pf->pdev->dev, |
| 397 | "1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n"); |
| 398 | warn_once++; |
| 399 | } |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 400 | incval = 0; |
| 401 | break; |
Shannon Nelson | e684fa3 | 2014-11-11 03:15:03 +0000 | [diff] [blame] | 402 | } |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 403 | case I40E_LINK_SPEED_40GB: |
| 404 | default: |
| 405 | incval = I40E_PTP_40GB_INCVAL; |
| 406 | break; |
| 407 | } |
| 408 | |
| 409 | /* Write the new increment value into the increment register. The |
| 410 | * hardware will not update the clock until both registers have been |
| 411 | * written. |
| 412 | */ |
| 413 | wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF); |
| 414 | wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32); |
| 415 | |
| 416 | /* Update the base adjustement value. */ |
| 417 | ACCESS_ONCE(pf->ptp_base_adj) = incval; |
| 418 | smp_mb(); /* Force the above update. */ |
| 419 | } |
| 420 | |
| 421 | /** |
| 422 | * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping |
| 423 | * @pf: Board private structure |
| 424 | * @ifreq: ioctl data |
| 425 | * |
| 426 | * Obtain the current hardware timestamping settigs as requested. To do this, |
| 427 | * keep a shadow copy of the timestamp settings rather than attempting to |
| 428 | * deconstruct it from the registers. |
| 429 | **/ |
| 430 | int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr) |
| 431 | { |
| 432 | struct hwtstamp_config *config = &pf->tstamp_config; |
| 433 | |
Jacob Keller | fe88bda | 2014-11-11 20:05:58 +0000 | [diff] [blame] | 434 | if (!(pf->flags & I40E_FLAG_PTP)) |
| 435 | return -EOPNOTSUPP; |
| 436 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 437 | return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ? |
| 438 | -EFAULT : 0; |
| 439 | } |
| 440 | |
| 441 | /** |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 442 | * i40e_ptp_set_timestamp_mode - setup hardware for requested timestamp mode |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 443 | * @pf: Board private structure |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 444 | * @config: hwtstamp settings requested or saved |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 445 | * |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 446 | * Control hardware registers to enter the specific mode requested by the |
| 447 | * user. Also used during reset path to ensure that timestamp settings are |
| 448 | * maintained. |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 449 | * |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 450 | * Note: modifies config in place, and may update the requested mode to be |
| 451 | * more broad if the specific filter is not directly supported. |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 452 | **/ |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 453 | static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf, |
| 454 | struct hwtstamp_config *config) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 455 | { |
| 456 | struct i40e_hw *hw = &pf->hw; |
Jacob Keller | fe88bda | 2014-11-11 20:05:58 +0000 | [diff] [blame] | 457 | u32 tsyntype, regval; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 458 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 459 | /* Reserved for future extensions. */ |
| 460 | if (config->flags) |
| 461 | return -EINVAL; |
| 462 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 463 | switch (config->tx_type) { |
| 464 | case HWTSTAMP_TX_OFF: |
| 465 | pf->ptp_tx = false; |
| 466 | break; |
| 467 | case HWTSTAMP_TX_ON: |
| 468 | pf->ptp_tx = true; |
| 469 | break; |
| 470 | default: |
| 471 | return -ERANGE; |
| 472 | } |
| 473 | |
| 474 | switch (config->rx_filter) { |
| 475 | case HWTSTAMP_FILTER_NONE: |
| 476 | pf->ptp_rx = false; |
Jacob Keller | 4fda14c | 2014-12-14 01:55:15 +0000 | [diff] [blame] | 477 | /* We set the type to V1, but do not enable UDP packet |
| 478 | * recognition. In this way, we should be as close to |
| 479 | * disabling PTP Rx timestamps as possible since V1 packets |
| 480 | * are always UDP, since L2 packets are a V2 feature. |
| 481 | */ |
| 482 | tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 483 | break; |
| 484 | case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: |
| 485 | case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: |
| 486 | case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: |
| 487 | pf->ptp_rx = true; |
| 488 | tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK | |
| 489 | I40E_PRTTSYN_CTL1_TSYNTYPE_V1 | |
| 490 | I40E_PRTTSYN_CTL1_UDP_ENA_MASK; |
| 491 | config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 492 | break; |
| 493 | case HWTSTAMP_FILTER_PTP_V2_EVENT: |
| 494 | case HWTSTAMP_FILTER_PTP_V2_L2_EVENT: |
| 495 | case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: |
| 496 | case HWTSTAMP_FILTER_PTP_V2_SYNC: |
| 497 | case HWTSTAMP_FILTER_PTP_V2_L2_SYNC: |
| 498 | case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: |
| 499 | case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: |
| 500 | case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ: |
| 501 | case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: |
| 502 | pf->ptp_rx = true; |
| 503 | tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK | |
| 504 | I40E_PRTTSYN_CTL1_TSYNTYPE_V2 | |
| 505 | I40E_PRTTSYN_CTL1_UDP_ENA_MASK; |
| 506 | config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; |
| 507 | break; |
| 508 | case HWTSTAMP_FILTER_ALL: |
| 509 | default: |
| 510 | return -ERANGE; |
| 511 | } |
| 512 | |
| 513 | /* Clear out all 1588-related registers to clear and unlatch them. */ |
| 514 | rd32(hw, I40E_PRTTSYN_STAT_0); |
| 515 | rd32(hw, I40E_PRTTSYN_TXTIME_H); |
| 516 | rd32(hw, I40E_PRTTSYN_RXTIME_H(0)); |
| 517 | rd32(hw, I40E_PRTTSYN_RXTIME_H(1)); |
| 518 | rd32(hw, I40E_PRTTSYN_RXTIME_H(2)); |
| 519 | rd32(hw, I40E_PRTTSYN_RXTIME_H(3)); |
| 520 | |
| 521 | /* Enable/disable the Tx timestamp interrupt based on user input. */ |
| 522 | regval = rd32(hw, I40E_PRTTSYN_CTL0); |
| 523 | if (pf->ptp_tx) |
| 524 | regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK; |
| 525 | else |
| 526 | regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK; |
| 527 | wr32(hw, I40E_PRTTSYN_CTL0, regval); |
| 528 | |
| 529 | regval = rd32(hw, I40E_PFINT_ICR0_ENA); |
| 530 | if (pf->ptp_tx) |
| 531 | regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK; |
| 532 | else |
| 533 | regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK; |
| 534 | wr32(hw, I40E_PFINT_ICR0_ENA, regval); |
| 535 | |
Jacob Keller | 4fda14c | 2014-12-14 01:55:15 +0000 | [diff] [blame] | 536 | /* Although there is no simple on/off switch for Rx, we "disable" Rx |
| 537 | * timestamps by setting to V1 only mode and clear the UDP |
| 538 | * recognition. This ought to disable all PTP Rx timestamps as V1 |
| 539 | * packets are always over UDP. Note that software is configured to |
| 540 | * ignore Rx timestamps via the pf->ptp_rx flag. |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 541 | */ |
Jacob Keller | 4fda14c | 2014-12-14 01:55:15 +0000 | [diff] [blame] | 542 | regval = rd32(hw, I40E_PRTTSYN_CTL1); |
| 543 | /* clear everything but the enable bit */ |
| 544 | regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK; |
| 545 | /* now enable bits for desired Rx timestamps */ |
| 546 | regval |= tsyntype; |
| 547 | wr32(hw, I40E_PRTTSYN_CTL1, regval); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 548 | |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 549 | return 0; |
| 550 | } |
| 551 | |
| 552 | /** |
| 553 | * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping |
| 554 | * @pf: Board private structure |
| 555 | * @ifreq: ioctl data |
| 556 | * |
| 557 | * Respond to the user filter requests and make the appropriate hardware |
| 558 | * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping |
| 559 | * logic, so keep track in software of whether to indicate these timestamps |
| 560 | * or not. |
| 561 | * |
| 562 | * It is permissible to "upgrade" the user request to a broader filter, as long |
| 563 | * as the user receives the timestamps they care about and the user is notified |
| 564 | * the filter has been broadened. |
| 565 | **/ |
| 566 | int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr) |
| 567 | { |
Jacob Keller | d19af2a | 2014-06-04 04:22:44 +0000 | [diff] [blame] | 568 | struct hwtstamp_config config; |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 569 | int err; |
| 570 | |
Jacob Keller | fe88bda | 2014-11-11 20:05:58 +0000 | [diff] [blame] | 571 | if (!(pf->flags & I40E_FLAG_PTP)) |
| 572 | return -EOPNOTSUPP; |
| 573 | |
Jacob Keller | d19af2a | 2014-06-04 04:22:44 +0000 | [diff] [blame] | 574 | if (copy_from_user(&config, ifr->ifr_data, sizeof(config))) |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 575 | return -EFAULT; |
| 576 | |
Jacob Keller | d19af2a | 2014-06-04 04:22:44 +0000 | [diff] [blame] | 577 | err = i40e_ptp_set_timestamp_mode(pf, &config); |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 578 | if (err) |
| 579 | return err; |
| 580 | |
Jacob Keller | d19af2a | 2014-06-04 04:22:44 +0000 | [diff] [blame] | 581 | /* save these settings for future reference */ |
| 582 | pf->tstamp_config = config; |
| 583 | |
| 584 | return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ? |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 585 | -EFAULT : 0; |
| 586 | } |
| 587 | |
| 588 | /** |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 589 | * i40e_ptp_create_clock - Create PTP clock device for userspace |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 590 | * @pf: Board private structure |
| 591 | * |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 592 | * This function creates a new PTP clock device. It only creates one if we |
| 593 | * don't already have one, so it is safe to call. Will return error if it |
| 594 | * can't create one, but success if we already have a device. Should be used |
| 595 | * by i40e_ptp_init to create clock initially, and prevent global resets from |
| 596 | * creating new clock devices. |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 597 | **/ |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 598 | static long i40e_ptp_create_clock(struct i40e_pf *pf) |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 599 | { |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 600 | /* no need to create a clock device if we already have one */ |
| 601 | if (!IS_ERR_OR_NULL(pf->ptp_clock)) |
| 602 | return 0; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 603 | |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 604 | strncpy(pf->ptp_caps.name, i40e_driver_name, sizeof(pf->ptp_caps.name)); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 605 | pf->ptp_caps.owner = THIS_MODULE; |
| 606 | pf->ptp_caps.max_adj = 999999999; |
| 607 | pf->ptp_caps.n_ext_ts = 0; |
| 608 | pf->ptp_caps.pps = 0; |
| 609 | pf->ptp_caps.adjfreq = i40e_ptp_adjfreq; |
| 610 | pf->ptp_caps.adjtime = i40e_ptp_adjtime; |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 611 | pf->ptp_caps.gettime64 = i40e_ptp_gettime; |
| 612 | pf->ptp_caps.settime64 = i40e_ptp_settime; |
Jacob Keller | 69d1a70c | 2014-06-04 04:22:42 +0000 | [diff] [blame] | 613 | pf->ptp_caps.enable = i40e_ptp_feature_enable; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 614 | |
| 615 | /* Attempt to register the clock before enabling the hardware. */ |
| 616 | pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev); |
Jesse Brandeburg | 6995b36 | 2015-08-28 17:55:54 -0400 | [diff] [blame] | 617 | if (IS_ERR(pf->ptp_clock)) |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 618 | return PTR_ERR(pf->ptp_clock); |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 619 | |
| 620 | /* clear the hwtstamp settings here during clock create, instead of |
| 621 | * during regular init, so that we can maintain settings across a |
| 622 | * reset or suspend. |
| 623 | */ |
| 624 | pf->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 625 | pf->tstamp_config.tx_type = HWTSTAMP_TX_OFF; |
| 626 | |
| 627 | return 0; |
| 628 | } |
| 629 | |
| 630 | /** |
| 631 | * i40e_ptp_init - Initialize the 1588 support after device probe or reset |
| 632 | * @pf: Board private structure |
| 633 | * |
| 634 | * This function sets device up for 1588 support. The first time it is run, it |
| 635 | * will create a PHC clock device. It does not create a clock device if one |
| 636 | * already exists. It also reconfigures the device after a reset. |
| 637 | **/ |
| 638 | void i40e_ptp_init(struct i40e_pf *pf) |
| 639 | { |
| 640 | struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev; |
| 641 | struct i40e_hw *hw = &pf->hw; |
Jacob Keller | fe88bda | 2014-11-11 20:05:58 +0000 | [diff] [blame] | 642 | u32 pf_id; |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 643 | long err; |
| 644 | |
Jacob Keller | fe88bda | 2014-11-11 20:05:58 +0000 | [diff] [blame] | 645 | /* Only one PF is assigned to control 1588 logic per port. Do not |
| 646 | * enable any support for PFs not assigned via PRTTSYN_CTL0.PF_ID |
| 647 | */ |
| 648 | pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >> |
| 649 | I40E_PRTTSYN_CTL0_PF_ID_SHIFT; |
| 650 | if (hw->pf_id != pf_id) { |
| 651 | pf->flags &= ~I40E_FLAG_PTP; |
| 652 | dev_info(&pf->pdev->dev, "%s: PTP not supported on %s\n", |
| 653 | __func__, |
| 654 | netdev->name); |
| 655 | return; |
| 656 | } |
| 657 | |
Jacob Keller | 1955126 | 2016-10-05 09:30:43 -0700 | [diff] [blame^] | 658 | mutex_init(&pf->tmreg_lock); |
Jacob Keller | fbd5e2d | 2014-06-04 04:22:45 +0000 | [diff] [blame] | 659 | |
| 660 | /* ensure we have a clock device */ |
| 661 | err = i40e_ptp_create_clock(pf); |
| 662 | if (err) { |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 663 | pf->ptp_clock = NULL; |
| 664 | dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n", |
| 665 | __func__); |
Nicolas Pitre | efee95f | 2016-09-20 19:25:58 -0400 | [diff] [blame] | 666 | } else if (pf->ptp_clock) { |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 667 | struct timespec64 ts; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 668 | u32 regval; |
| 669 | |
Shannon Nelson | 6dec101 | 2015-09-28 14:12:30 -0400 | [diff] [blame] | 670 | if (pf->hw.debug_mask & I40E_DEBUG_LAN) |
| 671 | dev_info(&pf->pdev->dev, "PHC enabled\n"); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 672 | pf->flags |= I40E_FLAG_PTP; |
| 673 | |
| 674 | /* Ensure the clocks are running. */ |
| 675 | regval = rd32(hw, I40E_PRTTSYN_CTL0); |
| 676 | regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK; |
| 677 | wr32(hw, I40E_PRTTSYN_CTL0, regval); |
| 678 | regval = rd32(hw, I40E_PRTTSYN_CTL1); |
| 679 | regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK; |
| 680 | wr32(hw, I40E_PRTTSYN_CTL1, regval); |
| 681 | |
| 682 | /* Set the increment value per clock tick. */ |
| 683 | i40e_ptp_set_increment(pf); |
| 684 | |
Jacob Keller | 1894645 | 2014-06-04 06:08:29 +0000 | [diff] [blame] | 685 | /* reset timestamping mode */ |
| 686 | i40e_ptp_set_timestamp_mode(pf, &pf->tstamp_config); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 687 | |
| 688 | /* Set the clock value. */ |
Richard Cochran | 6f7a9b8 | 2015-03-29 23:12:02 +0200 | [diff] [blame] | 689 | ts = ktime_to_timespec64(ktime_get_real()); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 690 | i40e_ptp_settime(&pf->ptp_caps, &ts); |
| 691 | } |
| 692 | } |
| 693 | |
| 694 | /** |
| 695 | * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC |
| 696 | * @pf: Board private structure |
| 697 | * |
| 698 | * This function handles the cleanup work required from the initialization by |
| 699 | * clearing out the important information and unregistering the PHC. |
| 700 | **/ |
| 701 | void i40e_ptp_stop(struct i40e_pf *pf) |
| 702 | { |
| 703 | pf->flags &= ~I40E_FLAG_PTP; |
| 704 | pf->ptp_tx = false; |
| 705 | pf->ptp_rx = false; |
| 706 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 707 | if (pf->ptp_tx_skb) { |
| 708 | dev_kfree_skb_any(pf->ptp_tx_skb); |
| 709 | pf->ptp_tx_skb = NULL; |
Jakub Kicinski | 9ce34f0 | 2014-03-15 14:55:42 +0000 | [diff] [blame] | 710 | clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, &pf->state); |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 711 | } |
| 712 | |
| 713 | if (pf->ptp_clock) { |
| 714 | ptp_clock_unregister(pf->ptp_clock); |
| 715 | pf->ptp_clock = NULL; |
| 716 | dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__, |
| 717 | pf->vsi[pf->lan_vsi]->netdev->name); |
| 718 | } |
| 719 | } |