blob: cc24f2d429b9605354f9615e9ba25c22dc577e84 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/module.h>
34#include <rdma/ib_umem.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020035#include <rdma/ib_cache.h>
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020036#include <rdma/ib_user_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030037#include "mlx5_ib.h"
Eli Cohene126ba92013-07-07 17:25:49 +030038
39/* not supported currently */
40static int wq_signature;
41
42enum {
43 MLX5_IB_ACK_REQ_FREQ = 8,
44};
45
46enum {
47 MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
48 MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
49 MLX5_IB_LINK_TYPE_IB = 0,
50 MLX5_IB_LINK_TYPE_ETH = 1
51};
52
53enum {
54 MLX5_IB_SQ_STRIDE = 6,
55 MLX5_IB_CACHE_LINE_SIZE = 64,
56};
57
58static const u32 mlx5_ib_opcode[] = {
59 [IB_WR_SEND] = MLX5_OPCODE_SEND,
Erez Shitritf0313962016-02-21 16:27:17 +020060 [IB_WR_LSO] = MLX5_OPCODE_LSO,
Eli Cohene126ba92013-07-07 17:25:49 +030061 [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
62 [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
63 [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
64 [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
65 [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
66 [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
67 [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
68 [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
Sagi Grimberg8a187ee2015-10-13 19:11:26 +030069 [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
Eli Cohene126ba92013-07-07 17:25:49 +030070 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
71 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
72 [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
73};
74
Erez Shitritf0313962016-02-21 16:27:17 +020075struct mlx5_wqe_eth_pad {
76 u8 rsvd0[16];
77};
Eli Cohene126ba92013-07-07 17:25:49 +030078
Alex Veskereb49ab02016-08-28 12:25:53 +030079enum raw_qp_set_mask_map {
80 MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
Bodong Wang7d29f342016-12-01 13:43:16 +020081 MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
Alex Veskereb49ab02016-08-28 12:25:53 +030082};
83
Alex Vesker0680efa2016-08-28 12:25:52 +030084struct mlx5_modify_raw_qp_param {
85 u16 operation;
Alex Veskereb49ab02016-08-28 12:25:53 +030086
87 u32 set_mask; /* raw_qp_set_mask_map */
Bodong Wang7d29f342016-12-01 13:43:16 +020088 u32 rate_limit;
Alex Veskereb49ab02016-08-28 12:25:53 +030089 u8 rq_q_ctr_id;
Alex Vesker0680efa2016-08-28 12:25:52 +030090};
91
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030092static void get_cqs(enum ib_qp_type qp_type,
93 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
94 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
95
Eli Cohene126ba92013-07-07 17:25:49 +030096static int is_qp0(enum ib_qp_type qp_type)
97{
98 return qp_type == IB_QPT_SMI;
99}
100
Eli Cohene126ba92013-07-07 17:25:49 +0300101static int is_sqp(enum ib_qp_type qp_type)
102{
103 return is_qp0(qp_type) || is_qp1(qp_type);
104}
105
106static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
107{
108 return mlx5_buf_offset(&qp->buf, offset);
109}
110
111static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
112{
113 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
114}
115
116void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
117{
118 return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
119}
120
Haggai Eranc1395a22014-12-11 17:04:14 +0200121/**
122 * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
123 *
124 * @qp: QP to copy from.
125 * @send: copy from the send queue when non-zero, use the receive queue
126 * otherwise.
127 * @wqe_index: index to start copying from. For send work queues, the
128 * wqe_index is in units of MLX5_SEND_WQE_BB.
129 * For receive work queue, it is the number of work queue
130 * element in the queue.
131 * @buffer: destination buffer.
132 * @length: maximum number of bytes to copy.
133 *
134 * Copies at least a single WQE, but may copy more data.
135 *
136 * Return: the number of bytes copied, or an error code.
137 */
138int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200139 void *buffer, u32 length,
140 struct mlx5_ib_qp_base *base)
Haggai Eranc1395a22014-12-11 17:04:14 +0200141{
142 struct ib_device *ibdev = qp->ibqp.device;
143 struct mlx5_ib_dev *dev = to_mdev(ibdev);
144 struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
145 size_t offset;
146 size_t wq_end;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200147 struct ib_umem *umem = base->ubuffer.umem;
Haggai Eranc1395a22014-12-11 17:04:14 +0200148 u32 first_copy_length;
149 int wqe_length;
150 int ret;
151
152 if (wq->wqe_cnt == 0) {
153 mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
154 qp->ibqp.qp_type);
155 return -EINVAL;
156 }
157
158 offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
159 wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
160
161 if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
162 return -EINVAL;
163
164 if (offset > umem->length ||
165 (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
166 return -EINVAL;
167
168 first_copy_length = min_t(u32, offset + length, wq_end) - offset;
169 ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
170 if (ret)
171 return ret;
172
173 if (send) {
174 struct mlx5_wqe_ctrl_seg *ctrl = buffer;
175 int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
176
177 wqe_length = ds * MLX5_WQE_DS_UNITS;
178 } else {
179 wqe_length = 1 << wq->wqe_shift;
180 }
181
182 if (wqe_length <= first_copy_length)
183 return first_copy_length;
184
185 ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
186 wqe_length - first_copy_length);
187 if (ret)
188 return ret;
189
190 return wqe_length;
191}
192
Eli Cohene126ba92013-07-07 17:25:49 +0300193static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
194{
195 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
196 struct ib_event event;
197
majd@mellanox.com19098df2016-01-14 19:13:03 +0200198 if (type == MLX5_EVENT_TYPE_PATH_MIG) {
199 /* This event is only valid for trans_qps */
200 to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
201 }
Eli Cohene126ba92013-07-07 17:25:49 +0300202
203 if (ibqp->event_handler) {
204 event.device = ibqp->device;
205 event.element.qp = ibqp;
206 switch (type) {
207 case MLX5_EVENT_TYPE_PATH_MIG:
208 event.event = IB_EVENT_PATH_MIG;
209 break;
210 case MLX5_EVENT_TYPE_COMM_EST:
211 event.event = IB_EVENT_COMM_EST;
212 break;
213 case MLX5_EVENT_TYPE_SQ_DRAINED:
214 event.event = IB_EVENT_SQ_DRAINED;
215 break;
216 case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
217 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
218 break;
219 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
220 event.event = IB_EVENT_QP_FATAL;
221 break;
222 case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
223 event.event = IB_EVENT_PATH_MIG_ERR;
224 break;
225 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
226 event.event = IB_EVENT_QP_REQ_ERR;
227 break;
228 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
229 event.event = IB_EVENT_QP_ACCESS_ERR;
230 break;
231 default:
232 pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
233 return;
234 }
235
236 ibqp->event_handler(&event, ibqp->qp_context);
237 }
238}
239
240static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
241 int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
242{
243 int wqe_size;
244 int wq_size;
245
246 /* Sanity check RQ size before proceeding */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300247 if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
Eli Cohene126ba92013-07-07 17:25:49 +0300248 return -EINVAL;
249
250 if (!has_rq) {
251 qp->rq.max_gs = 0;
252 qp->rq.wqe_cnt = 0;
253 qp->rq.wqe_shift = 0;
Noa Osherovich0540d812016-06-04 15:15:32 +0300254 cap->max_recv_wr = 0;
255 cap->max_recv_sge = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300256 } else {
257 if (ucmd) {
258 qp->rq.wqe_cnt = ucmd->rq_wqe_count;
259 qp->rq.wqe_shift = ucmd->rq_wqe_shift;
260 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
261 qp->rq.max_post = qp->rq.wqe_cnt;
262 } else {
263 wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
264 wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
265 wqe_size = roundup_pow_of_two(wqe_size);
266 wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
267 wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
268 qp->rq.wqe_cnt = wq_size / wqe_size;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300269 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300270 mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
271 wqe_size,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300272 MLX5_CAP_GEN(dev->mdev,
273 max_wqe_sz_rq));
Eli Cohene126ba92013-07-07 17:25:49 +0300274 return -EINVAL;
275 }
276 qp->rq.wqe_shift = ilog2(wqe_size);
277 qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
278 qp->rq.max_post = qp->rq.wqe_cnt;
279 }
280 }
281
282 return 0;
283}
284
Erez Shitritf0313962016-02-21 16:27:17 +0200285static int sq_overhead(struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300286{
Andi Shyti618af382013-07-16 15:35:01 +0200287 int size = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300288
Erez Shitritf0313962016-02-21 16:27:17 +0200289 switch (attr->qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +0300290 case IB_QPT_XRC_INI:
Eli Cohenb125a542013-09-11 16:35:22 +0300291 size += sizeof(struct mlx5_wqe_xrc_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300292 /* fall through */
293 case IB_QPT_RC:
294 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200295 max(sizeof(struct mlx5_wqe_atomic_seg) +
296 sizeof(struct mlx5_wqe_raddr_seg),
297 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
298 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300299 break;
300
Eli Cohenb125a542013-09-11 16:35:22 +0300301 case IB_QPT_XRC_TGT:
302 return 0;
303
Eli Cohene126ba92013-07-07 17:25:49 +0300304 case IB_QPT_UC:
Eli Cohenb125a542013-09-11 16:35:22 +0300305 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Leon Romanovsky75c1657e2016-02-11 21:09:57 +0200306 max(sizeof(struct mlx5_wqe_raddr_seg),
307 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
308 sizeof(struct mlx5_mkey_seg));
Eli Cohene126ba92013-07-07 17:25:49 +0300309 break;
310
311 case IB_QPT_UD:
Erez Shitritf0313962016-02-21 16:27:17 +0200312 if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
313 size += sizeof(struct mlx5_wqe_eth_pad) +
314 sizeof(struct mlx5_wqe_eth_seg);
315 /* fall through */
Eli Cohene126ba92013-07-07 17:25:49 +0300316 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +0200317 case MLX5_IB_QPT_HW_GSI:
Eli Cohenb125a542013-09-11 16:35:22 +0300318 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300319 sizeof(struct mlx5_wqe_datagram_seg);
320 break;
321
322 case MLX5_IB_QPT_REG_UMR:
Eli Cohenb125a542013-09-11 16:35:22 +0300323 size += sizeof(struct mlx5_wqe_ctrl_seg) +
Eli Cohene126ba92013-07-07 17:25:49 +0300324 sizeof(struct mlx5_wqe_umr_ctrl_seg) +
325 sizeof(struct mlx5_mkey_seg);
326 break;
327
328 default:
329 return -EINVAL;
330 }
331
332 return size;
333}
334
335static int calc_send_wqe(struct ib_qp_init_attr *attr)
336{
337 int inl_size = 0;
338 int size;
339
Erez Shitritf0313962016-02-21 16:27:17 +0200340 size = sq_overhead(attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300341 if (size < 0)
342 return size;
343
344 if (attr->cap.max_inline_data) {
345 inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
346 attr->cap.max_inline_data;
347 }
348
349 size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200350 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
351 ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
352 return MLX5_SIG_WQE_SIZE;
353 else
354 return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
Eli Cohene126ba92013-07-07 17:25:49 +0300355}
356
Eli Cohen288c01b2016-10-27 16:36:45 +0300357static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
358{
359 int max_sge;
360
361 if (attr->qp_type == IB_QPT_RC)
362 max_sge = (min_t(int, wqe_size, 512) -
363 sizeof(struct mlx5_wqe_ctrl_seg) -
364 sizeof(struct mlx5_wqe_raddr_seg)) /
365 sizeof(struct mlx5_wqe_data_seg);
366 else if (attr->qp_type == IB_QPT_XRC_INI)
367 max_sge = (min_t(int, wqe_size, 512) -
368 sizeof(struct mlx5_wqe_ctrl_seg) -
369 sizeof(struct mlx5_wqe_xrc_seg) -
370 sizeof(struct mlx5_wqe_raddr_seg)) /
371 sizeof(struct mlx5_wqe_data_seg);
372 else
373 max_sge = (wqe_size - sq_overhead(attr)) /
374 sizeof(struct mlx5_wqe_data_seg);
375
376 return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
377 sizeof(struct mlx5_wqe_data_seg));
378}
379
Eli Cohene126ba92013-07-07 17:25:49 +0300380static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
381 struct mlx5_ib_qp *qp)
382{
383 int wqe_size;
384 int wq_size;
385
386 if (!attr->cap.max_send_wr)
387 return 0;
388
389 wqe_size = calc_send_wqe(attr);
390 mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
391 if (wqe_size < 0)
392 return wqe_size;
393
Saeed Mahameed938fe832015-05-28 22:28:41 +0300394 if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohenb125a542013-09-11 16:35:22 +0300395 mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300396 wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300397 return -EINVAL;
398 }
399
Erez Shitritf0313962016-02-21 16:27:17 +0200400 qp->max_inline_data = wqe_size - sq_overhead(attr) -
401 sizeof(struct mlx5_wqe_inline_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300402 attr->cap.max_inline_data = qp->max_inline_data;
403
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200404 if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
405 qp->signature_en = true;
406
Eli Cohene126ba92013-07-07 17:25:49 +0300407 wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
408 qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300409 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Bart Van Assche1974ab92016-12-05 17:19:52 -0800410 mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
411 attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
Saeed Mahameed938fe832015-05-28 22:28:41 +0300412 qp->sq.wqe_cnt,
413 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohenb125a542013-09-11 16:35:22 +0300414 return -ENOMEM;
415 }
Eli Cohene126ba92013-07-07 17:25:49 +0300416 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
Eli Cohen288c01b2016-10-27 16:36:45 +0300417 qp->sq.max_gs = get_send_sge(attr, wqe_size);
418 if (qp->sq.max_gs < attr->cap.max_send_sge)
419 return -ENOMEM;
420
421 attr->cap.max_send_sge = qp->sq.max_gs;
Eli Cohenb125a542013-09-11 16:35:22 +0300422 qp->sq.max_post = wq_size / wqe_size;
423 attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +0300424
425 return wq_size;
426}
427
428static int set_user_buf_size(struct mlx5_ib_dev *dev,
429 struct mlx5_ib_qp *qp,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200430 struct mlx5_ib_create_qp *ucmd,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200431 struct mlx5_ib_qp_base *base,
432 struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +0300433{
434 int desc_sz = 1 << qp->sq.wqe_shift;
435
Saeed Mahameed938fe832015-05-28 22:28:41 +0300436 if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300437 mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300438 desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
Eli Cohene126ba92013-07-07 17:25:49 +0300439 return -EINVAL;
440 }
441
442 if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
443 mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
444 ucmd->sq_wqe_count, ucmd->sq_wqe_count);
445 return -EINVAL;
446 }
447
448 qp->sq.wqe_cnt = ucmd->sq_wqe_count;
449
Saeed Mahameed938fe832015-05-28 22:28:41 +0300450 if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
Eli Cohene126ba92013-07-07 17:25:49 +0300451 mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +0300452 qp->sq.wqe_cnt,
453 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
Eli Cohene126ba92013-07-07 17:25:49 +0300454 return -EINVAL;
455 }
456
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200457 if (attr->qp_type == IB_QPT_RAW_PACKET) {
458 base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
459 qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
460 } else {
461 base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
462 (qp->sq.wqe_cnt << 6);
463 }
Eli Cohene126ba92013-07-07 17:25:49 +0300464
465 return 0;
466}
467
468static int qp_has_rq(struct ib_qp_init_attr *attr)
469{
470 if (attr->qp_type == IB_QPT_XRC_INI ||
471 attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
472 attr->qp_type == MLX5_IB_QPT_REG_UMR ||
473 !attr->cap.max_recv_wr)
474 return 0;
475
476 return 1;
477}
478
Eli Cohenc1be5232014-01-14 17:45:12 +0200479static int first_med_uuar(void)
480{
481 return 1;
482}
483
484static int next_uuar(int n)
485{
486 n++;
487
488 while (((n % 4) & 2))
489 n++;
490
491 return n;
492}
493
494static int num_med_uuar(struct mlx5_uuar_info *uuari)
495{
496 int n;
497
498 n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
499 uuari->num_low_latency_uuars - 1;
500
501 return n >= 0 ? n : 0;
502}
503
504static int max_uuari(struct mlx5_uuar_info *uuari)
505{
506 return uuari->num_uars * 4;
507}
508
509static int first_hi_uuar(struct mlx5_uuar_info *uuari)
510{
511 int med;
512 int i;
513 int t;
514
515 med = num_med_uuar(uuari);
516 for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
517 t++;
518 if (t == med)
519 return next_uuar(i);
520 }
521
522 return 0;
523}
524
Eli Cohene126ba92013-07-07 17:25:49 +0300525static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
526{
Eli Cohene126ba92013-07-07 17:25:49 +0300527 int i;
528
Eli Cohenc1be5232014-01-14 17:45:12 +0200529 for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300530 if (!test_bit(i, uuari->bitmap)) {
531 set_bit(i, uuari->bitmap);
532 uuari->count[i]++;
533 return i;
534 }
535 }
536
537 return -ENOMEM;
538}
539
540static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
541{
Eli Cohenc1be5232014-01-14 17:45:12 +0200542 int minidx = first_med_uuar();
Eli Cohene126ba92013-07-07 17:25:49 +0300543 int i;
544
Eli Cohenc1be5232014-01-14 17:45:12 +0200545 for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
Eli Cohene126ba92013-07-07 17:25:49 +0300546 if (uuari->count[i] < uuari->count[minidx])
547 minidx = i;
548 }
549
550 uuari->count[minidx]++;
551 return minidx;
552}
553
554static int alloc_uuar(struct mlx5_uuar_info *uuari,
555 enum mlx5_ib_latency_class lat)
556{
557 int uuarn = -EINVAL;
558
559 mutex_lock(&uuari->lock);
560 switch (lat) {
561 case MLX5_IB_LATENCY_CLASS_LOW:
562 uuarn = 0;
563 uuari->count[uuarn]++;
564 break;
565
566 case MLX5_IB_LATENCY_CLASS_MEDIUM:
Eli Cohen78c0f982014-01-30 13:49:48 +0200567 if (uuari->ver < 2)
568 uuarn = -ENOMEM;
569 else
570 uuarn = alloc_med_class_uuar(uuari);
Eli Cohene126ba92013-07-07 17:25:49 +0300571 break;
572
573 case MLX5_IB_LATENCY_CLASS_HIGH:
Eli Cohen78c0f982014-01-30 13:49:48 +0200574 if (uuari->ver < 2)
575 uuarn = -ENOMEM;
576 else
577 uuarn = alloc_high_class_uuar(uuari);
Eli Cohene126ba92013-07-07 17:25:49 +0300578 break;
579
580 case MLX5_IB_LATENCY_CLASS_FAST_PATH:
581 uuarn = 2;
582 break;
583 }
584 mutex_unlock(&uuari->lock);
585
586 return uuarn;
587}
588
589static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
590{
591 clear_bit(uuarn, uuari->bitmap);
592 --uuari->count[uuarn];
593}
594
595static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
596{
597 clear_bit(uuarn, uuari->bitmap);
598 --uuari->count[uuarn];
599}
600
601static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
602{
603 int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
604 int high_uuar = nuuars - uuari->num_low_latency_uuars;
605
606 mutex_lock(&uuari->lock);
607 if (uuarn == 0) {
608 --uuari->count[uuarn];
609 goto out;
610 }
611
612 if (uuarn < high_uuar) {
613 free_med_class_uuar(uuari, uuarn);
614 goto out;
615 }
616
617 free_high_class_uuar(uuari, uuarn);
618
619out:
620 mutex_unlock(&uuari->lock);
621}
622
623static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
624{
625 switch (state) {
626 case IB_QPS_RESET: return MLX5_QP_STATE_RST;
627 case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
628 case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
629 case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
630 case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
631 case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
632 case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
633 default: return -1;
634 }
635}
636
637static int to_mlx5_st(enum ib_qp_type type)
638{
639 switch (type) {
640 case IB_QPT_RC: return MLX5_QP_ST_RC;
641 case IB_QPT_UC: return MLX5_QP_ST_UC;
642 case IB_QPT_UD: return MLX5_QP_ST_UD;
643 case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
644 case IB_QPT_XRC_INI:
645 case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
646 case IB_QPT_SMI: return MLX5_QP_ST_QP0;
Haggai Erand16e91d2016-02-29 15:45:05 +0200647 case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
Eli Cohene126ba92013-07-07 17:25:49 +0300648 case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
Eli Cohene126ba92013-07-07 17:25:49 +0300649 case IB_QPT_RAW_PACKET:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200650 case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
Eli Cohene126ba92013-07-07 17:25:49 +0300651 case IB_QPT_MAX:
652 default: return -EINVAL;
653 }
654}
655
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300656static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
657 struct mlx5_ib_cq *recv_cq);
658static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
659 struct mlx5_ib_cq *recv_cq);
660
Eli Cohene126ba92013-07-07 17:25:49 +0300661static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
662{
663 return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
664}
665
majd@mellanox.com19098df2016-01-14 19:13:03 +0200666static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
667 struct ib_pd *pd,
668 unsigned long addr, size_t size,
669 struct ib_umem **umem,
670 int *npages, int *page_shift, int *ncont,
671 u32 *offset)
672{
673 int err;
674
675 *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
676 if (IS_ERR(*umem)) {
677 mlx5_ib_dbg(dev, "umem_get failed\n");
678 return PTR_ERR(*umem);
679 }
680
Majd Dibbiny762f8992016-10-27 16:36:47 +0300681 mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200682
683 err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
684 if (err) {
685 mlx5_ib_warn(dev, "bad offset\n");
686 goto err_umem;
687 }
688
689 mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
690 addr, size, *npages, *page_shift, *ncont, *offset);
691
692 return 0;
693
694err_umem:
695 ib_umem_release(*umem);
696 *umem = NULL;
697
698 return err;
699}
700
Yishai Hadas79b20a62016-05-23 15:20:50 +0300701static void destroy_user_rq(struct ib_pd *pd, struct mlx5_ib_rwq *rwq)
702{
703 struct mlx5_ib_ucontext *context;
704
705 context = to_mucontext(pd->uobject->context);
706 mlx5_ib_db_unmap_user(context, &rwq->db);
707 if (rwq->umem)
708 ib_umem_release(rwq->umem);
709}
710
711static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
712 struct mlx5_ib_rwq *rwq,
713 struct mlx5_ib_create_wq *ucmd)
714{
715 struct mlx5_ib_ucontext *context;
716 int page_shift = 0;
717 int npages;
718 u32 offset = 0;
719 int ncont = 0;
720 int err;
721
722 if (!ucmd->buf_addr)
723 return -EINVAL;
724
725 context = to_mucontext(pd->uobject->context);
726 rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
727 rwq->buf_size, 0, 0);
728 if (IS_ERR(rwq->umem)) {
729 mlx5_ib_dbg(dev, "umem_get failed\n");
730 err = PTR_ERR(rwq->umem);
731 return err;
732 }
733
Majd Dibbiny762f8992016-10-27 16:36:47 +0300734 mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
Yishai Hadas79b20a62016-05-23 15:20:50 +0300735 &ncont, NULL);
736 err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
737 &rwq->rq_page_offset);
738 if (err) {
739 mlx5_ib_warn(dev, "bad offset\n");
740 goto err_umem;
741 }
742
743 rwq->rq_num_pas = ncont;
744 rwq->page_shift = page_shift;
745 rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
746 rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
747
748 mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
749 (unsigned long long)ucmd->buf_addr, rwq->buf_size,
750 npages, page_shift, ncont, offset);
751
752 err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
753 if (err) {
754 mlx5_ib_dbg(dev, "map failed\n");
755 goto err_umem;
756 }
757
758 rwq->create_type = MLX5_WQ_USER;
759 return 0;
760
761err_umem:
762 ib_umem_release(rwq->umem);
763 return err;
764}
765
Eli Cohene126ba92013-07-07 17:25:49 +0300766static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
767 struct mlx5_ib_qp *qp, struct ib_udata *udata,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200768 struct ib_qp_init_attr *attr,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300769 u32 **in,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200770 struct mlx5_ib_create_qp_resp *resp, int *inlen,
771 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300772{
773 struct mlx5_ib_ucontext *context;
774 struct mlx5_ib_create_qp ucmd;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200775 struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200776 int page_shift = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300777 int uar_index;
778 int npages;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200779 u32 offset = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300780 int uuarn;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200781 int ncont = 0;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300782 __be64 *pas;
783 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300784 int err;
785
786 err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
787 if (err) {
788 mlx5_ib_dbg(dev, "copy failed\n");
789 return err;
790 }
791
792 context = to_mucontext(pd->uobject->context);
793 /*
794 * TBD: should come from the verbs when we have the API
795 */
Leon Romanovsky051f2632015-12-20 12:16:11 +0200796 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
797 /* In CROSS_CHANNEL CQ and QP must use the same UAR */
798 uuarn = MLX5_CROSS_CHANNEL_UUAR;
799 else {
800 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
Eli Cohene126ba92013-07-07 17:25:49 +0300801 if (uuarn < 0) {
Leon Romanovsky051f2632015-12-20 12:16:11 +0200802 mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
803 mlx5_ib_dbg(dev, "reverting to medium latency\n");
804 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
Eli Cohenc1be5232014-01-14 17:45:12 +0200805 if (uuarn < 0) {
Leon Romanovsky051f2632015-12-20 12:16:11 +0200806 mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
807 mlx5_ib_dbg(dev, "reverting to high latency\n");
808 uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
809 if (uuarn < 0) {
810 mlx5_ib_warn(dev, "uuar allocation failed\n");
811 return uuarn;
812 }
Eli Cohenc1be5232014-01-14 17:45:12 +0200813 }
Eli Cohene126ba92013-07-07 17:25:49 +0300814 }
815 }
816
817 uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
818 mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
819
Haggai Eran48fea832014-05-22 14:50:11 +0300820 qp->rq.offset = 0;
821 qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
822 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
823
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200824 err = set_user_buf_size(dev, qp, &ucmd, base, attr);
Eli Cohene126ba92013-07-07 17:25:49 +0300825 if (err)
826 goto err_uuar;
827
majd@mellanox.com19098df2016-01-14 19:13:03 +0200828 if (ucmd.buf_addr && ubuffer->buf_size) {
829 ubuffer->buf_addr = ucmd.buf_addr;
830 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
831 ubuffer->buf_size,
832 &ubuffer->umem, &npages, &page_shift,
833 &ncont, &offset);
834 if (err)
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200835 goto err_uuar;
Eli Cohen9e9c47d2014-01-14 17:45:21 +0200836 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +0200837 ubuffer->umem = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300838 }
Eli Cohene126ba92013-07-07 17:25:49 +0300839
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300840 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
841 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
Eli Cohene126ba92013-07-07 17:25:49 +0300842 *in = mlx5_vzalloc(*inlen);
843 if (!*in) {
844 err = -ENOMEM;
845 goto err_umem;
846 }
Eli Cohene126ba92013-07-07 17:25:49 +0300847
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300848 pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
849 if (ubuffer->umem)
850 mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
851
852 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
853
854 MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
855 MLX5_SET(qpc, qpc, page_offset, offset);
856
857 MLX5_SET(qpc, qpc, uar_page, uar_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300858 resp->uuar_index = uuarn;
859 qp->uuarn = uuarn;
860
861 err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
862 if (err) {
863 mlx5_ib_dbg(dev, "map failed\n");
864 goto err_free;
865 }
866
867 err = ib_copy_to_udata(udata, resp, sizeof(*resp));
868 if (err) {
869 mlx5_ib_dbg(dev, "copy failed\n");
870 goto err_unmap;
871 }
872 qp->create_type = MLX5_QP_USER;
873
874 return 0;
875
876err_unmap:
877 mlx5_ib_db_unmap_user(context, &qp->db);
878
879err_free:
Al Viro479163f2014-11-20 08:13:57 +0000880 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +0300881
882err_umem:
majd@mellanox.com19098df2016-01-14 19:13:03 +0200883 if (ubuffer->umem)
884 ib_umem_release(ubuffer->umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300885
886err_uuar:
887 free_uuar(&context->uuari, uuarn);
888 return err;
889}
890
majd@mellanox.com19098df2016-01-14 19:13:03 +0200891static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp,
892 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300893{
894 struct mlx5_ib_ucontext *context;
895
896 context = to_mucontext(pd->uobject->context);
897 mlx5_ib_db_unmap_user(context, &qp->db);
majd@mellanox.com19098df2016-01-14 19:13:03 +0200898 if (base->ubuffer.umem)
899 ib_umem_release(base->ubuffer.umem);
Eli Cohene126ba92013-07-07 17:25:49 +0300900 free_uuar(&context->uuari, qp->uuarn);
901}
902
903static int create_kernel_qp(struct mlx5_ib_dev *dev,
904 struct ib_qp_init_attr *init_attr,
905 struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300906 u32 **in, int *inlen,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200907 struct mlx5_ib_qp_base *base)
Eli Cohene126ba92013-07-07 17:25:49 +0300908{
909 enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
910 struct mlx5_uuar_info *uuari;
911 int uar_index;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300912 void *qpc;
Eli Cohene126ba92013-07-07 17:25:49 +0300913 int uuarn;
914 int err;
915
Jack Morgenstein9603b612014-07-28 23:30:22 +0300916 uuari = &dev->mdev->priv.uuari;
Erez Shitritf0313962016-02-21 16:27:17 +0200917 if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
918 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
Haggai Eranb11a4f92016-02-29 15:45:03 +0200919 IB_QP_CREATE_IPOIB_UD_LSO |
920 mlx5_ib_create_qp_sqpn_qp1()))
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200921 return -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +0300922
923 if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
924 lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
925
926 uuarn = alloc_uuar(uuari, lc);
927 if (uuarn < 0) {
928 mlx5_ib_dbg(dev, "\n");
929 return -ENOMEM;
930 }
931
932 qp->bf = &uuari->bfs[uuarn];
933 uar_index = qp->bf->uar->index;
934
935 err = calc_sq_size(dev, init_attr, qp);
936 if (err < 0) {
937 mlx5_ib_dbg(dev, "err %d\n", err);
938 goto err_uuar;
939 }
940
941 qp->rq.offset = 0;
942 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
majd@mellanox.com19098df2016-01-14 19:13:03 +0200943 base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
Eli Cohene126ba92013-07-07 17:25:49 +0300944
majd@mellanox.com19098df2016-01-14 19:13:03 +0200945 err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300946 if (err) {
947 mlx5_ib_dbg(dev, "err %d\n", err);
948 goto err_uuar;
949 }
950
951 qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300952 *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
953 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300954 *in = mlx5_vzalloc(*inlen);
955 if (!*in) {
956 err = -ENOMEM;
957 goto err_buf;
958 }
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300959
960 qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
961 MLX5_SET(qpc, qpc, uar_page, uar_index);
962 MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
963
Eli Cohene126ba92013-07-07 17:25:49 +0300964 /* Set "fast registration enabled" for all kernel QPs */
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300965 MLX5_SET(qpc, qpc, fre, 1);
966 MLX5_SET(qpc, qpc, rlky, 1);
Eli Cohene126ba92013-07-07 17:25:49 +0300967
Haggai Eranb11a4f92016-02-29 15:45:03 +0200968 if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300969 MLX5_SET(qpc, qpc, deth_sqpn, 1);
Haggai Eranb11a4f92016-02-29 15:45:03 +0200970 qp->flags |= MLX5_IB_QP_SQPN_QP1;
971 }
972
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +0300973 mlx5_fill_page_array(&qp->buf,
974 (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
Eli Cohene126ba92013-07-07 17:25:49 +0300975
Jack Morgenstein9603b612014-07-28 23:30:22 +0300976 err = mlx5_db_alloc(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300977 if (err) {
978 mlx5_ib_dbg(dev, "err %d\n", err);
979 goto err_free;
980 }
981
Eli Cohene126ba92013-07-07 17:25:49 +0300982 qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
983 qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
984 qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
985 qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
986 qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
987
988 if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
989 !qp->sq.w_list || !qp->sq.wqe_head) {
990 err = -ENOMEM;
991 goto err_wrid;
992 }
993 qp->create_type = MLX5_QP_KERNEL;
994
995 return 0;
996
997err_wrid:
Jack Morgenstein9603b612014-07-28 23:30:22 +0300998 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +0300999 kfree(qp->sq.wqe_head);
1000 kfree(qp->sq.w_list);
1001 kfree(qp->sq.wrid);
1002 kfree(qp->sq.wr_data);
1003 kfree(qp->rq.wrid);
1004
1005err_free:
Al Viro479163f2014-11-20 08:13:57 +00001006 kvfree(*in);
Eli Cohene126ba92013-07-07 17:25:49 +03001007
1008err_buf:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001009 mlx5_buf_free(dev->mdev, &qp->buf);
Eli Cohene126ba92013-07-07 17:25:49 +03001010
1011err_uuar:
Jack Morgenstein9603b612014-07-28 23:30:22 +03001012 free_uuar(&dev->mdev->priv.uuari, uuarn);
Eli Cohene126ba92013-07-07 17:25:49 +03001013 return err;
1014}
1015
1016static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1017{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001018 mlx5_db_free(dev->mdev, &qp->db);
Eli Cohene126ba92013-07-07 17:25:49 +03001019 kfree(qp->sq.wqe_head);
1020 kfree(qp->sq.w_list);
1021 kfree(qp->sq.wrid);
1022 kfree(qp->sq.wr_data);
1023 kfree(qp->rq.wrid);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001024 mlx5_buf_free(dev->mdev, &qp->buf);
1025 free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
Eli Cohene126ba92013-07-07 17:25:49 +03001026}
1027
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001028static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
Eli Cohene126ba92013-07-07 17:25:49 +03001029{
1030 if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
1031 (attr->qp_type == IB_QPT_XRC_INI))
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001032 return MLX5_SRQ_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001033 else if (!qp->has_rq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001034 return MLX5_ZERO_LEN_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001035 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001036 return MLX5_NON_ZERO_RQ;
Eli Cohene126ba92013-07-07 17:25:49 +03001037}
1038
1039static int is_connected(enum ib_qp_type qp_type)
1040{
1041 if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
1042 return 1;
1043
1044 return 0;
1045}
1046
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001047static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1048 struct mlx5_ib_sq *sq, u32 tdn)
1049{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +03001050 u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001051 void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
1052
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001053 MLX5_SET(tisc, tisc, transport_domain, tdn);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001054 return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
1055}
1056
1057static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1058 struct mlx5_ib_sq *sq)
1059{
1060 mlx5_core_destroy_tis(dev->mdev, sq->tisn);
1061}
1062
1063static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1064 struct mlx5_ib_sq *sq, void *qpin,
1065 struct ib_pd *pd)
1066{
1067 struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
1068 __be64 *pas;
1069 void *in;
1070 void *sqc;
1071 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1072 void *wq;
1073 int inlen;
1074 int err;
1075 int page_shift = 0;
1076 int npages;
1077 int ncont = 0;
1078 u32 offset = 0;
1079
1080 err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
1081 &sq->ubuffer.umem, &npages, &page_shift,
1082 &ncont, &offset);
1083 if (err)
1084 return err;
1085
1086 inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
1087 in = mlx5_vzalloc(inlen);
1088 if (!in) {
1089 err = -ENOMEM;
1090 goto err_umem;
1091 }
1092
1093 sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
1094 MLX5_SET(sqc, sqc, flush_in_error_en, 1);
1095 MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
1096 MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
1097 MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
1098 MLX5_SET(sqc, sqc, tis_lst_sz, 1);
1099 MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
1100
1101 wq = MLX5_ADDR_OF(sqc, sqc, wq);
1102 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1103 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1104 MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
1105 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1106 MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
1107 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
1108 MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
1109 MLX5_SET(wq, wq, page_offset, offset);
1110
1111 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1112 mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
1113
1114 err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
1115
1116 kvfree(in);
1117
1118 if (err)
1119 goto err_umem;
1120
1121 return 0;
1122
1123err_umem:
1124 ib_umem_release(sq->ubuffer.umem);
1125 sq->ubuffer.umem = NULL;
1126
1127 return err;
1128}
1129
1130static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1131 struct mlx5_ib_sq *sq)
1132{
1133 mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
1134 ib_umem_release(sq->ubuffer.umem);
1135}
1136
1137static int get_rq_pas_size(void *qpc)
1138{
1139 u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
1140 u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
1141 u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
1142 u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
1143 u32 po_quanta = 1 << (log_page_size - 6);
1144 u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
1145 u32 page_size = 1 << log_page_size;
1146 u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
1147 u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
1148
1149 return rq_num_pas * sizeof(u64);
1150}
1151
1152static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1153 struct mlx5_ib_rq *rq, void *qpin)
1154{
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001155 struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001156 __be64 *pas;
1157 __be64 *qp_pas;
1158 void *in;
1159 void *rqc;
1160 void *wq;
1161 void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1162 int inlen;
1163 int err;
1164 u32 rq_pas_size = get_rq_pas_size(qpc);
1165
1166 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
1167 in = mlx5_vzalloc(inlen);
1168 if (!in)
1169 return -ENOMEM;
1170
1171 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
1172 MLX5_SET(rqc, rqc, vsd, 1);
1173 MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
1174 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
1175 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
1176 MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
1177 MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
1178
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001179 if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
1180 MLX5_SET(rqc, rqc, scatter_fcs, 1);
1181
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001182 wq = MLX5_ADDR_OF(rqc, rqc, wq);
1183 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1184 MLX5_SET(wq, wq, end_padding_mode,
Maor Gottlieb01581fb2016-01-28 17:51:49 +02001185 MLX5_GET(qpc, qpc, end_padding_mode));
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001186 MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
1187 MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
1188 MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
1189 MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
1190 MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
1191 MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
1192
1193 pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
1194 qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
1195 memcpy(pas, qp_pas, rq_pas_size);
1196
1197 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
1198
1199 kvfree(in);
1200
1201 return err;
1202}
1203
1204static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1205 struct mlx5_ib_rq *rq)
1206{
1207 mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
1208}
1209
1210static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1211 struct mlx5_ib_rq *rq, u32 tdn)
1212{
1213 u32 *in;
1214 void *tirc;
1215 int inlen;
1216 int err;
1217
1218 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
1219 in = mlx5_vzalloc(inlen);
1220 if (!in)
1221 return -ENOMEM;
1222
1223 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1224 MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
1225 MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
1226 MLX5_SET(tirc, tirc, transport_domain, tdn);
1227
1228 err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
1229
1230 kvfree(in);
1231
1232 return err;
1233}
1234
1235static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1236 struct mlx5_ib_rq *rq)
1237{
1238 mlx5_core_destroy_tir(dev->mdev, rq->tirn);
1239}
1240
1241static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001242 u32 *in,
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001243 struct ib_pd *pd)
1244{
1245 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1246 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1247 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1248 struct ib_uobject *uobj = pd->uobject;
1249 struct ib_ucontext *ucontext = uobj->context;
1250 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1251 int err;
1252 u32 tdn = mucontext->tdn;
1253
1254 if (qp->sq.wqe_cnt) {
1255 err = create_raw_packet_qp_tis(dev, sq, tdn);
1256 if (err)
1257 return err;
1258
1259 err = create_raw_packet_qp_sq(dev, sq, in, pd);
1260 if (err)
1261 goto err_destroy_tis;
1262
1263 sq->base.container_mibqp = qp;
1264 }
1265
1266 if (qp->rq.wqe_cnt) {
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001267 rq->base.container_mibqp = qp;
1268
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001269 err = create_raw_packet_qp_rq(dev, rq, in);
1270 if (err)
1271 goto err_destroy_sq;
1272
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001273
1274 err = create_raw_packet_qp_tir(dev, rq, tdn);
1275 if (err)
1276 goto err_destroy_rq;
1277 }
1278
1279 qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
1280 rq->base.mqp.qpn;
1281
1282 return 0;
1283
1284err_destroy_rq:
1285 destroy_raw_packet_qp_rq(dev, rq);
1286err_destroy_sq:
1287 if (!qp->sq.wqe_cnt)
1288 return err;
1289 destroy_raw_packet_qp_sq(dev, sq);
1290err_destroy_tis:
1291 destroy_raw_packet_qp_tis(dev, sq);
1292
1293 return err;
1294}
1295
1296static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
1297 struct mlx5_ib_qp *qp)
1298{
1299 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
1300 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1301 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1302
1303 if (qp->rq.wqe_cnt) {
1304 destroy_raw_packet_qp_tir(dev, rq);
1305 destroy_raw_packet_qp_rq(dev, rq);
1306 }
1307
1308 if (qp->sq.wqe_cnt) {
1309 destroy_raw_packet_qp_sq(dev, sq);
1310 destroy_raw_packet_qp_tis(dev, sq);
1311 }
1312}
1313
1314static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
1315 struct mlx5_ib_raw_packet_qp *raw_packet_qp)
1316{
1317 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
1318 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1319
1320 sq->sq = &qp->sq;
1321 rq->rq = &qp->rq;
1322 sq->doorbell = &qp->db;
1323 rq->doorbell = &qp->db;
1324}
1325
Yishai Hadas28d61372016-05-23 15:20:56 +03001326static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1327{
1328 mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
1329}
1330
1331static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1332 struct ib_pd *pd,
1333 struct ib_qp_init_attr *init_attr,
1334 struct ib_udata *udata)
1335{
1336 struct ib_uobject *uobj = pd->uobject;
1337 struct ib_ucontext *ucontext = uobj->context;
1338 struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
1339 struct mlx5_ib_create_qp_resp resp = {};
1340 int inlen;
1341 int err;
1342 u32 *in;
1343 void *tirc;
1344 void *hfso;
1345 u32 selected_fields = 0;
1346 size_t min_resp_len;
1347 u32 tdn = mucontext->tdn;
1348 struct mlx5_ib_create_qp_rss ucmd = {};
1349 size_t required_cmd_sz;
1350
1351 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1352 return -EOPNOTSUPP;
1353
1354 if (init_attr->create_flags || init_attr->send_cq)
1355 return -EINVAL;
1356
1357 min_resp_len = offsetof(typeof(resp), uuar_index) + sizeof(resp.uuar_index);
1358 if (udata->outlen < min_resp_len)
1359 return -EINVAL;
1360
1361 required_cmd_sz = offsetof(typeof(ucmd), reserved1) + sizeof(ucmd.reserved1);
1362 if (udata->inlen < required_cmd_sz) {
1363 mlx5_ib_dbg(dev, "invalid inlen\n");
1364 return -EINVAL;
1365 }
1366
1367 if (udata->inlen > sizeof(ucmd) &&
1368 !ib_is_udata_cleared(udata, sizeof(ucmd),
1369 udata->inlen - sizeof(ucmd))) {
1370 mlx5_ib_dbg(dev, "inlen is not supported\n");
1371 return -EOPNOTSUPP;
1372 }
1373
1374 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
1375 mlx5_ib_dbg(dev, "copy failed\n");
1376 return -EFAULT;
1377 }
1378
1379 if (ucmd.comp_mask) {
1380 mlx5_ib_dbg(dev, "invalid comp mask\n");
1381 return -EOPNOTSUPP;
1382 }
1383
1384 if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)) || ucmd.reserved1) {
1385 mlx5_ib_dbg(dev, "invalid reserved\n");
1386 return -EOPNOTSUPP;
1387 }
1388
1389 err = ib_copy_to_udata(udata, &resp, min_resp_len);
1390 if (err) {
1391 mlx5_ib_dbg(dev, "copy failed\n");
1392 return -EINVAL;
1393 }
1394
1395 inlen = MLX5_ST_SZ_BYTES(create_tir_in);
1396 in = mlx5_vzalloc(inlen);
1397 if (!in)
1398 return -ENOMEM;
1399
1400 tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
1401 MLX5_SET(tirc, tirc, disp_type,
1402 MLX5_TIRC_DISP_TYPE_INDIRECT);
1403 MLX5_SET(tirc, tirc, indirect_table,
1404 init_attr->rwq_ind_tbl->ind_tbl_num);
1405 MLX5_SET(tirc, tirc, transport_domain, tdn);
1406
1407 hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1408 switch (ucmd.rx_hash_function) {
1409 case MLX5_RX_HASH_FUNC_TOEPLITZ:
1410 {
1411 void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
1412 size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
1413
1414 if (len != ucmd.rx_key_len) {
1415 err = -EINVAL;
1416 goto err;
1417 }
1418
1419 MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1420 MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
1421 memcpy(rss_key, ucmd.rx_hash_key, len);
1422 break;
1423 }
1424 default:
1425 err = -EOPNOTSUPP;
1426 goto err;
1427 }
1428
1429 if (!ucmd.rx_hash_fields_mask) {
1430 /* special case when this TIR serves as steering entry without hashing */
1431 if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
1432 goto create_tir;
1433 err = -EINVAL;
1434 goto err;
1435 }
1436
1437 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1438 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
1439 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1440 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
1441 err = -EINVAL;
1442 goto err;
1443 }
1444
1445 /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1446 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1447 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
1448 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1449 MLX5_L3_PROT_TYPE_IPV4);
1450 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
1451 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1452 MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
1453 MLX5_L3_PROT_TYPE_IPV6);
1454
1455 if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1456 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) &&
1457 ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1458 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))) {
1459 err = -EINVAL;
1460 goto err;
1461 }
1462
1463 /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1464 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1465 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
1466 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1467 MLX5_L4_PROT_TYPE_TCP);
1468 else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
1469 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1470 MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
1471 MLX5_L4_PROT_TYPE_UDP);
1472
1473 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
1474 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
1475 selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
1476
1477 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
1478 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
1479 selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
1480
1481 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
1482 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
1483 selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
1484
1485 if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
1486 (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
1487 selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
1488
1489 MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
1490
1491create_tir:
1492 err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
1493
1494 if (err)
1495 goto err;
1496
1497 kvfree(in);
1498 /* qpn is reserved for that QP */
1499 qp->trans_qp.base.mqp.qpn = 0;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03001500 qp->flags |= MLX5_IB_QP_RSS;
Yishai Hadas28d61372016-05-23 15:20:56 +03001501 return 0;
1502
1503err:
1504 kvfree(in);
1505 return err;
1506}
1507
Eli Cohene126ba92013-07-07 17:25:49 +03001508static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1509 struct ib_qp_init_attr *init_attr,
1510 struct ib_udata *udata, struct mlx5_ib_qp *qp)
1511{
1512 struct mlx5_ib_resources *devr = &dev->devr;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001513 int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001514 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001515 struct mlx5_ib_create_qp_resp resp;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001516 struct mlx5_ib_cq *send_cq;
1517 struct mlx5_ib_cq *recv_cq;
1518 unsigned long flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001519 u32 uidx = MLX5_IB_DEFAULT_UIDX;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001520 struct mlx5_ib_create_qp ucmd;
1521 struct mlx5_ib_qp_base *base;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001522 void *qpc;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001523 u32 *in;
1524 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001525
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001526 base = init_attr->qp_type == IB_QPT_RAW_PACKET ?
1527 &qp->raw_packet_qp.rq.base :
1528 &qp->trans_qp.base;
1529
1530 if (init_attr->qp_type != IB_QPT_RAW_PACKET)
1531 mlx5_ib_odp_create_qp(qp);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001532
Eli Cohene126ba92013-07-07 17:25:49 +03001533 mutex_init(&qp->mutex);
1534 spin_lock_init(&qp->sq.lock);
1535 spin_lock_init(&qp->rq.lock);
1536
Yishai Hadas28d61372016-05-23 15:20:56 +03001537 if (init_attr->rwq_ind_tbl) {
1538 if (!udata)
1539 return -ENOSYS;
1540
1541 err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
1542 return err;
1543 }
1544
Eli Cohenf360d882014-04-02 00:10:16 +03001545 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001546 if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
Eli Cohenf360d882014-04-02 00:10:16 +03001547 mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
1548 return -EINVAL;
1549 } else {
1550 qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1551 }
1552 }
1553
Leon Romanovsky051f2632015-12-20 12:16:11 +02001554 if (init_attr->create_flags &
1555 (IB_QP_CREATE_CROSS_CHANNEL |
1556 IB_QP_CREATE_MANAGED_SEND |
1557 IB_QP_CREATE_MANAGED_RECV)) {
1558 if (!MLX5_CAP_GEN(mdev, cd)) {
1559 mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
1560 return -EINVAL;
1561 }
1562 if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
1563 qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
1564 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
1565 qp->flags |= MLX5_IB_QP_MANAGED_SEND;
1566 if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
1567 qp->flags |= MLX5_IB_QP_MANAGED_RECV;
1568 }
Erez Shitritf0313962016-02-21 16:27:17 +02001569
1570 if (init_attr->qp_type == IB_QPT_UD &&
1571 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
1572 if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
1573 mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
1574 return -EOPNOTSUPP;
1575 }
1576
Majd Dibbiny358e42e2016-04-17 17:19:37 +03001577 if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
1578 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
1579 mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
1580 return -EOPNOTSUPP;
1581 }
1582 if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
1583 !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
1584 mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
1585 return -EOPNOTSUPP;
1586 }
1587 qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
1588 }
1589
Eli Cohene126ba92013-07-07 17:25:49 +03001590 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1591 qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
1592
1593 if (pd && pd->uobject) {
1594 if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
1595 mlx5_ib_dbg(dev, "copy failed\n");
1596 return -EFAULT;
1597 }
1598
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001599 err = get_qp_user_index(to_mucontext(pd->uobject->context),
1600 &ucmd, udata->inlen, &uidx);
1601 if (err)
1602 return err;
1603
Eli Cohene126ba92013-07-07 17:25:49 +03001604 qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
1605 qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
1606 } else {
1607 qp->wq_sig = !!wq_signature;
1608 }
1609
1610 qp->has_rq = qp_has_rq(init_attr);
1611 err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
1612 qp, (pd && pd->uobject) ? &ucmd : NULL);
1613 if (err) {
1614 mlx5_ib_dbg(dev, "err %d\n", err);
1615 return err;
1616 }
1617
1618 if (pd) {
1619 if (pd->uobject) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001620 __u32 max_wqes =
1621 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Eli Cohene126ba92013-07-07 17:25:49 +03001622 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
1623 if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
1624 ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
1625 mlx5_ib_dbg(dev, "invalid rq params\n");
1626 return -EINVAL;
1627 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001628 if (ucmd.sq_wqe_count > max_wqes) {
Eli Cohene126ba92013-07-07 17:25:49 +03001629 mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03001630 ucmd.sq_wqe_count, max_wqes);
Eli Cohene126ba92013-07-07 17:25:49 +03001631 return -EINVAL;
1632 }
Haggai Eranb11a4f92016-02-29 15:45:03 +02001633 if (init_attr->create_flags &
1634 mlx5_ib_create_qp_sqpn_qp1()) {
1635 mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
1636 return -EINVAL;
1637 }
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001638 err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
1639 &resp, &inlen, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001640 if (err)
1641 mlx5_ib_dbg(dev, "err %d\n", err);
1642 } else {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001643 err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
1644 base);
Eli Cohene126ba92013-07-07 17:25:49 +03001645 if (err)
1646 mlx5_ib_dbg(dev, "err %d\n", err);
Eli Cohene126ba92013-07-07 17:25:49 +03001647 }
1648
1649 if (err)
1650 return err;
1651 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001652 in = mlx5_vzalloc(inlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001653 if (!in)
1654 return -ENOMEM;
1655
1656 qp->create_type = MLX5_QP_EMPTY;
1657 }
1658
1659 if (is_sqp(init_attr->qp_type))
1660 qp->port = init_attr->port_num;
1661
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001662 qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
1663
1664 MLX5_SET(qpc, qpc, st, to_mlx5_st(init_attr->qp_type));
1665 MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
Eli Cohene126ba92013-07-07 17:25:49 +03001666
1667 if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001668 MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001669 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001670 MLX5_SET(qpc, qpc, latency_sensitive, 1);
1671
Eli Cohene126ba92013-07-07 17:25:49 +03001672
1673 if (qp->wq_sig)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001674 MLX5_SET(qpc, qpc, wq_signature, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001675
Eli Cohenf360d882014-04-02 00:10:16 +03001676 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001677 MLX5_SET(qpc, qpc, block_lb_mc, 1);
Eli Cohenf360d882014-04-02 00:10:16 +03001678
Leon Romanovsky051f2632015-12-20 12:16:11 +02001679 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001680 MLX5_SET(qpc, qpc, cd_master, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001681 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001682 MLX5_SET(qpc, qpc, cd_slave_send, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001683 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001684 MLX5_SET(qpc, qpc, cd_slave_receive, 1);
Leon Romanovsky051f2632015-12-20 12:16:11 +02001685
Eli Cohene126ba92013-07-07 17:25:49 +03001686 if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
1687 int rcqe_sz;
1688 int scqe_sz;
1689
1690 rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
1691 scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
1692
1693 if (rcqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001694 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001695 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001696 MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001697
1698 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
1699 if (scqe_sz == 128)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001700 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001701 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001702 MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
Eli Cohene126ba92013-07-07 17:25:49 +03001703 }
1704 }
1705
1706 if (qp->rq.wqe_cnt) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001707 MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
1708 MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001709 }
1710
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001711 MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
Eli Cohene126ba92013-07-07 17:25:49 +03001712
1713 if (qp->sq.wqe_cnt)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001714 MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
Eli Cohene126ba92013-07-07 17:25:49 +03001715 else
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001716 MLX5_SET(qpc, qpc, no_sq, 1);
Eli Cohene126ba92013-07-07 17:25:49 +03001717
1718 /* Set default resources */
1719 switch (init_attr->qp_type) {
1720 case IB_QPT_XRC_TGT:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001721 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1722 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
1723 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
1724 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001725 break;
1726 case IB_QPT_XRC_INI:
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001727 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
1728 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1729 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001730 break;
1731 default:
1732 if (init_attr->srq) {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001733 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
1734 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001735 } else {
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001736 MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
1737 MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001738 }
1739 }
1740
1741 if (init_attr->send_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001742 MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001743
1744 if (init_attr->recv_cq)
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001745 MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
Eli Cohene126ba92013-07-07 17:25:49 +03001746
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001747 MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
Eli Cohene126ba92013-07-07 17:25:49 +03001748
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001749 /* 0xffffff means we ask to work with cqe version 0 */
1750 if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001751 MLX5_SET(qpc, qpc, user_index, uidx);
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03001752
Erez Shitritf0313962016-02-21 16:27:17 +02001753 /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
1754 if (init_attr->qp_type == IB_QPT_UD &&
1755 (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
Erez Shitritf0313962016-02-21 16:27:17 +02001756 MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
1757 qp->flags |= MLX5_IB_QP_LSO;
1758 }
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001759
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001760 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
1761 qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
1762 raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
1763 err = create_raw_packet_qp(dev, qp, in, pd);
1764 } else {
1765 err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
1766 }
1767
Eli Cohene126ba92013-07-07 17:25:49 +03001768 if (err) {
1769 mlx5_ib_dbg(dev, "create qp failed\n");
1770 goto err_create;
1771 }
1772
Al Viro479163f2014-11-20 08:13:57 +00001773 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001774
majd@mellanox.com19098df2016-01-14 19:13:03 +02001775 base->container_mibqp = qp;
1776 base->mqp.event = mlx5_ib_qp_event;
Eli Cohene126ba92013-07-07 17:25:49 +03001777
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001778 get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
1779 &send_cq, &recv_cq);
1780 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1781 mlx5_ib_lock_cqs(send_cq, recv_cq);
1782 /* Maintain device to QPs access, needed for further handling via reset
1783 * flow
1784 */
1785 list_add_tail(&qp->qps_list, &dev->qp_list);
1786 /* Maintain CQ to QPs access, needed for further handling via reset flow
1787 */
1788 if (send_cq)
1789 list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
1790 if (recv_cq)
1791 list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
1792 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1793 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
1794
Eli Cohene126ba92013-07-07 17:25:49 +03001795 return 0;
1796
1797err_create:
1798 if (qp->create_type == MLX5_QP_USER)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001799 destroy_qp_user(pd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001800 else if (qp->create_type == MLX5_QP_KERNEL)
1801 destroy_qp_kernel(dev, qp);
1802
Al Viro479163f2014-11-20 08:13:57 +00001803 kvfree(in);
Eli Cohene126ba92013-07-07 17:25:49 +03001804 return err;
1805}
1806
1807static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1808 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
1809{
1810 if (send_cq) {
1811 if (recv_cq) {
1812 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001813 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001814 spin_lock_nested(&recv_cq->lock,
1815 SINGLE_DEPTH_NESTING);
1816 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001817 spin_lock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001818 __acquire(&recv_cq->lock);
1819 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001820 spin_lock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001821 spin_lock_nested(&send_cq->lock,
1822 SINGLE_DEPTH_NESTING);
1823 }
1824 } else {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001825 spin_lock(&send_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001826 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001827 }
1828 } else if (recv_cq) {
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001829 spin_lock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001830 __acquire(&send_cq->lock);
1831 } else {
1832 __acquire(&send_cq->lock);
1833 __acquire(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001834 }
1835}
1836
1837static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
1838 __releases(&send_cq->lock) __releases(&recv_cq->lock)
1839{
1840 if (send_cq) {
1841 if (recv_cq) {
1842 if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
1843 spin_unlock(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001844 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001845 } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
1846 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001847 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001848 } else {
1849 spin_unlock(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001850 spin_unlock(&recv_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001851 }
1852 } else {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001853 __release(&recv_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001854 spin_unlock(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001855 }
1856 } else if (recv_cq) {
Eli Cohen6a4f1392014-12-02 12:26:18 +02001857 __release(&send_cq->lock);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001858 spin_unlock(&recv_cq->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02001859 } else {
1860 __release(&recv_cq->lock);
1861 __release(&send_cq->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001862 }
1863}
1864
1865static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
1866{
1867 return to_mpd(qp->ibqp.pd);
1868}
1869
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001870static void get_cqs(enum ib_qp_type qp_type,
1871 struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
Eli Cohene126ba92013-07-07 17:25:49 +03001872 struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
1873{
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001874 switch (qp_type) {
Eli Cohene126ba92013-07-07 17:25:49 +03001875 case IB_QPT_XRC_TGT:
1876 *send_cq = NULL;
1877 *recv_cq = NULL;
1878 break;
1879 case MLX5_IB_QPT_REG_UMR:
1880 case IB_QPT_XRC_INI:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001881 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001882 *recv_cq = NULL;
1883 break;
1884
1885 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02001886 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03001887 case IB_QPT_RC:
1888 case IB_QPT_UC:
1889 case IB_QPT_UD:
1890 case IB_QPT_RAW_IPV6:
1891 case IB_QPT_RAW_ETHERTYPE:
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001892 case IB_QPT_RAW_PACKET:
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001893 *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
1894 *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03001895 break;
1896
Eli Cohene126ba92013-07-07 17:25:49 +03001897 case IB_QPT_MAX:
1898 default:
1899 *send_cq = NULL;
1900 *recv_cq = NULL;
1901 break;
1902 }
1903}
1904
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001905static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03001906 const struct mlx5_modify_raw_qp_param *raw_qp_param,
1907 u8 lag_tx_affinity);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001908
Eli Cohene126ba92013-07-07 17:25:49 +03001909static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
1910{
1911 struct mlx5_ib_cq *send_cq, *recv_cq;
majd@mellanox.com19098df2016-01-14 19:13:03 +02001912 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001913 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03001914 int err;
1915
Yishai Hadas28d61372016-05-23 15:20:56 +03001916 if (qp->ibqp.rwq_ind_tbl) {
1917 destroy_rss_raw_qp_tir(dev, qp);
1918 return;
1919 }
1920
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001921 base = qp->ibqp.qp_type == IB_QPT_RAW_PACKET ?
1922 &qp->raw_packet_qp.rq.base :
1923 &qp->trans_qp.base;
1924
Haggai Eran6aec21f2014-12-11 17:04:23 +02001925 if (qp->state != IB_QPS_RESET) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001926 if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET) {
1927 mlx5_ib_qp_disable_pagefaults(qp);
1928 err = mlx5_core_qp_modify(dev->mdev,
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03001929 MLX5_CMD_OP_2RST_QP, 0,
1930 NULL, &base->mqp);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001931 } else {
Alex Vesker0680efa2016-08-28 12:25:52 +03001932 struct mlx5_modify_raw_qp_param raw_qp_param = {
1933 .operation = MLX5_CMD_OP_2RST_QP
1934 };
1935
Aviv Heller13eab212016-09-18 20:48:04 +03001936 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02001937 }
1938 if (err)
majd@mellanox.com427c1e72016-01-14 19:13:07 +02001939 mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02001940 base->mqp.qpn);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001941 }
Eli Cohene126ba92013-07-07 17:25:49 +03001942
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001943 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
1944 &send_cq, &recv_cq);
1945
1946 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1947 mlx5_ib_lock_cqs(send_cq, recv_cq);
1948 /* del from lists under both locks above to protect reset flow paths */
1949 list_del(&qp->qps_list);
1950 if (send_cq)
1951 list_del(&qp->cq_send_list);
1952
1953 if (recv_cq)
1954 list_del(&qp->cq_recv_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001955
1956 if (qp->create_type == MLX5_QP_KERNEL) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02001957 __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03001958 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
1959 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001960 __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
1961 NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03001962 }
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001963 mlx5_ib_unlock_cqs(send_cq, recv_cq);
1964 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001965
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02001966 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
1967 destroy_raw_packet_qp(dev, qp);
1968 } else {
1969 err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
1970 if (err)
1971 mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
1972 base->mqp.qpn);
1973 }
Eli Cohene126ba92013-07-07 17:25:49 +03001974
Eli Cohene126ba92013-07-07 17:25:49 +03001975 if (qp->create_type == MLX5_QP_KERNEL)
1976 destroy_qp_kernel(dev, qp);
1977 else if (qp->create_type == MLX5_QP_USER)
majd@mellanox.com19098df2016-01-14 19:13:03 +02001978 destroy_qp_user(&get_pd(qp)->ibpd, qp, base);
Eli Cohene126ba92013-07-07 17:25:49 +03001979}
1980
1981static const char *ib_qp_type_str(enum ib_qp_type type)
1982{
1983 switch (type) {
1984 case IB_QPT_SMI:
1985 return "IB_QPT_SMI";
1986 case IB_QPT_GSI:
1987 return "IB_QPT_GSI";
1988 case IB_QPT_RC:
1989 return "IB_QPT_RC";
1990 case IB_QPT_UC:
1991 return "IB_QPT_UC";
1992 case IB_QPT_UD:
1993 return "IB_QPT_UD";
1994 case IB_QPT_RAW_IPV6:
1995 return "IB_QPT_RAW_IPV6";
1996 case IB_QPT_RAW_ETHERTYPE:
1997 return "IB_QPT_RAW_ETHERTYPE";
1998 case IB_QPT_XRC_INI:
1999 return "IB_QPT_XRC_INI";
2000 case IB_QPT_XRC_TGT:
2001 return "IB_QPT_XRC_TGT";
2002 case IB_QPT_RAW_PACKET:
2003 return "IB_QPT_RAW_PACKET";
2004 case MLX5_IB_QPT_REG_UMR:
2005 return "MLX5_IB_QPT_REG_UMR";
2006 case IB_QPT_MAX:
2007 default:
2008 return "Invalid QP type";
2009 }
2010}
2011
2012struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
2013 struct ib_qp_init_attr *init_attr,
2014 struct ib_udata *udata)
2015{
2016 struct mlx5_ib_dev *dev;
2017 struct mlx5_ib_qp *qp;
2018 u16 xrcdn = 0;
2019 int err;
2020
2021 if (pd) {
2022 dev = to_mdev(pd->device);
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002023
2024 if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
2025 if (!pd->uobject) {
2026 mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
2027 return ERR_PTR(-EINVAL);
2028 } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
2029 mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
2030 return ERR_PTR(-EINVAL);
2031 }
2032 }
Majd Dibbiny09f16cf2016-01-28 17:51:48 +02002033 } else {
2034 /* being cautious here */
2035 if (init_attr->qp_type != IB_QPT_XRC_TGT &&
2036 init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
2037 pr_warn("%s: no PD for transport %s\n", __func__,
2038 ib_qp_type_str(init_attr->qp_type));
2039 return ERR_PTR(-EINVAL);
2040 }
2041 dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
Eli Cohene126ba92013-07-07 17:25:49 +03002042 }
2043
2044 switch (init_attr->qp_type) {
2045 case IB_QPT_XRC_TGT:
2046 case IB_QPT_XRC_INI:
Saeed Mahameed938fe832015-05-28 22:28:41 +03002047 if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002048 mlx5_ib_dbg(dev, "XRC not supported\n");
2049 return ERR_PTR(-ENOSYS);
2050 }
2051 init_attr->recv_cq = NULL;
2052 if (init_attr->qp_type == IB_QPT_XRC_TGT) {
2053 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
2054 init_attr->send_cq = NULL;
2055 }
2056
2057 /* fall through */
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +02002058 case IB_QPT_RAW_PACKET:
Eli Cohene126ba92013-07-07 17:25:49 +03002059 case IB_QPT_RC:
2060 case IB_QPT_UC:
2061 case IB_QPT_UD:
2062 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02002063 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03002064 case MLX5_IB_QPT_REG_UMR:
2065 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2066 if (!qp)
2067 return ERR_PTR(-ENOMEM);
2068
2069 err = create_qp_common(dev, pd, init_attr, udata, qp);
2070 if (err) {
2071 mlx5_ib_dbg(dev, "create_qp_common failed\n");
2072 kfree(qp);
2073 return ERR_PTR(err);
2074 }
2075
2076 if (is_qp0(init_attr->qp_type))
2077 qp->ibqp.qp_num = 0;
2078 else if (is_qp1(init_attr->qp_type))
2079 qp->ibqp.qp_num = 1;
2080 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002081 qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
Eli Cohene126ba92013-07-07 17:25:49 +03002082
2083 mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
majd@mellanox.com19098df2016-01-14 19:13:03 +02002084 qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
2085 to_mcq(init_attr->recv_cq)->mcq.cqn,
Eli Cohene126ba92013-07-07 17:25:49 +03002086 to_mcq(init_attr->send_cq)->mcq.cqn);
2087
majd@mellanox.com19098df2016-01-14 19:13:03 +02002088 qp->trans_qp.xrcdn = xrcdn;
Eli Cohene126ba92013-07-07 17:25:49 +03002089
2090 break;
2091
Haggai Erand16e91d2016-02-29 15:45:05 +02002092 case IB_QPT_GSI:
2093 return mlx5_ib_gsi_create_qp(pd, init_attr);
2094
Eli Cohene126ba92013-07-07 17:25:49 +03002095 case IB_QPT_RAW_IPV6:
2096 case IB_QPT_RAW_ETHERTYPE:
Eli Cohene126ba92013-07-07 17:25:49 +03002097 case IB_QPT_MAX:
2098 default:
2099 mlx5_ib_dbg(dev, "unsupported qp type %d\n",
2100 init_attr->qp_type);
2101 /* Don't support raw QPs */
2102 return ERR_PTR(-EINVAL);
2103 }
2104
2105 return &qp->ibqp;
2106}
2107
2108int mlx5_ib_destroy_qp(struct ib_qp *qp)
2109{
2110 struct mlx5_ib_dev *dev = to_mdev(qp->device);
2111 struct mlx5_ib_qp *mqp = to_mqp(qp);
2112
Haggai Erand16e91d2016-02-29 15:45:05 +02002113 if (unlikely(qp->qp_type == IB_QPT_GSI))
2114 return mlx5_ib_gsi_destroy_qp(qp);
2115
Eli Cohene126ba92013-07-07 17:25:49 +03002116 destroy_qp_common(dev, mqp);
2117
2118 kfree(mqp);
2119
2120 return 0;
2121}
2122
2123static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
2124 int attr_mask)
2125{
2126 u32 hw_access_flags = 0;
2127 u8 dest_rd_atomic;
2128 u32 access_flags;
2129
2130 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2131 dest_rd_atomic = attr->max_dest_rd_atomic;
2132 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002133 dest_rd_atomic = qp->trans_qp.resp_depth;
Eli Cohene126ba92013-07-07 17:25:49 +03002134
2135 if (attr_mask & IB_QP_ACCESS_FLAGS)
2136 access_flags = attr->qp_access_flags;
2137 else
majd@mellanox.com19098df2016-01-14 19:13:03 +02002138 access_flags = qp->trans_qp.atomic_rd_en;
Eli Cohene126ba92013-07-07 17:25:49 +03002139
2140 if (!dest_rd_atomic)
2141 access_flags &= IB_ACCESS_REMOTE_WRITE;
2142
2143 if (access_flags & IB_ACCESS_REMOTE_READ)
2144 hw_access_flags |= MLX5_QP_BIT_RRE;
2145 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
2146 hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
2147 if (access_flags & IB_ACCESS_REMOTE_WRITE)
2148 hw_access_flags |= MLX5_QP_BIT_RWE;
2149
2150 return cpu_to_be32(hw_access_flags);
2151}
2152
2153enum {
2154 MLX5_PATH_FLAG_FL = 1 << 0,
2155 MLX5_PATH_FLAG_FREE_AR = 1 << 1,
2156 MLX5_PATH_FLAG_COUNTER = 1 << 2,
2157};
2158
2159static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
2160{
2161 if (rate == IB_RATE_PORT_CURRENT) {
2162 return 0;
2163 } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
2164 return -EINVAL;
2165 } else {
2166 while (rate != IB_RATE_2_5_GBPS &&
2167 !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
Saeed Mahameed938fe832015-05-28 22:28:41 +03002168 MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
Eli Cohene126ba92013-07-07 17:25:49 +03002169 --rate;
2170 }
2171
2172 return rate + MLX5_STAT_RATE_OFFSET;
2173}
2174
majd@mellanox.com75850d02016-01-14 19:13:06 +02002175static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
2176 struct mlx5_ib_sq *sq, u8 sl)
2177{
2178 void *in;
2179 void *tisc;
2180 int inlen;
2181 int err;
2182
2183 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
2184 in = mlx5_vzalloc(inlen);
2185 if (!in)
2186 return -ENOMEM;
2187
2188 MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
2189
2190 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2191 MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
2192
2193 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2194
2195 kvfree(in);
2196
2197 return err;
2198}
2199
Aviv Heller13eab212016-09-18 20:48:04 +03002200static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
2201 struct mlx5_ib_sq *sq, u8 tx_affinity)
2202{
2203 void *in;
2204 void *tisc;
2205 int inlen;
2206 int err;
2207
2208 inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
2209 in = mlx5_vzalloc(inlen);
2210 if (!in)
2211 return -ENOMEM;
2212
2213 MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
2214
2215 tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
2216 MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
2217
2218 err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
2219
2220 kvfree(in);
2221
2222 return err;
2223}
2224
majd@mellanox.com75850d02016-01-14 19:13:06 +02002225static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
2226 const struct ib_ah_attr *ah,
Eli Cohene126ba92013-07-07 17:25:49 +03002227 struct mlx5_qp_path *path, u8 port, int attr_mask,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002228 u32 path_flags, const struct ib_qp_attr *attr,
2229 bool alt)
Eli Cohene126ba92013-07-07 17:25:49 +03002230{
Achiad Shochat2811ba52015-12-23 18:47:24 +02002231 enum rdma_link_layer ll = rdma_port_get_link_layer(&dev->ib_dev, port);
Eli Cohene126ba92013-07-07 17:25:49 +03002232 int err;
2233
Eli Cohene126ba92013-07-07 17:25:49 +03002234 if (attr_mask & IB_QP_PKEY_INDEX)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002235 path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
2236 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002237
Eli Cohene126ba92013-07-07 17:25:49 +03002238 if (ah->ah_flags & IB_AH_GRH) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002239 if (ah->grh.sgid_index >=
2240 dev->mdev->port_caps[port - 1].gid_table_len) {
Joe Perchesf4f01b52015-05-08 15:58:07 -07002241 pr_err("sgid_index (%u) too large. max is %d\n",
Saeed Mahameed938fe832015-05-28 22:28:41 +03002242 ah->grh.sgid_index,
2243 dev->mdev->port_caps[port - 1].gid_table_len);
Eli Cohenf83b4262014-09-14 16:47:54 +03002244 return -EINVAL;
2245 }
Achiad Shochat2811ba52015-12-23 18:47:24 +02002246 }
2247
2248 if (ll == IB_LINK_LAYER_ETHERNET) {
2249 if (!(ah->ah_flags & IB_AH_GRH))
2250 return -EINVAL;
2251 memcpy(path->rmac, ah->dmac, sizeof(ah->dmac));
2252 path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
2253 ah->grh.sgid_index);
2254 path->dci_cfi_prio_sl = (ah->sl & 0x7) << 4;
2255 } else {
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002256 path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
2257 path->fl_free_ar |=
2258 (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002259 path->rlid = cpu_to_be16(ah->dlid);
2260 path->grh_mlid = ah->src_path_bits & 0x7f;
2261 if (ah->ah_flags & IB_AH_GRH)
2262 path->grh_mlid |= 1 << 7;
2263 path->dci_cfi_prio_sl = ah->sl & 0xf;
2264 }
2265
2266 if (ah->ah_flags & IB_AH_GRH) {
Eli Cohene126ba92013-07-07 17:25:49 +03002267 path->mgid_index = ah->grh.sgid_index;
2268 path->hop_limit = ah->grh.hop_limit;
2269 path->tclass_flowlabel =
2270 cpu_to_be32((ah->grh.traffic_class << 20) |
2271 (ah->grh.flow_label));
2272 memcpy(path->rgid, ah->grh.dgid.raw, 16);
2273 }
2274
2275 err = ib_rate_to_mlx5(dev, ah->static_rate);
2276 if (err < 0)
2277 return err;
2278 path->static_rate = err;
2279 path->port = port;
2280
Eli Cohene126ba92013-07-07 17:25:49 +03002281 if (attr_mask & IB_QP_TIMEOUT)
Achiad Shochatf879ee82016-06-04 15:15:37 +03002282 path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
Eli Cohene126ba92013-07-07 17:25:49 +03002283
majd@mellanox.com75850d02016-01-14 19:13:06 +02002284 if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
2285 return modify_raw_packet_eth_prio(dev->mdev,
2286 &qp->raw_packet_qp.sq,
2287 ah->sl & 0xf);
2288
Eli Cohene126ba92013-07-07 17:25:49 +03002289 return 0;
2290}
2291
2292static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
2293 [MLX5_QP_STATE_INIT] = {
2294 [MLX5_QP_STATE_INIT] = {
2295 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2296 MLX5_QP_OPTPAR_RAE |
2297 MLX5_QP_OPTPAR_RWE |
2298 MLX5_QP_OPTPAR_PKEY_INDEX |
2299 MLX5_QP_OPTPAR_PRI_PORT,
2300 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
2301 MLX5_QP_OPTPAR_PKEY_INDEX |
2302 MLX5_QP_OPTPAR_PRI_PORT,
2303 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2304 MLX5_QP_OPTPAR_Q_KEY |
2305 MLX5_QP_OPTPAR_PRI_PORT,
2306 },
2307 [MLX5_QP_STATE_RTR] = {
2308 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2309 MLX5_QP_OPTPAR_RRE |
2310 MLX5_QP_OPTPAR_RAE |
2311 MLX5_QP_OPTPAR_RWE |
2312 MLX5_QP_OPTPAR_PKEY_INDEX,
2313 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2314 MLX5_QP_OPTPAR_RWE |
2315 MLX5_QP_OPTPAR_PKEY_INDEX,
2316 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
2317 MLX5_QP_OPTPAR_Q_KEY,
2318 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
2319 MLX5_QP_OPTPAR_Q_KEY,
Eli Cohena4774e92013-09-11 16:35:32 +03002320 [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2321 MLX5_QP_OPTPAR_RRE |
2322 MLX5_QP_OPTPAR_RAE |
2323 MLX5_QP_OPTPAR_RWE |
2324 MLX5_QP_OPTPAR_PKEY_INDEX,
Eli Cohene126ba92013-07-07 17:25:49 +03002325 },
2326 },
2327 [MLX5_QP_STATE_RTR] = {
2328 [MLX5_QP_STATE_RTS] = {
2329 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2330 MLX5_QP_OPTPAR_RRE |
2331 MLX5_QP_OPTPAR_RAE |
2332 MLX5_QP_OPTPAR_RWE |
2333 MLX5_QP_OPTPAR_PM_STATE |
2334 MLX5_QP_OPTPAR_RNR_TIMEOUT,
2335 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
2336 MLX5_QP_OPTPAR_RWE |
2337 MLX5_QP_OPTPAR_PM_STATE,
2338 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2339 },
2340 },
2341 [MLX5_QP_STATE_RTS] = {
2342 [MLX5_QP_STATE_RTS] = {
2343 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
2344 MLX5_QP_OPTPAR_RAE |
2345 MLX5_QP_OPTPAR_RWE |
2346 MLX5_QP_OPTPAR_RNR_TIMEOUT |
Eli Cohenc2a34312013-10-24 12:01:02 +03002347 MLX5_QP_OPTPAR_PM_STATE |
2348 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002349 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
Eli Cohenc2a34312013-10-24 12:01:02 +03002350 MLX5_QP_OPTPAR_PM_STATE |
2351 MLX5_QP_OPTPAR_ALT_ADDR_PATH,
Eli Cohene126ba92013-07-07 17:25:49 +03002352 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
2353 MLX5_QP_OPTPAR_SRQN |
2354 MLX5_QP_OPTPAR_CQN_RCV,
2355 },
2356 },
2357 [MLX5_QP_STATE_SQER] = {
2358 [MLX5_QP_STATE_RTS] = {
2359 [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
2360 [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
Eli Cohen75959f52013-09-11 16:35:31 +03002361 [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
Eli Cohena4774e92013-09-11 16:35:32 +03002362 [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
2363 MLX5_QP_OPTPAR_RWE |
2364 MLX5_QP_OPTPAR_RAE |
2365 MLX5_QP_OPTPAR_RRE,
Eli Cohene126ba92013-07-07 17:25:49 +03002366 },
2367 },
2368};
2369
2370static int ib_nr_to_mlx5_nr(int ib_mask)
2371{
2372 switch (ib_mask) {
2373 case IB_QP_STATE:
2374 return 0;
2375 case IB_QP_CUR_STATE:
2376 return 0;
2377 case IB_QP_EN_SQD_ASYNC_NOTIFY:
2378 return 0;
2379 case IB_QP_ACCESS_FLAGS:
2380 return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
2381 MLX5_QP_OPTPAR_RAE;
2382 case IB_QP_PKEY_INDEX:
2383 return MLX5_QP_OPTPAR_PKEY_INDEX;
2384 case IB_QP_PORT:
2385 return MLX5_QP_OPTPAR_PRI_PORT;
2386 case IB_QP_QKEY:
2387 return MLX5_QP_OPTPAR_Q_KEY;
2388 case IB_QP_AV:
2389 return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
2390 MLX5_QP_OPTPAR_PRI_PORT;
2391 case IB_QP_PATH_MTU:
2392 return 0;
2393 case IB_QP_TIMEOUT:
2394 return MLX5_QP_OPTPAR_ACK_TIMEOUT;
2395 case IB_QP_RETRY_CNT:
2396 return MLX5_QP_OPTPAR_RETRY_COUNT;
2397 case IB_QP_RNR_RETRY:
2398 return MLX5_QP_OPTPAR_RNR_RETRY;
2399 case IB_QP_RQ_PSN:
2400 return 0;
2401 case IB_QP_MAX_QP_RD_ATOMIC:
2402 return MLX5_QP_OPTPAR_SRA_MAX;
2403 case IB_QP_ALT_PATH:
2404 return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
2405 case IB_QP_MIN_RNR_TIMER:
2406 return MLX5_QP_OPTPAR_RNR_TIMEOUT;
2407 case IB_QP_SQ_PSN:
2408 return 0;
2409 case IB_QP_MAX_DEST_RD_ATOMIC:
2410 return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
2411 MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
2412 case IB_QP_PATH_MIG_STATE:
2413 return MLX5_QP_OPTPAR_PM_STATE;
2414 case IB_QP_CAP:
2415 return 0;
2416 case IB_QP_DEST_QPN:
2417 return 0;
2418 }
2419 return 0;
2420}
2421
2422static int ib_mask_to_mlx5_opt(int ib_mask)
2423{
2424 int result = 0;
2425 int i;
2426
2427 for (i = 0; i < 8 * sizeof(int); i++) {
2428 if ((1 << i) & ib_mask)
2429 result |= ib_nr_to_mlx5_nr(1 << i);
2430 }
2431
2432 return result;
2433}
2434
Alex Veskereb49ab02016-08-28 12:25:53 +03002435static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
2436 struct mlx5_ib_rq *rq, int new_state,
2437 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002438{
2439 void *in;
2440 void *rqc;
2441 int inlen;
2442 int err;
2443
2444 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
2445 in = mlx5_vzalloc(inlen);
2446 if (!in)
2447 return -ENOMEM;
2448
2449 MLX5_SET(modify_rq_in, in, rq_state, rq->state);
2450
2451 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
2452 MLX5_SET(rqc, rqc, state, new_state);
2453
Alex Veskereb49ab02016-08-28 12:25:53 +03002454 if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
2455 if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
2456 MLX5_SET64(modify_rq_in, in, modify_bitmask,
2457 MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID);
2458 MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
2459 } else
2460 pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
2461 dev->ib_dev.name);
2462 }
2463
2464 err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002465 if (err)
2466 goto out;
2467
2468 rq->state = new_state;
2469
2470out:
2471 kvfree(in);
2472 return err;
2473}
2474
2475static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
Bodong Wang7d29f342016-12-01 13:43:16 +02002476 struct mlx5_ib_sq *sq,
2477 int new_state,
2478 const struct mlx5_modify_raw_qp_param *raw_qp_param)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002479{
Bodong Wang7d29f342016-12-01 13:43:16 +02002480 struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
2481 u32 old_rate = ibqp->rate_limit;
2482 u32 new_rate = old_rate;
2483 u16 rl_index = 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002484 void *in;
2485 void *sqc;
2486 int inlen;
2487 int err;
2488
2489 inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
2490 in = mlx5_vzalloc(inlen);
2491 if (!in)
2492 return -ENOMEM;
2493
2494 MLX5_SET(modify_sq_in, in, sq_state, sq->state);
2495
2496 sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2497 MLX5_SET(sqc, sqc, state, new_state);
2498
Bodong Wang7d29f342016-12-01 13:43:16 +02002499 if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
2500 if (new_state != MLX5_SQC_STATE_RDY)
2501 pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
2502 __func__);
2503 else
2504 new_rate = raw_qp_param->rate_limit;
2505 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002506
Bodong Wang7d29f342016-12-01 13:43:16 +02002507 if (old_rate != new_rate) {
2508 if (new_rate) {
2509 err = mlx5_rl_add_rate(dev, new_rate, &rl_index);
2510 if (err) {
2511 pr_err("Failed configuring rate %u: %d\n",
2512 new_rate, err);
2513 goto out;
2514 }
2515 }
2516
2517 MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
2518 MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
2519 }
2520
2521 err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
2522 if (err) {
2523 /* Remove new rate from table if failed */
2524 if (new_rate &&
2525 old_rate != new_rate)
2526 mlx5_rl_remove_rate(dev, new_rate);
2527 goto out;
2528 }
2529
2530 /* Only remove the old rate after new rate was set */
2531 if ((old_rate &&
2532 (old_rate != new_rate)) ||
2533 (new_state != MLX5_SQC_STATE_RDY))
2534 mlx5_rl_remove_rate(dev, old_rate);
2535
2536 ibqp->rate_limit = new_rate;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002537 sq->state = new_state;
2538
2539out:
2540 kvfree(in);
2541 return err;
2542}
2543
2544static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
Aviv Heller13eab212016-09-18 20:48:04 +03002545 const struct mlx5_modify_raw_qp_param *raw_qp_param,
2546 u8 tx_affinity)
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002547{
2548 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
2549 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
2550 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
Bodong Wang7d29f342016-12-01 13:43:16 +02002551 int modify_rq = !!qp->rq.wqe_cnt;
2552 int modify_sq = !!qp->sq.wqe_cnt;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002553 int rq_state;
2554 int sq_state;
2555 int err;
2556
Alex Vesker0680efa2016-08-28 12:25:52 +03002557 switch (raw_qp_param->operation) {
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002558 case MLX5_CMD_OP_RST2INIT_QP:
2559 rq_state = MLX5_RQC_STATE_RDY;
2560 sq_state = MLX5_SQC_STATE_RDY;
2561 break;
2562 case MLX5_CMD_OP_2ERR_QP:
2563 rq_state = MLX5_RQC_STATE_ERR;
2564 sq_state = MLX5_SQC_STATE_ERR;
2565 break;
2566 case MLX5_CMD_OP_2RST_QP:
2567 rq_state = MLX5_RQC_STATE_RST;
2568 sq_state = MLX5_SQC_STATE_RST;
2569 break;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002570 case MLX5_CMD_OP_RTR2RTS_QP:
2571 case MLX5_CMD_OP_RTS2RTS_QP:
Bodong Wang7d29f342016-12-01 13:43:16 +02002572 if (raw_qp_param->set_mask ==
2573 MLX5_RAW_QP_RATE_LIMIT) {
2574 modify_rq = 0;
2575 sq_state = sq->state;
2576 } else {
2577 return raw_qp_param->set_mask ? -EINVAL : 0;
2578 }
2579 break;
2580 case MLX5_CMD_OP_INIT2INIT_QP:
2581 case MLX5_CMD_OP_INIT2RTR_QP:
Alex Veskereb49ab02016-08-28 12:25:53 +03002582 if (raw_qp_param->set_mask)
2583 return -EINVAL;
2584 else
2585 return 0;
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002586 default:
2587 WARN_ON(1);
2588 return -EINVAL;
2589 }
2590
Bodong Wang7d29f342016-12-01 13:43:16 +02002591 if (modify_rq) {
2592 err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002593 if (err)
2594 return err;
2595 }
2596
Bodong Wang7d29f342016-12-01 13:43:16 +02002597 if (modify_sq) {
Aviv Heller13eab212016-09-18 20:48:04 +03002598 if (tx_affinity) {
2599 err = modify_raw_packet_tx_affinity(dev->mdev, sq,
2600 tx_affinity);
2601 if (err)
2602 return err;
2603 }
2604
Bodong Wang7d29f342016-12-01 13:43:16 +02002605 return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
Aviv Heller13eab212016-09-18 20:48:04 +03002606 }
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002607
2608 return 0;
2609}
2610
Eli Cohene126ba92013-07-07 17:25:49 +03002611static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
2612 const struct ib_qp_attr *attr, int attr_mask,
2613 enum ib_qp_state cur_state, enum ib_qp_state new_state)
2614{
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002615 static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
2616 [MLX5_QP_STATE_RST] = {
2617 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2618 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2619 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
2620 },
2621 [MLX5_QP_STATE_INIT] = {
2622 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2623 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2624 [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
2625 [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
2626 },
2627 [MLX5_QP_STATE_RTR] = {
2628 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2629 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2630 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
2631 },
2632 [MLX5_QP_STATE_RTS] = {
2633 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2634 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2635 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
2636 },
2637 [MLX5_QP_STATE_SQD] = {
2638 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2639 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2640 },
2641 [MLX5_QP_STATE_SQER] = {
2642 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2643 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2644 [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
2645 },
2646 [MLX5_QP_STATE_ERR] = {
2647 [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
2648 [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
2649 }
2650 };
2651
Eli Cohene126ba92013-07-07 17:25:49 +03002652 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2653 struct mlx5_ib_qp *qp = to_mqp(ibqp);
majd@mellanox.com19098df2016-01-14 19:13:03 +02002654 struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
Eli Cohene126ba92013-07-07 17:25:49 +03002655 struct mlx5_ib_cq *send_cq, *recv_cq;
2656 struct mlx5_qp_context *context;
Eli Cohene126ba92013-07-07 17:25:49 +03002657 struct mlx5_ib_pd *pd;
Alex Veskereb49ab02016-08-28 12:25:53 +03002658 struct mlx5_ib_port *mibport = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002659 enum mlx5_qp_state mlx5_cur, mlx5_new;
2660 enum mlx5_qp_optpar optpar;
Eli Cohene126ba92013-07-07 17:25:49 +03002661 int mlx5_st;
2662 int err;
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002663 u16 op;
Aviv Heller13eab212016-09-18 20:48:04 +03002664 u8 tx_affinity = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03002665
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002666 context = kzalloc(sizeof(*context), GFP_KERNEL);
2667 if (!context)
Eli Cohene126ba92013-07-07 17:25:49 +03002668 return -ENOMEM;
2669
Eli Cohene126ba92013-07-07 17:25:49 +03002670 err = to_mlx5_st(ibqp->qp_type);
Haggai Eran158abf82016-02-29 15:45:04 +02002671 if (err < 0) {
2672 mlx5_ib_dbg(dev, "unsupported qp type %d\n", ibqp->qp_type);
Eli Cohene126ba92013-07-07 17:25:49 +03002673 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002674 }
Eli Cohene126ba92013-07-07 17:25:49 +03002675
2676 context->flags = cpu_to_be32(err << 16);
2677
2678 if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
2679 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2680 } else {
2681 switch (attr->path_mig_state) {
2682 case IB_MIG_MIGRATED:
2683 context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
2684 break;
2685 case IB_MIG_REARM:
2686 context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
2687 break;
2688 case IB_MIG_ARMED:
2689 context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
2690 break;
2691 }
2692 }
2693
Aviv Heller13eab212016-09-18 20:48:04 +03002694 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2695 if ((ibqp->qp_type == IB_QPT_RC) ||
2696 (ibqp->qp_type == IB_QPT_UD &&
2697 !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
2698 (ibqp->qp_type == IB_QPT_UC) ||
2699 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2700 (ibqp->qp_type == IB_QPT_XRC_INI) ||
2701 (ibqp->qp_type == IB_QPT_XRC_TGT)) {
2702 if (mlx5_lag_is_active(dev->mdev)) {
2703 tx_affinity = (unsigned int)atomic_add_return(1,
2704 &dev->roce.next_port) %
2705 MLX5_MAX_PORTS + 1;
2706 context->flags |= cpu_to_be32(tx_affinity << 24);
2707 }
2708 }
2709 }
2710
Haggai Erand16e91d2016-02-29 15:45:05 +02002711 if (is_sqp(ibqp->qp_type)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002712 context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
2713 } else if (ibqp->qp_type == IB_QPT_UD ||
2714 ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
2715 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
2716 } else if (attr_mask & IB_QP_PATH_MTU) {
2717 if (attr->path_mtu < IB_MTU_256 ||
2718 attr->path_mtu > IB_MTU_4096) {
2719 mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
2720 err = -EINVAL;
2721 goto out;
2722 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002723 context->mtu_msgmax = (attr->path_mtu << 5) |
2724 (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
Eli Cohene126ba92013-07-07 17:25:49 +03002725 }
2726
2727 if (attr_mask & IB_QP_DEST_QPN)
2728 context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
2729
2730 if (attr_mask & IB_QP_PKEY_INDEX)
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03002731 context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002732
2733 /* todo implement counter_index functionality */
2734
2735 if (is_sqp(ibqp->qp_type))
2736 context->pri_path.port = qp->port;
2737
2738 if (attr_mask & IB_QP_PORT)
2739 context->pri_path.port = attr->port_num;
2740
2741 if (attr_mask & IB_QP_AV) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002742 err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
Eli Cohene126ba92013-07-07 17:25:49 +03002743 attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002744 attr_mask, 0, attr, false);
Eli Cohene126ba92013-07-07 17:25:49 +03002745 if (err)
2746 goto out;
2747 }
2748
2749 if (attr_mask & IB_QP_TIMEOUT)
2750 context->pri_path.ackto_lt |= attr->timeout << 3;
2751
2752 if (attr_mask & IB_QP_ALT_PATH) {
majd@mellanox.com75850d02016-01-14 19:13:06 +02002753 err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
2754 &context->alt_path,
Achiad Shochatf879ee82016-06-04 15:15:37 +03002755 attr->alt_port_num,
2756 attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
2757 0, attr, true);
Eli Cohene126ba92013-07-07 17:25:49 +03002758 if (err)
2759 goto out;
2760 }
2761
2762 pd = get_pd(qp);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002763 get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
2764 &send_cq, &recv_cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002765
2766 context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
2767 context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
2768 context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
2769 context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
2770
2771 if (attr_mask & IB_QP_RNR_RETRY)
2772 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2773
2774 if (attr_mask & IB_QP_RETRY_CNT)
2775 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2776
2777 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2778 if (attr->max_rd_atomic)
2779 context->params1 |=
2780 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2781 }
2782
2783 if (attr_mask & IB_QP_SQ_PSN)
2784 context->next_send_psn = cpu_to_be32(attr->sq_psn);
2785
2786 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2787 if (attr->max_dest_rd_atomic)
2788 context->params2 |=
2789 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2790 }
2791
2792 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
2793 context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
2794
2795 if (attr_mask & IB_QP_MIN_RNR_TIMER)
2796 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2797
2798 if (attr_mask & IB_QP_RQ_PSN)
2799 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2800
2801 if (attr_mask & IB_QP_QKEY)
2802 context->qkey = cpu_to_be32(attr->qkey);
2803
2804 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2805 context->db_rec_addr = cpu_to_be64(qp->db.dma);
2806
Mark Bloch0837e862016-06-17 15:10:55 +03002807 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2808 u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
2809 qp->port) - 1;
Alex Veskereb49ab02016-08-28 12:25:53 +03002810 mibport = &dev->port[port_num];
Mark Bloch0837e862016-06-17 15:10:55 +03002811 context->qp_counter_set_usr_page |=
Alex Vesker321a9e32016-07-13 16:25:11 +03002812 cpu_to_be32((u32)(mibport->q_cnt_id) << 24);
Mark Bloch0837e862016-06-17 15:10:55 +03002813 }
2814
Eli Cohene126ba92013-07-07 17:25:49 +03002815 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
2816 context->sq_crq_size |= cpu_to_be16(1 << 4);
2817
Haggai Eranb11a4f92016-02-29 15:45:03 +02002818 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
2819 context->deth_sqpn = cpu_to_be32(1);
Eli Cohene126ba92013-07-07 17:25:49 +03002820
2821 mlx5_cur = to_mlx5_state(cur_state);
2822 mlx5_new = to_mlx5_state(new_state);
2823 mlx5_st = to_mlx5_st(ibqp->qp_type);
Eli Cohen07c91132013-10-24 12:01:01 +03002824 if (mlx5_st < 0)
Eli Cohene126ba92013-07-07 17:25:49 +03002825 goto out;
2826
Haggai Eran6aec21f2014-12-11 17:04:23 +02002827 /* If moving to a reset or error state, we must disable page faults on
2828 * this QP and flush all current page faults. Otherwise a stale page
2829 * fault may attempt to work on this QP after it is reset and moved
2830 * again to RTS, and may cause the driver and the device to get out of
2831 * sync. */
2832 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002833 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR) &&
2834 (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
Haggai Eran6aec21f2014-12-11 17:04:23 +02002835 mlx5_ib_qp_disable_pagefaults(qp);
2836
majd@mellanox.com427c1e72016-01-14 19:13:07 +02002837 if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
2838 !optab[mlx5_cur][mlx5_new])
2839 goto out;
2840
2841 op = optab[mlx5_cur][mlx5_new];
Eli Cohene126ba92013-07-07 17:25:49 +03002842 optpar = ib_mask_to_mlx5_opt(attr_mask);
2843 optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002844
Alex Vesker0680efa2016-08-28 12:25:52 +03002845 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
2846 struct mlx5_modify_raw_qp_param raw_qp_param = {};
2847
2848 raw_qp_param.operation = op;
Alex Veskereb49ab02016-08-28 12:25:53 +03002849 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
2850 raw_qp_param.rq_q_ctr_id = mibport->q_cnt_id;
2851 raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
2852 }
Bodong Wang7d29f342016-12-01 13:43:16 +02002853
2854 if (attr_mask & IB_QP_RATE_LIMIT) {
2855 raw_qp_param.rate_limit = attr->rate_limit;
2856 raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
2857 }
2858
Aviv Heller13eab212016-09-18 20:48:04 +03002859 err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
Alex Vesker0680efa2016-08-28 12:25:52 +03002860 } else {
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002861 err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002862 &base->mqp);
Alex Vesker0680efa2016-08-28 12:25:52 +03002863 }
2864
Eli Cohene126ba92013-07-07 17:25:49 +03002865 if (err)
2866 goto out;
2867
majd@mellanox.comad5f8e92016-01-14 19:13:08 +02002868 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT &&
2869 (qp->ibqp.qp_type != IB_QPT_RAW_PACKET))
Haggai Eran6aec21f2014-12-11 17:04:23 +02002870 mlx5_ib_qp_enable_pagefaults(qp);
2871
Eli Cohene126ba92013-07-07 17:25:49 +03002872 qp->state = new_state;
2873
2874 if (attr_mask & IB_QP_ACCESS_FLAGS)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002875 qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
Eli Cohene126ba92013-07-07 17:25:49 +03002876 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002877 qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
Eli Cohene126ba92013-07-07 17:25:49 +03002878 if (attr_mask & IB_QP_PORT)
2879 qp->port = attr->port_num;
2880 if (attr_mask & IB_QP_ALT_PATH)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002881 qp->trans_qp.alt_port = attr->alt_port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03002882
2883 /*
2884 * If we moved a kernel QP to RESET, clean up all old CQ
2885 * entries and reinitialize the QP.
2886 */
2887 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
majd@mellanox.com19098df2016-01-14 19:13:03 +02002888 mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
Eli Cohene126ba92013-07-07 17:25:49 +03002889 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
2890 if (send_cq != recv_cq)
majd@mellanox.com19098df2016-01-14 19:13:03 +02002891 mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002892
2893 qp->rq.head = 0;
2894 qp->rq.tail = 0;
2895 qp->sq.head = 0;
2896 qp->sq.tail = 0;
2897 qp->sq.cur_post = 0;
2898 qp->sq.last_poll = 0;
2899 qp->db.db[MLX5_RCV_DBR] = 0;
2900 qp->db.db[MLX5_SND_DBR] = 0;
2901 }
2902
2903out:
Saeed Mahameed1a412fb2016-07-19 18:03:21 +03002904 kfree(context);
Eli Cohene126ba92013-07-07 17:25:49 +03002905 return err;
2906}
2907
2908int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2909 int attr_mask, struct ib_udata *udata)
2910{
2911 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2912 struct mlx5_ib_qp *qp = to_mqp(ibqp);
Haggai Erand16e91d2016-02-29 15:45:05 +02002913 enum ib_qp_type qp_type;
Eli Cohene126ba92013-07-07 17:25:49 +03002914 enum ib_qp_state cur_state, new_state;
2915 int err = -EINVAL;
2916 int port;
Achiad Shochat2811ba52015-12-23 18:47:24 +02002917 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Eli Cohene126ba92013-07-07 17:25:49 +03002918
Yishai Hadas28d61372016-05-23 15:20:56 +03002919 if (ibqp->rwq_ind_tbl)
2920 return -ENOSYS;
2921
Haggai Erand16e91d2016-02-29 15:45:05 +02002922 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
2923 return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
2924
2925 qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
2926 IB_QPT_GSI : ibqp->qp_type;
2927
Eli Cohene126ba92013-07-07 17:25:49 +03002928 mutex_lock(&qp->mutex);
2929
2930 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2931 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2932
Achiad Shochat2811ba52015-12-23 18:47:24 +02002933 if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
2934 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2935 ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
2936 }
2937
Haggai Erand16e91d2016-02-29 15:45:05 +02002938 if (qp_type != MLX5_IB_QPT_REG_UMR &&
2939 !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
Haggai Eran158abf82016-02-29 15:45:04 +02002940 mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
2941 cur_state, new_state, ibqp->qp_type, attr_mask);
Eli Cohene126ba92013-07-07 17:25:49 +03002942 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002943 }
Eli Cohene126ba92013-07-07 17:25:49 +03002944
2945 if ((attr_mask & IB_QP_PORT) &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002946 (attr->port_num == 0 ||
Haggai Eran158abf82016-02-29 15:45:04 +02002947 attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports))) {
2948 mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
2949 attr->port_num, dev->num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03002950 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002951 }
Eli Cohene126ba92013-07-07 17:25:49 +03002952
2953 if (attr_mask & IB_QP_PKEY_INDEX) {
2954 port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Saeed Mahameed938fe832015-05-28 22:28:41 +03002955 if (attr->pkey_index >=
Haggai Eran158abf82016-02-29 15:45:04 +02002956 dev->mdev->port_caps[port - 1].pkey_table_len) {
2957 mlx5_ib_dbg(dev, "invalid pkey index %d\n",
2958 attr->pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03002959 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002960 }
Eli Cohene126ba92013-07-07 17:25:49 +03002961 }
2962
2963 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002964 attr->max_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002965 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
2966 mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
2967 attr->max_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03002968 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002969 }
Eli Cohene126ba92013-07-07 17:25:49 +03002970
2971 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
Saeed Mahameed938fe832015-05-28 22:28:41 +03002972 attr->max_dest_rd_atomic >
Haggai Eran158abf82016-02-29 15:45:04 +02002973 (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
2974 mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
2975 attr->max_dest_rd_atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03002976 goto out;
Haggai Eran158abf82016-02-29 15:45:04 +02002977 }
Eli Cohene126ba92013-07-07 17:25:49 +03002978
2979 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2980 err = 0;
2981 goto out;
2982 }
2983
2984 err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
2985
2986out:
2987 mutex_unlock(&qp->mutex);
2988 return err;
2989}
2990
2991static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
2992{
2993 struct mlx5_ib_cq *cq;
2994 unsigned cur;
2995
2996 cur = wq->head - wq->tail;
2997 if (likely(cur + nreq < wq->max_post))
2998 return 0;
2999
3000 cq = to_mcq(ib_cq);
3001 spin_lock(&cq->lock);
3002 cur = wq->head - wq->tail;
3003 spin_unlock(&cq->lock);
3004
3005 return cur + nreq >= wq->max_post;
3006}
3007
3008static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
3009 u64 remote_addr, u32 rkey)
3010{
3011 rseg->raddr = cpu_to_be64(remote_addr);
3012 rseg->rkey = cpu_to_be32(rkey);
3013 rseg->reserved = 0;
3014}
3015
Erez Shitritf0313962016-02-21 16:27:17 +02003016static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
3017 struct ib_send_wr *wr, void *qend,
3018 struct mlx5_ib_qp *qp, int *size)
3019{
3020 void *seg = eseg;
3021
3022 memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
3023
3024 if (wr->send_flags & IB_SEND_IP_CSUM)
3025 eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
3026 MLX5_ETH_WQE_L4_CSUM;
3027
3028 seg += sizeof(struct mlx5_wqe_eth_seg);
3029 *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
3030
3031 if (wr->opcode == IB_WR_LSO) {
3032 struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
3033 int size_of_inl_hdr_start = sizeof(eseg->inline_hdr_start);
3034 u64 left, leftlen, copysz;
3035 void *pdata = ud_wr->header;
3036
3037 left = ud_wr->hlen;
3038 eseg->mss = cpu_to_be16(ud_wr->mss);
3039 eseg->inline_hdr_sz = cpu_to_be16(left);
3040
3041 /*
3042 * check if there is space till the end of queue, if yes,
3043 * copy all in one shot, otherwise copy till the end of queue,
3044 * rollback and than the copy the left
3045 */
3046 leftlen = qend - (void *)eseg->inline_hdr_start;
3047 copysz = min_t(u64, leftlen, left);
3048
3049 memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
3050
3051 if (likely(copysz > size_of_inl_hdr_start)) {
3052 seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
3053 *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
3054 }
3055
3056 if (unlikely(copysz < left)) { /* the last wqe in the queue */
3057 seg = mlx5_get_send_wqe(qp, 0);
3058 left -= copysz;
3059 pdata += copysz;
3060 memcpy(seg, pdata, left);
3061 seg += ALIGN(left, 16);
3062 *size += ALIGN(left, 16) / 16;
3063 }
3064 }
3065
3066 return seg;
3067}
3068
Eli Cohene126ba92013-07-07 17:25:49 +03003069static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
3070 struct ib_send_wr *wr)
3071{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003072 memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
3073 dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
3074 dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
Eli Cohene126ba92013-07-07 17:25:49 +03003075}
3076
3077static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
3078{
3079 dseg->byte_count = cpu_to_be32(sg->length);
3080 dseg->lkey = cpu_to_be32(sg->lkey);
3081 dseg->addr = cpu_to_be64(sg->addr);
3082}
3083
3084static __be16 get_klm_octo(int npages)
3085{
3086 return cpu_to_be16(ALIGN(npages, 8) / 2);
3087}
3088
3089static __be64 frwr_mkey_mask(void)
3090{
3091 u64 result;
3092
3093 result = MLX5_MKEY_MASK_LEN |
3094 MLX5_MKEY_MASK_PAGE_SIZE |
3095 MLX5_MKEY_MASK_START_ADDR |
3096 MLX5_MKEY_MASK_EN_RINVAL |
3097 MLX5_MKEY_MASK_KEY |
3098 MLX5_MKEY_MASK_LR |
3099 MLX5_MKEY_MASK_LW |
3100 MLX5_MKEY_MASK_RR |
3101 MLX5_MKEY_MASK_RW |
3102 MLX5_MKEY_MASK_A |
3103 MLX5_MKEY_MASK_SMALL_FENCE |
3104 MLX5_MKEY_MASK_FREE;
3105
3106 return cpu_to_be64(result);
3107}
3108
Sagi Grimberge6631812014-02-23 14:19:11 +02003109static __be64 sig_mkey_mask(void)
3110{
3111 u64 result;
3112
3113 result = MLX5_MKEY_MASK_LEN |
3114 MLX5_MKEY_MASK_PAGE_SIZE |
3115 MLX5_MKEY_MASK_START_ADDR |
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003116 MLX5_MKEY_MASK_EN_SIGERR |
Sagi Grimberge6631812014-02-23 14:19:11 +02003117 MLX5_MKEY_MASK_EN_RINVAL |
3118 MLX5_MKEY_MASK_KEY |
3119 MLX5_MKEY_MASK_LR |
3120 MLX5_MKEY_MASK_LW |
3121 MLX5_MKEY_MASK_RR |
3122 MLX5_MKEY_MASK_RW |
3123 MLX5_MKEY_MASK_SMALL_FENCE |
3124 MLX5_MKEY_MASK_FREE |
3125 MLX5_MKEY_MASK_BSF_EN;
3126
3127 return cpu_to_be64(result);
3128}
3129
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003130static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
3131 struct mlx5_ib_mr *mr)
3132{
3133 int ndescs = mr->ndescs;
3134
3135 memset(umr, 0, sizeof(*umr));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003136
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003137 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003138 /* KLMs take twice the size of MTTs */
3139 ndescs *= 2;
3140
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003141 umr->flags = MLX5_UMR_CHECK_NOT_FREE;
3142 umr->klm_octowords = get_klm_octo(ndescs);
3143 umr->mkey_mask = frwr_mkey_mask();
3144}
3145
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003146static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
Eli Cohene126ba92013-07-07 17:25:49 +03003147{
3148 memset(umr, 0, sizeof(*umr));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003149 umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
Max Gurtovoy2d221582016-10-27 16:36:36 +03003150 umr->flags = MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003151}
3152
Maor Gottlieb578e7262016-10-27 16:36:37 +03003153static __be64 get_umr_reg_mr_mask(int atomic)
Haggai Eran968e78d2014-12-11 17:04:11 +02003154{
3155 u64 result;
3156
3157 result = MLX5_MKEY_MASK_LEN |
3158 MLX5_MKEY_MASK_PAGE_SIZE |
3159 MLX5_MKEY_MASK_START_ADDR |
3160 MLX5_MKEY_MASK_PD |
3161 MLX5_MKEY_MASK_LR |
3162 MLX5_MKEY_MASK_LW |
3163 MLX5_MKEY_MASK_KEY |
3164 MLX5_MKEY_MASK_RR |
3165 MLX5_MKEY_MASK_RW |
Haggai Eran968e78d2014-12-11 17:04:11 +02003166 MLX5_MKEY_MASK_FREE;
3167
Maor Gottlieb578e7262016-10-27 16:36:37 +03003168 if (atomic)
3169 result |= MLX5_MKEY_MASK_A;
3170
Haggai Eran968e78d2014-12-11 17:04:11 +02003171 return cpu_to_be64(result);
3172}
3173
3174static __be64 get_umr_unreg_mr_mask(void)
3175{
3176 u64 result;
3177
3178 result = MLX5_MKEY_MASK_FREE;
3179
3180 return cpu_to_be64(result);
3181}
3182
3183static __be64 get_umr_update_mtt_mask(void)
3184{
3185 u64 result;
3186
3187 result = MLX5_MKEY_MASK_FREE;
3188
3189 return cpu_to_be64(result);
3190}
3191
Noa Osherovich56e11d62016-02-29 16:46:51 +02003192static __be64 get_umr_update_translation_mask(void)
3193{
3194 u64 result;
3195
3196 result = MLX5_MKEY_MASK_LEN |
3197 MLX5_MKEY_MASK_PAGE_SIZE |
3198 MLX5_MKEY_MASK_START_ADDR |
3199 MLX5_MKEY_MASK_KEY |
3200 MLX5_MKEY_MASK_FREE;
3201
3202 return cpu_to_be64(result);
3203}
3204
3205static __be64 get_umr_update_access_mask(void)
3206{
3207 u64 result;
3208
3209 result = MLX5_MKEY_MASK_LW |
3210 MLX5_MKEY_MASK_RR |
3211 MLX5_MKEY_MASK_RW |
3212 MLX5_MKEY_MASK_A |
3213 MLX5_MKEY_MASK_KEY |
3214 MLX5_MKEY_MASK_FREE;
3215
3216 return cpu_to_be64(result);
3217}
3218
3219static __be64 get_umr_update_pd_mask(void)
3220{
3221 u64 result;
3222
3223 result = MLX5_MKEY_MASK_PD |
3224 MLX5_MKEY_MASK_KEY |
3225 MLX5_MKEY_MASK_FREE;
3226
3227 return cpu_to_be64(result);
3228}
3229
Eli Cohene126ba92013-07-07 17:25:49 +03003230static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Maor Gottlieb578e7262016-10-27 16:36:37 +03003231 struct ib_send_wr *wr, int atomic)
Eli Cohene126ba92013-07-07 17:25:49 +03003232{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003233 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Eli Cohene126ba92013-07-07 17:25:49 +03003234
3235 memset(umr, 0, sizeof(*umr));
3236
Haggai Eran968e78d2014-12-11 17:04:11 +02003237 if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
3238 umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
3239 else
3240 umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
3241
Eli Cohene126ba92013-07-07 17:25:49 +03003242 if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003243 umr->klm_octowords = get_klm_octo(umrwr->npages);
Haggai Eran968e78d2014-12-11 17:04:11 +02003244 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
3245 umr->mkey_mask = get_umr_update_mtt_mask();
3246 umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
3247 umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
Haggai Eran968e78d2014-12-11 17:04:11 +02003248 }
Noa Osherovich56e11d62016-02-29 16:46:51 +02003249 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
3250 umr->mkey_mask |= get_umr_update_translation_mask();
3251 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_ACCESS)
3252 umr->mkey_mask |= get_umr_update_access_mask();
3253 if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD)
3254 umr->mkey_mask |= get_umr_update_pd_mask();
3255 if (!umr->mkey_mask)
Maor Gottlieb578e7262016-10-27 16:36:37 +03003256 umr->mkey_mask = get_umr_reg_mr_mask(atomic);
Eli Cohene126ba92013-07-07 17:25:49 +03003257 } else {
Haggai Eran968e78d2014-12-11 17:04:11 +02003258 umr->mkey_mask = get_umr_unreg_mr_mask();
Eli Cohene126ba92013-07-07 17:25:49 +03003259 }
3260
3261 if (!wr->num_sge)
Haggai Eran968e78d2014-12-11 17:04:11 +02003262 umr->flags |= MLX5_UMR_INLINE;
Eli Cohene126ba92013-07-07 17:25:49 +03003263}
3264
3265static u8 get_umr_flags(int acc)
3266{
3267 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
3268 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
3269 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
3270 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
Sagi Grimberg2ac45932014-02-23 14:19:09 +02003271 MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
Eli Cohene126ba92013-07-07 17:25:49 +03003272}
3273
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003274static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
3275 struct mlx5_ib_mr *mr,
3276 u32 key, int access)
3277{
3278 int ndescs = ALIGN(mr->ndescs, 8) >> 1;
3279
3280 memset(seg, 0, sizeof(*seg));
Sagi Grimbergb005d312016-02-29 19:07:33 +02003281
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003282 if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003283 seg->log2_page_size = ilog2(mr->ibmr.page_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003284 else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
Sagi Grimbergb005d312016-02-29 19:07:33 +02003285 /* KLMs take twice the size of MTTs */
3286 ndescs *= 2;
3287
3288 seg->flags = get_umr_flags(access) | mr->access_mode;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003289 seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
3290 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
3291 seg->start_addr = cpu_to_be64(mr->ibmr.iova);
3292 seg->len = cpu_to_be64(mr->ibmr.length);
3293 seg->xlt_oct_size = cpu_to_be32(ndescs);
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003294}
3295
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003296static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
Eli Cohene126ba92013-07-07 17:25:49 +03003297{
3298 memset(seg, 0, sizeof(*seg));
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003299 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003300}
3301
3302static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
3303{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003304 struct mlx5_umr_wr *umrwr = umr_wr(wr);
Haggai Eran968e78d2014-12-11 17:04:11 +02003305
Eli Cohene126ba92013-07-07 17:25:49 +03003306 memset(seg, 0, sizeof(*seg));
3307 if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
Haggai Eran968e78d2014-12-11 17:04:11 +02003308 seg->status = MLX5_MKEY_STATUS_FREE;
Eli Cohene126ba92013-07-07 17:25:49 +03003309 return;
3310 }
3311
Haggai Eran968e78d2014-12-11 17:04:11 +02003312 seg->flags = convert_access(umrwr->access_flags);
3313 if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
Noa Osherovich56e11d62016-02-29 16:46:51 +02003314 if (umrwr->pd)
3315 seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
Haggai Eran968e78d2014-12-11 17:04:11 +02003316 seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
3317 }
3318 seg->len = cpu_to_be64(umrwr->length);
3319 seg->log2_page_size = umrwr->page_shift;
Eli Cohen746b5582013-10-23 09:53:14 +03003320 seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
Haggai Eran968e78d2014-12-11 17:04:11 +02003321 mlx5_mkey_variant(umrwr->mkey));
Eli Cohene126ba92013-07-07 17:25:49 +03003322}
3323
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003324static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
3325 struct mlx5_ib_mr *mr,
3326 struct mlx5_ib_pd *pd)
3327{
3328 int bcount = mr->desc_size * mr->ndescs;
3329
3330 dseg->addr = cpu_to_be64(mr->desc_map);
3331 dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
3332 dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
3333}
3334
Eli Cohene126ba92013-07-07 17:25:49 +03003335static __be32 send_ieth(struct ib_send_wr *wr)
3336{
3337 switch (wr->opcode) {
3338 case IB_WR_SEND_WITH_IMM:
3339 case IB_WR_RDMA_WRITE_WITH_IMM:
3340 return wr->ex.imm_data;
3341
3342 case IB_WR_SEND_WITH_INV:
3343 return cpu_to_be32(wr->ex.invalidate_rkey);
3344
3345 default:
3346 return 0;
3347 }
3348}
3349
3350static u8 calc_sig(void *wqe, int size)
3351{
3352 u8 *p = wqe;
3353 u8 res = 0;
3354 int i;
3355
3356 for (i = 0; i < size; i++)
3357 res ^= p[i];
3358
3359 return ~res;
3360}
3361
3362static u8 wq_sig(void *wqe)
3363{
3364 return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
3365}
3366
3367static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
3368 void *wqe, int *sz)
3369{
3370 struct mlx5_wqe_inline_seg *seg;
3371 void *qend = qp->sq.qend;
3372 void *addr;
3373 int inl = 0;
3374 int copy;
3375 int len;
3376 int i;
3377
3378 seg = wqe;
3379 wqe += sizeof(*seg);
3380 for (i = 0; i < wr->num_sge; i++) {
3381 addr = (void *)(unsigned long)(wr->sg_list[i].addr);
3382 len = wr->sg_list[i].length;
3383 inl += len;
3384
3385 if (unlikely(inl > qp->max_inline_data))
3386 return -ENOMEM;
3387
3388 if (unlikely(wqe + len > qend)) {
3389 copy = qend - wqe;
3390 memcpy(wqe, addr, copy);
3391 addr += copy;
3392 len -= copy;
3393 wqe = mlx5_get_send_wqe(qp, 0);
3394 }
3395 memcpy(wqe, addr, len);
3396 wqe += len;
3397 }
3398
3399 seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
3400
3401 *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
3402
3403 return 0;
3404}
3405
Sagi Grimberge6631812014-02-23 14:19:11 +02003406static u16 prot_field_size(enum ib_signature_type type)
3407{
3408 switch (type) {
3409 case IB_SIG_TYPE_T10_DIF:
3410 return MLX5_DIF_SIZE;
3411 default:
3412 return 0;
3413 }
3414}
3415
3416static u8 bs_selector(int block_size)
3417{
3418 switch (block_size) {
3419 case 512: return 0x1;
3420 case 520: return 0x2;
3421 case 4096: return 0x3;
3422 case 4160: return 0x4;
3423 case 1073741824: return 0x5;
3424 default: return 0;
3425 }
3426}
3427
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003428static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
3429 struct mlx5_bsf_inl *inl)
Sagi Grimberge6631812014-02-23 14:19:11 +02003430{
Sagi Grimberg142537f2014-08-13 19:54:32 +03003431 /* Valid inline section and allow BSF refresh */
3432 inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
3433 MLX5_BSF_REFRESH_DIF);
3434 inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
3435 inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003436 /* repeating block */
3437 inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
3438 inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
3439 MLX5_DIF_CRC : MLX5_DIF_IPCS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003440
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003441 if (domain->sig.dif.ref_remap)
3442 inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
Sagi Grimberge6631812014-02-23 14:19:11 +02003443
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003444 if (domain->sig.dif.app_escape) {
3445 if (domain->sig.dif.ref_escape)
3446 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
3447 else
3448 inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
Sagi Grimberge6631812014-02-23 14:19:11 +02003449 }
3450
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003451 inl->dif_app_bitmask_check =
3452 cpu_to_be16(domain->sig.dif.apptag_check_mask);
Sagi Grimberge6631812014-02-23 14:19:11 +02003453}
3454
3455static int mlx5_set_bsf(struct ib_mr *sig_mr,
3456 struct ib_sig_attrs *sig_attrs,
3457 struct mlx5_bsf *bsf, u32 data_size)
3458{
3459 struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
3460 struct mlx5_bsf_basic *basic = &bsf->basic;
3461 struct ib_sig_domain *mem = &sig_attrs->mem;
3462 struct ib_sig_domain *wire = &sig_attrs->wire;
Sagi Grimberge6631812014-02-23 14:19:11 +02003463
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003464 memset(bsf, 0, sizeof(*bsf));
Sagi Grimberge6631812014-02-23 14:19:11 +02003465
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003466 /* Basic + Extended + Inline */
3467 basic->bsf_size_sbs = 1 << 7;
3468 /* Input domain check byte mask */
3469 basic->check_byte_mask = sig_attrs->check_mask;
3470 basic->raw_data_size = cpu_to_be32(data_size);
3471
3472 /* Memory domain */
3473 switch (sig_attrs->mem.sig_type) {
3474 case IB_SIG_TYPE_NONE:
3475 break;
3476 case IB_SIG_TYPE_T10_DIF:
3477 basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
3478 basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
3479 mlx5_fill_inl_bsf(mem, &bsf->m_inl);
3480 break;
3481 default:
3482 return -EINVAL;
3483 }
3484
3485 /* Wire domain */
3486 switch (sig_attrs->wire.sig_type) {
3487 case IB_SIG_TYPE_NONE:
3488 break;
3489 case IB_SIG_TYPE_T10_DIF:
Sagi Grimberge6631812014-02-23 14:19:11 +02003490 if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003491 mem->sig_type == wire->sig_type) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003492 /* Same block structure */
Sagi Grimberg142537f2014-08-13 19:54:32 +03003493 basic->bsf_size_sbs |= 1 << 4;
Sagi Grimberge6631812014-02-23 14:19:11 +02003494 if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003495 basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003496 if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003497 basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
Sagi Grimbergc7f44fb2014-05-18 18:32:40 +03003498 if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
Sagi Grimbergfd22f782014-08-13 19:54:29 +03003499 basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
Sagi Grimberge6631812014-02-23 14:19:11 +02003500 } else
3501 basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
3502
Sagi Grimberg142537f2014-08-13 19:54:32 +03003503 basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003504 mlx5_fill_inl_bsf(wire, &bsf->w_inl);
Sagi Grimberge6631812014-02-23 14:19:11 +02003505 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003506 default:
3507 return -EINVAL;
3508 }
3509
3510 return 0;
3511}
3512
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003513static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
3514 struct mlx5_ib_qp *qp, void **seg, int *size)
Sagi Grimberge6631812014-02-23 14:19:11 +02003515{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003516 struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
3517 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003518 struct mlx5_bsf *bsf;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003519 u32 data_len = wr->wr.sg_list->length;
3520 u32 data_key = wr->wr.sg_list->lkey;
3521 u64 data_va = wr->wr.sg_list->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003522 int ret;
3523 int wqe_size;
3524
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003525 if (!wr->prot ||
3526 (data_key == wr->prot->lkey &&
3527 data_va == wr->prot->addr &&
3528 data_len == wr->prot->length)) {
Sagi Grimberge6631812014-02-23 14:19:11 +02003529 /**
3530 * Source domain doesn't contain signature information
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003531 * or data and protection are interleaved in memory.
Sagi Grimberge6631812014-02-23 14:19:11 +02003532 * So need construct:
3533 * ------------------
3534 * | data_klm |
3535 * ------------------
3536 * | BSF |
3537 * ------------------
3538 **/
3539 struct mlx5_klm *data_klm = *seg;
3540
3541 data_klm->bcount = cpu_to_be32(data_len);
3542 data_klm->key = cpu_to_be32(data_key);
3543 data_klm->va = cpu_to_be64(data_va);
3544 wqe_size = ALIGN(sizeof(*data_klm), 64);
3545 } else {
3546 /**
3547 * Source domain contains signature information
3548 * So need construct a strided block format:
3549 * ---------------------------
3550 * | stride_block_ctrl |
3551 * ---------------------------
3552 * | data_klm |
3553 * ---------------------------
3554 * | prot_klm |
3555 * ---------------------------
3556 * | BSF |
3557 * ---------------------------
3558 **/
3559 struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
3560 struct mlx5_stride_block_entry *data_sentry;
3561 struct mlx5_stride_block_entry *prot_sentry;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003562 u32 prot_key = wr->prot->lkey;
3563 u64 prot_va = wr->prot->addr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003564 u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
3565 int prot_size;
3566
3567 sblock_ctrl = *seg;
3568 data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
3569 prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
3570
3571 prot_size = prot_field_size(sig_attrs->mem.sig_type);
3572 if (!prot_size) {
3573 pr_err("Bad block size given: %u\n", block_size);
3574 return -EINVAL;
3575 }
3576 sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
3577 prot_size);
3578 sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
3579 sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
3580 sblock_ctrl->num_entries = cpu_to_be16(2);
3581
3582 data_sentry->bcount = cpu_to_be16(block_size);
3583 data_sentry->key = cpu_to_be32(data_key);
3584 data_sentry->va = cpu_to_be64(data_va);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003585 data_sentry->stride = cpu_to_be16(block_size);
3586
Sagi Grimberge6631812014-02-23 14:19:11 +02003587 prot_sentry->bcount = cpu_to_be16(prot_size);
3588 prot_sentry->key = cpu_to_be32(prot_key);
Sagi Grimberg5c273b12014-05-18 18:32:39 +03003589 prot_sentry->va = cpu_to_be64(prot_va);
3590 prot_sentry->stride = cpu_to_be16(prot_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003591
Sagi Grimberge6631812014-02-23 14:19:11 +02003592 wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
3593 sizeof(*prot_sentry), 64);
3594 }
3595
3596 *seg += wqe_size;
3597 *size += wqe_size / 16;
3598 if (unlikely((*seg == qp->sq.qend)))
3599 *seg = mlx5_get_send_wqe(qp, 0);
3600
3601 bsf = *seg;
3602 ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
3603 if (ret)
3604 return -EINVAL;
3605
3606 *seg += sizeof(*bsf);
3607 *size += sizeof(*bsf) / 16;
3608 if (unlikely((*seg == qp->sq.qend)))
3609 *seg = mlx5_get_send_wqe(qp, 0);
3610
3611 return 0;
3612}
3613
3614static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003615 struct ib_sig_handover_wr *wr, u32 nelements,
Sagi Grimberge6631812014-02-23 14:19:11 +02003616 u32 length, u32 pdn)
3617{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003618 struct ib_mr *sig_mr = wr->sig_mr;
Sagi Grimberge6631812014-02-23 14:19:11 +02003619 u32 sig_key = sig_mr->rkey;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003620 u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02003621
3622 memset(seg, 0, sizeof(*seg));
3623
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003624 seg->flags = get_umr_flags(wr->access_flags) |
Saeed Mahameedec22eb52016-07-16 06:28:36 +03003625 MLX5_MKC_ACCESS_MODE_KLMS;
Sagi Grimberge6631812014-02-23 14:19:11 +02003626 seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003627 seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
Sagi Grimberge6631812014-02-23 14:19:11 +02003628 MLX5_MKEY_BSF_EN | pdn);
3629 seg->len = cpu_to_be64(length);
3630 seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
3631 seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
3632}
3633
3634static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003635 u32 nelements)
Sagi Grimberge6631812014-02-23 14:19:11 +02003636{
3637 memset(umr, 0, sizeof(*umr));
3638
3639 umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
3640 umr->klm_octowords = get_klm_octo(nelements);
3641 umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
3642 umr->mkey_mask = sig_mkey_mask();
3643}
3644
3645
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003646static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
Sagi Grimberge6631812014-02-23 14:19:11 +02003647 void **seg, int *size)
3648{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003649 struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
3650 struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003651 u32 pdn = get_pd(qp)->pdn;
3652 u32 klm_oct_size;
3653 int region_len, ret;
3654
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003655 if (unlikely(wr->wr.num_sge != 1) ||
3656 unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003657 unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
3658 unlikely(!sig_mr->sig->sig_status_checked))
Sagi Grimberge6631812014-02-23 14:19:11 +02003659 return -EINVAL;
3660
3661 /* length of the protected region, data + protection */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003662 region_len = wr->wr.sg_list->length;
3663 if (wr->prot &&
3664 (wr->prot->lkey != wr->wr.sg_list->lkey ||
3665 wr->prot->addr != wr->wr.sg_list->addr ||
3666 wr->prot->length != wr->wr.sg_list->length))
3667 region_len += wr->prot->length;
Sagi Grimberge6631812014-02-23 14:19:11 +02003668
3669 /**
3670 * KLM octoword size - if protection was provided
3671 * then we use strided block format (3 octowords),
3672 * else we use single KLM (1 octoword)
3673 **/
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003674 klm_oct_size = wr->prot ? 3 : 1;
Sagi Grimberge6631812014-02-23 14:19:11 +02003675
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003676 set_sig_umr_segment(*seg, klm_oct_size);
Sagi Grimberge6631812014-02-23 14:19:11 +02003677 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3678 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3679 if (unlikely((*seg == qp->sq.qend)))
3680 *seg = mlx5_get_send_wqe(qp, 0);
3681
3682 set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
3683 *seg += sizeof(struct mlx5_mkey_seg);
3684 *size += sizeof(struct mlx5_mkey_seg) / 16;
3685 if (unlikely((*seg == qp->sq.qend)))
3686 *seg = mlx5_get_send_wqe(qp, 0);
3687
3688 ret = set_sig_data_segment(wr, qp, seg, size);
3689 if (ret)
3690 return ret;
3691
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003692 sig_mr->sig->sig_status_checked = false;
Sagi Grimberge6631812014-02-23 14:19:11 +02003693 return 0;
3694}
3695
3696static int set_psv_wr(struct ib_sig_domain *domain,
3697 u32 psv_idx, void **seg, int *size)
3698{
3699 struct mlx5_seg_set_psv *psv_seg = *seg;
3700
3701 memset(psv_seg, 0, sizeof(*psv_seg));
3702 psv_seg->psv_num = cpu_to_be32(psv_idx);
3703 switch (domain->sig_type) {
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003704 case IB_SIG_TYPE_NONE:
3705 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003706 case IB_SIG_TYPE_T10_DIF:
3707 psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
3708 domain->sig.dif.app_tag);
3709 psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
Sagi Grimberge6631812014-02-23 14:19:11 +02003710 break;
Sagi Grimberge6631812014-02-23 14:19:11 +02003711 default:
3712 pr_err("Bad signature type given.\n");
3713 return 1;
3714 }
3715
Sagi Grimberg78eda2b2014-08-13 19:54:35 +03003716 *seg += sizeof(*psv_seg);
3717 *size += sizeof(*psv_seg) / 16;
3718
Sagi Grimberge6631812014-02-23 14:19:11 +02003719 return 0;
3720}
3721
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003722static int set_reg_wr(struct mlx5_ib_qp *qp,
3723 struct ib_reg_wr *wr,
3724 void **seg, int *size)
3725{
3726 struct mlx5_ib_mr *mr = to_mmr(wr->mr);
3727 struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
3728
3729 if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
3730 mlx5_ib_warn(to_mdev(qp->ibqp.device),
3731 "Invalid IB_SEND_INLINE send flag\n");
3732 return -EINVAL;
3733 }
3734
3735 set_reg_umr_seg(*seg, mr);
3736 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3737 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3738 if (unlikely((*seg == qp->sq.qend)))
3739 *seg = mlx5_get_send_wqe(qp, 0);
3740
3741 set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
3742 *seg += sizeof(struct mlx5_mkey_seg);
3743 *size += sizeof(struct mlx5_mkey_seg) / 16;
3744 if (unlikely((*seg == qp->sq.qend)))
3745 *seg = mlx5_get_send_wqe(qp, 0);
3746
3747 set_reg_data_seg(*seg, mr, pd);
3748 *seg += sizeof(struct mlx5_wqe_data_seg);
3749 *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
3750
3751 return 0;
3752}
3753
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003754static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
Eli Cohene126ba92013-07-07 17:25:49 +03003755{
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003756 set_linv_umr_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003757 *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
3758 *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
3759 if (unlikely((*seg == qp->sq.qend)))
3760 *seg = mlx5_get_send_wqe(qp, 0);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003761 set_linv_mkey_seg(*seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003762 *seg += sizeof(struct mlx5_mkey_seg);
3763 *size += sizeof(struct mlx5_mkey_seg) / 16;
3764 if (unlikely((*seg == qp->sq.qend)))
3765 *seg = mlx5_get_send_wqe(qp, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003766}
3767
3768static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
3769{
3770 __be32 *p = NULL;
3771 int tidx = idx;
3772 int i, j;
3773
3774 pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
3775 for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
3776 if ((i & 0xf) == 0) {
3777 void *buf = mlx5_get_send_wqe(qp, tidx);
3778 tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
3779 p = buf;
3780 j = 0;
3781 }
3782 pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
3783 be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
3784 be32_to_cpu(p[j + 3]));
3785 }
3786}
3787
3788static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
3789 unsigned bytecnt, struct mlx5_ib_qp *qp)
3790{
3791 while (bytecnt > 0) {
3792 __iowrite64_copy(dst++, src++, 8);
3793 __iowrite64_copy(dst++, src++, 8);
3794 __iowrite64_copy(dst++, src++, 8);
3795 __iowrite64_copy(dst++, src++, 8);
3796 __iowrite64_copy(dst++, src++, 8);
3797 __iowrite64_copy(dst++, src++, 8);
3798 __iowrite64_copy(dst++, src++, 8);
3799 __iowrite64_copy(dst++, src++, 8);
3800 bytecnt -= 64;
3801 if (unlikely(src == qp->sq.qend))
3802 src = mlx5_get_send_wqe(qp, 0);
3803 }
3804}
3805
3806static u8 get_fence(u8 fence, struct ib_send_wr *wr)
3807{
3808 if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
3809 wr->send_flags & IB_SEND_FENCE))
3810 return MLX5_FENCE_MODE_STRONG_ORDERING;
3811
3812 if (unlikely(fence)) {
3813 if (wr->send_flags & IB_SEND_FENCE)
3814 return MLX5_FENCE_MODE_SMALL_AND_FENCE;
3815 else
3816 return fence;
Eli Cohenc9b25492016-06-22 17:27:26 +03003817 } else if (unlikely(wr->send_flags & IB_SEND_FENCE)) {
3818 return MLX5_FENCE_MODE_FENCE;
Eli Cohene126ba92013-07-07 17:25:49 +03003819 }
Eli Cohenc9b25492016-06-22 17:27:26 +03003820
3821 return 0;
Eli Cohene126ba92013-07-07 17:25:49 +03003822}
3823
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003824static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
3825 struct mlx5_wqe_ctrl_seg **ctrl,
Eli Cohen6a4f1392014-12-02 12:26:18 +02003826 struct ib_send_wr *wr, unsigned *idx,
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003827 int *size, int nreq)
3828{
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003829 if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
3830 return -ENOMEM;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003831
3832 *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
3833 *seg = mlx5_get_send_wqe(qp, *idx);
3834 *ctrl = *seg;
3835 *(uint32_t *)(*seg + 8) = 0;
3836 (*ctrl)->imm = send_ieth(wr);
3837 (*ctrl)->fm_ce_se = qp->sq_signal_bits |
3838 (wr->send_flags & IB_SEND_SIGNALED ?
3839 MLX5_WQE_CTRL_CQ_UPDATE : 0) |
3840 (wr->send_flags & IB_SEND_SOLICITED ?
3841 MLX5_WQE_CTRL_SOLICITED : 0);
3842
3843 *seg += sizeof(**ctrl);
3844 *size = sizeof(**ctrl) / 16;
3845
Leon Romanovskyb2a232d2016-08-28 10:58:35 +03003846 return 0;
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003847}
3848
3849static void finish_wqe(struct mlx5_ib_qp *qp,
3850 struct mlx5_wqe_ctrl_seg *ctrl,
3851 u8 size, unsigned idx, u64 wr_id,
3852 int nreq, u8 fence, u8 next_fence,
3853 u32 mlx5_opcode)
3854{
3855 u8 opmod = 0;
3856
3857 ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
3858 mlx5_opcode | ((u32)opmod << 24));
majd@mellanox.com19098df2016-01-14 19:13:03 +02003859 ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003860 ctrl->fm_ce_se |= fence;
3861 qp->fm_cache = next_fence;
3862 if (unlikely(qp->wq_sig))
3863 ctrl->signature = wq_sig(ctrl);
3864
3865 qp->sq.wrid[idx] = wr_id;
3866 qp->sq.w_list[idx].opcode = mlx5_opcode;
3867 qp->sq.wqe_head[idx] = qp->sq.head + nreq;
3868 qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
3869 qp->sq.w_list[idx].next = qp->sq.cur_post;
3870}
3871
3872
Eli Cohene126ba92013-07-07 17:25:49 +03003873int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
3874 struct ib_send_wr **bad_wr)
3875{
3876 struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
3877 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003878 struct mlx5_core_dev *mdev = dev->mdev;
Haggai Erand16e91d2016-02-29 15:45:05 +02003879 struct mlx5_ib_qp *qp;
Sagi Grimberge6631812014-02-23 14:19:11 +02003880 struct mlx5_ib_mr *mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003881 struct mlx5_wqe_data_seg *dpseg;
3882 struct mlx5_wqe_xrc_seg *xrc;
Haggai Erand16e91d2016-02-29 15:45:05 +02003883 struct mlx5_bf *bf;
Eli Cohene126ba92013-07-07 17:25:49 +03003884 int uninitialized_var(size);
Haggai Erand16e91d2016-02-29 15:45:05 +02003885 void *qend;
Eli Cohene126ba92013-07-07 17:25:49 +03003886 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +03003887 unsigned idx;
3888 int err = 0;
3889 int inl = 0;
3890 int num_sge;
3891 void *seg;
3892 int nreq;
3893 int i;
3894 u8 next_fence = 0;
Eli Cohene126ba92013-07-07 17:25:49 +03003895 u8 fence;
3896
Haggai Erand16e91d2016-02-29 15:45:05 +02003897 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
3898 return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
3899
3900 qp = to_mqp(ibqp);
3901 bf = qp->bf;
3902 qend = qp->sq.qend;
3903
Eli Cohene126ba92013-07-07 17:25:49 +03003904 spin_lock_irqsave(&qp->sq.lock, flags);
3905
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003906 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
3907 err = -EIO;
3908 *bad_wr = wr;
3909 nreq = 0;
3910 goto out;
3911 }
3912
Eli Cohene126ba92013-07-07 17:25:49 +03003913 for (nreq = 0; wr; nreq++, wr = wr->next) {
Fabian Fredericka8f731e2014-08-12 19:20:08 -04003914 if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
Eli Cohene126ba92013-07-07 17:25:49 +03003915 mlx5_ib_warn(dev, "\n");
3916 err = -EINVAL;
3917 *bad_wr = wr;
3918 goto out;
3919 }
3920
Eli Cohene126ba92013-07-07 17:25:49 +03003921 fence = qp->fm_cache;
3922 num_sge = wr->num_sge;
3923 if (unlikely(num_sge > qp->sq.max_gs)) {
3924 mlx5_ib_warn(dev, "\n");
Chuck Lever24be4092016-08-28 10:58:34 +03003925 err = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03003926 *bad_wr = wr;
3927 goto out;
3928 }
3929
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02003930 err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
3931 if (err) {
3932 mlx5_ib_warn(dev, "\n");
3933 err = -ENOMEM;
3934 *bad_wr = wr;
3935 goto out;
3936 }
Eli Cohene126ba92013-07-07 17:25:49 +03003937
3938 switch (ibqp->qp_type) {
3939 case IB_QPT_XRC_INI:
3940 xrc = seg;
Eli Cohene126ba92013-07-07 17:25:49 +03003941 seg += sizeof(*xrc);
3942 size += sizeof(*xrc) / 16;
3943 /* fall through */
3944 case IB_QPT_RC:
3945 switch (wr->opcode) {
3946 case IB_WR_RDMA_READ:
3947 case IB_WR_RDMA_WRITE:
3948 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003949 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
3950 rdma_wr(wr)->rkey);
Jack Morgensteinf241e742014-07-28 23:30:23 +03003951 seg += sizeof(struct mlx5_wqe_raddr_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03003952 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
3953 break;
3954
3955 case IB_WR_ATOMIC_CMP_AND_SWP:
3956 case IB_WR_ATOMIC_FETCH_AND_ADD:
Eli Cohene126ba92013-07-07 17:25:49 +03003957 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Eli Cohen81bea282013-09-11 16:35:30 +03003958 mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
3959 err = -ENOSYS;
3960 *bad_wr = wr;
3961 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003962
3963 case IB_WR_LOCAL_INV:
3964 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
3965 qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
3966 ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
Sagi Grimbergdd01e662015-10-13 19:11:42 +03003967 set_linv_wr(qp, &seg, &size);
Eli Cohene126ba92013-07-07 17:25:49 +03003968 num_sge = 0;
3969 break;
3970
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003971 case IB_WR_REG_MR:
3972 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
3973 qp->sq.wr_data[idx] = IB_WR_REG_MR;
3974 ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
3975 err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
3976 if (err) {
3977 *bad_wr = wr;
3978 goto out;
3979 }
3980 num_sge = 0;
3981 break;
3982
Sagi Grimberge6631812014-02-23 14:19:11 +02003983 case IB_WR_REG_SIG_MR:
3984 qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003985 mr = to_mmr(sig_handover_wr(wr)->sig_mr);
Sagi Grimberge6631812014-02-23 14:19:11 +02003986
3987 ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
3988 err = set_sig_umr_wr(wr, qp, &seg, &size);
3989 if (err) {
3990 mlx5_ib_warn(dev, "\n");
3991 *bad_wr = wr;
3992 goto out;
3993 }
3994
3995 finish_wqe(qp, ctrl, size, idx, wr->wr_id,
3996 nreq, get_fence(fence, wr),
3997 next_fence, MLX5_OPCODE_UMR);
3998 /*
3999 * SET_PSV WQEs are not signaled and solicited
4000 * on error
4001 */
4002 wr->send_flags &= ~IB_SEND_SIGNALED;
4003 wr->send_flags |= IB_SEND_SOLICITED;
4004 err = begin_wqe(qp, &seg, &ctrl, wr,
4005 &idx, &size, nreq);
4006 if (err) {
4007 mlx5_ib_warn(dev, "\n");
4008 err = -ENOMEM;
4009 *bad_wr = wr;
4010 goto out;
4011 }
4012
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004013 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
Sagi Grimberge6631812014-02-23 14:19:11 +02004014 mr->sig->psv_memory.psv_idx, &seg,
4015 &size);
4016 if (err) {
4017 mlx5_ib_warn(dev, "\n");
4018 *bad_wr = wr;
4019 goto out;
4020 }
4021
4022 finish_wqe(qp, ctrl, size, idx, wr->wr_id,
4023 nreq, get_fence(fence, wr),
4024 next_fence, MLX5_OPCODE_SET_PSV);
4025 err = begin_wqe(qp, &seg, &ctrl, wr,
4026 &idx, &size, nreq);
4027 if (err) {
4028 mlx5_ib_warn(dev, "\n");
4029 err = -ENOMEM;
4030 *bad_wr = wr;
4031 goto out;
4032 }
4033
4034 next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004035 err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
Sagi Grimberge6631812014-02-23 14:19:11 +02004036 mr->sig->psv_wire.psv_idx, &seg,
4037 &size);
4038 if (err) {
4039 mlx5_ib_warn(dev, "\n");
4040 *bad_wr = wr;
4041 goto out;
4042 }
4043
4044 finish_wqe(qp, ctrl, size, idx, wr->wr_id,
4045 nreq, get_fence(fence, wr),
4046 next_fence, MLX5_OPCODE_SET_PSV);
4047 num_sge = 0;
4048 goto skip_psv;
4049
Eli Cohene126ba92013-07-07 17:25:49 +03004050 default:
4051 break;
4052 }
4053 break;
4054
4055 case IB_QPT_UC:
4056 switch (wr->opcode) {
4057 case IB_WR_RDMA_WRITE:
4058 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004059 set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
4060 rdma_wr(wr)->rkey);
Eli Cohene126ba92013-07-07 17:25:49 +03004061 seg += sizeof(struct mlx5_wqe_raddr_seg);
4062 size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
4063 break;
4064
4065 default:
4066 break;
4067 }
4068 break;
4069
Eli Cohene126ba92013-07-07 17:25:49 +03004070 case IB_QPT_SMI:
Haggai Erand16e91d2016-02-29 15:45:05 +02004071 case MLX5_IB_QPT_HW_GSI:
Eli Cohene126ba92013-07-07 17:25:49 +03004072 set_datagram_seg(seg, wr);
Jack Morgensteinf241e742014-07-28 23:30:23 +03004073 seg += sizeof(struct mlx5_wqe_datagram_seg);
Eli Cohene126ba92013-07-07 17:25:49 +03004074 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
4075 if (unlikely((seg == qend)))
4076 seg = mlx5_get_send_wqe(qp, 0);
4077 break;
Erez Shitritf0313962016-02-21 16:27:17 +02004078 case IB_QPT_UD:
4079 set_datagram_seg(seg, wr);
4080 seg += sizeof(struct mlx5_wqe_datagram_seg);
4081 size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
Eli Cohene126ba92013-07-07 17:25:49 +03004082
Erez Shitritf0313962016-02-21 16:27:17 +02004083 if (unlikely((seg == qend)))
4084 seg = mlx5_get_send_wqe(qp, 0);
4085
4086 /* handle qp that supports ud offload */
4087 if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
4088 struct mlx5_wqe_eth_pad *pad;
4089
4090 pad = seg;
4091 memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
4092 seg += sizeof(struct mlx5_wqe_eth_pad);
4093 size += sizeof(struct mlx5_wqe_eth_pad) / 16;
4094
4095 seg = set_eth_seg(seg, wr, qend, qp, &size);
4096
4097 if (unlikely((seg == qend)))
4098 seg = mlx5_get_send_wqe(qp, 0);
4099 }
4100 break;
Eli Cohene126ba92013-07-07 17:25:49 +03004101 case MLX5_IB_QPT_REG_UMR:
4102 if (wr->opcode != MLX5_IB_WR_UMR) {
4103 err = -EINVAL;
4104 mlx5_ib_warn(dev, "bad opcode\n");
4105 goto out;
4106 }
4107 qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01004108 ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
Maor Gottlieb578e7262016-10-27 16:36:37 +03004109 set_reg_umr_segment(seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
Eli Cohene126ba92013-07-07 17:25:49 +03004110 seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
4111 size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
4112 if (unlikely((seg == qend)))
4113 seg = mlx5_get_send_wqe(qp, 0);
4114 set_reg_mkey_segment(seg, wr);
4115 seg += sizeof(struct mlx5_mkey_seg);
4116 size += sizeof(struct mlx5_mkey_seg) / 16;
4117 if (unlikely((seg == qend)))
4118 seg = mlx5_get_send_wqe(qp, 0);
4119 break;
4120
4121 default:
4122 break;
4123 }
4124
4125 if (wr->send_flags & IB_SEND_INLINE && num_sge) {
4126 int uninitialized_var(sz);
4127
4128 err = set_data_inl_seg(qp, wr, seg, &sz);
4129 if (unlikely(err)) {
4130 mlx5_ib_warn(dev, "\n");
4131 *bad_wr = wr;
4132 goto out;
4133 }
4134 inl = 1;
4135 size += sz;
4136 } else {
4137 dpseg = seg;
4138 for (i = 0; i < num_sge; i++) {
4139 if (unlikely(dpseg == qend)) {
4140 seg = mlx5_get_send_wqe(qp, 0);
4141 dpseg = seg;
4142 }
4143 if (likely(wr->sg_list[i].length)) {
4144 set_data_ptr_seg(dpseg, wr->sg_list + i);
4145 size += sizeof(struct mlx5_wqe_data_seg) / 16;
4146 dpseg++;
4147 }
4148 }
4149 }
4150
Sagi Grimberg6e5eadace2014-02-23 14:19:08 +02004151 finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
4152 get_fence(fence, wr), next_fence,
4153 mlx5_ib_opcode[wr->opcode]);
Sagi Grimberge6631812014-02-23 14:19:11 +02004154skip_psv:
Eli Cohene126ba92013-07-07 17:25:49 +03004155 if (0)
4156 dump_wqe(qp, idx, size);
4157 }
4158
4159out:
4160 if (likely(nreq)) {
4161 qp->sq.head += nreq;
4162
4163 /* Make sure that descriptors are written before
4164 * updating doorbell record and ringing the doorbell
4165 */
4166 wmb();
4167
4168 qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
4169
Eli Cohenada388f2014-01-14 17:45:16 +02004170 /* Make sure doorbell record is visible to the HCA before
4171 * we hit doorbell */
4172 wmb();
4173
Eli Cohene126ba92013-07-07 17:25:49 +03004174 if (bf->need_lock)
4175 spin_lock(&bf->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02004176 else
4177 __acquire(&bf->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004178
4179 /* TBD enable WC */
4180 if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
4181 mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
4182 /* wc_wmb(); */
4183 } else {
4184 mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
4185 MLX5_GET_DOORBELL_LOCK(&bf->lock32));
4186 /* Make sure doorbells don't leak out of SQ spinlock
4187 * and reach the HCA out of order.
4188 */
4189 mmiowb();
4190 }
4191 bf->offset ^= bf->buf_size;
4192 if (bf->need_lock)
4193 spin_unlock(&bf->lock);
Eli Cohen6a4f1392014-12-02 12:26:18 +02004194 else
4195 __release(&bf->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004196 }
4197
4198 spin_unlock_irqrestore(&qp->sq.lock, flags);
4199
4200 return err;
4201}
4202
4203static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
4204{
4205 sig->signature = calc_sig(sig, size);
4206}
4207
4208int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
4209 struct ib_recv_wr **bad_wr)
4210{
4211 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4212 struct mlx5_wqe_data_seg *scat;
4213 struct mlx5_rwqe_sig *sig;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004214 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4215 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004216 unsigned long flags;
4217 int err = 0;
4218 int nreq;
4219 int ind;
4220 int i;
4221
Haggai Erand16e91d2016-02-29 15:45:05 +02004222 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4223 return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
4224
Eli Cohene126ba92013-07-07 17:25:49 +03004225 spin_lock_irqsave(&qp->rq.lock, flags);
4226
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004227 if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
4228 err = -EIO;
4229 *bad_wr = wr;
4230 nreq = 0;
4231 goto out;
4232 }
4233
Eli Cohene126ba92013-07-07 17:25:49 +03004234 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
4235
4236 for (nreq = 0; wr; nreq++, wr = wr->next) {
4237 if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
4238 err = -ENOMEM;
4239 *bad_wr = wr;
4240 goto out;
4241 }
4242
4243 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
4244 err = -EINVAL;
4245 *bad_wr = wr;
4246 goto out;
4247 }
4248
4249 scat = get_recv_wqe(qp, ind);
4250 if (qp->wq_sig)
4251 scat++;
4252
4253 for (i = 0; i < wr->num_sge; i++)
4254 set_data_ptr_seg(scat + i, wr->sg_list + i);
4255
4256 if (i < qp->rq.max_gs) {
4257 scat[i].byte_count = 0;
4258 scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
4259 scat[i].addr = 0;
4260 }
4261
4262 if (qp->wq_sig) {
4263 sig = (struct mlx5_rwqe_sig *)scat;
4264 set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
4265 }
4266
4267 qp->rq.wrid[ind] = wr->wr_id;
4268
4269 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
4270 }
4271
4272out:
4273 if (likely(nreq)) {
4274 qp->rq.head += nreq;
4275
4276 /* Make sure that descriptors are written before
4277 * doorbell record.
4278 */
4279 wmb();
4280
4281 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
4282 }
4283
4284 spin_unlock_irqrestore(&qp->rq.lock, flags);
4285
4286 return err;
4287}
4288
4289static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
4290{
4291 switch (mlx5_state) {
4292 case MLX5_QP_STATE_RST: return IB_QPS_RESET;
4293 case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
4294 case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
4295 case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
4296 case MLX5_QP_STATE_SQ_DRAINING:
4297 case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
4298 case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
4299 case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
4300 default: return -1;
4301 }
4302}
4303
4304static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
4305{
4306 switch (mlx5_mig_state) {
4307 case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
4308 case MLX5_QP_PM_REARM: return IB_MIG_REARM;
4309 case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
4310 default: return -1;
4311 }
4312}
4313
4314static int to_ib_qp_access_flags(int mlx5_flags)
4315{
4316 int ib_flags = 0;
4317
4318 if (mlx5_flags & MLX5_QP_BIT_RRE)
4319 ib_flags |= IB_ACCESS_REMOTE_READ;
4320 if (mlx5_flags & MLX5_QP_BIT_RWE)
4321 ib_flags |= IB_ACCESS_REMOTE_WRITE;
4322 if (mlx5_flags & MLX5_QP_BIT_RAE)
4323 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
4324
4325 return ib_flags;
4326}
4327
4328static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
4329 struct mlx5_qp_path *path)
4330{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004331 struct mlx5_core_dev *dev = ibdev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004332
4333 memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
4334 ib_ah_attr->port_num = path->port;
4335
Eli Cohenc7a08ac2014-10-02 12:19:42 +03004336 if (ib_ah_attr->port_num == 0 ||
Saeed Mahameed938fe832015-05-28 22:28:41 +03004337 ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
Eli Cohene126ba92013-07-07 17:25:49 +03004338 return;
4339
Achiad Shochat2811ba52015-12-23 18:47:24 +02004340 ib_ah_attr->sl = path->dci_cfi_prio_sl & 0xf;
Eli Cohene126ba92013-07-07 17:25:49 +03004341
4342 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
4343 ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
4344 ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
4345 ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
4346 if (ib_ah_attr->ah_flags) {
4347 ib_ah_attr->grh.sgid_index = path->mgid_index;
4348 ib_ah_attr->grh.hop_limit = path->hop_limit;
4349 ib_ah_attr->grh.traffic_class =
4350 (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
4351 ib_ah_attr->grh.flow_label =
4352 be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
4353 memcpy(ib_ah_attr->grh.dgid.raw,
4354 path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
4355 }
4356}
4357
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004358static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
4359 struct mlx5_ib_sq *sq,
4360 u8 *sq_state)
Eli Cohene126ba92013-07-07 17:25:49 +03004361{
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004362 void *out;
4363 void *sqc;
4364 int inlen;
4365 int err;
4366
4367 inlen = MLX5_ST_SZ_BYTES(query_sq_out);
4368 out = mlx5_vzalloc(inlen);
4369 if (!out)
4370 return -ENOMEM;
4371
4372 err = mlx5_core_query_sq(dev->mdev, sq->base.mqp.qpn, out);
4373 if (err)
4374 goto out;
4375
4376 sqc = MLX5_ADDR_OF(query_sq_out, out, sq_context);
4377 *sq_state = MLX5_GET(sqc, sqc, state);
4378 sq->state = *sq_state;
4379
4380out:
4381 kvfree(out);
4382 return err;
4383}
4384
4385static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
4386 struct mlx5_ib_rq *rq,
4387 u8 *rq_state)
4388{
4389 void *out;
4390 void *rqc;
4391 int inlen;
4392 int err;
4393
4394 inlen = MLX5_ST_SZ_BYTES(query_rq_out);
4395 out = mlx5_vzalloc(inlen);
4396 if (!out)
4397 return -ENOMEM;
4398
4399 err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
4400 if (err)
4401 goto out;
4402
4403 rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
4404 *rq_state = MLX5_GET(rqc, rqc, state);
4405 rq->state = *rq_state;
4406
4407out:
4408 kvfree(out);
4409 return err;
4410}
4411
4412static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
4413 struct mlx5_ib_qp *qp, u8 *qp_state)
4414{
4415 static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
4416 [MLX5_RQC_STATE_RST] = {
4417 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4418 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4419 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
4420 [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
4421 },
4422 [MLX5_RQC_STATE_RDY] = {
4423 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4424 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4425 [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
4426 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
4427 },
4428 [MLX5_RQC_STATE_ERR] = {
4429 [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
4430 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
4431 [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
4432 [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
4433 },
4434 [MLX5_RQ_STATE_NA] = {
4435 [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
4436 [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
4437 [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
4438 [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
4439 },
4440 };
4441
4442 *qp_state = sqrq_trans[rq_state][sq_state];
4443
4444 if (*qp_state == MLX5_QP_STATE_BAD) {
4445 WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
4446 qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
4447 qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
4448 return -EINVAL;
4449 }
4450
4451 if (*qp_state == MLX5_QP_STATE)
4452 *qp_state = qp->state;
4453
4454 return 0;
4455}
4456
4457static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
4458 struct mlx5_ib_qp *qp,
4459 u8 *raw_packet_qp_state)
4460{
4461 struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
4462 struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
4463 struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
4464 int err;
4465 u8 sq_state = MLX5_SQ_STATE_NA;
4466 u8 rq_state = MLX5_RQ_STATE_NA;
4467
4468 if (qp->sq.wqe_cnt) {
4469 err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
4470 if (err)
4471 return err;
4472 }
4473
4474 if (qp->rq.wqe_cnt) {
4475 err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
4476 if (err)
4477 return err;
4478 }
4479
4480 return sqrq_state_to_qp_state(sq_state, rq_state, qp,
4481 raw_packet_qp_state);
4482}
4483
4484static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
4485 struct ib_qp_attr *qp_attr)
4486{
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004487 int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
Eli Cohene126ba92013-07-07 17:25:49 +03004488 struct mlx5_qp_context *context;
4489 int mlx5_state;
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004490 u32 *outb;
Eli Cohene126ba92013-07-07 17:25:49 +03004491 int err = 0;
4492
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004493 outb = kzalloc(outlen, GFP_KERNEL);
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004494 if (!outb)
4495 return -ENOMEM;
4496
majd@mellanox.com19098df2016-01-14 19:13:03 +02004497 err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004498 outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03004499 if (err)
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004500 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03004501
Saeed Mahameed09a7d9e2016-07-19 01:17:59 +03004502 /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
4503 context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
4504
Eli Cohene126ba92013-07-07 17:25:49 +03004505 mlx5_state = be32_to_cpu(context->flags) >> 28;
4506
4507 qp->state = to_ib_qp_state(mlx5_state);
Eli Cohene126ba92013-07-07 17:25:49 +03004508 qp_attr->path_mtu = context->mtu_msgmax >> 5;
4509 qp_attr->path_mig_state =
4510 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
4511 qp_attr->qkey = be32_to_cpu(context->qkey);
4512 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
4513 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
4514 qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
4515 qp_attr->qp_access_flags =
4516 to_ib_qp_access_flags(be32_to_cpu(context->params2));
4517
4518 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
4519 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
4520 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004521 qp_attr->alt_pkey_index =
4522 be16_to_cpu(context->alt_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004523 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
4524 }
4525
Noa Osherovichd3ae2bd2016-06-04 15:15:36 +03004526 qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03004527 qp_attr->port_num = context->pri_path.port;
4528
4529 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4530 qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
4531
4532 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
4533
4534 qp_attr->max_dest_rd_atomic =
4535 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
4536 qp_attr->min_rnr_timer =
4537 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
4538 qp_attr->timeout = context->pri_path.ackto_lt >> 3;
4539 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
4540 qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
4541 qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004542
4543out:
4544 kfree(outb);
4545 return err;
4546}
4547
4548int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
4549 int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
4550{
4551 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4552 struct mlx5_ib_qp *qp = to_mqp(ibqp);
4553 int err = 0;
4554 u8 raw_packet_qp_state;
4555
Yishai Hadas28d61372016-05-23 15:20:56 +03004556 if (ibqp->rwq_ind_tbl)
4557 return -ENOSYS;
4558
Haggai Erand16e91d2016-02-29 15:45:05 +02004559 if (unlikely(ibqp->qp_type == IB_QPT_GSI))
4560 return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
4561 qp_init_attr);
4562
majd@mellanox.com6d2f89df2016-01-14 19:13:05 +02004563#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4564 /*
4565 * Wait for any outstanding page faults, in case the user frees memory
4566 * based upon this query's result.
4567 */
4568 flush_workqueue(mlx5_ib_page_fault_wq);
4569#endif
4570
4571 mutex_lock(&qp->mutex);
4572
4573 if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET) {
4574 err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
4575 if (err)
4576 goto out;
4577 qp->state = raw_packet_qp_state;
4578 qp_attr->port_num = 1;
4579 } else {
4580 err = query_qp_attr(dev, qp, qp_attr);
4581 if (err)
4582 goto out;
4583 }
4584
4585 qp_attr->qp_state = qp->state;
Eli Cohene126ba92013-07-07 17:25:49 +03004586 qp_attr->cur_qp_state = qp_attr->qp_state;
4587 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4588 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4589
4590 if (!ibqp->uobject) {
Noa Osherovich0540d812016-06-04 15:15:32 +03004591 qp_attr->cap.max_send_wr = qp->sq.max_post;
Eli Cohene126ba92013-07-07 17:25:49 +03004592 qp_attr->cap.max_send_sge = qp->sq.max_gs;
Noa Osherovich0540d812016-06-04 15:15:32 +03004593 qp_init_attr->qp_context = ibqp->qp_context;
Eli Cohene126ba92013-07-07 17:25:49 +03004594 } else {
4595 qp_attr->cap.max_send_wr = 0;
4596 qp_attr->cap.max_send_sge = 0;
4597 }
4598
Noa Osherovich0540d812016-06-04 15:15:32 +03004599 qp_init_attr->qp_type = ibqp->qp_type;
4600 qp_init_attr->recv_cq = ibqp->recv_cq;
4601 qp_init_attr->send_cq = ibqp->send_cq;
4602 qp_init_attr->srq = ibqp->srq;
4603 qp_attr->cap.max_inline_data = qp->max_inline_data;
Eli Cohene126ba92013-07-07 17:25:49 +03004604
4605 qp_init_attr->cap = qp_attr->cap;
4606
4607 qp_init_attr->create_flags = 0;
4608 if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4609 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4610
Leon Romanovsky051f2632015-12-20 12:16:11 +02004611 if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
4612 qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
4613 if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
4614 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
4615 if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
4616 qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
Haggai Eranb11a4f92016-02-29 15:45:03 +02004617 if (qp->flags & MLX5_IB_QP_SQPN_QP1)
4618 qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
Leon Romanovsky051f2632015-12-20 12:16:11 +02004619
Eli Cohene126ba92013-07-07 17:25:49 +03004620 qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
4621 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4622
Eli Cohene126ba92013-07-07 17:25:49 +03004623out:
4624 mutex_unlock(&qp->mutex);
4625 return err;
4626}
4627
4628struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
4629 struct ib_ucontext *context,
4630 struct ib_udata *udata)
4631{
4632 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4633 struct mlx5_ib_xrcd *xrcd;
4634 int err;
4635
Saeed Mahameed938fe832015-05-28 22:28:41 +03004636 if (!MLX5_CAP_GEN(dev->mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +03004637 return ERR_PTR(-ENOSYS);
4638
4639 xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
4640 if (!xrcd)
4641 return ERR_PTR(-ENOMEM);
4642
Jack Morgenstein9603b612014-07-28 23:30:22 +03004643 err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004644 if (err) {
4645 kfree(xrcd);
4646 return ERR_PTR(-ENOMEM);
4647 }
4648
4649 return &xrcd->ibxrcd;
4650}
4651
4652int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
4653{
4654 struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
4655 u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
4656 int err;
4657
Jack Morgenstein9603b612014-07-28 23:30:22 +03004658 err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
Eli Cohene126ba92013-07-07 17:25:49 +03004659 if (err) {
4660 mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
4661 return err;
4662 }
4663
4664 kfree(xrcd);
4665
4666 return 0;
4667}
Yishai Hadas79b20a62016-05-23 15:20:50 +03004668
Yishai Hadas350d0e42016-08-28 14:58:18 +03004669static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
4670{
4671 struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
4672 struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
4673 struct ib_event event;
4674
4675 if (rwq->ibwq.event_handler) {
4676 event.device = rwq->ibwq.device;
4677 event.element.wq = &rwq->ibwq;
4678 switch (type) {
4679 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
4680 event.event = IB_EVENT_WQ_FATAL;
4681 break;
4682 default:
4683 mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
4684 return;
4685 }
4686
4687 rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
4688 }
4689}
4690
Yishai Hadas79b20a62016-05-23 15:20:50 +03004691static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
4692 struct ib_wq_init_attr *init_attr)
4693{
4694 struct mlx5_ib_dev *dev;
4695 __be64 *rq_pas0;
4696 void *in;
4697 void *rqc;
4698 void *wq;
4699 int inlen;
4700 int err;
4701
4702 dev = to_mdev(pd->device);
4703
4704 inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
4705 in = mlx5_vzalloc(inlen);
4706 if (!in)
4707 return -ENOMEM;
4708
4709 rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
4710 MLX5_SET(rqc, rqc, mem_rq_type,
4711 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
4712 MLX5_SET(rqc, rqc, user_index, rwq->user_index);
4713 MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
4714 MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
4715 MLX5_SET(rqc, rqc, flush_in_error_en, 1);
4716 wq = MLX5_ADDR_OF(rqc, rqc, wq);
4717 MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
4718 MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
4719 MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
4720 MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
4721 MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
4722 MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
4723 MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
4724 MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
4725 MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
4726 rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
4727 mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
Yishai Hadas350d0e42016-08-28 14:58:18 +03004728 err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004729 kvfree(in);
4730 return err;
4731}
4732
4733static int set_user_rq_size(struct mlx5_ib_dev *dev,
4734 struct ib_wq_init_attr *wq_init_attr,
4735 struct mlx5_ib_create_wq *ucmd,
4736 struct mlx5_ib_rwq *rwq)
4737{
4738 /* Sanity check RQ size before proceeding */
4739 if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
4740 return -EINVAL;
4741
4742 if (!ucmd->rq_wqe_count)
4743 return -EINVAL;
4744
4745 rwq->wqe_count = ucmd->rq_wqe_count;
4746 rwq->wqe_shift = ucmd->rq_wqe_shift;
4747 rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
4748 rwq->log_rq_stride = rwq->wqe_shift;
4749 rwq->log_rq_size = ilog2(rwq->wqe_count);
4750 return 0;
4751}
4752
4753static int prepare_user_rq(struct ib_pd *pd,
4754 struct ib_wq_init_attr *init_attr,
4755 struct ib_udata *udata,
4756 struct mlx5_ib_rwq *rwq)
4757{
4758 struct mlx5_ib_dev *dev = to_mdev(pd->device);
4759 struct mlx5_ib_create_wq ucmd = {};
4760 int err;
4761 size_t required_cmd_sz;
4762
4763 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
4764 if (udata->inlen < required_cmd_sz) {
4765 mlx5_ib_dbg(dev, "invalid inlen\n");
4766 return -EINVAL;
4767 }
4768
4769 if (udata->inlen > sizeof(ucmd) &&
4770 !ib_is_udata_cleared(udata, sizeof(ucmd),
4771 udata->inlen - sizeof(ucmd))) {
4772 mlx5_ib_dbg(dev, "inlen is not supported\n");
4773 return -EOPNOTSUPP;
4774 }
4775
4776 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
4777 mlx5_ib_dbg(dev, "copy failed\n");
4778 return -EFAULT;
4779 }
4780
4781 if (ucmd.comp_mask) {
4782 mlx5_ib_dbg(dev, "invalid comp mask\n");
4783 return -EOPNOTSUPP;
4784 }
4785
4786 if (ucmd.reserved) {
4787 mlx5_ib_dbg(dev, "invalid reserved\n");
4788 return -EOPNOTSUPP;
4789 }
4790
4791 err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
4792 if (err) {
4793 mlx5_ib_dbg(dev, "err %d\n", err);
4794 return err;
4795 }
4796
4797 err = create_user_rq(dev, pd, rwq, &ucmd);
4798 if (err) {
4799 mlx5_ib_dbg(dev, "err %d\n", err);
4800 if (err)
4801 return err;
4802 }
4803
4804 rwq->user_index = ucmd.user_index;
4805 return 0;
4806}
4807
4808struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
4809 struct ib_wq_init_attr *init_attr,
4810 struct ib_udata *udata)
4811{
4812 struct mlx5_ib_dev *dev;
4813 struct mlx5_ib_rwq *rwq;
4814 struct mlx5_ib_create_wq_resp resp = {};
4815 size_t min_resp_len;
4816 int err;
4817
4818 if (!udata)
4819 return ERR_PTR(-ENOSYS);
4820
4821 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4822 if (udata->outlen && udata->outlen < min_resp_len)
4823 return ERR_PTR(-EINVAL);
4824
4825 dev = to_mdev(pd->device);
4826 switch (init_attr->wq_type) {
4827 case IB_WQT_RQ:
4828 rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
4829 if (!rwq)
4830 return ERR_PTR(-ENOMEM);
4831 err = prepare_user_rq(pd, init_attr, udata, rwq);
4832 if (err)
4833 goto err;
4834 err = create_rq(rwq, pd, init_attr);
4835 if (err)
4836 goto err_user_rq;
4837 break;
4838 default:
4839 mlx5_ib_dbg(dev, "unsupported wq type %d\n",
4840 init_attr->wq_type);
4841 return ERR_PTR(-EINVAL);
4842 }
4843
Yishai Hadas350d0e42016-08-28 14:58:18 +03004844 rwq->ibwq.wq_num = rwq->core_qp.qpn;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004845 rwq->ibwq.state = IB_WQS_RESET;
4846 if (udata->outlen) {
4847 resp.response_length = offsetof(typeof(resp), response_length) +
4848 sizeof(resp.response_length);
4849 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4850 if (err)
4851 goto err_copy;
4852 }
4853
Yishai Hadas350d0e42016-08-28 14:58:18 +03004854 rwq->core_qp.event = mlx5_ib_wq_event;
4855 rwq->ibwq.event_handler = init_attr->event_handler;
Yishai Hadas79b20a62016-05-23 15:20:50 +03004856 return &rwq->ibwq;
4857
4858err_copy:
Yishai Hadas350d0e42016-08-28 14:58:18 +03004859 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004860err_user_rq:
4861 destroy_user_rq(pd, rwq);
4862err:
4863 kfree(rwq);
4864 return ERR_PTR(err);
4865}
4866
4867int mlx5_ib_destroy_wq(struct ib_wq *wq)
4868{
4869 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4870 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4871
Yishai Hadas350d0e42016-08-28 14:58:18 +03004872 mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
Yishai Hadas79b20a62016-05-23 15:20:50 +03004873 destroy_user_rq(wq->pd, rwq);
4874 kfree(rwq);
4875
4876 return 0;
4877}
4878
Yishai Hadasc5f90922016-05-23 15:20:53 +03004879struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
4880 struct ib_rwq_ind_table_init_attr *init_attr,
4881 struct ib_udata *udata)
4882{
4883 struct mlx5_ib_dev *dev = to_mdev(device);
4884 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
4885 int sz = 1 << init_attr->log_ind_tbl_size;
4886 struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
4887 size_t min_resp_len;
4888 int inlen;
4889 int err;
4890 int i;
4891 u32 *in;
4892 void *rqtc;
4893
4894 if (udata->inlen > 0 &&
4895 !ib_is_udata_cleared(udata, 0,
4896 udata->inlen))
4897 return ERR_PTR(-EOPNOTSUPP);
4898
4899 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4900 if (udata->outlen && udata->outlen < min_resp_len)
4901 return ERR_PTR(-EINVAL);
4902
4903 rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
4904 if (!rwq_ind_tbl)
4905 return ERR_PTR(-ENOMEM);
4906
4907 inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
4908 in = mlx5_vzalloc(inlen);
4909 if (!in) {
4910 err = -ENOMEM;
4911 goto err;
4912 }
4913
4914 rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
4915
4916 MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
4917 MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
4918
4919 for (i = 0; i < sz; i++)
4920 MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
4921
4922 err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
4923 kvfree(in);
4924
4925 if (err)
4926 goto err;
4927
4928 rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
4929 if (udata->outlen) {
4930 resp.response_length = offsetof(typeof(resp), response_length) +
4931 sizeof(resp.response_length);
4932 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4933 if (err)
4934 goto err_copy;
4935 }
4936
4937 return &rwq_ind_tbl->ib_rwq_ind_tbl;
4938
4939err_copy:
4940 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4941err:
4942 kfree(rwq_ind_tbl);
4943 return ERR_PTR(err);
4944}
4945
4946int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
4947{
4948 struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
4949 struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
4950
4951 mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
4952
4953 kfree(rwq_ind_tbl);
4954 return 0;
4955}
4956
Yishai Hadas79b20a62016-05-23 15:20:50 +03004957int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
4958 u32 wq_attr_mask, struct ib_udata *udata)
4959{
4960 struct mlx5_ib_dev *dev = to_mdev(wq->device);
4961 struct mlx5_ib_rwq *rwq = to_mrwq(wq);
4962 struct mlx5_ib_modify_wq ucmd = {};
4963 size_t required_cmd_sz;
4964 int curr_wq_state;
4965 int wq_state;
4966 int inlen;
4967 int err;
4968 void *rqc;
4969 void *in;
4970
4971 required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
4972 if (udata->inlen < required_cmd_sz)
4973 return -EINVAL;
4974
4975 if (udata->inlen > sizeof(ucmd) &&
4976 !ib_is_udata_cleared(udata, sizeof(ucmd),
4977 udata->inlen - sizeof(ucmd)))
4978 return -EOPNOTSUPP;
4979
4980 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
4981 return -EFAULT;
4982
4983 if (ucmd.comp_mask || ucmd.reserved)
4984 return -EOPNOTSUPP;
4985
4986 inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
4987 in = mlx5_vzalloc(inlen);
4988 if (!in)
4989 return -ENOMEM;
4990
4991 rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
4992
4993 curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
4994 wq_attr->curr_wq_state : wq->state;
4995 wq_state = (wq_attr_mask & IB_WQ_STATE) ?
4996 wq_attr->wq_state : curr_wq_state;
4997 if (curr_wq_state == IB_WQS_ERR)
4998 curr_wq_state = MLX5_RQC_STATE_ERR;
4999 if (wq_state == IB_WQS_ERR)
5000 wq_state = MLX5_RQC_STATE_ERR;
5001 MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
5002 MLX5_SET(rqc, rqc, state, wq_state);
5003
Yishai Hadas350d0e42016-08-28 14:58:18 +03005004 err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
Yishai Hadas79b20a62016-05-23 15:20:50 +03005005 kvfree(in);
5006 if (!err)
5007 rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
5008
5009 return err;
5010}