blob: b7c96454cca3444147054d64797993662701600f [file] [log] [blame]
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001/*
2 * This file is part of wl1271
3 *
4 * Copyright (C) 2008-2009 Nokia Corporation
5 *
6 * Contact: Luciano Coelho <luciano.coelho@nokia.com>
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * version 2 as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
20 * 02110-1301 USA
21 *
22 */
23
24#include <linux/gpio.h>
25
26#include "wl1271_acx.h"
27#include "wl1271_reg.h"
28#include "wl1271_boot.h"
29#include "wl1271_spi.h"
30#include "wl1271_event.h"
31
32static struct wl1271_partition_set part_table[PART_TABLE_LEN] = {
33 [PART_DOWN] = {
34 .mem = {
35 .start = 0x00000000,
36 .size = 0x000177c0
37 },
38 .reg = {
39 .start = REGISTERS_BASE,
40 .size = 0x00008800
41 },
Juuso Oikarinen451de972009-10-12 15:08:46 +030042 .mem2 = {
43 .start = 0x00000000,
44 .size = 0x00000000
45 },
46 .mem3 = {
47 .start = 0x00000000,
48 .size = 0x00000000
49 },
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030050 },
51
52 [PART_WORK] = {
53 .mem = {
54 .start = 0x00040000,
55 .size = 0x00014fc0
56 },
57 .reg = {
58 .start = REGISTERS_BASE,
Juuso Oikarinen451de972009-10-12 15:08:46 +030059 .size = 0x0000a000
60 },
61 .mem2 = {
62 .start = 0x003004f8,
63 .size = 0x00000004
64 },
65 .mem3 = {
66 .start = 0x00040404,
67 .size = 0x00000000
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030068 },
69 },
70
71 [PART_DRPW] = {
72 .mem = {
73 .start = 0x00040000,
74 .size = 0x00014fc0
75 },
76 .reg = {
77 .start = DRPW_BASE,
78 .size = 0x00006000
Juuso Oikarinen451de972009-10-12 15:08:46 +030079 },
80 .mem2 = {
81 .start = 0x00000000,
82 .size = 0x00000000
83 },
84 .mem3 = {
85 .start = 0x00000000,
86 .size = 0x00000000
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030087 }
88 }
89};
90
91static void wl1271_boot_set_ecpu_ctrl(struct wl1271 *wl, u32 flag)
92{
93 u32 cpu_ctrl;
94
95 /* 10.5.0 run the firmware (I) */
Juuso Oikarinen74621412009-10-12 15:08:54 +030096 cpu_ctrl = wl1271_spi_read32(wl, ACX_REG_ECPU_CONTROL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030097
98 /* 10.5.1 run the firmware (II) */
99 cpu_ctrl |= flag;
Juuso Oikarinen74621412009-10-12 15:08:54 +0300100 wl1271_spi_write32(wl, ACX_REG_ECPU_CONTROL, cpu_ctrl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300101}
102
103static void wl1271_boot_fw_version(struct wl1271 *wl)
104{
105 struct wl1271_static_data static_data;
106
Juuso Oikarinen74621412009-10-12 15:08:54 +0300107 wl1271_spi_read(wl, wl->cmd_box_addr,
108 &static_data, sizeof(static_data), false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300109
110 strncpy(wl->chip.fw_ver, static_data.fw_version,
111 sizeof(wl->chip.fw_ver));
112
113 /* make sure the string is NULL-terminated */
114 wl->chip.fw_ver[sizeof(wl->chip.fw_ver) - 1] = '\0';
115}
116
117static int wl1271_boot_upload_firmware_chunk(struct wl1271 *wl, void *buf,
118 size_t fw_data_len, u32 dest)
119{
Juuso Oikarinen451de972009-10-12 15:08:46 +0300120 struct wl1271_partition_set partition;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300121 int addr, chunk_num, partition_limit;
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300122 u8 *p, *chunk;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300123
124 /* whal_FwCtrl_LoadFwImageSm() */
125
126 wl1271_debug(DEBUG_BOOT, "starting firmware upload");
127
Luciano Coelho73d0a132009-08-11 11:58:27 +0300128 wl1271_debug(DEBUG_BOOT, "fw_data_len %zd chunk_size %d",
129 fw_data_len, CHUNK_SIZE);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300130
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300131 if ((fw_data_len % 4) != 0) {
132 wl1271_error("firmware length not multiple of four");
133 return -EIO;
134 }
135
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300136 chunk = kmalloc(CHUNK_SIZE, GFP_KERNEL);
Juuso Oikarinened3177882009-10-13 12:47:57 +0300137 if (!chunk) {
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300138 wl1271_error("allocation for firmware upload chunk failed");
139 return -ENOMEM;
140 }
141
Juuso Oikarinen451de972009-10-12 15:08:46 +0300142 memcpy(&partition, &part_table[PART_DOWN], sizeof(partition));
143 partition.mem.start = dest;
144 wl1271_set_partition(wl, &partition);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300145
146 /* 10.1 set partition limit and chunk num */
147 chunk_num = 0;
148 partition_limit = part_table[PART_DOWN].mem.size;
149
150 while (chunk_num < fw_data_len / CHUNK_SIZE) {
151 /* 10.2 update partition, if needed */
152 addr = dest + (chunk_num + 2) * CHUNK_SIZE;
153 if (addr > partition_limit) {
154 addr = dest + chunk_num * CHUNK_SIZE;
155 partition_limit = chunk_num * CHUNK_SIZE +
156 part_table[PART_DOWN].mem.size;
Juuso Oikarinen451de972009-10-12 15:08:46 +0300157 partition.mem.start = addr;
158 wl1271_set_partition(wl, &partition);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300159 }
160
161 /* 10.3 upload the chunk */
162 addr = dest + chunk_num * CHUNK_SIZE;
163 p = buf + chunk_num * CHUNK_SIZE;
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300164 memcpy(chunk, p, CHUNK_SIZE);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300165 wl1271_debug(DEBUG_BOOT, "uploading fw chunk 0x%p to 0x%x",
166 p, addr);
Juuso Oikarinen74621412009-10-12 15:08:54 +0300167 wl1271_spi_write(wl, addr, chunk, CHUNK_SIZE, false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300168
169 chunk_num++;
170 }
171
172 /* 10.4 upload the last chunk */
173 addr = dest + chunk_num * CHUNK_SIZE;
174 p = buf + chunk_num * CHUNK_SIZE;
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300175 memcpy(chunk, p, fw_data_len % CHUNK_SIZE);
Luciano Coelho73d0a132009-08-11 11:58:27 +0300176 wl1271_debug(DEBUG_BOOT, "uploading fw last chunk (%zd B) 0x%p to 0x%x",
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300177 fw_data_len % CHUNK_SIZE, p, addr);
Juuso Oikarinen74621412009-10-12 15:08:54 +0300178 wl1271_spi_write(wl, addr, chunk, fw_data_len % CHUNK_SIZE, false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300179
Juuso Oikarinen1fba4972009-10-08 21:56:32 +0300180 kfree(chunk);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300181 return 0;
182}
183
184static int wl1271_boot_upload_firmware(struct wl1271 *wl)
185{
186 u32 chunks, addr, len;
Juuso Oikarinened3177882009-10-13 12:47:57 +0300187 int ret = 0;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300188 u8 *fw;
189
190 fw = wl->fw;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300191 chunks = be32_to_cpup((__be32 *) fw);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300192 fw += sizeof(u32);
193
194 wl1271_debug(DEBUG_BOOT, "firmware chunks to be uploaded: %u", chunks);
195
196 while (chunks--) {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300197 addr = be32_to_cpup((__be32 *) fw);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300198 fw += sizeof(u32);
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300199 len = be32_to_cpup((__be32 *) fw);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300200 fw += sizeof(u32);
201
202 if (len > 300000) {
203 wl1271_info("firmware chunk too long: %u", len);
204 return -EINVAL;
205 }
206 wl1271_debug(DEBUG_BOOT, "chunk %d addr 0x%x len %u",
207 chunks, addr, len);
Juuso Oikarinened3177882009-10-13 12:47:57 +0300208 ret = wl1271_boot_upload_firmware_chunk(wl, fw, len, addr);
209 if (ret != 0)
210 break;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300211 fw += len;
212 }
213
Juuso Oikarinened3177882009-10-13 12:47:57 +0300214 return ret;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300215}
216
217static int wl1271_boot_upload_nvs(struct wl1271 *wl)
218{
219 size_t nvs_len, burst_len;
220 int i;
221 u32 dest_addr, val;
222 u8 *nvs_ptr, *nvs, *nvs_aligned;
223
224 nvs = wl->nvs;
225 if (nvs == NULL)
226 return -ENODEV;
227
228 nvs_ptr = nvs;
229
230 nvs_len = wl->nvs_len;
231
232 /* Update the device MAC address into the nvs */
233 nvs[11] = wl->mac_addr[0];
234 nvs[10] = wl->mac_addr[1];
235 nvs[6] = wl->mac_addr[2];
236 nvs[5] = wl->mac_addr[3];
237 nvs[4] = wl->mac_addr[4];
238 nvs[3] = wl->mac_addr[5];
239
240 /*
241 * Layout before the actual NVS tables:
242 * 1 byte : burst length.
243 * 2 bytes: destination address.
244 * n bytes: data to burst copy.
245 *
246 * This is ended by a 0 length, then the NVS tables.
247 */
248
249 /* FIXME: Do we need to check here whether the LSB is 1? */
250 while (nvs_ptr[0]) {
251 burst_len = nvs_ptr[0];
252 dest_addr = (nvs_ptr[1] & 0xfe) | ((u32)(nvs_ptr[2] << 8));
253
254 /* FIXME: Due to our new wl1271_translate_reg_addr function,
255 we need to add the REGISTER_BASE to the destination */
256 dest_addr += REGISTERS_BASE;
257
258 /* We move our pointer to the data */
259 nvs_ptr += 3;
260
261 for (i = 0; i < burst_len; i++) {
262 val = (nvs_ptr[0] | (nvs_ptr[1] << 8)
263 | (nvs_ptr[2] << 16) | (nvs_ptr[3] << 24));
264
265 wl1271_debug(DEBUG_BOOT,
266 "nvs burst write 0x%x: 0x%x",
267 dest_addr, val);
Juuso Oikarinen74621412009-10-12 15:08:54 +0300268 wl1271_spi_write32(wl, dest_addr, val);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300269
270 nvs_ptr += 4;
271 dest_addr += 4;
272 }
273 }
274
275 /*
276 * We've reached the first zero length, the first NVS table
277 * is 7 bytes further.
278 */
279 nvs_ptr += 7;
280 nvs_len -= nvs_ptr - nvs;
281 nvs_len = ALIGN(nvs_len, 4);
282
283 /* FIXME: The driver sets the partition here, but this is not needed,
284 since it sets to the same one as currently in use */
285 /* Now we must set the partition correctly */
Juuso Oikarinen451de972009-10-12 15:08:46 +0300286 wl1271_set_partition(wl, &part_table[PART_WORK]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300287
288 /* Copy the NVS tables to a new block to ensure alignment */
289 nvs_aligned = kmemdup(nvs_ptr, nvs_len, GFP_KERNEL);
Juuso Oikarinened3177882009-10-13 12:47:57 +0300290 if (!nvs_aligned)
291 return -ENOMEM;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300292
293 /* And finally we upload the NVS tables */
294 /* FIXME: In wl1271, we upload everything at once.
295 No endianness handling needed here?! The ref driver doesn't do
296 anything about it at this point */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300297 wl1271_spi_write(wl, CMD_MBOX_ADDRESS, nvs_aligned, nvs_len, false);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300298
299 kfree(nvs_aligned);
300 return 0;
301}
302
303static void wl1271_boot_enable_interrupts(struct wl1271 *wl)
304{
305 enable_irq(wl->irq);
Juuso Oikarinen74621412009-10-12 15:08:54 +0300306 wl1271_spi_write32(wl, ACX_REG_INTERRUPT_MASK,
Luciano Coelho73d0a132009-08-11 11:58:27 +0300307 WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
Juuso Oikarinen74621412009-10-12 15:08:54 +0300308 wl1271_spi_write32(wl, HI_CFG, HI_CFG_DEF_VAL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300309}
310
311static int wl1271_boot_soft_reset(struct wl1271 *wl)
312{
313 unsigned long timeout;
314 u32 boot_data;
315
316 /* perform soft reset */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300317 wl1271_spi_write32(wl, ACX_REG_SLV_SOFT_RESET,
318 ACX_SLV_SOFT_RESET_BIT);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300319
320 /* SOFT_RESET is self clearing */
321 timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
322 while (1) {
Juuso Oikarinen74621412009-10-12 15:08:54 +0300323 boot_data = wl1271_spi_read32(wl, ACX_REG_SLV_SOFT_RESET);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300324 wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
325 if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
326 break;
327
328 if (time_after(jiffies, timeout)) {
329 /* 1.2 check pWhalBus->uSelfClearTime if the
330 * timeout was reached */
331 wl1271_error("soft reset timeout");
332 return -1;
333 }
334
335 udelay(SOFT_RESET_STALL_TIME);
336 }
337
338 /* disable Rx/Tx */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300339 wl1271_spi_write32(wl, ENABLE, 0x0);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300340
341 /* disable auto calibration on start*/
Juuso Oikarinen74621412009-10-12 15:08:54 +0300342 wl1271_spi_write32(wl, SPARE_A2, 0xffff);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300343
344 return 0;
345}
346
347static int wl1271_boot_run_firmware(struct wl1271 *wl)
348{
349 int loop, ret;
350 u32 chip_id, interrupt;
351
352 wl1271_boot_set_ecpu_ctrl(wl, ECPU_CONTROL_HALT);
353
Juuso Oikarinen74621412009-10-12 15:08:54 +0300354 chip_id = wl1271_spi_read32(wl, CHIP_ID_B);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300355
356 wl1271_debug(DEBUG_BOOT, "chip id after firmware boot: 0x%x", chip_id);
357
358 if (chip_id != wl->chip.id) {
359 wl1271_error("chip id doesn't match after firmware boot");
360 return -EIO;
361 }
362
363 /* wait for init to complete */
364 loop = 0;
365 while (loop++ < INIT_LOOP) {
366 udelay(INIT_LOOP_DELAY);
Juuso Oikarinen74621412009-10-12 15:08:54 +0300367 interrupt = wl1271_spi_read32(wl,
368 ACX_REG_INTERRUPT_NO_CLEAR);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300369
370 if (interrupt == 0xffffffff) {
371 wl1271_error("error reading hardware complete "
372 "init indication");
373 return -EIO;
374 }
375 /* check that ACX_INTR_INIT_COMPLETE is enabled */
376 else if (interrupt & WL1271_ACX_INTR_INIT_COMPLETE) {
Juuso Oikarinen74621412009-10-12 15:08:54 +0300377 wl1271_spi_write32(wl, ACX_REG_INTERRUPT_ACK,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300378 WL1271_ACX_INTR_INIT_COMPLETE);
379 break;
380 }
381 }
382
Luciano Coelhoe7d17cf2009-10-29 13:20:04 +0200383 if (loop > INIT_LOOP) {
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300384 wl1271_error("timeout waiting for the hardware to "
385 "complete initialization");
386 return -EIO;
387 }
388
389 /* get hardware config command mail box */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300390 wl->cmd_box_addr = wl1271_spi_read32(wl, REG_COMMAND_MAILBOX_PTR);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300391
392 /* get hardware config event mail box */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300393 wl->event_box_addr = wl1271_spi_read32(wl, REG_EVENT_MAILBOX_PTR);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300394
395 /* set the working partition to its "running" mode offset */
Juuso Oikarinen451de972009-10-12 15:08:46 +0300396 wl1271_set_partition(wl, &part_table[PART_WORK]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300397
398 wl1271_debug(DEBUG_MAILBOX, "cmd_box_addr 0x%x event_box_addr 0x%x",
399 wl->cmd_box_addr, wl->event_box_addr);
400
401 wl1271_boot_fw_version(wl);
402
403 /*
404 * in case of full asynchronous mode the firmware event must be
405 * ready to receive event from the command mailbox
406 */
407
Juuso Oikarinenbe823e52009-10-08 21:56:36 +0300408 /* unmask required mbox events */
409 wl->event_mask = BSS_LOSE_EVENT_ID |
Juuso Oikarinen19ad0712009-11-02 20:22:11 +0200410 SCAN_COMPLETE_EVENT_ID |
411 PS_REPORT_EVENT_ID;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300412
413 ret = wl1271_event_unmask(wl);
414 if (ret < 0) {
415 wl1271_error("EVENT mask setting failed");
416 return ret;
417 }
418
419 wl1271_event_mbox_config(wl);
420
421 /* firmware startup completed */
422 return 0;
423}
424
425static int wl1271_boot_write_irq_polarity(struct wl1271 *wl)
426{
Juuso Oikarinene8768ee2009-10-12 15:08:48 +0300427 u32 polarity;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300428
Juuso Oikarinene8768ee2009-10-12 15:08:48 +0300429 polarity = wl1271_top_reg_read(wl, OCP_REG_POLARITY);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300430
431 /* We use HIGH polarity, so unset the LOW bit */
432 polarity &= ~POLARITY_LOW;
Juuso Oikarinene8768ee2009-10-12 15:08:48 +0300433 wl1271_top_reg_write(wl, OCP_REG_POLARITY, polarity);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300434
435 return 0;
436}
437
438int wl1271_boot(struct wl1271 *wl)
439{
440 int ret = 0;
441 u32 tmp, clk, pause;
442
Juuso Oikarinen284134e2009-10-12 15:08:49 +0300443 if (REF_CLOCK == 0 || REF_CLOCK == 2 || REF_CLOCK == 4)
444 /* ref clk: 19.2/38.4/38.4-XTAL */
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300445 clk = 0x3;
446 else if (REF_CLOCK == 1 || REF_CLOCK == 3)
447 /* ref clk: 26/52 */
448 clk = 0x5;
449
Juuso Oikarinen284134e2009-10-12 15:08:49 +0300450 if (REF_CLOCK != 0) {
451 u16 val;
452 /* Set clock type */
453 val = wl1271_top_reg_read(wl, OCP_REG_CLK_TYPE);
454 val &= FREF_CLK_TYPE_BITS;
455 val |= CLK_REQ_PRCM;
456 wl1271_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
457 } else {
458 u16 val;
459 /* Set clock polarity */
460 val = wl1271_top_reg_read(wl, OCP_REG_CLK_POLARITY);
461 val &= FREF_CLK_POLARITY_BITS;
462 val |= CLK_REQ_OUTN_SEL;
463 wl1271_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
464 }
465
Juuso Oikarinen74621412009-10-12 15:08:54 +0300466 wl1271_spi_write32(wl, PLL_PARAMETERS, clk);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300467
Juuso Oikarinen74621412009-10-12 15:08:54 +0300468 pause = wl1271_spi_read32(wl, PLL_PARAMETERS);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300469
470 wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
471
472 pause &= ~(WU_COUNTER_PAUSE_VAL); /* FIXME: This should probably be
473 * WU_COUNTER_PAUSE_VAL instead of
474 * 0x3ff (magic number ). How does
475 * this work?! */
476 pause |= WU_COUNTER_PAUSE_VAL;
Juuso Oikarinen74621412009-10-12 15:08:54 +0300477 wl1271_spi_write32(wl, WU_COUNTER_PAUSE, pause);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300478
479 /* Continue the ELP wake up sequence */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300480 wl1271_spi_write32(wl, WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300481 udelay(500);
482
Juuso Oikarinen451de972009-10-12 15:08:46 +0300483 wl1271_set_partition(wl, &part_table[PART_DRPW]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300484
485 /* Read-modify-write DRPW_SCRATCH_START register (see next state)
486 to be used by DRPw FW. The RTRIM value will be added by the FW
487 before taking DRPw out of reset */
488
489 wl1271_debug(DEBUG_BOOT, "DRPW_SCRATCH_START %08x", DRPW_SCRATCH_START);
Juuso Oikarinen74621412009-10-12 15:08:54 +0300490 clk = wl1271_spi_read32(wl, DRPW_SCRATCH_START);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300491
492 wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
493
494 /* 2 */
495 clk |= (REF_CLOCK << 1) << 4;
Juuso Oikarinen74621412009-10-12 15:08:54 +0300496 wl1271_spi_write32(wl, DRPW_SCRATCH_START, clk);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300497
Juuso Oikarinen451de972009-10-12 15:08:46 +0300498 wl1271_set_partition(wl, &part_table[PART_WORK]);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300499
500 /* Disable interrupts */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300501 wl1271_spi_write32(wl, ACX_REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300502
503 ret = wl1271_boot_soft_reset(wl);
504 if (ret < 0)
505 goto out;
506
507 /* 2. start processing NVS file */
508 ret = wl1271_boot_upload_nvs(wl);
509 if (ret < 0)
510 goto out;
511
512 /* write firmware's last address (ie. it's length) to
513 * ACX_EEPROMLESS_IND_REG */
514 wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
515
Juuso Oikarinen74621412009-10-12 15:08:54 +0300516 wl1271_spi_write32(wl, ACX_EEPROMLESS_IND_REG,
517 ACX_EEPROMLESS_IND_REG);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300518
Juuso Oikarinen74621412009-10-12 15:08:54 +0300519 tmp = wl1271_spi_read32(wl, CHIP_ID_B);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300520
521 wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
522
523 /* 6. read the EEPROM parameters */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300524 tmp = wl1271_spi_read32(wl, SCR_PAD2);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300525
526 ret = wl1271_boot_write_irq_polarity(wl);
527 if (ret < 0)
528 goto out;
529
530 /* FIXME: Need to check whether this is really what we want */
Juuso Oikarinen74621412009-10-12 15:08:54 +0300531 wl1271_spi_write32(wl, ACX_REG_INTERRUPT_MASK,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300532 WL1271_ACX_ALL_EVENTS_VECTOR);
533
534 /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
535 * to upload_fw) */
536
537 ret = wl1271_boot_upload_firmware(wl);
538 if (ret < 0)
539 goto out;
540
541 /* 10.5 start firmware */
542 ret = wl1271_boot_run_firmware(wl);
543 if (ret < 0)
544 goto out;
545
Juuso Oikarineneb5b28d2009-10-13 12:47:45 +0300546 /* Enable firmware interrupts now */
547 wl1271_boot_enable_interrupts(wl);
548
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300549 /* set the wl1271 default filters */
550 wl->rx_config = WL1271_DEFAULT_RX_CONFIG;
551 wl->rx_filter = WL1271_DEFAULT_RX_FILTER;
552
553 wl1271_event_mbox_config(wl);
554
555out:
556 return ret;
557}