blob: b54c9e18cbdf051180a7ea81a1ff7ddac3246f73 [file] [log] [blame]
Alexander Duyckb3890e32014-09-20 19:46:05 -04001/* Intel Ethernet Switch Host Interface Driver
2 * Copyright(c) 2013 - 2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
18 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
19 */
20
21#include <linux/module.h>
Alexander Duyck19ae1b32014-09-20 19:50:27 -040022#include <linux/aer.h>
Alexander Duyckb3890e32014-09-20 19:46:05 -040023
24#include "fm10k.h"
25
Alexander Duyck0e7b3642014-09-20 19:48:10 -040026static const struct fm10k_info *fm10k_info_tbl[] = {
27 [fm10k_device_pf] = &fm10k_pf_info,
28};
29
Alexander Duyckb3890e32014-09-20 19:46:05 -040030/**
31 * fm10k_pci_tbl - PCI Device ID Table
32 *
33 * Wildcard entries (PCI_ANY_ID) should come last
34 * Last entry must be all 0s
35 *
36 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
37 * Class, Class Mask, private data (not used) }
38 */
39static const struct pci_device_id fm10k_pci_tbl[] = {
Alexander Duyck0e7b3642014-09-20 19:48:10 -040040 { PCI_VDEVICE(INTEL, FM10K_DEV_ID_PF), fm10k_device_pf },
Alexander Duyckb3890e32014-09-20 19:46:05 -040041 /* required last entry */
42 { 0, }
43};
44MODULE_DEVICE_TABLE(pci, fm10k_pci_tbl);
45
Alexander Duyck04a5aef2014-09-20 19:46:45 -040046u16 fm10k_read_pci_cfg_word(struct fm10k_hw *hw, u32 reg)
47{
48 struct fm10k_intfc *interface = hw->back;
49 u16 value = 0;
50
51 if (FM10K_REMOVED(hw->hw_addr))
52 return ~value;
53
54 pci_read_config_word(interface->pdev, reg, &value);
55 if (value == 0xFFFF)
56 fm10k_write_flush(hw);
57
58 return value;
59}
60
61u32 fm10k_read_reg(struct fm10k_hw *hw, int reg)
62{
63 u32 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
64 u32 value = 0;
65
66 if (FM10K_REMOVED(hw_addr))
67 return ~value;
68
69 value = readl(&hw_addr[reg]);
Alexander Duyck0e7b3642014-09-20 19:48:10 -040070 if (!(~value) && (!reg || !(~readl(hw_addr)))) {
71 struct fm10k_intfc *interface = hw->back;
72 struct net_device *netdev = interface->netdev;
73
Alexander Duyck04a5aef2014-09-20 19:46:45 -040074 hw->hw_addr = NULL;
Alexander Duyck0e7b3642014-09-20 19:48:10 -040075 netif_device_detach(netdev);
76 netdev_err(netdev, "PCIe link lost, device now detached\n");
77 }
Alexander Duyck04a5aef2014-09-20 19:46:45 -040078
79 return value;
80}
81
Alexander Duyck0e7b3642014-09-20 19:48:10 -040082static int fm10k_hw_ready(struct fm10k_intfc *interface)
83{
84 struct fm10k_hw *hw = &interface->hw;
85
86 fm10k_write_flush(hw);
87
88 return FM10K_REMOVED(hw->hw_addr) ? -ENODEV : 0;
89}
90
Alexander Duyckb7d85142014-09-20 19:49:25 -040091void fm10k_service_event_schedule(struct fm10k_intfc *interface)
92{
93 if (!test_bit(__FM10K_SERVICE_DISABLE, &interface->state) &&
94 !test_and_set_bit(__FM10K_SERVICE_SCHED, &interface->state))
95 schedule_work(&interface->service_task);
96}
97
98static void fm10k_service_event_complete(struct fm10k_intfc *interface)
99{
100 BUG_ON(!test_bit(__FM10K_SERVICE_SCHED, &interface->state));
101
102 /* flush memory to make sure state is correct before next watchog */
103 smp_mb__before_atomic();
104 clear_bit(__FM10K_SERVICE_SCHED, &interface->state);
105}
106
107/**
108 * fm10k_service_timer - Timer Call-back
109 * @data: pointer to interface cast into an unsigned long
110 **/
111static void fm10k_service_timer(unsigned long data)
112{
113 struct fm10k_intfc *interface = (struct fm10k_intfc *)data;
114
115 /* Reset the timer */
116 mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
117
118 fm10k_service_event_schedule(interface);
119}
120
121static void fm10k_detach_subtask(struct fm10k_intfc *interface)
122{
123 struct net_device *netdev = interface->netdev;
124
125 /* do nothing if device is still present or hw_addr is set */
126 if (netif_device_present(netdev) || interface->hw.hw_addr)
127 return;
128
129 rtnl_lock();
130
131 if (netif_running(netdev))
132 dev_close(netdev);
133
134 rtnl_unlock();
135}
136
137static void fm10k_reinit(struct fm10k_intfc *interface)
138{
139 struct net_device *netdev = interface->netdev;
140 struct fm10k_hw *hw = &interface->hw;
141 int err;
142
143 WARN_ON(in_interrupt());
144
145 /* put off any impending NetWatchDogTimeout */
146 netdev->trans_start = jiffies;
147
148 while (test_and_set_bit(__FM10K_RESETTING, &interface->state))
149 usleep_range(1000, 2000);
150
151 rtnl_lock();
152
153 if (netif_running(netdev))
154 fm10k_close(netdev);
155
156 fm10k_mbx_free_irq(interface);
157
158 /* delay any future reset requests */
159 interface->last_reset = jiffies + (10 * HZ);
160
161 /* reset and initialize the hardware so it is in a known state */
162 err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
163 if (err)
164 dev_err(&interface->pdev->dev, "init_hw failed: %d\n", err);
165
166 /* reassociate interrupts */
167 fm10k_mbx_request_irq(interface);
168
169 if (netif_running(netdev))
170 fm10k_open(netdev);
171
172 rtnl_unlock();
173
174 clear_bit(__FM10K_RESETTING, &interface->state);
175}
176
177static void fm10k_reset_subtask(struct fm10k_intfc *interface)
178{
179 if (!(interface->flags & FM10K_FLAG_RESET_REQUESTED))
180 return;
181
182 interface->flags &= ~FM10K_FLAG_RESET_REQUESTED;
183
184 netdev_err(interface->netdev, "Reset interface\n");
185 interface->tx_timeout_count++;
186
187 fm10k_reinit(interface);
188}
189
190/**
191 * fm10k_configure_swpri_map - Configure Receive SWPRI to PC mapping
192 * @interface: board private structure
193 *
194 * Configure the SWPRI to PC mapping for the port.
195 **/
196static void fm10k_configure_swpri_map(struct fm10k_intfc *interface)
197{
198 struct net_device *netdev = interface->netdev;
199 struct fm10k_hw *hw = &interface->hw;
200 int i;
201
202 /* clear flag indicating update is needed */
203 interface->flags &= ~FM10K_FLAG_SWPRI_CONFIG;
204
205 /* these registers are only available on the PF */
206 if (hw->mac.type != fm10k_mac_pf)
207 return;
208
209 /* configure SWPRI to PC map */
210 for (i = 0; i < FM10K_SWPRI_MAX; i++)
211 fm10k_write_reg(hw, FM10K_SWPRI_MAP(i),
212 netdev_get_prio_tc_map(netdev, i));
213}
214
215/**
216 * fm10k_watchdog_update_host_state - Update the link status based on host.
217 * @interface: board private structure
218 **/
219static void fm10k_watchdog_update_host_state(struct fm10k_intfc *interface)
220{
221 struct fm10k_hw *hw = &interface->hw;
222 s32 err;
223
224 if (test_bit(__FM10K_LINK_DOWN, &interface->state)) {
225 interface->host_ready = false;
226 if (time_is_after_jiffies(interface->link_down_event))
227 return;
228 clear_bit(__FM10K_LINK_DOWN, &interface->state);
229 }
230
231 if (interface->flags & FM10K_FLAG_SWPRI_CONFIG) {
232 if (rtnl_trylock()) {
233 fm10k_configure_swpri_map(interface);
234 rtnl_unlock();
235 }
236 }
237
238 /* lock the mailbox for transmit and receive */
239 fm10k_mbx_lock(interface);
240
241 err = hw->mac.ops.get_host_state(hw, &interface->host_ready);
242 if (err && time_is_before_jiffies(interface->last_reset))
243 interface->flags |= FM10K_FLAG_RESET_REQUESTED;
244
245 /* free the lock */
246 fm10k_mbx_unlock(interface);
247}
248
249/**
250 * fm10k_mbx_subtask - Process upstream and downstream mailboxes
251 * @interface: board private structure
252 *
253 * This function will process both the upstream and downstream mailboxes.
254 * It is necessary for us to hold the rtnl_lock while doing this as the
255 * mailbox accesses are protected by this lock.
256 **/
257static void fm10k_mbx_subtask(struct fm10k_intfc *interface)
258{
259 /* process upstream mailbox and update device state */
260 fm10k_watchdog_update_host_state(interface);
261}
262
263/**
264 * fm10k_watchdog_host_is_ready - Update netdev status based on host ready
265 * @interface: board private structure
266 **/
267static void fm10k_watchdog_host_is_ready(struct fm10k_intfc *interface)
268{
269 struct net_device *netdev = interface->netdev;
270
271 /* only continue if link state is currently down */
272 if (netif_carrier_ok(netdev))
273 return;
274
275 netif_info(interface, drv, netdev, "NIC Link is up\n");
276
277 netif_carrier_on(netdev);
278 netif_tx_wake_all_queues(netdev);
279}
280
281/**
282 * fm10k_watchdog_host_not_ready - Update netdev status based on host not ready
283 * @interface: board private structure
284 **/
285static void fm10k_watchdog_host_not_ready(struct fm10k_intfc *interface)
286{
287 struct net_device *netdev = interface->netdev;
288
289 /* only continue if link state is currently up */
290 if (!netif_carrier_ok(netdev))
291 return;
292
293 netif_info(interface, drv, netdev, "NIC Link is down\n");
294
295 netif_carrier_off(netdev);
296 netif_tx_stop_all_queues(netdev);
297}
298
299/**
300 * fm10k_update_stats - Update the board statistics counters.
301 * @interface: board private structure
302 **/
303void fm10k_update_stats(struct fm10k_intfc *interface)
304{
305 struct net_device_stats *net_stats = &interface->netdev->stats;
306 struct fm10k_hw *hw = &interface->hw;
307 u64 rx_errors = 0, rx_csum_errors = 0, tx_csum_errors = 0;
308 u64 restart_queue = 0, tx_busy = 0, alloc_failed = 0;
309 u64 rx_bytes_nic = 0, rx_pkts_nic = 0, rx_drops_nic = 0;
310 u64 tx_bytes_nic = 0, tx_pkts_nic = 0;
311 u64 bytes, pkts;
312 int i;
313
314 /* do not allow stats update via service task for next second */
315 interface->next_stats_update = jiffies + HZ;
316
317 /* gather some stats to the interface struct that are per queue */
318 for (bytes = 0, pkts = 0, i = 0; i < interface->num_tx_queues; i++) {
319 struct fm10k_ring *tx_ring = interface->tx_ring[i];
320
321 restart_queue += tx_ring->tx_stats.restart_queue;
322 tx_busy += tx_ring->tx_stats.tx_busy;
323 tx_csum_errors += tx_ring->tx_stats.csum_err;
324 bytes += tx_ring->stats.bytes;
325 pkts += tx_ring->stats.packets;
326 }
327
328 interface->restart_queue = restart_queue;
329 interface->tx_busy = tx_busy;
330 net_stats->tx_bytes = bytes;
331 net_stats->tx_packets = pkts;
332 interface->tx_csum_errors = tx_csum_errors;
333 /* gather some stats to the interface struct that are per queue */
334 for (bytes = 0, pkts = 0, i = 0; i < interface->num_rx_queues; i++) {
335 struct fm10k_ring *rx_ring = interface->rx_ring[i];
336
337 bytes += rx_ring->stats.bytes;
338 pkts += rx_ring->stats.packets;
339 alloc_failed += rx_ring->rx_stats.alloc_failed;
340 rx_csum_errors += rx_ring->rx_stats.csum_err;
341 rx_errors += rx_ring->rx_stats.errors;
342 }
343
344 net_stats->rx_bytes = bytes;
345 net_stats->rx_packets = pkts;
346 interface->alloc_failed = alloc_failed;
347 interface->rx_csum_errors = rx_csum_errors;
348 interface->rx_errors = rx_errors;
349
350 hw->mac.ops.update_hw_stats(hw, &interface->stats);
351
352 for (i = 0; i < FM10K_MAX_QUEUES_PF; i++) {
353 struct fm10k_hw_stats_q *q = &interface->stats.q[i];
354
355 tx_bytes_nic += q->tx_bytes.count;
356 tx_pkts_nic += q->tx_packets.count;
357 rx_bytes_nic += q->rx_bytes.count;
358 rx_pkts_nic += q->rx_packets.count;
359 rx_drops_nic += q->rx_drops.count;
360 }
361
362 interface->tx_bytes_nic = tx_bytes_nic;
363 interface->tx_packets_nic = tx_pkts_nic;
364 interface->rx_bytes_nic = rx_bytes_nic;
365 interface->rx_packets_nic = rx_pkts_nic;
366 interface->rx_drops_nic = rx_drops_nic;
367
368 /* Fill out the OS statistics structure */
369 net_stats->rx_errors = interface->stats.xec.count;
370 net_stats->rx_dropped = interface->stats.nodesc_drop.count;
371}
372
373/**
374 * fm10k_watchdog_flush_tx - flush queues on host not ready
375 * @interface - pointer to the device interface structure
376 **/
377static void fm10k_watchdog_flush_tx(struct fm10k_intfc *interface)
378{
379 int some_tx_pending = 0;
380 int i;
381
382 /* nothing to do if carrier is up */
383 if (netif_carrier_ok(interface->netdev))
384 return;
385
386 for (i = 0; i < interface->num_tx_queues; i++) {
387 struct fm10k_ring *tx_ring = interface->tx_ring[i];
388
389 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
390 some_tx_pending = 1;
391 break;
392 }
393 }
394
395 /* We've lost link, so the controller stops DMA, but we've got
396 * queued Tx work that's never going to get done, so reset
397 * controller to flush Tx.
398 */
399 if (some_tx_pending)
400 interface->flags |= FM10K_FLAG_RESET_REQUESTED;
401}
402
403/**
404 * fm10k_watchdog_subtask - check and bring link up
405 * @interface - pointer to the device interface structure
406 **/
407static void fm10k_watchdog_subtask(struct fm10k_intfc *interface)
408{
409 /* if interface is down do nothing */
410 if (test_bit(__FM10K_DOWN, &interface->state) ||
411 test_bit(__FM10K_RESETTING, &interface->state))
412 return;
413
414 if (interface->host_ready)
415 fm10k_watchdog_host_is_ready(interface);
416 else
417 fm10k_watchdog_host_not_ready(interface);
418
419 /* update stats only once every second */
420 if (time_is_before_jiffies(interface->next_stats_update))
421 fm10k_update_stats(interface);
422
423 /* flush any uncompleted work */
424 fm10k_watchdog_flush_tx(interface);
425}
426
427/**
428 * fm10k_check_hang_subtask - check for hung queues and dropped interrupts
429 * @interface - pointer to the device interface structure
430 *
431 * This function serves two purposes. First it strobes the interrupt lines
432 * in order to make certain interrupts are occurring. Secondly it sets the
433 * bits needed to check for TX hangs. As a result we should immediately
434 * determine if a hang has occurred.
435 */
436static void fm10k_check_hang_subtask(struct fm10k_intfc *interface)
437{
438 int i;
439
440 /* If we're down or resetting, just bail */
441 if (test_bit(__FM10K_DOWN, &interface->state) ||
442 test_bit(__FM10K_RESETTING, &interface->state))
443 return;
444
445 /* rate limit tx hang checks to only once every 2 seconds */
446 if (time_is_after_eq_jiffies(interface->next_tx_hang_check))
447 return;
448 interface->next_tx_hang_check = jiffies + (2 * HZ);
449
450 if (netif_carrier_ok(interface->netdev)) {
451 /* Force detection of hung controller */
452 for (i = 0; i < interface->num_tx_queues; i++)
453 set_check_for_tx_hang(interface->tx_ring[i]);
454
455 /* Rearm all in-use q_vectors for immediate firing */
456 for (i = 0; i < interface->num_q_vectors; i++) {
457 struct fm10k_q_vector *qv = interface->q_vector[i];
458
459 if (!qv->tx.count && !qv->rx.count)
460 continue;
461 writel(FM10K_ITR_ENABLE | FM10K_ITR_PENDING2, qv->itr);
462 }
463 }
464}
465
466/**
467 * fm10k_service_task - manages and runs subtasks
468 * @work: pointer to work_struct containing our data
469 **/
470static void fm10k_service_task(struct work_struct *work)
471{
472 struct fm10k_intfc *interface;
473
474 interface = container_of(work, struct fm10k_intfc, service_task);
475
476 /* tasks always capable of running, but must be rtnl protected */
477 fm10k_mbx_subtask(interface);
478 fm10k_detach_subtask(interface);
479 fm10k_reset_subtask(interface);
480
481 /* tasks only run when interface is up */
482 fm10k_watchdog_subtask(interface);
483 fm10k_check_hang_subtask(interface);
484
485 /* release lock on service events to allow scheduling next event */
486 fm10k_service_event_complete(interface);
487}
488
Alexander Duyck3abaae42014-09-20 19:49:43 -0400489/**
490 * fm10k_configure_tx_ring - Configure Tx ring after Reset
491 * @interface: board private structure
492 * @ring: structure containing ring specific data
493 *
494 * Configure the Tx descriptor ring after a reset.
495 **/
496static void fm10k_configure_tx_ring(struct fm10k_intfc *interface,
497 struct fm10k_ring *ring)
498{
499 struct fm10k_hw *hw = &interface->hw;
500 u64 tdba = ring->dma;
501 u32 size = ring->count * sizeof(struct fm10k_tx_desc);
502 u32 txint = FM10K_INT_MAP_DISABLE;
503 u32 txdctl = FM10K_TXDCTL_ENABLE | (1 << FM10K_TXDCTL_MAX_TIME_SHIFT);
504 u8 reg_idx = ring->reg_idx;
505
506 /* disable queue to avoid issues while updating state */
507 fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), 0);
508 fm10k_write_flush(hw);
509
510 /* possible poll here to verify ring resources have been cleaned */
511
512 /* set location and size for descriptor ring */
513 fm10k_write_reg(hw, FM10K_TDBAL(reg_idx), tdba & DMA_BIT_MASK(32));
514 fm10k_write_reg(hw, FM10K_TDBAH(reg_idx), tdba >> 32);
515 fm10k_write_reg(hw, FM10K_TDLEN(reg_idx), size);
516
517 /* reset head and tail pointers */
518 fm10k_write_reg(hw, FM10K_TDH(reg_idx), 0);
519 fm10k_write_reg(hw, FM10K_TDT(reg_idx), 0);
520
521 /* store tail pointer */
522 ring->tail = &interface->uc_addr[FM10K_TDT(reg_idx)];
523
524 /* reset ntu and ntc to place SW in sync with hardwdare */
525 ring->next_to_clean = 0;
526 ring->next_to_use = 0;
527
528 /* Map interrupt */
529 if (ring->q_vector) {
530 txint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
531 txint |= FM10K_INT_MAP_TIMER0;
532 }
533
534 fm10k_write_reg(hw, FM10K_TXINT(reg_idx), txint);
535
536 /* enable use of FTAG bit in Tx descriptor, register is RO for VF */
537 fm10k_write_reg(hw, FM10K_PFVTCTL(reg_idx),
538 FM10K_PFVTCTL_FTAG_DESC_ENABLE);
539
540 /* enable queue */
541 fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), txdctl);
542}
543
544/**
545 * fm10k_enable_tx_ring - Verify Tx ring is enabled after configuration
546 * @interface: board private structure
547 * @ring: structure containing ring specific data
548 *
549 * Verify the Tx descriptor ring is ready for transmit.
550 **/
551static void fm10k_enable_tx_ring(struct fm10k_intfc *interface,
552 struct fm10k_ring *ring)
553{
554 struct fm10k_hw *hw = &interface->hw;
555 int wait_loop = 10;
556 u32 txdctl;
557 u8 reg_idx = ring->reg_idx;
558
559 /* if we are already enabled just exit */
560 if (fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx)) & FM10K_TXDCTL_ENABLE)
561 return;
562
563 /* poll to verify queue is enabled */
564 do {
565 usleep_range(1000, 2000);
566 txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx));
567 } while (!(txdctl & FM10K_TXDCTL_ENABLE) && --wait_loop);
568 if (!wait_loop)
569 netif_err(interface, drv, interface->netdev,
570 "Could not enable Tx Queue %d\n", reg_idx);
571}
572
573/**
574 * fm10k_configure_tx - Configure Transmit Unit after Reset
575 * @interface: board private structure
576 *
577 * Configure the Tx unit of the MAC after a reset.
578 **/
579static void fm10k_configure_tx(struct fm10k_intfc *interface)
580{
581 int i;
582
583 /* Setup the HW Tx Head and Tail descriptor pointers */
584 for (i = 0; i < interface->num_tx_queues; i++)
585 fm10k_configure_tx_ring(interface, interface->tx_ring[i]);
586
587 /* poll here to verify that Tx rings are now enabled */
588 for (i = 0; i < interface->num_tx_queues; i++)
589 fm10k_enable_tx_ring(interface, interface->tx_ring[i]);
590}
591
592/**
593 * fm10k_configure_rx_ring - Configure Rx ring after Reset
594 * @interface: board private structure
595 * @ring: structure containing ring specific data
596 *
597 * Configure the Rx descriptor ring after a reset.
598 **/
599static void fm10k_configure_rx_ring(struct fm10k_intfc *interface,
600 struct fm10k_ring *ring)
601{
602 u64 rdba = ring->dma;
603 struct fm10k_hw *hw = &interface->hw;
604 u32 size = ring->count * sizeof(union fm10k_rx_desc);
605 u32 rxqctl = FM10K_RXQCTL_ENABLE | FM10K_RXQCTL_PF;
606 u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
607 u32 srrctl = FM10K_SRRCTL_BUFFER_CHAINING_EN;
608 u32 rxint = FM10K_INT_MAP_DISABLE;
609 u8 rx_pause = interface->rx_pause;
610 u8 reg_idx = ring->reg_idx;
611
612 /* disable queue to avoid issues while updating state */
613 fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), 0);
614 fm10k_write_flush(hw);
615
616 /* possible poll here to verify ring resources have been cleaned */
617
618 /* set location and size for descriptor ring */
619 fm10k_write_reg(hw, FM10K_RDBAL(reg_idx), rdba & DMA_BIT_MASK(32));
620 fm10k_write_reg(hw, FM10K_RDBAH(reg_idx), rdba >> 32);
621 fm10k_write_reg(hw, FM10K_RDLEN(reg_idx), size);
622
623 /* reset head and tail pointers */
624 fm10k_write_reg(hw, FM10K_RDH(reg_idx), 0);
625 fm10k_write_reg(hw, FM10K_RDT(reg_idx), 0);
626
627 /* store tail pointer */
628 ring->tail = &interface->uc_addr[FM10K_RDT(reg_idx)];
629
630 /* reset ntu and ntc to place SW in sync with hardwdare */
631 ring->next_to_clean = 0;
632 ring->next_to_use = 0;
633 ring->next_to_alloc = 0;
634
635 /* Configure the Rx buffer size for one buff without split */
636 srrctl |= FM10K_RX_BUFSZ >> FM10K_SRRCTL_BSIZEPKT_SHIFT;
637
638 /* Configure the Rx ring to supress loopback packets */
639 srrctl |= FM10K_SRRCTL_LOOPBACK_SUPPRESS;
640 fm10k_write_reg(hw, FM10K_SRRCTL(reg_idx), srrctl);
641
642 /* Enable drop on empty */
643#if defined(HAVE_DCBNL_IEEE) && defined(CONFIG_DCB)
644 if (interface->pfc_en)
645 rx_pause = interface->pfc_en;
646#endif
647 if (!(rx_pause & (1 << ring->qos_pc)))
648 rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
649
650 fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
651
652 /* assign default VLAN to queue */
653 ring->vid = hw->mac.default_vid;
654
655 /* Map interrupt */
656 if (ring->q_vector) {
657 rxint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
658 rxint |= FM10K_INT_MAP_TIMER1;
659 }
660
661 fm10k_write_reg(hw, FM10K_RXINT(reg_idx), rxint);
662
663 /* enable queue */
664 fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
Alexander Duyckb101c962014-09-20 19:50:03 -0400665
666 /* place buffers on ring for receive data */
667 fm10k_alloc_rx_buffers(ring, fm10k_desc_unused(ring));
Alexander Duyck3abaae42014-09-20 19:49:43 -0400668}
669
670/**
671 * fm10k_update_rx_drop_en - Configures the drop enable bits for Rx rings
672 * @interface: board private structure
673 *
674 * Configure the drop enable bits for the Rx rings.
675 **/
676void fm10k_update_rx_drop_en(struct fm10k_intfc *interface)
677{
678 struct fm10k_hw *hw = &interface->hw;
679 u8 rx_pause = interface->rx_pause;
680 int i;
681
682#if defined(HAVE_DCBNL_IEEE) && defined(CONFIG_DCB)
683 if (interface->pfc_en)
684 rx_pause = interface->pfc_en;
685
686#endif
687 for (i = 0; i < interface->num_rx_queues; i++) {
688 struct fm10k_ring *ring = interface->rx_ring[i];
689 u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
690 u8 reg_idx = ring->reg_idx;
691
692 if (!(rx_pause & (1 << ring->qos_pc)))
693 rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
694
695 fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
696 }
697}
698
699/**
700 * fm10k_configure_dglort - Configure Receive DGLORT after reset
701 * @interface: board private structure
702 *
703 * Configure the DGLORT description and RSS tables.
704 **/
705static void fm10k_configure_dglort(struct fm10k_intfc *interface)
706{
707 struct fm10k_dglort_cfg dglort = { 0 };
708 struct fm10k_hw *hw = &interface->hw;
709 int i;
710 u32 mrqc;
711
712 /* Fill out hash function seeds */
713 for (i = 0; i < FM10K_RSSRK_SIZE; i++)
714 fm10k_write_reg(hw, FM10K_RSSRK(0, i), interface->rssrk[i]);
715
716 /* Write RETA table to hardware */
717 for (i = 0; i < FM10K_RETA_SIZE; i++)
718 fm10k_write_reg(hw, FM10K_RETA(0, i), interface->reta[i]);
719
720 /* Generate RSS hash based on packet types, TCP/UDP
721 * port numbers and/or IPv4/v6 src and dst addresses
722 */
723 mrqc = FM10K_MRQC_IPV4 |
724 FM10K_MRQC_TCP_IPV4 |
725 FM10K_MRQC_IPV6 |
726 FM10K_MRQC_TCP_IPV6;
727
728 if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV4_UDP)
729 mrqc |= FM10K_MRQC_UDP_IPV4;
730 if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV6_UDP)
731 mrqc |= FM10K_MRQC_UDP_IPV6;
732
733 fm10k_write_reg(hw, FM10K_MRQC(0), mrqc);
734
735 /* configure default DGLORT mapping for RSS/DCB */
736 dglort.inner_rss = 1;
737 dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
738 dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
739 hw->mac.ops.configure_dglort_map(hw, &dglort);
740
741 /* assign GLORT per queue for queue mapped testing */
742 if (interface->glort_count > 64) {
743 memset(&dglort, 0, sizeof(dglort));
744 dglort.inner_rss = 1;
745 dglort.glort = interface->glort + 64;
746 dglort.idx = fm10k_dglort_pf_queue;
747 dglort.queue_l = fls(interface->num_rx_queues - 1);
748 hw->mac.ops.configure_dglort_map(hw, &dglort);
749 }
750
751 /* assign glort value for RSS/DCB specific to this interface */
752 memset(&dglort, 0, sizeof(dglort));
753 dglort.inner_rss = 1;
754 dglort.glort = interface->glort;
755 dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
756 dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
757 /* configure DGLORT mapping for RSS/DCB */
758 dglort.idx = fm10k_dglort_pf_rss;
759 hw->mac.ops.configure_dglort_map(hw, &dglort);
760}
761
762/**
763 * fm10k_configure_rx - Configure Receive Unit after Reset
764 * @interface: board private structure
765 *
766 * Configure the Rx unit of the MAC after a reset.
767 **/
768static void fm10k_configure_rx(struct fm10k_intfc *interface)
769{
770 int i;
771
772 /* Configure SWPRI to PC map */
773 fm10k_configure_swpri_map(interface);
774
775 /* Configure RSS and DGLORT map */
776 fm10k_configure_dglort(interface);
777
778 /* Setup the HW Rx Head and Tail descriptor pointers */
779 for (i = 0; i < interface->num_rx_queues; i++)
780 fm10k_configure_rx_ring(interface, interface->rx_ring[i]);
781
782 /* possible poll here to verify that Rx rings are now enabled */
783}
784
Alexander Duyck18283ca2014-09-20 19:48:51 -0400785static void fm10k_napi_enable_all(struct fm10k_intfc *interface)
786{
787 struct fm10k_q_vector *q_vector;
788 int q_idx;
789
790 for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
791 q_vector = interface->q_vector[q_idx];
792 napi_enable(&q_vector->napi);
793 }
794}
795
796static irqreturn_t fm10k_msix_clean_rings(int irq, void *data)
797{
798 struct fm10k_q_vector *q_vector = data;
799
800 if (q_vector->rx.count || q_vector->tx.count)
801 napi_schedule(&q_vector->napi);
802
803 return IRQ_HANDLED;
804}
805
806#define FM10K_ERR_MSG(type) case (type): error = #type; break
807static void fm10k_print_fault(struct fm10k_intfc *interface, int type,
808 struct fm10k_fault *fault)
809{
810 struct pci_dev *pdev = interface->pdev;
811 char *error;
812
813 switch (type) {
814 case FM10K_PCA_FAULT:
815 switch (fault->type) {
816 default:
817 error = "Unknown PCA error";
818 break;
819 FM10K_ERR_MSG(PCA_NO_FAULT);
820 FM10K_ERR_MSG(PCA_UNMAPPED_ADDR);
821 FM10K_ERR_MSG(PCA_BAD_QACCESS_PF);
822 FM10K_ERR_MSG(PCA_BAD_QACCESS_VF);
823 FM10K_ERR_MSG(PCA_MALICIOUS_REQ);
824 FM10K_ERR_MSG(PCA_POISONED_TLP);
825 FM10K_ERR_MSG(PCA_TLP_ABORT);
826 }
827 break;
828 case FM10K_THI_FAULT:
829 switch (fault->type) {
830 default:
831 error = "Unknown THI error";
832 break;
833 FM10K_ERR_MSG(THI_NO_FAULT);
834 FM10K_ERR_MSG(THI_MAL_DIS_Q_FAULT);
835 }
836 break;
837 case FM10K_FUM_FAULT:
838 switch (fault->type) {
839 default:
840 error = "Unknown FUM error";
841 break;
842 FM10K_ERR_MSG(FUM_NO_FAULT);
843 FM10K_ERR_MSG(FUM_UNMAPPED_ADDR);
844 FM10K_ERR_MSG(FUM_BAD_VF_QACCESS);
845 FM10K_ERR_MSG(FUM_ADD_DECODE_ERR);
846 FM10K_ERR_MSG(FUM_RO_ERROR);
847 FM10K_ERR_MSG(FUM_QPRC_CRC_ERROR);
848 FM10K_ERR_MSG(FUM_CSR_TIMEOUT);
849 FM10K_ERR_MSG(FUM_INVALID_TYPE);
850 FM10K_ERR_MSG(FUM_INVALID_LENGTH);
851 FM10K_ERR_MSG(FUM_INVALID_BE);
852 FM10K_ERR_MSG(FUM_INVALID_ALIGN);
853 }
854 break;
855 default:
856 error = "Undocumented fault";
857 break;
858 }
859
860 dev_warn(&pdev->dev,
861 "%s Address: 0x%llx SpecInfo: 0x%x Func: %02x.%0x\n",
862 error, fault->address, fault->specinfo,
863 PCI_SLOT(fault->func), PCI_FUNC(fault->func));
864}
865
866static void fm10k_report_fault(struct fm10k_intfc *interface, u32 eicr)
867{
868 struct fm10k_hw *hw = &interface->hw;
869 struct fm10k_fault fault = { 0 };
870 int type, err;
871
872 for (eicr &= FM10K_EICR_FAULT_MASK, type = FM10K_PCA_FAULT;
873 eicr;
874 eicr >>= 1, type += FM10K_FAULT_SIZE) {
875 /* only check if there is an error reported */
876 if (!(eicr & 0x1))
877 continue;
878
879 /* retrieve fault info */
880 err = hw->mac.ops.get_fault(hw, type, &fault);
881 if (err) {
882 dev_err(&interface->pdev->dev,
883 "error reading fault\n");
884 continue;
885 }
886
887 fm10k_print_fault(interface, type, &fault);
888 }
889}
890
891static void fm10k_reset_drop_on_empty(struct fm10k_intfc *interface, u32 eicr)
892{
893 struct fm10k_hw *hw = &interface->hw;
894 const u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
895 u32 maxholdq;
896 int q;
897
898 if (!(eicr & FM10K_EICR_MAXHOLDTIME))
899 return;
900
901 maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(7));
902 if (maxholdq)
903 fm10k_write_reg(hw, FM10K_MAXHOLDQ(7), maxholdq);
904 for (q = 255;;) {
905 if (maxholdq & (1 << 31)) {
906 if (q < FM10K_MAX_QUEUES_PF) {
907 interface->rx_overrun_pf++;
908 fm10k_write_reg(hw, FM10K_RXDCTL(q), rxdctl);
909 } else {
910 interface->rx_overrun_vf++;
911 }
912 }
913
914 maxholdq *= 2;
915 if (!maxholdq)
916 q &= ~(32 - 1);
917
918 if (!q)
919 break;
920
921 if (q-- % 32)
922 continue;
923
924 maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(q / 32));
925 if (maxholdq)
926 fm10k_write_reg(hw, FM10K_MAXHOLDQ(q / 32), maxholdq);
927 }
928}
929
930static irqreturn_t fm10k_msix_mbx_pf(int irq, void *data)
931{
932 struct fm10k_intfc *interface = data;
933 struct fm10k_hw *hw = &interface->hw;
934 struct fm10k_mbx_info *mbx = &hw->mbx;
935 u32 eicr;
936
937 /* unmask any set bits related to this interrupt */
938 eicr = fm10k_read_reg(hw, FM10K_EICR);
939 fm10k_write_reg(hw, FM10K_EICR, eicr & (FM10K_EICR_MAILBOX |
940 FM10K_EICR_SWITCHREADY |
941 FM10K_EICR_SWITCHNOTREADY));
942
943 /* report any faults found to the message log */
944 fm10k_report_fault(interface, eicr);
945
946 /* reset any queues disabled due to receiver overrun */
947 fm10k_reset_drop_on_empty(interface, eicr);
948
949 /* service mailboxes */
950 if (fm10k_mbx_trylock(interface)) {
951 mbx->ops.process(hw, mbx);
952 fm10k_mbx_unlock(interface);
953 }
954
Alexander Duyckb7d85142014-09-20 19:49:25 -0400955 /* if switch toggled state we should reset GLORTs */
956 if (eicr & FM10K_EICR_SWITCHNOTREADY) {
957 /* force link down for at least 4 seconds */
958 interface->link_down_event = jiffies + (4 * HZ);
959 set_bit(__FM10K_LINK_DOWN, &interface->state);
960
961 /* reset dglort_map back to no config */
962 hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
963 }
964
965 /* we should validate host state after interrupt event */
966 hw->mac.get_host_state = 1;
967 fm10k_service_event_schedule(interface);
968
Alexander Duyck18283ca2014-09-20 19:48:51 -0400969 /* re-enable mailbox interrupt and indicate 20us delay */
970 fm10k_write_reg(hw, FM10K_ITR(FM10K_MBX_VECTOR),
971 FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
972
973 return IRQ_HANDLED;
974}
975
976void fm10k_mbx_free_irq(struct fm10k_intfc *interface)
977{
978 struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
979 struct fm10k_hw *hw = &interface->hw;
980 int itr_reg;
981
982 /* disconnect the mailbox */
983 hw->mbx.ops.disconnect(hw, &hw->mbx);
984
985 /* disable Mailbox cause */
986 if (hw->mac.type == fm10k_mac_pf) {
987 fm10k_write_reg(hw, FM10K_EIMR,
988 FM10K_EIMR_DISABLE(PCA_FAULT) |
989 FM10K_EIMR_DISABLE(FUM_FAULT) |
990 FM10K_EIMR_DISABLE(MAILBOX) |
991 FM10K_EIMR_DISABLE(SWITCHREADY) |
992 FM10K_EIMR_DISABLE(SWITCHNOTREADY) |
993 FM10K_EIMR_DISABLE(SRAMERROR) |
994 FM10K_EIMR_DISABLE(VFLR) |
995 FM10K_EIMR_DISABLE(MAXHOLDTIME));
996 itr_reg = FM10K_ITR(FM10K_MBX_VECTOR);
997 }
998
999 fm10k_write_reg(hw, itr_reg, FM10K_ITR_MASK_SET);
1000
1001 free_irq(entry->vector, interface);
1002}
1003
1004/* generic error handler for mailbox issues */
1005static s32 fm10k_mbx_error(struct fm10k_hw *hw, u32 **results,
1006 struct fm10k_mbx_info *mbx)
1007{
1008 struct fm10k_intfc *interface;
1009 struct pci_dev *pdev;
1010
1011 interface = container_of(hw, struct fm10k_intfc, hw);
1012 pdev = interface->pdev;
1013
1014 dev_err(&pdev->dev, "Unknown message ID %u\n",
1015 **results & FM10K_TLV_ID_MASK);
1016
1017 return 0;
1018}
1019
1020static s32 fm10k_lport_map(struct fm10k_hw *hw, u32 **results,
1021 struct fm10k_mbx_info *mbx)
1022{
1023 struct fm10k_intfc *interface;
1024 u32 dglort_map = hw->mac.dglort_map;
1025 s32 err;
1026
1027 err = fm10k_msg_lport_map_pf(hw, results, mbx);
1028 if (err)
1029 return err;
1030
1031 interface = container_of(hw, struct fm10k_intfc, hw);
1032
1033 /* we need to reset if port count was just updated */
1034 if (dglort_map != hw->mac.dglort_map)
1035 interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1036
1037 return 0;
1038}
1039
1040static s32 fm10k_update_pvid(struct fm10k_hw *hw, u32 **results,
1041 struct fm10k_mbx_info *mbx)
1042{
1043 struct fm10k_intfc *interface;
1044 u16 glort, pvid;
1045 u32 pvid_update;
1046 s32 err;
1047
1048 err = fm10k_tlv_attr_get_u32(results[FM10K_PF_ATTR_ID_UPDATE_PVID],
1049 &pvid_update);
1050 if (err)
1051 return err;
1052
1053 /* extract values from the pvid update */
1054 glort = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_GLORT);
1055 pvid = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_PVID);
1056
1057 /* if glort is not valid return error */
1058 if (!fm10k_glort_valid_pf(hw, glort))
1059 return FM10K_ERR_PARAM;
1060
1061 /* verify VID is valid */
1062 if (pvid >= FM10K_VLAN_TABLE_VID_MAX)
1063 return FM10K_ERR_PARAM;
1064
1065 interface = container_of(hw, struct fm10k_intfc, hw);
1066
1067 /* we need to reset if default VLAN was just updated */
1068 if (pvid != hw->mac.default_vid)
1069 interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1070
1071 hw->mac.default_vid = pvid;
1072
1073 return 0;
1074}
1075
1076static const struct fm10k_msg_data pf_mbx_data[] = {
1077 FM10K_PF_MSG_ERR_HANDLER(XCAST_MODES, fm10k_msg_err_pf),
1078 FM10K_PF_MSG_ERR_HANDLER(UPDATE_MAC_FWD_RULE, fm10k_msg_err_pf),
1079 FM10K_PF_MSG_LPORT_MAP_HANDLER(fm10k_lport_map),
1080 FM10K_PF_MSG_ERR_HANDLER(LPORT_CREATE, fm10k_msg_err_pf),
1081 FM10K_PF_MSG_ERR_HANDLER(LPORT_DELETE, fm10k_msg_err_pf),
1082 FM10K_PF_MSG_UPDATE_PVID_HANDLER(fm10k_update_pvid),
1083 FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
1084};
1085
1086static int fm10k_mbx_request_irq_pf(struct fm10k_intfc *interface)
1087{
1088 struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
1089 struct net_device *dev = interface->netdev;
1090 struct fm10k_hw *hw = &interface->hw;
1091 int err;
1092
1093 /* Use timer0 for interrupt moderation on the mailbox */
1094 u32 mbx_itr = FM10K_INT_MAP_TIMER0 | entry->entry;
1095 u32 other_itr = FM10K_INT_MAP_IMMEDIATE | entry->entry;
1096
1097 /* register mailbox handlers */
1098 err = hw->mbx.ops.register_handlers(&hw->mbx, pf_mbx_data);
1099 if (err)
1100 return err;
1101
1102 /* request the IRQ */
1103 err = request_irq(entry->vector, fm10k_msix_mbx_pf, 0,
1104 dev->name, interface);
1105 if (err) {
1106 netif_err(interface, probe, dev,
1107 "request_irq for msix_mbx failed: %d\n", err);
1108 return err;
1109 }
1110
1111 /* Enable interrupts w/ no moderation for "other" interrupts */
1112 fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_PCIeFault), other_itr);
1113 fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SwitchUpDown), other_itr);
1114 fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SRAM), other_itr);
1115 fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_MaxHoldTime), other_itr);
1116 fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_VFLR), other_itr);
1117
1118 /* Enable interrupts w/ moderation for mailbox */
1119 fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_Mailbox), mbx_itr);
1120
1121 /* Enable individual interrupt causes */
1122 fm10k_write_reg(hw, FM10K_EIMR, FM10K_EIMR_ENABLE(PCA_FAULT) |
1123 FM10K_EIMR_ENABLE(FUM_FAULT) |
1124 FM10K_EIMR_ENABLE(MAILBOX) |
1125 FM10K_EIMR_ENABLE(SWITCHREADY) |
1126 FM10K_EIMR_ENABLE(SWITCHNOTREADY) |
1127 FM10K_EIMR_ENABLE(SRAMERROR) |
1128 FM10K_EIMR_ENABLE(VFLR) |
1129 FM10K_EIMR_ENABLE(MAXHOLDTIME));
1130
1131 /* enable interrupt */
1132 fm10k_write_reg(hw, FM10K_ITR(entry->entry), FM10K_ITR_ENABLE);
1133
1134 return 0;
1135}
1136
1137int fm10k_mbx_request_irq(struct fm10k_intfc *interface)
1138{
1139 struct fm10k_hw *hw = &interface->hw;
1140 int err;
1141
1142 /* enable Mailbox cause */
1143 err = fm10k_mbx_request_irq_pf(interface);
1144
1145 /* connect mailbox */
1146 if (!err)
1147 err = hw->mbx.ops.connect(hw, &hw->mbx);
1148
1149 return err;
1150}
1151
1152/**
1153 * fm10k_qv_free_irq - release interrupts associated with queue vectors
1154 * @interface: board private structure
1155 *
1156 * Release all interrupts associated with this interface
1157 **/
1158void fm10k_qv_free_irq(struct fm10k_intfc *interface)
1159{
1160 int vector = interface->num_q_vectors;
1161 struct fm10k_hw *hw = &interface->hw;
1162 struct msix_entry *entry;
1163
1164 entry = &interface->msix_entries[NON_Q_VECTORS(hw) + vector];
1165
1166 while (vector) {
1167 struct fm10k_q_vector *q_vector;
1168
1169 vector--;
1170 entry--;
1171 q_vector = interface->q_vector[vector];
1172
1173 if (!q_vector->tx.count && !q_vector->rx.count)
1174 continue;
1175
1176 /* disable interrupts */
1177
1178 writel(FM10K_ITR_MASK_SET, q_vector->itr);
1179
1180 free_irq(entry->vector, q_vector);
1181 }
1182}
1183
1184/**
1185 * fm10k_qv_request_irq - initialize interrupts for queue vectors
1186 * @interface: board private structure
1187 *
1188 * Attempts to configure interrupts using the best available
1189 * capabilities of the hardware and kernel.
1190 **/
1191int fm10k_qv_request_irq(struct fm10k_intfc *interface)
1192{
1193 struct net_device *dev = interface->netdev;
1194 struct fm10k_hw *hw = &interface->hw;
1195 struct msix_entry *entry;
1196 int ri = 0, ti = 0;
1197 int vector, err;
1198
1199 entry = &interface->msix_entries[NON_Q_VECTORS(hw)];
1200
1201 for (vector = 0; vector < interface->num_q_vectors; vector++) {
1202 struct fm10k_q_vector *q_vector = interface->q_vector[vector];
1203
1204 /* name the vector */
1205 if (q_vector->tx.count && q_vector->rx.count) {
1206 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
1207 "%s-TxRx-%d", dev->name, ri++);
1208 ti++;
1209 } else if (q_vector->rx.count) {
1210 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
1211 "%s-rx-%d", dev->name, ri++);
1212 } else if (q_vector->tx.count) {
1213 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
1214 "%s-tx-%d", dev->name, ti++);
1215 } else {
1216 /* skip this unused q_vector */
1217 continue;
1218 }
1219
1220 /* Assign ITR register to q_vector */
1221 q_vector->itr = &interface->uc_addr[FM10K_ITR(entry->entry)];
1222
1223 /* request the IRQ */
1224 err = request_irq(entry->vector, &fm10k_msix_clean_rings, 0,
1225 q_vector->name, q_vector);
1226 if (err) {
1227 netif_err(interface, probe, dev,
1228 "request_irq failed for MSIX interrupt Error: %d\n",
1229 err);
1230 goto err_out;
1231 }
1232
1233 /* Enable q_vector */
1234 writel(FM10K_ITR_ENABLE, q_vector->itr);
1235
1236 entry++;
1237 }
1238
1239 return 0;
1240
1241err_out:
1242 /* wind through the ring freeing all entries and vectors */
1243 while (vector) {
1244 struct fm10k_q_vector *q_vector;
1245
1246 entry--;
1247 vector--;
1248 q_vector = interface->q_vector[vector];
1249
1250 if (!q_vector->tx.count && !q_vector->rx.count)
1251 continue;
1252
1253 /* disable interrupts */
1254
1255 writel(FM10K_ITR_MASK_SET, q_vector->itr);
1256
1257 free_irq(entry->vector, q_vector);
1258 }
1259
1260 return err;
1261}
1262
Alexander Duyck504c5ea2014-09-20 19:48:29 -04001263void fm10k_up(struct fm10k_intfc *interface)
1264{
1265 struct fm10k_hw *hw = &interface->hw;
1266
1267 /* Enable Tx/Rx DMA */
1268 hw->mac.ops.start_hw(hw);
1269
Alexander Duyck3abaae42014-09-20 19:49:43 -04001270 /* configure Tx descriptor rings */
1271 fm10k_configure_tx(interface);
1272
1273 /* configure Rx descriptor rings */
1274 fm10k_configure_rx(interface);
1275
Alexander Duyck504c5ea2014-09-20 19:48:29 -04001276 /* configure interrupts */
1277 hw->mac.ops.update_int_moderator(hw);
1278
1279 /* clear down bit to indicate we are ready to go */
1280 clear_bit(__FM10K_DOWN, &interface->state);
1281
Alexander Duyck18283ca2014-09-20 19:48:51 -04001282 /* enable polling cleanups */
1283 fm10k_napi_enable_all(interface);
1284
Alexander Duyck504c5ea2014-09-20 19:48:29 -04001285 /* re-establish Rx filters */
1286 fm10k_restore_rx_state(interface);
1287
1288 /* enable transmits */
1289 netif_tx_start_all_queues(interface->netdev);
Alexander Duyckb7d85142014-09-20 19:49:25 -04001290
1291 /* kick off the service timer */
1292 mod_timer(&interface->service_timer, jiffies);
Alexander Duyck504c5ea2014-09-20 19:48:29 -04001293}
1294
Alexander Duyck18283ca2014-09-20 19:48:51 -04001295static void fm10k_napi_disable_all(struct fm10k_intfc *interface)
1296{
1297 struct fm10k_q_vector *q_vector;
1298 int q_idx;
1299
1300 for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
1301 q_vector = interface->q_vector[q_idx];
1302 napi_disable(&q_vector->napi);
1303 }
1304}
1305
Alexander Duyck504c5ea2014-09-20 19:48:29 -04001306void fm10k_down(struct fm10k_intfc *interface)
1307{
1308 struct net_device *netdev = interface->netdev;
1309 struct fm10k_hw *hw = &interface->hw;
1310
1311 /* signal that we are down to the interrupt handler and service task */
1312 set_bit(__FM10K_DOWN, &interface->state);
1313
1314 /* call carrier off first to avoid false dev_watchdog timeouts */
1315 netif_carrier_off(netdev);
1316
1317 /* disable transmits */
1318 netif_tx_stop_all_queues(netdev);
1319 netif_tx_disable(netdev);
1320
1321 /* reset Rx filters */
1322 fm10k_reset_rx_state(interface);
1323
1324 /* allow 10ms for device to quiesce */
1325 usleep_range(10000, 20000);
1326
Alexander Duyck18283ca2014-09-20 19:48:51 -04001327 /* disable polling routines */
1328 fm10k_napi_disable_all(interface);
1329
Alexander Duyckb7d85142014-09-20 19:49:25 -04001330 del_timer_sync(&interface->service_timer);
1331
1332 /* capture stats one last time before stopping interface */
1333 fm10k_update_stats(interface);
1334
Alexander Duyck504c5ea2014-09-20 19:48:29 -04001335 /* Disable DMA engine for Tx/Rx */
1336 hw->mac.ops.stop_hw(hw);
Alexander Duyck3abaae42014-09-20 19:49:43 -04001337
1338 /* free any buffers still on the rings */
1339 fm10k_clean_all_tx_rings(interface);
Alexander Duyck504c5ea2014-09-20 19:48:29 -04001340}
1341
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001342/**
1343 * fm10k_sw_init - Initialize general software structures
1344 * @interface: host interface private structure to initialize
1345 *
1346 * fm10k_sw_init initializes the interface private data structure.
1347 * Fields are initialized based on PCI device information and
1348 * OS network device settings (MTU size).
1349 **/
1350static int fm10k_sw_init(struct fm10k_intfc *interface,
1351 const struct pci_device_id *ent)
1352{
1353 static const u32 seed[FM10K_RSSRK_SIZE] = { 0xda565a6d, 0xc20e5b25,
1354 0x3d256741, 0xb08fa343,
1355 0xcb2bcad0, 0xb4307bae,
1356 0xa32dcb77, 0x0cf23080,
1357 0x3bb7426a, 0xfa01acbe };
1358 const struct fm10k_info *fi = fm10k_info_tbl[ent->driver_data];
1359 struct fm10k_hw *hw = &interface->hw;
1360 struct pci_dev *pdev = interface->pdev;
1361 struct net_device *netdev = interface->netdev;
1362 unsigned int rss;
1363 int err;
1364
1365 /* initialize back pointer */
1366 hw->back = interface;
1367 hw->hw_addr = interface->uc_addr;
1368
1369 /* PCI config space info */
1370 hw->vendor_id = pdev->vendor;
1371 hw->device_id = pdev->device;
1372 hw->revision_id = pdev->revision;
1373 hw->subsystem_vendor_id = pdev->subsystem_vendor;
1374 hw->subsystem_device_id = pdev->subsystem_device;
1375
1376 /* Setup hw api */
1377 memcpy(&hw->mac.ops, fi->mac_ops, sizeof(hw->mac.ops));
1378 hw->mac.type = fi->mac;
1379
1380 /* Set common capability flags and settings */
1381 rss = min_t(int, FM10K_MAX_RSS_INDICES, num_online_cpus());
1382 interface->ring_feature[RING_F_RSS].limit = rss;
1383 fi->get_invariants(hw);
1384
1385 /* pick up the PCIe bus settings for reporting later */
1386 if (hw->mac.ops.get_bus_info)
1387 hw->mac.ops.get_bus_info(hw);
1388
1389 /* limit the usable DMA range */
1390 if (hw->mac.ops.set_dma_mask)
1391 hw->mac.ops.set_dma_mask(hw, dma_get_mask(&pdev->dev));
1392
1393 /* update netdev with DMA restrictions */
1394 if (dma_get_mask(&pdev->dev) > DMA_BIT_MASK(32)) {
1395 netdev->features |= NETIF_F_HIGHDMA;
1396 netdev->vlan_features |= NETIF_F_HIGHDMA;
1397 }
1398
Alexander Duyckb7d85142014-09-20 19:49:25 -04001399 /* delay any future reset requests */
1400 interface->last_reset = jiffies + (10 * HZ);
1401
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001402 /* reset and initialize the hardware so it is in a known state */
1403 err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
1404 if (err) {
1405 dev_err(&pdev->dev, "init_hw failed: %d\n", err);
1406 return err;
1407 }
1408
1409 /* initialize hardware statistics */
1410 hw->mac.ops.update_hw_stats(hw, &interface->stats);
1411
1412 /* Start with random Ethernet address */
1413 eth_random_addr(hw->mac.addr);
1414
1415 /* Initialize MAC address from hardware */
1416 err = hw->mac.ops.read_mac_addr(hw);
1417 if (err) {
1418 dev_warn(&pdev->dev,
1419 "Failed to obtain MAC address defaulting to random\n");
1420 /* tag address assignment as random */
1421 netdev->addr_assign_type |= NET_ADDR_RANDOM;
1422 }
1423
1424 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
1425 memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
1426
1427 if (!is_valid_ether_addr(netdev->perm_addr)) {
1428 dev_err(&pdev->dev, "Invalid MAC Address\n");
1429 return -EIO;
1430 }
1431
1432 /* Only the PF can support VXLAN and NVGRE offloads */
1433 if (hw->mac.type != fm10k_mac_pf) {
1434 netdev->hw_enc_features = 0;
1435 netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
1436 netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL;
1437 }
1438
Alexander Duyckb7d85142014-09-20 19:49:25 -04001439 /* Initialize service timer and service task */
1440 set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
1441 setup_timer(&interface->service_timer, &fm10k_service_timer,
1442 (unsigned long)interface);
1443 INIT_WORK(&interface->service_task, fm10k_service_task);
1444
Alexander Duycke27ef592014-09-20 19:49:03 -04001445 /* set default ring sizes */
1446 interface->tx_ring_count = FM10K_DEFAULT_TXD;
1447 interface->rx_ring_count = FM10K_DEFAULT_RXD;
1448
Alexander Duyck18283ca2014-09-20 19:48:51 -04001449 /* set default interrupt moderation */
1450 interface->tx_itr = FM10K_ITR_10K;
1451 interface->rx_itr = FM10K_ITR_ADAPTIVE | FM10K_ITR_20K;
1452
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001453 /* initialize vxlan_port list */
1454 INIT_LIST_HEAD(&interface->vxlan_port);
1455
1456 /* initialize RSS key */
1457 memcpy(interface->rssrk, seed, sizeof(seed));
1458
1459 /* Start off interface as being down */
1460 set_bit(__FM10K_DOWN, &interface->state);
1461
1462 return 0;
1463}
1464
1465static void fm10k_slot_warn(struct fm10k_intfc *interface)
1466{
1467 struct device *dev = &interface->pdev->dev;
1468 struct fm10k_hw *hw = &interface->hw;
1469
1470 if (hw->mac.ops.is_slot_appropriate(hw))
1471 return;
1472
1473 dev_warn(dev,
1474 "For optimal performance, a %s %s slot is recommended.\n",
1475 (hw->bus_caps.width == fm10k_bus_width_pcie_x1 ? "x1" :
1476 hw->bus_caps.width == fm10k_bus_width_pcie_x4 ? "x4" :
1477 "x8"),
1478 (hw->bus_caps.speed == fm10k_bus_speed_2500 ? "2.5GT/s" :
1479 hw->bus_caps.speed == fm10k_bus_speed_5000 ? "5.0GT/s" :
1480 "8.0GT/s"));
1481 dev_warn(dev,
1482 "A slot with more lanes and/or higher speed is suggested.\n");
1483}
1484
Alexander Duyckb3890e32014-09-20 19:46:05 -04001485/**
1486 * fm10k_probe - Device Initialization Routine
1487 * @pdev: PCI device information struct
1488 * @ent: entry in fm10k_pci_tbl
1489 *
1490 * Returns 0 on success, negative on failure
1491 *
1492 * fm10k_probe initializes an interface identified by a pci_dev structure.
1493 * The OS initialization, configuring of the interface private structure,
1494 * and a hardware reset occur.
1495 **/
1496static int fm10k_probe(struct pci_dev *pdev,
1497 const struct pci_device_id *ent)
1498{
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001499 struct net_device *netdev;
1500 struct fm10k_intfc *interface;
1501 struct fm10k_hw *hw;
Alexander Duyckb3890e32014-09-20 19:46:05 -04001502 int err;
1503 u64 dma_mask;
1504
1505 err = pci_enable_device_mem(pdev);
1506 if (err)
1507 return err;
1508
1509 /* By default fm10k only supports a 48 bit DMA mask */
1510 dma_mask = DMA_BIT_MASK(48) | dma_get_required_mask(&pdev->dev);
1511
1512 if ((dma_mask <= DMA_BIT_MASK(32)) ||
1513 dma_set_mask_and_coherent(&pdev->dev, dma_mask)) {
1514 dma_mask &= DMA_BIT_MASK(32);
1515
1516 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1517 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
1518 if (err) {
1519 err = dma_set_coherent_mask(&pdev->dev,
1520 DMA_BIT_MASK(32));
1521 if (err) {
1522 dev_err(&pdev->dev,
1523 "No usable DMA configuration, aborting\n");
1524 goto err_dma;
1525 }
1526 }
1527 }
1528
1529 err = pci_request_selected_regions(pdev,
1530 pci_select_bars(pdev,
1531 IORESOURCE_MEM),
1532 fm10k_driver_name);
1533 if (err) {
1534 dev_err(&pdev->dev,
1535 "pci_request_selected_regions failed 0x%x\n", err);
1536 goto err_pci_reg;
1537 }
1538
Alexander Duyck19ae1b32014-09-20 19:50:27 -04001539 pci_enable_pcie_error_reporting(pdev);
1540
Alexander Duyckb3890e32014-09-20 19:46:05 -04001541 pci_set_master(pdev);
1542 pci_save_state(pdev);
1543
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001544 netdev = fm10k_alloc_netdev();
1545 if (!netdev) {
1546 err = -ENOMEM;
1547 goto err_alloc_netdev;
1548 }
1549
1550 SET_NETDEV_DEV(netdev, &pdev->dev);
1551
1552 interface = netdev_priv(netdev);
1553 pci_set_drvdata(pdev, interface);
1554
1555 interface->netdev = netdev;
1556 interface->pdev = pdev;
1557 hw = &interface->hw;
1558
1559 interface->uc_addr = ioremap(pci_resource_start(pdev, 0),
1560 FM10K_UC_ADDR_SIZE);
1561 if (!interface->uc_addr) {
1562 err = -EIO;
1563 goto err_ioremap;
1564 }
1565
1566 err = fm10k_sw_init(interface, ent);
1567 if (err)
1568 goto err_sw_init;
1569
Alexander Duyck18283ca2014-09-20 19:48:51 -04001570 err = fm10k_init_queueing_scheme(interface);
1571 if (err)
1572 goto err_sw_init;
1573
1574 err = fm10k_mbx_request_irq(interface);
1575 if (err)
1576 goto err_mbx_interrupt;
1577
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001578 /* final check of hardware state before registering the interface */
1579 err = fm10k_hw_ready(interface);
1580 if (err)
1581 goto err_register;
1582
1583 err = register_netdev(netdev);
1584 if (err)
1585 goto err_register;
1586
1587 /* carrier off reporting is important to ethtool even BEFORE open */
1588 netif_carrier_off(netdev);
1589
1590 /* stop all the transmit queues from transmitting until link is up */
1591 netif_tx_stop_all_queues(netdev);
1592
1593 /* print bus type/speed/width info */
1594 dev_info(&pdev->dev, "(PCI Express:%s Width: %s Payload: %s)\n",
1595 (hw->bus.speed == fm10k_bus_speed_8000 ? "8.0GT/s" :
1596 hw->bus.speed == fm10k_bus_speed_5000 ? "5.0GT/s" :
1597 hw->bus.speed == fm10k_bus_speed_2500 ? "2.5GT/s" :
1598 "Unknown"),
1599 (hw->bus.width == fm10k_bus_width_pcie_x8 ? "x8" :
1600 hw->bus.width == fm10k_bus_width_pcie_x4 ? "x4" :
1601 hw->bus.width == fm10k_bus_width_pcie_x1 ? "x1" :
1602 "Unknown"),
1603 (hw->bus.payload == fm10k_bus_payload_128 ? "128B" :
1604 hw->bus.payload == fm10k_bus_payload_256 ? "256B" :
1605 hw->bus.payload == fm10k_bus_payload_512 ? "512B" :
1606 "Unknown"));
1607
1608 /* print warning for non-optimal configurations */
1609 fm10k_slot_warn(interface);
1610
Alexander Duyckb7d85142014-09-20 19:49:25 -04001611 /* clear the service task disable bit to allow service task to start */
1612 clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
1613
Alexander Duyckb3890e32014-09-20 19:46:05 -04001614 return 0;
1615
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001616err_register:
Alexander Duyck18283ca2014-09-20 19:48:51 -04001617 fm10k_mbx_free_irq(interface);
1618err_mbx_interrupt:
1619 fm10k_clear_queueing_scheme(interface);
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001620err_sw_init:
1621 iounmap(interface->uc_addr);
1622err_ioremap:
1623 free_netdev(netdev);
1624err_alloc_netdev:
1625 pci_release_selected_regions(pdev,
1626 pci_select_bars(pdev, IORESOURCE_MEM));
Alexander Duyckb3890e32014-09-20 19:46:05 -04001627err_pci_reg:
1628err_dma:
1629 pci_disable_device(pdev);
1630 return err;
1631}
1632
1633/**
1634 * fm10k_remove - Device Removal Routine
1635 * @pdev: PCI device information struct
1636 *
1637 * fm10k_remove is called by the PCI subsystem to alert the driver
1638 * that it should release a PCI device. The could be caused by a
1639 * Hot-Plug event, or because the driver is going to be removed from
1640 * memory.
1641 **/
1642static void fm10k_remove(struct pci_dev *pdev)
1643{
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001644 struct fm10k_intfc *interface = pci_get_drvdata(pdev);
1645 struct net_device *netdev = interface->netdev;
1646
Alexander Duyckb7d85142014-09-20 19:49:25 -04001647 set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
1648 cancel_work_sync(&interface->service_task);
1649
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001650 /* free netdev, this may bounce the interrupts due to setup_tc */
1651 if (netdev->reg_state == NETREG_REGISTERED)
1652 unregister_netdev(netdev);
1653
Alexander Duyck18283ca2014-09-20 19:48:51 -04001654 /* disable mailbox interrupt */
1655 fm10k_mbx_free_irq(interface);
1656
1657 /* free interrupts */
1658 fm10k_clear_queueing_scheme(interface);
1659
Alexander Duyck0e7b3642014-09-20 19:48:10 -04001660 iounmap(interface->uc_addr);
1661
1662 free_netdev(netdev);
1663
Alexander Duyckb3890e32014-09-20 19:46:05 -04001664 pci_release_selected_regions(pdev,
1665 pci_select_bars(pdev, IORESOURCE_MEM));
1666
Alexander Duyck19ae1b32014-09-20 19:50:27 -04001667 pci_disable_pcie_error_reporting(pdev);
1668
Alexander Duyckb3890e32014-09-20 19:46:05 -04001669 pci_disable_device(pdev);
1670}
1671
Alexander Duyck19ae1b32014-09-20 19:50:27 -04001672#ifdef CONFIG_PM
1673/**
1674 * fm10k_resume - Restore device to pre-sleep state
1675 * @pdev: PCI device information struct
1676 *
1677 * fm10k_resume is called after the system has powered back up from a sleep
1678 * state and is ready to resume operation. This function is meant to restore
1679 * the device back to its pre-sleep state.
1680 **/
1681static int fm10k_resume(struct pci_dev *pdev)
1682{
1683 struct fm10k_intfc *interface = pci_get_drvdata(pdev);
1684 struct net_device *netdev = interface->netdev;
1685 struct fm10k_hw *hw = &interface->hw;
1686 u32 err;
1687
1688 pci_set_power_state(pdev, PCI_D0);
1689 pci_restore_state(pdev);
1690
1691 /* pci_restore_state clears dev->state_saved so call
1692 * pci_save_state to restore it.
1693 */
1694 pci_save_state(pdev);
1695
1696 err = pci_enable_device_mem(pdev);
1697 if (err) {
1698 dev_err(&pdev->dev, "Cannot enable PCI device from suspend\n");
1699 return err;
1700 }
1701 pci_set_master(pdev);
1702
1703 pci_wake_from_d3(pdev, false);
1704
1705 /* refresh hw_addr in case it was dropped */
1706 hw->hw_addr = interface->uc_addr;
1707
1708 /* reset hardware to known state */
1709 err = hw->mac.ops.init_hw(&interface->hw);
1710 if (err)
1711 return err;
1712
1713 /* reset statistics starting values */
1714 hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
1715
1716 rtnl_lock();
1717
1718 err = fm10k_init_queueing_scheme(interface);
1719 if (!err) {
1720 fm10k_mbx_request_irq(interface);
1721 if (netif_running(netdev))
1722 err = fm10k_open(netdev);
1723 }
1724
1725 rtnl_unlock();
1726
1727 if (err)
1728 return err;
1729
1730 netif_device_attach(netdev);
1731
1732 return 0;
1733}
1734
1735/**
1736 * fm10k_suspend - Prepare the device for a system sleep state
1737 * @pdev: PCI device information struct
1738 *
1739 * fm10k_suspend is meant to shutdown the device prior to the system entering
1740 * a sleep state. The fm10k hardware does not support wake on lan so the
1741 * driver simply needs to shut down the device so it is in a low power state.
1742 **/
1743static int fm10k_suspend(struct pci_dev *pdev, pm_message_t state)
1744{
1745 struct fm10k_intfc *interface = pci_get_drvdata(pdev);
1746 struct net_device *netdev = interface->netdev;
1747 int err = 0;
1748
1749 netif_device_detach(netdev);
1750
1751 rtnl_lock();
1752
1753 if (netif_running(netdev))
1754 fm10k_close(netdev);
1755
1756 fm10k_mbx_free_irq(interface);
1757
1758 fm10k_clear_queueing_scheme(interface);
1759
1760 rtnl_unlock();
1761
1762 err = pci_save_state(pdev);
1763 if (err)
1764 return err;
1765
1766 pci_disable_device(pdev);
1767 pci_wake_from_d3(pdev, false);
1768 pci_set_power_state(pdev, PCI_D3hot);
1769
1770 return 0;
1771}
1772
1773#endif /* CONFIG_PM */
1774/**
1775 * fm10k_io_error_detected - called when PCI error is detected
1776 * @pdev: Pointer to PCI device
1777 * @state: The current pci connection state
1778 *
1779 * This function is called after a PCI bus error affecting
1780 * this device has been detected.
1781 */
1782static pci_ers_result_t fm10k_io_error_detected(struct pci_dev *pdev,
1783 pci_channel_state_t state)
1784{
1785 struct fm10k_intfc *interface = pci_get_drvdata(pdev);
1786 struct net_device *netdev = interface->netdev;
1787
1788 netif_device_detach(netdev);
1789
1790 if (state == pci_channel_io_perm_failure)
1791 return PCI_ERS_RESULT_DISCONNECT;
1792
1793 if (netif_running(netdev))
1794 fm10k_close(netdev);
1795
1796 fm10k_mbx_free_irq(interface);
1797
1798 pci_disable_device(pdev);
1799
1800 /* Request a slot reset. */
1801 return PCI_ERS_RESULT_NEED_RESET;
1802}
1803
1804/**
1805 * fm10k_io_slot_reset - called after the pci bus has been reset.
1806 * @pdev: Pointer to PCI device
1807 *
1808 * Restart the card from scratch, as if from a cold-boot.
1809 */
1810static pci_ers_result_t fm10k_io_slot_reset(struct pci_dev *pdev)
1811{
1812 struct fm10k_intfc *interface = pci_get_drvdata(pdev);
1813 pci_ers_result_t result;
1814
1815 if (pci_enable_device_mem(pdev)) {
1816 dev_err(&pdev->dev,
1817 "Cannot re-enable PCI device after reset.\n");
1818 result = PCI_ERS_RESULT_DISCONNECT;
1819 } else {
1820 pci_set_master(pdev);
1821 pci_restore_state(pdev);
1822
1823 /* After second error pci->state_saved is false, this
1824 * resets it so EEH doesn't break.
1825 */
1826 pci_save_state(pdev);
1827
1828 pci_wake_from_d3(pdev, false);
1829
1830 /* refresh hw_addr in case it was dropped */
1831 interface->hw.hw_addr = interface->uc_addr;
1832
1833 interface->flags |= FM10K_FLAG_RESET_REQUESTED;
1834 fm10k_service_event_schedule(interface);
1835
1836 result = PCI_ERS_RESULT_RECOVERED;
1837 }
1838
1839 pci_cleanup_aer_uncorrect_error_status(pdev);
1840
1841 return result;
1842}
1843
1844/**
1845 * fm10k_io_resume - called when traffic can start flowing again.
1846 * @pdev: Pointer to PCI device
1847 *
1848 * This callback is called when the error recovery driver tells us that
1849 * its OK to resume normal operation.
1850 */
1851static void fm10k_io_resume(struct pci_dev *pdev)
1852{
1853 struct fm10k_intfc *interface = pci_get_drvdata(pdev);
1854 struct net_device *netdev = interface->netdev;
1855 struct fm10k_hw *hw = &interface->hw;
1856 int err = 0;
1857
1858 /* reset hardware to known state */
1859 hw->mac.ops.init_hw(&interface->hw);
1860
1861 /* reset statistics starting values */
1862 hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
1863
1864 /* reassociate interrupts */
1865 fm10k_mbx_request_irq(interface);
1866
1867 if (netif_running(netdev))
1868 err = fm10k_open(netdev);
1869
1870 /* final check of hardware state before registering the interface */
1871 err = err ? : fm10k_hw_ready(interface);
1872
1873 if (!err)
1874 netif_device_attach(netdev);
1875}
1876
1877static const struct pci_error_handlers fm10k_err_handler = {
1878 .error_detected = fm10k_io_error_detected,
1879 .slot_reset = fm10k_io_slot_reset,
1880 .resume = fm10k_io_resume,
1881};
1882
Alexander Duyckb3890e32014-09-20 19:46:05 -04001883static struct pci_driver fm10k_driver = {
1884 .name = fm10k_driver_name,
1885 .id_table = fm10k_pci_tbl,
1886 .probe = fm10k_probe,
1887 .remove = fm10k_remove,
Alexander Duyck19ae1b32014-09-20 19:50:27 -04001888#ifdef CONFIG_PM
1889 .suspend = fm10k_suspend,
1890 .resume = fm10k_resume,
1891#endif
1892 .err_handler = &fm10k_err_handler
Alexander Duyckb3890e32014-09-20 19:46:05 -04001893};
1894
1895/**
1896 * fm10k_register_pci_driver - register driver interface
1897 *
1898 * This funciton is called on module load in order to register the driver.
1899 **/
1900int fm10k_register_pci_driver(void)
1901{
1902 return pci_register_driver(&fm10k_driver);
1903}
1904
1905/**
1906 * fm10k_unregister_pci_driver - unregister driver interface
1907 *
1908 * This funciton is called on module unload in order to remove the driver.
1909 **/
1910void fm10k_unregister_pci_driver(void)
1911{
1912 pci_unregister_driver(&fm10k_driver);
1913}