blob: 6e9d20dc8649314c563ca2cfabfe681bd522730e [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002 * linux/arch/arm/mach-omap2/clock2420_data.c
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsley6ae690d2011-02-25 15:39:29 -07005 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Paul Walmsley6b8858a2008-03-18 10:35:15 +020022#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070023#include "clock2xxx.h"
24#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070025#include "cm2xxx_3xxx.h"
26#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060030#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020031
Paul Walmsley81b34fb2010-02-22 22:09:22 -070032#define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
33
34/*
35 * 2420 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000036 *
37 * NOTE:In many cases here we are assigning a 'default' parent. In many
38 * cases the parent is selectable. The get/set parent calls will also
39 * switch sources.
40 *
41 * Many some clocks say always_enabled, but they can be auto idled for
42 * power savings. They will always be available upon clock request.
43 *
44 * Several sources are given initial rates which may be wrong, this will
45 * be fixed up in the init func.
46 *
47 * Things are broadly separated below by clock domains. It is
48 * noteworthy that most periferals have dependencies on multiple clock
49 * domains. Many get their interface clocks from the L4 domain, but get
50 * functional clocks from fixed sources or other core domain derived
51 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070052 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000053
54/* Base external input clocks */
55static struct clk func_32k_ck = {
56 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000057 .ops = &clkops_null,
Paul Walmsley3f9cfd32011-02-16 15:38:38 -070058 .rate = 32768,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030059 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000060};
Paul Walmsleye32744b2008-03-18 15:47:55 +020061
Paul Walmsleyf2480762009-04-23 21:11:10 -060062static struct clk secure_32k_ck = {
63 .name = "secure_32k_ck",
64 .ops = &clkops_null,
65 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060066 .clkdm_name = "wkup_clkdm",
67};
68
Tony Lindgren046d6b22005-11-10 14:26:52 +000069/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
70static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
71 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000072 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030073 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020074 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000075};
76
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030077/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000078static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
79 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000080 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000081 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030082 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070083 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000084};
Paul Walmsleye32744b2008-03-18 15:47:55 +020085
Tony Lindgren046d6b22005-11-10 14:26:52 +000086static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
87 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000088 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000089 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030090 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000091};
Paul Walmsleye32744b2008-03-18 15:47:55 +020092
Paul Walmsley1bccb342010-10-08 11:40:17 -060093/* Optional external clock input for McBSP CLKS */
94static struct clk mcbsp_clks = {
95 .name = "mcbsp_clks",
96 .ops = &clkops_null,
97};
98
Tony Lindgren046d6b22005-11-10 14:26:52 +000099/*
100 * Analog domain root source clocks
101 */
102
103/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200104/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
105 * deal with this
106 */
107
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300108static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200109 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
110 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
111 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000112 .clk_bypass = &sys_ck,
113 .clk_ref = &sys_ck,
114 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
115 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700116 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700117 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300118 .max_divider = 16,
119 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200120};
121
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300122/*
123 * XXX Cannot add round_rate here yet, as this is still a composite clock,
124 * not just a DPLL
125 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000126static struct clk dpll_ck = {
127 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700128 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000129 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200130 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300131 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300132 .recalc = &omap2_dpllcore_recalc,
133 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000134};
135
136static struct clk apll96_ck = {
137 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700138 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000139 .parent = &sys_ck,
140 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700141 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300142 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200143 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
144 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000145};
146
147static struct clk apll54_ck = {
148 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700149 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000150 .parent = &sys_ck,
151 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700152 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300153 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200154 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
155 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000156};
157
158/*
159 * PRCM digital base sources
160 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200161
162/* func_54m_ck */
163
164static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600165 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200166 { .div = 0 },
167};
168
169static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600170 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200171 { .div = 0 },
172};
173
174static const struct clksel func_54m_clksel[] = {
175 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
176 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
177 { .parent = NULL },
178};
179
Tony Lindgren046d6b22005-11-10 14:26:52 +0000180static struct clk func_54m_ck = {
181 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000182 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000183 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300184 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200185 .init = &omap2_init_clksel_parent,
186 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600187 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200188 .clksel = func_54m_clksel,
189 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000190};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200191
Tony Lindgren046d6b22005-11-10 14:26:52 +0000192static struct clk core_ck = {
193 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000194 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000195 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300196 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200197 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000198};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200199
Tony Lindgren046d6b22005-11-10 14:26:52 +0000200static struct clk func_96m_ck = {
201 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000202 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000203 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300204 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700205 .recalc = &followparent_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200206};
207
208/* func_48m_ck */
209
210static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600211 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200212 { .div = 0 },
213};
214
215static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600216 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200217 { .div = 0 },
218};
219
220static const struct clksel func_48m_clksel[] = {
221 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
222 { .parent = &alt_ck, .rates = func_48m_alt_rates },
223 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000224};
225
226static struct clk func_48m_ck = {
227 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000228 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000229 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300230 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200231 .init = &omap2_init_clksel_parent,
232 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600233 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200234 .clksel = func_48m_clksel,
235 .recalc = &omap2_clksel_recalc,
236 .round_rate = &omap2_clksel_round_rate,
237 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000238};
239
240static struct clk func_12m_ck = {
241 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000242 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000243 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200244 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300245 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700246 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000247};
248
249/* Secure timer, only available in secure mode */
250static struct clk wdt1_osc_ck = {
251 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000252 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000253 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200254 .recalc = &followparent_recalc,
255};
256
257/*
258 * The common_clkout* clksel_rate structs are common to
259 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
260 * sys_clkout2_* are 2420-only, so the
261 * clksel_rate flags fields are inaccurate for those clocks. This is
262 * harmless since access to those clocks are gated by the struct clk
263 * flags fields, which mark them as 2420-only.
264 */
265static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600266 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200267 { .div = 0 }
268};
269
270static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600271 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200272 { .div = 0 }
273};
274
275static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600276 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200277 { .div = 0 }
278};
279
280static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600281 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200282 { .div = 0 }
283};
284
285static const struct clksel common_clkout_src_clksel[] = {
286 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
287 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
288 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
289 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
290 { .parent = NULL }
291};
292
293static struct clk sys_clkout_src = {
294 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000295 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200296 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300297 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700298 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200299 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
300 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700301 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200302 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
303 .clksel = common_clkout_src_clksel,
304 .recalc = &omap2_clksel_recalc,
305 .round_rate = &omap2_clksel_round_rate,
306 .set_rate = &omap2_clksel_set_rate
307};
308
309static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600310 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200311 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
312 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
313 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
314 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
315 { .div = 0 },
316};
317
318static const struct clksel sys_clkout_clksel[] = {
319 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
320 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000321};
322
323static struct clk sys_clkout = {
324 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000325 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200326 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300327 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700328 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200329 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
330 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000331 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200332 .round_rate = &omap2_clksel_round_rate,
333 .set_rate = &omap2_clksel_set_rate
334};
335
336/* In 2430, new in 2420 ES2 */
337static struct clk sys_clkout2_src = {
338 .name = "sys_clkout2_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000339 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200340 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300341 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700342 .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200343 .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
344 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700345 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200346 .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
347 .clksel = common_clkout_src_clksel,
348 .recalc = &omap2_clksel_recalc,
349 .round_rate = &omap2_clksel_round_rate,
350 .set_rate = &omap2_clksel_set_rate
351};
352
353static const struct clksel sys_clkout2_clksel[] = {
354 { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
355 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000356};
357
358/* In 2430, new in 2420 ES2 */
359static struct clk sys_clkout2 = {
360 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +0000361 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200362 .parent = &sys_clkout2_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300363 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700364 .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200365 .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
366 .clksel = sys_clkout2_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000367 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200368 .round_rate = &omap2_clksel_round_rate,
369 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000370};
371
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100372static struct clk emul_ck = {
373 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000374 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100375 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300376 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700377 .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200378 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
379 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100380
381};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200382
Tony Lindgren046d6b22005-11-10 14:26:52 +0000383/*
384 * MPU clock domain
385 * Clocks:
386 * MPU_FCLK, MPU_ICLK
387 * INT_M_FCLK, INT_M_I_CLK
388 *
389 * - Individual clocks are hardware managed.
390 * - Base divider comes from: CM_CLKSEL_MPU
391 *
392 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200393static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600394 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200395 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
396 { .div = 4, .val = 4, .flags = RATE_IN_242X },
397 { .div = 6, .val = 6, .flags = RATE_IN_242X },
398 { .div = 8, .val = 8, .flags = RATE_IN_242X },
399 { .div = 0 },
400};
401
402static const struct clksel mpu_clksel[] = {
403 { .parent = &core_ck, .rates = mpu_core_rates },
404 { .parent = NULL }
405};
406
Tony Lindgren046d6b22005-11-10 14:26:52 +0000407static struct clk mpu_ck = { /* Control cpu */
408 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000409 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000410 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300411 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200412 .init = &omap2_init_clksel_parent,
413 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
414 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200415 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000416 .recalc = &omap2_clksel_recalc,
417};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200418
Tony Lindgren046d6b22005-11-10 14:26:52 +0000419/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700420 * DSP (2420-UMA+IVA1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000421 * Clocks:
Tony Lindgren046d6b22005-11-10 14:26:52 +0000422 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
Paul Walmsleye32744b2008-03-18 15:47:55 +0200423 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000424 * Won't be too specific here. The core clock comes into this block
425 * it is divided then tee'ed. One branch goes directly to xyz enable
426 * controls. The other branch gets further divided by 2 then possibly
427 * routed into a synchronizer and out of clocks abc.
428 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200429static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600430 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200431 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
432 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
433 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
434 { .div = 6, .val = 6, .flags = RATE_IN_242X },
435 { .div = 8, .val = 8, .flags = RATE_IN_242X },
436 { .div = 12, .val = 12, .flags = RATE_IN_242X },
437 { .div = 0 },
438};
439
440static const struct clksel dsp_fck_clksel[] = {
441 { .parent = &core_ck, .rates = dsp_fck_core_rates },
442 { .parent = NULL }
443};
444
Tony Lindgren046d6b22005-11-10 14:26:52 +0000445static struct clk dsp_fck = {
446 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000447 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000448 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300449 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200450 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
451 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
452 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
453 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
454 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000455 .recalc = &omap2_clksel_recalc,
456};
457
Paul Walmsleye32744b2008-03-18 15:47:55 +0200458/* DSP interface clock */
459static const struct clksel_rate dsp_irate_ick_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600460 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200461 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200462 { .div = 0 },
463};
464
465static const struct clksel dsp_irate_ick_clksel[] = {
466 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
467 { .parent = NULL }
468};
469
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300470/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200471static struct clk dsp_irate_ick = {
472 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +0000473 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200474 .parent = &dsp_fck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200475 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
476 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
477 .clksel = dsp_irate_ick_clksel,
478 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200479};
480
481/* 2420 only */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000482static struct clk dsp_ick = {
483 .name = "dsp_ick", /* apparently ipi and isp */
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700484 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200485 .parent = &dsp_irate_ick,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200486 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
487 .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
488};
489
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300490/*
491 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
492 * the C54x, but which is contained in the DSP powerdomain. Does not
493 * exist on later OMAPs.
494 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000495static struct clk iva1_ifck = {
496 .name = "iva1_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000497 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000498 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300499 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200500 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
501 .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
502 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
503 .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
504 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000505 .recalc = &omap2_clksel_recalc,
506};
507
508/* IVA1 mpu/int/i/f clocks are /2 of parent */
509static struct clk iva1_mpu_int_ifck = {
510 .name = "iva1_mpu_int_ifck",
Russell Kingb36ee722008-11-04 17:59:52 +0000511 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000512 .parent = &iva1_ifck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300513 .clkdm_name = "iva1_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200514 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
515 .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
516 .fixed_div = 2,
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700517 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000518};
519
520/*
521 * L3 clock domain
522 * L3 clocks are used for both interface and functional clocks to
523 * multiple entities. Some of these clocks are completely managed
524 * by hardware, and some others allow software control. Hardware
525 * managed ones general are based on directly CLK_REQ signals and
526 * various auto idle settings. The functional spec sets many of these
527 * as 'tie-high' for their enables.
528 *
529 * I-CLOCKS:
530 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
531 * CAM, HS-USB.
532 * F-CLOCK
533 * SSI.
534 *
535 * GPMC memories and SDRC have timing and clock sensitive registers which
536 * may very well need notification when the clock changes. Currently for low
537 * operating points, these are taken care of in sleep.S.
538 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200539static const struct clksel_rate core_l3_core_rates[] = {
540 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
541 { .div = 2, .val = 2, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600542 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200543 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
544 { .div = 8, .val = 8, .flags = RATE_IN_242X },
545 { .div = 12, .val = 12, .flags = RATE_IN_242X },
546 { .div = 16, .val = 16, .flags = RATE_IN_242X },
547 { .div = 0 }
548};
549
550static const struct clksel core_l3_clksel[] = {
551 { .parent = &core_ck, .rates = core_l3_core_rates },
552 { .parent = NULL }
553};
554
Tony Lindgren046d6b22005-11-10 14:26:52 +0000555static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
556 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000557 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000558 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300559 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200560 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
561 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
562 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000563 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200564};
565
566/* usb_l4_ick */
567static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
568 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600569 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200570 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
571 { .div = 0 }
572};
573
574static const struct clksel usb_l4_ick_clksel[] = {
575 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
576 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000577};
578
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300579/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000580static struct clk usb_l4_ick = { /* FS-USB interface clock */
581 .name = "usb_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700582 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800583 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300584 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200585 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
586 .enable_bit = OMAP24XX_EN_USB_SHIFT,
587 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
588 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
589 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000590 .recalc = &omap2_clksel_recalc,
591};
592
593/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300594 * L4 clock management domain
595 *
596 * This domain contains lots of interface clocks from the L4 interface, some
597 * functional clocks. Fixed APLL functional source clocks are managed in
598 * this domain.
599 */
600static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600601 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300602 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
603 { .div = 0 }
604};
605
606static const struct clksel l4_clksel[] = {
607 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
608 { .parent = NULL }
609};
610
611static struct clk l4_ck = { /* used both as an ick and fck */
612 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000613 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300614 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300615 .clkdm_name = "core_l4_clkdm",
616 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
617 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
618 .clksel = l4_clksel,
619 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300620};
621
622/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000623 * SSI is in L3 management domain, its direct parent is core not l3,
624 * many core power domain entities are grouped into the L3 clock
625 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300626 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000627 *
628 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
629 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200630static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
631 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600632 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200633 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
634 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200635 { .div = 6, .val = 6, .flags = RATE_IN_242X },
636 { .div = 8, .val = 8, .flags = RATE_IN_242X },
637 { .div = 0 }
638};
639
640static const struct clksel ssi_ssr_sst_fck_clksel[] = {
641 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
642 { .parent = NULL }
643};
644
Tony Lindgren046d6b22005-11-10 14:26:52 +0000645static struct clk ssi_ssr_sst_fck = {
646 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000647 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000648 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300649 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200650 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
651 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
652 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
653 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
654 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000655 .recalc = &omap2_clksel_recalc,
656};
657
Paul Walmsley9299fd82009-01-27 19:12:54 -0700658/*
659 * Presumably this is the same as SSI_ICLK.
660 * TRM contradicts itself on what clockdomain SSI_ICLK is in
661 */
662static struct clk ssi_l4_ick = {
663 .name = "ssi_l4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700664 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700665 .parent = &l4_ck,
666 .clkdm_name = "core_l4_clkdm",
667 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
668 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
669 .recalc = &followparent_recalc,
670};
671
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300672
Tony Lindgren046d6b22005-11-10 14:26:52 +0000673/*
674 * GFX clock domain
675 * Clocks:
676 * GFX_FCLK, GFX_ICLK
677 * GFX_CG1(2d), GFX_CG2(3d)
678 *
679 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
680 * The 2d and 3d clocks run at a hardware determined
681 * divided value of fclk.
682 *
683 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200684
685/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
686static const struct clksel gfx_fck_clksel[] = {
687 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
688 { .parent = NULL },
689};
690
Tony Lindgren046d6b22005-11-10 14:26:52 +0000691static struct clk gfx_3d_fck = {
692 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000693 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000694 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300695 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200696 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
697 .enable_bit = OMAP24XX_EN_3D_SHIFT,
698 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
699 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
700 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000701 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200702 .round_rate = &omap2_clksel_round_rate,
703 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000704};
705
706static struct clk gfx_2d_fck = {
707 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000708 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000709 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300710 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200711 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
712 .enable_bit = OMAP24XX_EN_2D_SHIFT,
713 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
714 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
715 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000716 .recalc = &omap2_clksel_recalc,
717};
718
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700719/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000720static struct clk gfx_ick = {
721 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000722 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000723 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300724 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200725 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
726 .enable_bit = OMAP_EN_GFX_SHIFT,
727 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000728};
729
730/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000731 * DSS clock domain
732 * CLOCKs:
733 * DSS_L4_ICLK, DSS_L3_ICLK,
734 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
735 *
736 * DSS is both initiator and target.
737 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200738/* XXX Add RATE_NOT_VALIDATED */
739
740static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600741 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200742 { .div = 0 }
743};
744
745static const struct clksel_rate dss1_fck_core_rates[] = {
746 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
747 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
748 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
749 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
750 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
751 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
752 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
753 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
754 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600755 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200756 { .div = 0 }
757};
758
759static const struct clksel dss1_fck_clksel[] = {
760 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
761 { .parent = &core_ck, .rates = dss1_fck_core_rates },
762 { .parent = NULL },
763};
764
Tony Lindgren046d6b22005-11-10 14:26:52 +0000765static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
766 .name = "dss_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700767 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000768 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300769 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200770 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
771 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
772 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000773};
774
775static struct clk dss1_fck = {
776 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000777 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000778 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300779 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200780 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
781 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
782 .init = &omap2_init_clksel_parent,
783 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
784 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
785 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000786 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200787};
788
789static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600790 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200791 { .div = 0 }
792};
793
794static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600795 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200796 { .div = 0 }
797};
798
799static const struct clksel dss2_fck_clksel[] = {
800 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
801 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
802 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000803};
804
805static struct clk dss2_fck = { /* Alt clk used in power management */
806 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000807 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000808 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300809 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200810 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
811 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
812 .init = &omap2_init_clksel_parent,
813 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
814 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
815 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700816 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000817};
818
819static struct clk dss_54m_fck = { /* Alt clk used in power management */
820 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000821 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000822 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300823 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200824 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
825 .enable_bit = OMAP24XX_EN_TV_SHIFT,
826 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000827};
828
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700829static struct clk wu_l4_ick = {
830 .name = "wu_l4_ick",
831 .ops = &clkops_null,
832 .parent = &sys_ck,
833 .clkdm_name = "wkup_clkdm",
834 .recalc = &followparent_recalc,
835};
836
Tony Lindgren046d6b22005-11-10 14:26:52 +0000837/*
838 * CORE power domain ICLK & FCLK defines.
839 * Many of the these can have more than one possible parent. Entries
840 * here will likely have an L4 interface parent, and may have multiple
841 * functional clock parents.
842 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200843static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600844 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200845 { .div = 0 }
846};
847
848static const struct clksel omap24xx_gpt_clksel[] = {
849 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
850 { .parent = &sys_ck, .rates = gpt_sys_rates },
851 { .parent = &alt_ck, .rates = gpt_alt_rates },
852 { .parent = NULL },
853};
854
Tony Lindgren046d6b22005-11-10 14:26:52 +0000855static struct clk gpt1_ick = {
856 .name = "gpt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700857 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700858 .parent = &wu_l4_ick,
859 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200860 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
861 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
862 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000863};
864
865static struct clk gpt1_fck = {
866 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000867 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000868 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300869 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200870 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
871 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
872 .init = &omap2_init_clksel_parent,
873 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
874 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
875 .clksel = omap24xx_gpt_clksel,
876 .recalc = &omap2_clksel_recalc,
877 .round_rate = &omap2_clksel_round_rate,
878 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000879};
880
881static struct clk gpt2_ick = {
882 .name = "gpt2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700883 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000884 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300885 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200886 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
887 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
888 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000889};
890
891static struct clk gpt2_fck = {
892 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000893 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000894 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300895 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200896 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
897 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
898 .init = &omap2_init_clksel_parent,
899 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
900 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
901 .clksel = omap24xx_gpt_clksel,
902 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000903};
904
905static struct clk gpt3_ick = {
906 .name = "gpt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700907 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000908 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300909 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200910 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
911 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
912 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000913};
914
915static struct clk gpt3_fck = {
916 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000917 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000918 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300919 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200920 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
921 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
922 .init = &omap2_init_clksel_parent,
923 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
924 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
925 .clksel = omap24xx_gpt_clksel,
926 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000927};
928
929static struct clk gpt4_ick = {
930 .name = "gpt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700931 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000932 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300933 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200934 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
935 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
936 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000937};
938
939static struct clk gpt4_fck = {
940 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000941 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000942 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300943 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200944 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
945 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
946 .init = &omap2_init_clksel_parent,
947 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
948 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
949 .clksel = omap24xx_gpt_clksel,
950 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000951};
952
953static struct clk gpt5_ick = {
954 .name = "gpt5_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700955 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000956 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300957 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200958 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
959 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
960 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000961};
962
963static struct clk gpt5_fck = {
964 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000965 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000966 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300967 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200968 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
969 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
970 .init = &omap2_init_clksel_parent,
971 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
972 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
973 .clksel = omap24xx_gpt_clksel,
974 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000975};
976
977static struct clk gpt6_ick = {
978 .name = "gpt6_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -0700979 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000980 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300981 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200982 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
983 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
984 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000985};
986
987static struct clk gpt6_fck = {
988 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000989 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000990 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300991 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200992 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
993 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
994 .init = &omap2_init_clksel_parent,
995 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
996 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
997 .clksel = omap24xx_gpt_clksel,
998 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000999};
1000
1001static struct clk gpt7_ick = {
1002 .name = "gpt7_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001003 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001004 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001005 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1006 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1007 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001008};
1009
1010static struct clk gpt7_fck = {
1011 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001012 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001013 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001014 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001015 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1016 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1017 .init = &omap2_init_clksel_parent,
1018 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1019 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1020 .clksel = omap24xx_gpt_clksel,
1021 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001022};
1023
1024static struct clk gpt8_ick = {
1025 .name = "gpt8_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001026 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001027 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001028 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001029 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1030 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1031 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001032};
1033
1034static struct clk gpt8_fck = {
1035 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001036 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001037 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001038 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001039 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1040 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1041 .init = &omap2_init_clksel_parent,
1042 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1043 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1044 .clksel = omap24xx_gpt_clksel,
1045 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001046};
1047
1048static struct clk gpt9_ick = {
1049 .name = "gpt9_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001050 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001051 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001052 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001053 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1054 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1055 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001056};
1057
1058static struct clk gpt9_fck = {
1059 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001060 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001061 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001062 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001063 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1064 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1065 .init = &omap2_init_clksel_parent,
1066 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1067 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1068 .clksel = omap24xx_gpt_clksel,
1069 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001070};
1071
1072static struct clk gpt10_ick = {
1073 .name = "gpt10_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001074 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001075 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001076 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001077 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1078 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1079 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001080};
1081
1082static struct clk gpt10_fck = {
1083 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001084 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001085 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001086 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001087 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1088 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1089 .init = &omap2_init_clksel_parent,
1090 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1091 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1092 .clksel = omap24xx_gpt_clksel,
1093 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001094};
1095
1096static struct clk gpt11_ick = {
1097 .name = "gpt11_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001098 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001099 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001100 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001101 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1102 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1103 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001104};
1105
1106static struct clk gpt11_fck = {
1107 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001108 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001109 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001110 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001111 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1112 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1113 .init = &omap2_init_clksel_parent,
1114 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1115 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1116 .clksel = omap24xx_gpt_clksel,
1117 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001118};
1119
1120static struct clk gpt12_ick = {
1121 .name = "gpt12_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001122 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001123 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001124 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001125 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1126 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1127 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001128};
1129
1130static struct clk gpt12_fck = {
1131 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001132 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001133 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001134 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001135 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1136 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1137 .init = &omap2_init_clksel_parent,
1138 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1139 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1140 .clksel = omap24xx_gpt_clksel,
1141 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001142};
1143
1144static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001145 .name = "mcbsp1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001146 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001147 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001148 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001149 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1150 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1151 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001152};
1153
Paul Walmsley1bccb342010-10-08 11:40:17 -06001154static const struct clksel_rate common_mcbsp_96m_rates[] = {
1155 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1156 { .div = 0 }
1157};
1158
1159static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1160 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1161 { .div = 0 }
1162};
1163
1164static const struct clksel mcbsp_fck_clksel[] = {
1165 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1166 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1167 { .parent = NULL }
1168};
1169
Tony Lindgren046d6b22005-11-10 14:26:52 +00001170static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001171 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001172 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001173 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001174 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001175 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001176 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1177 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001178 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1179 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1180 .clksel = mcbsp_fck_clksel,
1181 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001182};
1183
1184static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001185 .name = "mcbsp2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001186 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001187 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001188 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001189 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1190 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1191 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001192};
1193
1194static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001195 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001196 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001197 .parent = &func_96m_ck,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001198 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001199 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001200 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1201 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsley1bccb342010-10-08 11:40:17 -06001202 .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1203 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1204 .clksel = mcbsp_fck_clksel,
1205 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001206};
1207
Tony Lindgren046d6b22005-11-10 14:26:52 +00001208static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001209 .name = "mcspi1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001210 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001211 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001212 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001213 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1214 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1215 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001216};
1217
1218static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001219 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001220 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001221 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001222 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001223 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1224 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1225 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001226};
1227
1228static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001229 .name = "mcspi2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001230 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001231 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001232 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001233 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1234 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1235 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001236};
1237
1238static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001239 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001240 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001241 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001242 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001243 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1244 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1245 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001246};
1247
Tony Lindgren046d6b22005-11-10 14:26:52 +00001248static struct clk uart1_ick = {
1249 .name = "uart1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001250 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001251 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001252 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001253 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1254 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1255 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001256};
1257
1258static struct clk uart1_fck = {
1259 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001260 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001261 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001262 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001263 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1264 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1265 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001266};
1267
1268static struct clk uart2_ick = {
1269 .name = "uart2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001270 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001271 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001272 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001273 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1274 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1275 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001276};
1277
1278static struct clk uart2_fck = {
1279 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001280 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001281 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001282 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001283 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1284 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1285 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001286};
1287
1288static struct clk uart3_ick = {
1289 .name = "uart3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001290 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001291 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001292 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001293 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1294 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1295 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001296};
1297
1298static struct clk uart3_fck = {
1299 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001300 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001301 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001302 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001303 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1304 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1305 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001306};
1307
1308static struct clk gpios_ick = {
1309 .name = "gpios_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001310 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001311 .parent = &wu_l4_ick,
1312 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001313 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1314 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1315 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001316};
1317
1318static struct clk gpios_fck = {
1319 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001320 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001321 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001322 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001323 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1324 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1325 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001326};
1327
1328static struct clk mpu_wdt_ick = {
1329 .name = "mpu_wdt_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001330 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001331 .parent = &wu_l4_ick,
1332 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001333 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1334 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1335 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001336};
1337
1338static struct clk mpu_wdt_fck = {
1339 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001340 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001341 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001342 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001343 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1344 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1345 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001346};
1347
1348static struct clk sync_32k_ick = {
1349 .name = "sync_32k_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001350 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001351 .parent = &wu_l4_ick,
1352 .clkdm_name = "wkup_clkdm",
Russell King8ad8ff62009-01-19 15:27:29 +00001353 .flags = ENABLE_ON_INIT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001354 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1355 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1356 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001357};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001358
Tony Lindgren046d6b22005-11-10 14:26:52 +00001359static struct clk wdt1_ick = {
1360 .name = "wdt1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001361 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001362 .parent = &wu_l4_ick,
1363 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001364 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1365 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1366 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001367};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001368
Tony Lindgren046d6b22005-11-10 14:26:52 +00001369static struct clk omapctrl_ick = {
1370 .name = "omapctrl_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001371 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001372 .parent = &wu_l4_ick,
1373 .clkdm_name = "wkup_clkdm",
Russell King8ad8ff62009-01-19 15:27:29 +00001374 .flags = ENABLE_ON_INIT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001375 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1376 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1377 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001378};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001379
Tony Lindgren046d6b22005-11-10 14:26:52 +00001380static struct clk cam_ick = {
1381 .name = "cam_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001382 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001383 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001384 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001385 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1386 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1387 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001388};
1389
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001390/*
1391 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1392 * split into two separate clocks, since the parent clocks are different
1393 * and the clockdomains are also different.
1394 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001395static struct clk cam_fck = {
1396 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001397 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001398 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001399 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001400 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1401 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1402 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001403};
1404
1405static struct clk mailboxes_ick = {
1406 .name = "mailboxes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001407 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001408 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001409 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001410 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1411 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1412 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001413};
1414
1415static struct clk wdt4_ick = {
1416 .name = "wdt4_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001417 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001418 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001419 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001420 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1421 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1422 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001423};
1424
1425static struct clk wdt4_fck = {
1426 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001427 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001428 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001429 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001430 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1431 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1432 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001433};
1434
1435static struct clk wdt3_ick = {
1436 .name = "wdt3_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001437 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001438 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001439 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001440 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1441 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1442 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001443};
1444
1445static struct clk wdt3_fck = {
1446 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001447 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001448 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001449 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001450 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1451 .enable_bit = OMAP2420_EN_WDT3_SHIFT,
1452 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001453};
1454
1455static struct clk mspro_ick = {
1456 .name = "mspro_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001457 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001458 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001459 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001460 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1461 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1462 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001463};
1464
1465static struct clk mspro_fck = {
1466 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001467 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001468 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001469 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001470 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1471 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1472 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001473};
1474
1475static struct clk mmc_ick = {
1476 .name = "mmc_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001477 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001478 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001479 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001480 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1481 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1482 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001483};
1484
1485static struct clk mmc_fck = {
1486 .name = "mmc_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001487 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001488 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001489 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001490 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1491 .enable_bit = OMAP2420_EN_MMC_SHIFT,
1492 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001493};
1494
1495static struct clk fac_ick = {
1496 .name = "fac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001497 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001498 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001499 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001500 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1501 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1502 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001503};
1504
1505static struct clk fac_fck = {
1506 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001507 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001508 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001509 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001510 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1511 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1512 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001513};
1514
1515static struct clk eac_ick = {
1516 .name = "eac_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001517 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001518 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001519 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001520 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1521 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1522 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001523};
1524
1525static struct clk eac_fck = {
1526 .name = "eac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001527 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001528 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001529 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001530 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1531 .enable_bit = OMAP2420_EN_EAC_SHIFT,
1532 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001533};
1534
1535static struct clk hdq_ick = {
1536 .name = "hdq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001537 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001538 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001539 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001540 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1541 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1542 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001543};
1544
1545static struct clk hdq_fck = {
1546 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001547 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001548 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001549 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001550 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1551 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1552 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001553};
1554
1555static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001556 .name = "i2c2_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001557 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001558 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001559 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001560 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1561 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1562 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001563};
1564
1565static struct clk i2c2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001566 .name = "i2c2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001567 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001568 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001569 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001570 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1571 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1572 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001573};
1574
Tony Lindgren046d6b22005-11-10 14:26:52 +00001575static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001576 .name = "i2c1_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001577 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001578 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001579 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001580 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1581 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1582 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001583};
1584
1585static struct clk i2c1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001586 .name = "i2c1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001587 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001588 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001589 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001590 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1591 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1592 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001593};
1594
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001595/*
1596 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1597 * accesses derived from this data.
1598 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001599static struct clk gpmc_fck = {
1600 .name = "gpmc_fck",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001601 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001602 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001603 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001604 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001605 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1606 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001607 .recalc = &followparent_recalc,
1608};
1609
1610static struct clk sdma_fck = {
1611 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001612 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001613 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001614 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001615 .recalc = &followparent_recalc,
1616};
1617
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001618/*
1619 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1620 * accesses derived from this data.
1621 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001622static struct clk sdma_ick = {
1623 .name = "sdma_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001624 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001625 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001626 .clkdm_name = "core_l3_clkdm",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001627 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1628 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001629 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001630};
1631
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001632/*
1633 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1634 * accesses derived from this data.
1635 */
1636static struct clk sdrc_ick = {
1637 .name = "sdrc_ick",
1638 .ops = &clkops_omap2_iclk_idle_only,
1639 .parent = &core_l3_ck,
1640 .flags = ENABLE_ON_INIT,
1641 .clkdm_name = "core_l3_clkdm",
1642 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1643 .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
1644 .recalc = &followparent_recalc,
1645};
1646
Tony Lindgren046d6b22005-11-10 14:26:52 +00001647static struct clk vlynq_ick = {
1648 .name = "vlynq_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001649 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001650 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001651 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001652 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1653 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1654 .recalc = &followparent_recalc,
1655};
1656
1657static const struct clksel_rate vlynq_fck_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001658 { .div = 1, .val = 0, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001659 { .div = 0 }
1660};
1661
1662static const struct clksel_rate vlynq_fck_core_rates[] = {
1663 { .div = 1, .val = 1, .flags = RATE_IN_242X },
1664 { .div = 2, .val = 2, .flags = RATE_IN_242X },
1665 { .div = 3, .val = 3, .flags = RATE_IN_242X },
1666 { .div = 4, .val = 4, .flags = RATE_IN_242X },
1667 { .div = 6, .val = 6, .flags = RATE_IN_242X },
1668 { .div = 8, .val = 8, .flags = RATE_IN_242X },
1669 { .div = 9, .val = 9, .flags = RATE_IN_242X },
1670 { .div = 12, .val = 12, .flags = RATE_IN_242X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -06001671 { .div = 16, .val = 16, .flags = RATE_IN_242X },
Paul Walmsleye32744b2008-03-18 15:47:55 +02001672 { .div = 18, .val = 18, .flags = RATE_IN_242X },
1673 { .div = 0 }
1674};
1675
1676static const struct clksel vlynq_fck_clksel[] = {
1677 { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
1678 { .parent = &core_ck, .rates = vlynq_fck_core_rates },
1679 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +00001680};
1681
1682static struct clk vlynq_fck = {
1683 .name = "vlynq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001684 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001685 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001686 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001687 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1688 .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
1689 .init = &omap2_init_clksel_parent,
1690 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
1691 .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
1692 .clksel = vlynq_fck_clksel,
1693 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001694};
1695
Tony Lindgren046d6b22005-11-10 14:26:52 +00001696static struct clk des_ick = {
1697 .name = "des_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001698 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001699 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001700 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001701 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1702 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1703 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001704};
1705
1706static struct clk sha_ick = {
1707 .name = "sha_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001708 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001709 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001710 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001711 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1712 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1713 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001714};
1715
1716static struct clk rng_ick = {
1717 .name = "rng_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001718 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001719 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001720 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001721 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1722 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1723 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001724};
1725
1726static struct clk aes_ick = {
1727 .name = "aes_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001728 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001729 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001730 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001731 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1732 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1733 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001734};
1735
1736static struct clk pka_ick = {
1737 .name = "pka_ick",
Paul Walmsley6ae690d2011-02-25 15:39:29 -07001738 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001739 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001740 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001741 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1742 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1743 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001744};
1745
1746static struct clk usb_fck = {
1747 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001748 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001749 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001750 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001751 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1752 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1753 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001754};
1755
Tony Lindgren046d6b22005-11-10 14:26:52 +00001756/*
1757 * This clock is a composite clock which does entire set changes then
1758 * forces a rebalance. It keys on the MPU speed, but it really could
1759 * be any key speed part of a set in the rate table.
1760 *
1761 * to really change a set, you need memory table sets which get changed
1762 * in sram, pre-notifiers & post notifiers, changing the top set, without
1763 * having low level display recalc's won't work... this is why dpm notifiers
1764 * work, isr's off, walk a list of clocks already _off_ and not messing with
1765 * the bus.
1766 *
1767 * This clock should have no parent. It embodies the entire upper level
1768 * active set. A parent will mess up some of the init also.
1769 */
1770static struct clk virt_prcm_set = {
1771 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001772 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001773 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001774 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001775 .set_rate = &omap2_select_table_rate,
1776 .round_rate = &omap2_round_to_table_rate,
1777};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001778
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001779
1780/*
1781 * clkdev integration
1782 */
1783
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001784static struct omap_clk omap2420_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001785 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001786 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
1787 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
1788 CLK(NULL, "osc_ck", &osc_ck, CK_242X),
1789 CLK(NULL, "sys_ck", &sys_ck, CK_242X),
1790 CLK(NULL, "alt_ck", &alt_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001791 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
1792 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
1793 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001794 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001795 CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
1796 CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
1797 CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001798 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001799 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
1800 CLK(NULL, "core_ck", &core_ck, CK_242X),
Paul Walmsley1bccb342010-10-08 11:40:17 -06001801 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
1802 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001803 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
1804 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
1805 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
1806 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
1807 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
1808 CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001809 CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
1810 CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
1811 CLK(NULL, "emul_ck", &emul_ck, CK_242X),
1812 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001813 CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001814 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001815 CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
1816 CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001817 CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001818 CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
1819 CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
1820 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001821 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
1822 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
1823 CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001824 /* DSS domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001825 CLK("omapdss", "ick", &dss_ick, CK_242X),
1826 CLK("omapdss", "dss1_fck", &dss1_fck, CK_242X),
1827 CLK("omapdss", "dss2_fck", &dss2_fck, CK_242X),
1828 CLK("omapdss", "tv_fck", &dss_54m_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001829 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001830 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
1831 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
1832 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001833 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001834 CLK(NULL, "l4_ck", &l4_ck, CK_242X),
1835 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001836 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001837 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001838 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001839 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001840 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
1841 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
1842 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
1843 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
1844 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
1845 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
1846 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
1847 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
1848 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
1849 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
1850 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
1851 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
1852 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
1853 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
1854 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
1855 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
1856 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
1857 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
1858 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
1859 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
1860 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
1861 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
1862 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
1863 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
1864 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
1865 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_242X),
1866 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
1867 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_242X),
1868 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
1869 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_242X),
1870 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
1871 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_242X),
1872 CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
1873 CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
1874 CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
1875 CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
1876 CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
1877 CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
1878 CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
1879 CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
1880 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
1881 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_242X),
1882 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
1883 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
1884 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
1885 CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
1886 CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
1887 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
1888 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
1889 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001890 CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
1891 CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001892 CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
1893 CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001894 CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
1895 CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001896 CLK(NULL, "fac_ick", &fac_ick, CK_242X),
1897 CLK(NULL, "fac_fck", &fac_fck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001898 CLK(NULL, "eac_ick", &eac_ick, CK_242X),
1899 CLK(NULL, "eac_fck", &eac_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001900 CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
1901 CLK("omap_hdq.1", "fck", &hdq_fck, CK_242X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001902 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
1903 CLK("omap_i2c.1", "fck", &i2c1_fck, CK_242X),
1904 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
1905 CLK("omap_i2c.2", "fck", &i2c2_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001906 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
1907 CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
1908 CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
Paul Walmsleya56d9ea2011-02-25 15:39:29 -07001909 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001910 CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
1911 CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001912 CLK(NULL, "des_ick", &des_ick, CK_242X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001913 CLK("omap-sham", "ick", &sha_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001914 CLK("omap_rng", "ick", &rng_ick, CK_242X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001915 CLK("omap-aes", "ick", &aes_ick, CK_242X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001916 CLK(NULL, "pka_ick", &pka_ick, CK_242X),
1917 CLK(NULL, "usb_fck", &usb_fck, CK_242X),
Felipe Balbi05ac10d2010-12-02 08:49:26 +02001918 CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001919};
1920
1921/*
1922 * init code
1923 */
1924
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001925int __init omap2420_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001926{
1927 const struct prcm_config *prcm;
1928 struct omap_clk *c;
1929 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001930
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001931 prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
1932 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
1933 cpu_mask = RATE_IN_242X;
1934 rate_table = omap2420_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001935
1936 clk_init(&omap2_clk_functions);
1937
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001938 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1939 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001940 clk_preinit(c->lk.clk);
1941
1942 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
1943 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07001944 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001945 propagate_rate(&sys_ck);
1946
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001947 for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
1948 c++) {
1949 clkdev_add(&c->lk);
1950 clk_register(c->lk.clk);
1951 omap2_init_clk_clkdm(c->lk.clk);
1952 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001953
Paul Walmsleyc6461f52011-02-25 15:49:53 -07001954 /* Disable autoidle on all clocks; let the PM code enable it later */
1955 omap_clk_disable_autoidle_all();
1956
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001957 /* Check the MPU rate set by bootloader */
1958 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
1959 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
1960 if (!(prcm->flags & cpu_mask))
1961 continue;
1962 if (prcm->xtal_speed != sys_ck.rate)
1963 continue;
1964 if (prcm->dpll_speed <= clkrate)
1965 break;
1966 }
1967 curr_prcm_set = prcm;
1968
1969 recalculate_root_clocks();
1970
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001971 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
1972 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
1973 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001974
1975 /*
1976 * Only enable those clocks we will need, let the drivers
1977 * enable other clocks as necessary
1978 */
1979 clk_enable_init_clocks();
1980
1981 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
1982 vclk = clk_get(NULL, "virt_prcm_set");
1983 sclk = clk_get(NULL, "sys_ck");
1984 dclk = clk_get(NULL, "dpll_ck");
1985
1986 return 0;
1987}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001988