blob: 5b71b5772dc6119622a043880bc70f0d8b6845b2 [file] [log] [blame]
Jingoo Han4b1ced82013-07-31 17:14:10 +09001/*
2 * Synopsys Designware PCIe host controller driver
3 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Seungwon Jeon18edf452013-10-09 09:12:21 -060014#ifndef _PCIE_DESIGNWARE_H
15#define _PCIE_DESIGNWARE_H
16
Kishon Vijay Abraham Ib90dc392017-02-15 18:48:10 +053017/* Parameters for the waiting for link up routine */
18#define LINK_WAIT_MAX_RETRIES 10
19#define LINK_WAIT_USLEEP_MIN 90000
20#define LINK_WAIT_USLEEP_MAX 100000
21
22/* Parameters for the waiting for iATU enabled routine */
23#define LINK_WAIT_MAX_IATU_RETRIES 5
24#define LINK_WAIT_IATU_MIN 9000
25#define LINK_WAIT_IATU_MAX 10000
26
27/* Synopsys-specific PCIe configuration registers */
28#define PCIE_PORT_LINK_CONTROL 0x710
29#define PORT_LINK_MODE_MASK (0x3f << 16)
30#define PORT_LINK_MODE_1_LANES (0x1 << 16)
31#define PORT_LINK_MODE_2_LANES (0x3 << 16)
32#define PORT_LINK_MODE_4_LANES (0x7 << 16)
33#define PORT_LINK_MODE_8_LANES (0xf << 16)
34
35#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
36#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
37#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
38#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
39#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
40#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
41#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
42
43#define PCIE_MSI_ADDR_LO 0x820
44#define PCIE_MSI_ADDR_HI 0x824
45#define PCIE_MSI_INTR0_ENABLE 0x828
46#define PCIE_MSI_INTR0_MASK 0x82C
47#define PCIE_MSI_INTR0_STATUS 0x830
48
49#define PCIE_ATU_VIEWPORT 0x900
50#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
51#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
52#define PCIE_ATU_REGION_INDEX2 (0x2 << 0)
53#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
54#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
55#define PCIE_ATU_CR1 0x904
56#define PCIE_ATU_TYPE_MEM (0x0 << 0)
57#define PCIE_ATU_TYPE_IO (0x2 << 0)
58#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
59#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
60#define PCIE_ATU_CR2 0x908
61#define PCIE_ATU_ENABLE (0x1 << 31)
62#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
63#define PCIE_ATU_LOWER_BASE 0x90C
64#define PCIE_ATU_UPPER_BASE 0x910
65#define PCIE_ATU_LIMIT 0x914
66#define PCIE_ATU_LOWER_TARGET 0x918
67#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
68#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
69#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
70#define PCIE_ATU_UPPER_TARGET 0x91C
71
72/*
73 * iATU Unroll-specific register definitions
74 * From 4.80 core version the address translation will be made by unroll
75 */
76#define PCIE_ATU_UNR_REGION_CTRL1 0x00
77#define PCIE_ATU_UNR_REGION_CTRL2 0x04
78#define PCIE_ATU_UNR_LOWER_BASE 0x08
79#define PCIE_ATU_UNR_UPPER_BASE 0x0C
80#define PCIE_ATU_UNR_LIMIT 0x10
81#define PCIE_ATU_UNR_LOWER_TARGET 0x14
82#define PCIE_ATU_UNR_UPPER_TARGET 0x18
83
84/* Register address builder */
85#define PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(region) \
86 ((0x3 << 20) | ((region) << 9))
87
Jingoo Hanf342d942013-09-06 15:54:59 +090088/*
89 * Maximum number of MSI IRQs can be 256 per controller. But keep
90 * it 32 as of now. Probably we will never need more than 32. If needed,
91 * then increment it in multiple of 32.
92 */
93#define MAX_MSI_IRQS 32
94#define MAX_MSI_CTRLS (MAX_MSI_IRQS / 32)
95
Jingoo Han4b1ced82013-07-31 17:14:10 +090096struct pcie_port {
97 struct device *dev;
98 u8 root_bus_nr;
99 void __iomem *dbi_base;
100 u64 cfg0_base;
101 void __iomem *va_cfg0_base;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600102 u32 cfg0_size;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900103 u64 cfg1_base;
104 void __iomem *va_cfg1_base;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600105 u32 cfg1_size;
Zhou Wang0021d222015-10-29 19:57:06 -0500106 resource_size_t io_base;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600107 phys_addr_t io_bus_addr;
108 u32 io_size;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900109 u64 mem_base;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600110 phys_addr_t mem_bus_addr;
111 u32 mem_size;
Zhou Wang0021d222015-10-29 19:57:06 -0500112 struct resource *cfg;
113 struct resource *io;
114 struct resource *mem;
115 struct resource *busn;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900116 int irq;
117 u32 lanes;
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530118 u32 num_viewport;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900119 struct pcie_host_ops *ops;
Jingoo Hanf342d942013-09-06 15:54:59 +0900120 int msi_irq;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900121 struct irq_domain *irq_domain;
Jingoo Hanf342d942013-09-06 15:54:59 +0900122 unsigned long msi_data;
Joao Pintoa0601a42016-08-10 11:02:39 +0100123 u8 iatu_unroll_enabled;
Jingoo Hanf342d942013-09-06 15:54:59 +0900124 DECLARE_BITMAP(msi_irq_in_use, MAX_MSI_IRQS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900125};
126
127struct pcie_host_ops {
Bjorn Helgaas7e00dfd2016-10-06 13:25:46 -0500128 u32 (*readl_rc)(struct pcie_port *pp, u32 reg);
Bjorn Helgaasad880212016-10-06 13:25:46 -0500129 void (*writel_rc)(struct pcie_port *pp, u32 reg, u32 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900130 int (*rd_own_conf)(struct pcie_port *pp, int where, int size, u32 *val);
131 int (*wr_own_conf)(struct pcie_port *pp, int where, int size, u32 val);
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400132 int (*rd_other_conf)(struct pcie_port *pp, struct pci_bus *bus,
133 unsigned int devfn, int where, int size, u32 *val);
134 int (*wr_other_conf)(struct pcie_port *pp, struct pci_bus *bus,
135 unsigned int devfn, int where, int size, u32 val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900136 int (*link_up)(struct pcie_port *pp);
137 void (*host_init)(struct pcie_port *pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400138 void (*msi_set_irq)(struct pcie_port *pp, int irq);
139 void (*msi_clear_irq)(struct pcie_port *pp, int irq);
Lucas Stach98a97e62015-09-18 13:58:35 -0500140 phys_addr_t (*get_msi_addr)(struct pcie_port *pp);
Minghuan Lian24832b42014-09-23 22:28:59 +0800141 u32 (*get_msi_data)(struct pcie_port *pp, int pos);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400142 void (*scan_bus)(struct pcie_port *pp);
Yijing Wangc2791b82014-11-11 17:45:45 -0700143 int (*msi_host_init)(struct pcie_port *pp, struct msi_controller *chip);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900144};
145
Bjorn Helgaas8ad75012016-10-06 13:25:47 -0500146u32 dw_pcie_readl_rc(struct pcie_port *pp, u32 reg);
147void dw_pcie_writel_rc(struct pcie_port *pp, u32 reg, u32 val);
Kishon Vijay Abraham I19ce01cc2017-02-15 18:48:12 +0530148int dw_pcie_read(void __iomem *addr, int size, u32 *val);
149int dw_pcie_write(void __iomem *addr, int size, u32 val);
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100150irqreturn_t dw_handle_msi_irq(struct pcie_port *pp);
Jingoo Hanf342d942013-09-06 15:54:59 +0900151void dw_pcie_msi_init(struct pcie_port *pp);
Joao Pinto886bc5c2016-03-10 14:44:35 -0600152int dw_pcie_wait_for_link(struct pcie_port *pp);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900153int dw_pcie_link_up(struct pcie_port *pp);
154void dw_pcie_setup_rc(struct pcie_port *pp);
155int dw_pcie_host_init(struct pcie_port *pp);
Seungwon Jeon18edf452013-10-09 09:12:21 -0600156
157#endif /* _PCIE_DESIGNWARE_H */