blob: 1e19c8fd8b823d0419d537be27a2058727c6d30a [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 STMMAC Common Header File
3
4 Copyright (C) 2007-2009 STMicroelectronics Ltd
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
23*******************************************************************************/
24
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +000025#ifndef __COMMON_H__
26#define __COMMON_H__
27
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000028#include <linux/etherdevice.h>
Giuseppe CAVALLARO5e33c792010-01-06 23:07:21 +000029#include <linux/netdevice.h>
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000030#include <linux/phy.h>
31#include <linux/module.h>
Giuseppe CAVALLARO8f617542010-04-13 20:21:16 +000032#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
33#define STMMAC_VLAN_TAG_USED
34#include <linux/if_vlan.h>
35#endif
36
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000037#include "descs.h"
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +000038#include "mmc.h"
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000039
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000040/* Synopsys Core versions */
41#define DWMAC_CORE_3_40 0x34
42#define DWMAC_CORE_3_50 0x35
43
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000044#undef FRAME_FILTER_DEBUG
45/* #define FRAME_FILTER_DEBUG */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070046
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +010047/* Extra statistic and debug information exposed by ethtool */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070048struct stmmac_extra_stats {
49 /* Transmit errors */
50 unsigned long tx_underflow ____cacheline_aligned;
51 unsigned long tx_carrier;
52 unsigned long tx_losscarrier;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000053 unsigned long vlan_tag;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054 unsigned long tx_deferred;
55 unsigned long tx_vlan;
56 unsigned long tx_jabber;
57 unsigned long tx_frame_flushed;
58 unsigned long tx_payload_error;
59 unsigned long tx_ip_header_error;
60 /* Receive errors */
61 unsigned long rx_desc;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000062 unsigned long sa_filter_fail;
63 unsigned long overflow_error;
64 unsigned long ipc_csum_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065 unsigned long rx_collision;
66 unsigned long rx_crc;
Giuseppe CAVALLARO1cc5a732012-02-15 00:10:37 +000067 unsigned long dribbling_bit;
Giuseppe Cavallaro1b924032010-02-04 09:33:21 -080068 unsigned long rx_length;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069 unsigned long rx_mii;
70 unsigned long rx_multicast;
71 unsigned long rx_gmac_overflow;
72 unsigned long rx_watchdog;
73 unsigned long da_rx_filter_fail;
74 unsigned long sa_rx_filter_fail;
75 unsigned long rx_missed_cntr;
76 unsigned long rx_overflow_cntr;
77 unsigned long rx_vlan;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000078 /* Tx/Rx IRQ error info */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070079 unsigned long tx_undeflow_irq;
80 unsigned long tx_process_stopped_irq;
81 unsigned long tx_jabber_irq;
82 unsigned long rx_overflow_irq;
83 unsigned long rx_buf_unav_irq;
84 unsigned long rx_process_stopped_irq;
85 unsigned long rx_watchdog_irq;
86 unsigned long tx_early_irq;
87 unsigned long fatal_bus_error_irq;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000088 /* Tx/Rx IRQ Events */
89 unsigned long rx_early_irq;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070090 unsigned long threshold;
91 unsigned long tx_pkt_n;
92 unsigned long rx_pkt_n;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093 unsigned long normal_irq_n;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +000094 unsigned long rx_normal_irq_n;
95 unsigned long napi_poll;
96 unsigned long tx_normal_irq_n;
97 unsigned long tx_clean;
98 unsigned long tx_reset_ic_bit;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000099 unsigned long irq_receive_pmt_irq_n;
100 /* MMC info */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000101 unsigned long mmc_tx_irq_n;
102 unsigned long mmc_rx_irq_n;
103 unsigned long mmc_rx_csum_offload_irq_n;
104 /* EEE */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105 unsigned long irq_tx_path_in_lpi_mode_n;
106 unsigned long irq_tx_path_exit_lpi_mode_n;
107 unsigned long irq_rx_path_in_lpi_mode_n;
108 unsigned long irq_rx_path_exit_lpi_mode_n;
109 unsigned long phy_eee_wakeup_error_n;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000110 /* Extended RDES status */
111 unsigned long ip_hdr_err;
112 unsigned long ip_payload_err;
113 unsigned long ip_csum_bypassed;
114 unsigned long ipv4_pkt_rcvd;
115 unsigned long ipv6_pkt_rcvd;
116 unsigned long rx_msg_type_ext_no_ptp;
117 unsigned long rx_msg_type_sync;
118 unsigned long rx_msg_type_follow_up;
119 unsigned long rx_msg_type_delay_req;
120 unsigned long rx_msg_type_delay_resp;
121 unsigned long rx_msg_type_pdelay_req;
122 unsigned long rx_msg_type_pdelay_resp;
123 unsigned long rx_msg_type_pdelay_follow_up;
124 unsigned long ptp_frame_type;
125 unsigned long ptp_ver;
126 unsigned long timestamp_dropped;
127 unsigned long av_pkt_rcvd;
128 unsigned long av_tagged_pkt_rcvd;
129 unsigned long vlan_tag_priority_val;
130 unsigned long l3_filter_match;
131 unsigned long l4_filter_match;
132 unsigned long l3_l4_filter_no_match;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000133 /* PCS */
134 unsigned long irq_pcs_ane_n;
135 unsigned long irq_pcs_link_n;
136 unsigned long irq_rgmii_n;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000137 unsigned long pcs_link;
138 unsigned long pcs_duplex;
139 unsigned long pcs_speed;
Giuseppe CAVALLARO2f7a7912015-11-30 11:33:10 +0100140 /* debug register */
141 unsigned long mtl_tx_status_fifo_full;
142 unsigned long mtl_tx_fifo_not_empty;
143 unsigned long mmtl_fifo_ctrl;
144 unsigned long mtl_tx_fifo_read_ctrl_write;
145 unsigned long mtl_tx_fifo_read_ctrl_wait;
146 unsigned long mtl_tx_fifo_read_ctrl_read;
147 unsigned long mtl_tx_fifo_read_ctrl_idle;
148 unsigned long mac_tx_in_pause;
149 unsigned long mac_tx_frame_ctrl_xfer;
150 unsigned long mac_tx_frame_ctrl_idle;
151 unsigned long mac_tx_frame_ctrl_wait;
152 unsigned long mac_tx_frame_ctrl_pause;
153 unsigned long mac_gmii_tx_proto_engine;
154 unsigned long mtl_rx_fifo_fill_level_full;
155 unsigned long mtl_rx_fifo_fill_above_thresh;
156 unsigned long mtl_rx_fifo_fill_below_thresh;
157 unsigned long mtl_rx_fifo_fill_level_empty;
158 unsigned long mtl_rx_fifo_read_ctrl_flush;
159 unsigned long mtl_rx_fifo_read_ctrl_read_data;
160 unsigned long mtl_rx_fifo_read_ctrl_status;
161 unsigned long mtl_rx_fifo_read_ctrl_idle;
162 unsigned long mtl_rx_fifo_ctrl_active;
163 unsigned long mac_rx_frame_ctrl_fifo;
164 unsigned long mac_gmii_rx_proto_engine;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700165};
166
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000167/* CSR Frequency Access Defines*/
168#define CSR_F_35M 35000000
169#define CSR_F_60M 60000000
170#define CSR_F_100M 100000000
171#define CSR_F_150M 150000000
172#define CSR_F_250M 250000000
173#define CSR_F_300M 300000000
174
175#define MAC_CSR_H_FRQ_MASK 0x20
176
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000177#define HASH_TABLE_SIZE 64
Vince Bridgersf88203a2015-04-15 11:17:42 -0500178#define PAUSE_TIME 0xffff
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000179
180/* Flow Control defines */
181#define FLOW_OFF 0
182#define FLOW_RX 1
183#define FLOW_TX 2
184#define FLOW_AUTO (FLOW_TX | FLOW_RX)
185
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000186/* PCS defines */
187#define STMMAC_PCS_RGMII (1 << 0)
188#define STMMAC_PCS_SGMII (1 << 1)
189#define STMMAC_PCS_TBI (1 << 2)
190#define STMMAC_PCS_RTBI (1 << 3)
191
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000192#define SF_DMA_MODE 1 /* DMA STORE-AND-FORWARD Operation Mode */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000193
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000194/* DAM HW feature register fields */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000195#define DMA_HW_FEAT_MIISEL 0x00000001 /* 10/100 Mbps Support */
196#define DMA_HW_FEAT_GMIISEL 0x00000002 /* 1000 Mbps Support */
197#define DMA_HW_FEAT_HDSEL 0x00000004 /* Half-Duplex Support */
198#define DMA_HW_FEAT_EXTHASHEN 0x00000008 /* Expanded DA Hash Filter */
199#define DMA_HW_FEAT_HASHSEL 0x00000010 /* HASH Filter */
200#define DMA_HW_FEAT_ADDMAC 0x00000020 /* Multiple MAC Addr Reg */
201#define DMA_HW_FEAT_PCSSEL 0x00000040 /* PCS registers */
202#define DMA_HW_FEAT_L3L4FLTREN 0x00000080 /* Layer 3 & Layer 4 Feature */
203#define DMA_HW_FEAT_SMASEL 0x00000100 /* SMA(MDIO) Interface */
204#define DMA_HW_FEAT_RWKSEL 0x00000200 /* PMT Remote Wakeup */
205#define DMA_HW_FEAT_MGKSEL 0x00000400 /* PMT Magic Packet */
206#define DMA_HW_FEAT_MMCSEL 0x00000800 /* RMON Module */
207#define DMA_HW_FEAT_TSVER1SEL 0x00001000 /* Only IEEE 1588-2002 */
208#define DMA_HW_FEAT_TSVER2SEL 0x00002000 /* IEEE 1588-2008 PTPv2 */
209#define DMA_HW_FEAT_EEESEL 0x00004000 /* Energy Efficient Ethernet */
210#define DMA_HW_FEAT_AVSEL 0x00008000 /* AV Feature */
211#define DMA_HW_FEAT_TXCOESEL 0x00010000 /* Checksum Offload in Tx */
212#define DMA_HW_FEAT_RXTYP1COE 0x00020000 /* IP COE (Type 1) in Rx */
213#define DMA_HW_FEAT_RXTYP2COE 0x00040000 /* IP COE (Type 2) in Rx */
214#define DMA_HW_FEAT_RXFIFOSIZE 0x00080000 /* Rx FIFO > 2048 Bytes */
215#define DMA_HW_FEAT_RXCHCNT 0x00300000 /* No. additional Rx Channels */
216#define DMA_HW_FEAT_TXCHCNT 0x00c00000 /* No. additional Tx Channels */
217#define DMA_HW_FEAT_ENHDESSEL 0x01000000 /* Alternate Descriptor */
218/* Timestamping with Internal System Time */
219#define DMA_HW_FEAT_INTTSEN 0x02000000
220#define DMA_HW_FEAT_FLEXIPPSEN 0x04000000 /* Flexible PPS Output */
221#define DMA_HW_FEAT_SAVLANINS 0x08000000 /* Source Addr or VLAN */
222#define DMA_HW_FEAT_ACTPHYIF 0x70000000 /* Active/selected PHY iface */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +0000223#define DEFAULT_DMA_PBL 8
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000224
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000225/* Max/Min RI Watchdog Timer count value */
226#define MAX_DMA_RIWT 0xff
227#define MIN_DMA_RIWT 0x20
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000228/* Tx coalesce parameters */
229#define STMMAC_COAL_TX_TIMER 40000
230#define STMMAC_MAX_COAL_TX_TICK 100000
231#define STMMAC_TX_MAX_FRAMES 256
232#define STMMAC_TX_FRAMES 64
233
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000234/* Rx IPC status */
235enum rx_frame_status {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700236 good_frame = 0,
237 discard_frame = 1,
238 csum_none = 2,
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +0000239 llc_snap = 4,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700240};
241
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000242enum dma_irq_status {
243 tx_hard_error = 0x1,
244 tx_hard_error_bump_tc = 0x2,
245 handle_rx = 0x4,
246 handle_tx = 0x8,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000247};
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700248
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100249/* EEE and LPI defines */
nandini sharma162fb1d2014-08-28 08:11:41 +0200250#define CORE_IRQ_TX_PATH_IN_LPI_MODE (1 << 0)
251#define CORE_IRQ_TX_PATH_EXIT_LPI_MODE (1 << 1)
252#define CORE_IRQ_RX_PATH_IN_LPI_MODE (1 << 2)
253#define CORE_IRQ_RX_PATH_EXIT_LPI_MODE (1 << 3)
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000254
255#define CORE_PCS_ANE_COMPLETE (1 << 5)
256#define CORE_PCS_LINK_STATUS (1 << 6)
257#define CORE_RGMII_IRQ (1 << 7)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000258
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100259/* Physical Coding Sublayer */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000260struct rgmii_adv {
261 unsigned int pause;
262 unsigned int duplex;
263 unsigned int lp_pause;
264 unsigned int lp_duplex;
265};
266
267#define STMMAC_PCS_PAUSE 1
268#define STMMAC_PCS_ASYM_PAUSE 2
269
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000270/* DMA HW capabilities */
271struct dma_features {
272 unsigned int mbps_10_100;
273 unsigned int mbps_1000;
274 unsigned int half_duplex;
275 unsigned int hash_filter;
276 unsigned int multi_addr;
277 unsigned int pcs;
278 unsigned int sma_mdio;
279 unsigned int pmt_remote_wake_up;
280 unsigned int pmt_magic_frame;
281 unsigned int rmon;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000282 /* IEEE 1588-2002 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000283 unsigned int time_stamp;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000284 /* IEEE 1588-2008 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000285 unsigned int atime_stamp;
286 /* 802.3az - Energy-Efficient Ethernet (EEE) */
287 unsigned int eee;
288 unsigned int av;
289 /* TX and RX csum */
290 unsigned int tx_coe;
291 unsigned int rx_coe_type1;
292 unsigned int rx_coe_type2;
293 unsigned int rxfifo_over_2048;
294 /* TX and RX number of channels */
295 unsigned int number_rx_channel;
296 unsigned int number_tx_channel;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000297 /* Alternate (enhanced) DESC mode */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000298 unsigned int enh_desc;
299};
300
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000301/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
302#define BUF_SIZE_16KiB 16384
303#define BUF_SIZE_8KiB 8192
304#define BUF_SIZE_4KiB 4096
305#define BUF_SIZE_2KiB 2048
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700306
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000307/* Power Down and WOL */
308#define PMT_NOT_SUPPORTED 0
309#define PMT_SUPPORTED 1
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700310
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000311/* Common MAC defines */
312#define MAC_CTRL_REG 0x00000000 /* MAC Control */
313#define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */
314#define MAC_RNABLE_RX 0x00000004 /* Receiver Enable */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700315
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000316/* Default LPI timers */
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200317#define STMMAC_DEFAULT_LIT_LS 0x3E8
nandini sharma438a62b2014-08-28 08:11:42 +0200318#define STMMAC_DEFAULT_TWT_LS 0x1E
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000319
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000320#define STMMAC_CHAIN_MODE 0x1
321#define STMMAC_RING_MODE 0x2
322
Vince Bridgers2618abb2014-01-20 05:39:01 -0600323#define JUMBO_LEN 9000
324
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100325/* Descriptors helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000326struct stmmac_desc_ops {
327 /* DMA RX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000328 void (*init_rx_desc) (struct dma_desc *p, int disable_rx_ic, int mode,
329 int end);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000330 /* DMA TX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000331 void (*init_tx_desc) (struct dma_desc *p, int mode, int end);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700332
333 /* Invoked by the xmit function to prepare the tx descriptor */
334 void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000335 int csum_flag, int mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700336 /* Set/get the owner of the descriptor */
337 void (*set_tx_owner) (struct dma_desc *p);
338 int (*get_tx_owner) (struct dma_desc *p);
339 /* Invoked by the xmit function to close the tx descriptor */
340 void (*close_tx_desc) (struct dma_desc *p);
341 /* Clean the tx descriptor as soon as the tx irq is received */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000342 void (*release_tx_desc) (struct dma_desc *p, int mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700343 /* Clear interrupt on tx frame completion. When this bit is
344 * set an interrupt happens as soon as the frame is transmitted */
345 void (*clear_tx_ic) (struct dma_desc *p);
346 /* Last tx segment reports the transmit status */
347 int (*get_tx_ls) (struct dma_desc *p);
348 /* Return the transmit status looking at the TDES1 */
349 int (*tx_status) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000350 struct dma_desc *p, void __iomem *ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700351 /* Get the buffer size from the descriptor */
352 int (*get_tx_len) (struct dma_desc *p);
353 /* Handle extra events on specific interrupts hw dependent */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700354 int (*get_rx_owner) (struct dma_desc *p);
355 void (*set_rx_owner) (struct dma_desc *p);
356 /* Get the receive frame size */
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000357 int (*get_rx_frame_len) (struct dma_desc *p, int rx_coe_type);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700358 /* Return the reception status looking at the RDES1 */
359 int (*rx_status) (void *data, struct stmmac_extra_stats *x,
360 struct dma_desc *p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000361 void (*rx_extended_status) (void *data, struct stmmac_extra_stats *x,
362 struct dma_extended_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 /* Set tx timestamp enable bit */
364 void (*enable_tx_timestamp) (struct dma_desc *p);
365 /* get tx timestamp status */
366 int (*get_tx_timestamp_status) (struct dma_desc *p);
367 /* get timestamp value */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000368 u64(*get_timestamp) (void *desc, u32 ats);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000369 /* get rx timestamp status */
370 int (*get_rx_timestamp_status) (void *desc, u32 ats);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000371};
372
Andy Shevchenko915af652014-11-05 11:45:32 +0200373extern const struct stmmac_desc_ops enh_desc_ops;
374extern const struct stmmac_desc_ops ndesc_ops;
375
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100376/* Specific DMA helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000377struct stmmac_dma_ops {
378 /* DMA core initialization */
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +0000379 int (*init) (void __iomem *ioaddr, int pbl, int fb, int mb,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000380 int burst_len, u32 dma_tx, u32 dma_rx, int atds);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000381 /* Dump DMA registers */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000382 void (*dump_regs) (void __iomem *ioaddr);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000383 /* Set tx/rx threshold in the csr6 register
384 * An invalid value enables the store-and-forward mode */
Vince Bridgersf88203a2015-04-15 11:17:42 -0500385 void (*dma_mode)(void __iomem *ioaddr, int txmode, int rxmode,
386 int rxfifosz);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000387 /* To track extra statistic (if supported) */
388 void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000389 void __iomem *ioaddr);
390 void (*enable_dma_transmission) (void __iomem *ioaddr);
391 void (*enable_dma_irq) (void __iomem *ioaddr);
392 void (*disable_dma_irq) (void __iomem *ioaddr);
393 void (*start_tx) (void __iomem *ioaddr);
394 void (*stop_tx) (void __iomem *ioaddr);
395 void (*start_rx) (void __iomem *ioaddr);
396 void (*stop_rx) (void __iomem *ioaddr);
397 int (*dma_interrupt) (void __iomem *ioaddr,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000398 struct stmmac_extra_stats *x);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000399 /* If supported then get the optional core features */
400 unsigned int (*get_hw_feature) (void __iomem *ioaddr);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000401 /* Program the HW RX Watchdog */
402 void (*rx_watchdog) (void __iomem *ioaddr, u32 riwt);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000403};
404
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500405struct mac_device_info;
406
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100407/* Helpers to program the MAC core */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000408struct stmmac_ops {
409 /* MAC core initialization */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500410 void (*core_init)(struct mac_device_info *hw, int mtu);
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000411 /* Enable and verify that the IPC module is supported */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500412 int (*rx_ipc)(struct mac_device_info *hw);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000413 /* Dump MAC registers */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500414 void (*dump_regs)(struct mac_device_info *hw);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000415 /* Handle extra events on specific interrupts hw dependent */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500416 int (*host_irq_status)(struct mac_device_info *hw,
417 struct stmmac_extra_stats *x);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700418 /* Multicast filter setting */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500419 void (*set_filter)(struct mac_device_info *hw, struct net_device *dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700420 /* Flow control setting */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500421 void (*flow_ctrl)(struct mac_device_info *hw, unsigned int duplex,
422 unsigned int fc, unsigned int pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700423 /* Set power management mode (e.g. magic frame) */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500424 void (*pmt)(struct mac_device_info *hw, unsigned long mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700425 /* Set/Get Unicast MAC addresses */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500426 void (*set_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
427 unsigned int reg_n);
428 void (*get_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
429 unsigned int reg_n);
430 void (*set_eee_mode)(struct mac_device_info *hw);
431 void (*reset_eee_mode)(struct mac_device_info *hw);
432 void (*set_eee_timer)(struct mac_device_info *hw, int ls, int tw);
433 void (*set_eee_pls)(struct mac_device_info *hw, int link);
434 void (*ctrl_ane)(struct mac_device_info *hw, bool restart);
435 void (*get_adv)(struct mac_device_info *hw, struct rgmii_adv *adv);
Giuseppe CAVALLARO2f7a7912015-11-30 11:33:10 +0100436 void (*debug)(void __iomem *ioaddr, struct stmmac_extra_stats *x);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700437};
438
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100439/* PTP and HW Timer helpers */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000440struct stmmac_hwtimestamp {
441 void (*config_hw_tstamping) (void __iomem *ioaddr, u32 data);
Phil Reid19d857c2015-12-14 11:32:01 +0800442 u32 (*config_sub_second_increment) (void __iomem *ioaddr, u32 clk_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000443 int (*init_systime) (void __iomem *ioaddr, u32 sec, u32 nsec);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000444 int (*config_addend) (void __iomem *ioaddr, u32 addend);
445 int (*adjust_systime) (void __iomem *ioaddr, u32 sec, u32 nsec,
446 int add_sub);
447 u64(*get_systime) (void __iomem *ioaddr);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448};
449
Andy Shevchenko915af652014-11-05 11:45:32 +0200450extern const struct stmmac_hwtimestamp stmmac_ptp;
451
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700452struct mac_link {
453 int port;
454 int duplex;
455 int speed;
456};
457
458struct mii_regs {
459 unsigned int addr; /* MII Address */
460 unsigned int data; /* MII Data */
461};
462
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100463/* Helpers to manage the descriptors for chain and ring modes */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100464struct stmmac_mode_ops {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000465 void (*init) (void *des, dma_addr_t phy_addr, unsigned int size,
466 unsigned int extend_desc);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000467 unsigned int (*is_jumbo_frm) (int len, int ehn_desc);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +0200468 int (*jumbo_frm)(void *priv, struct sk_buff *skb, int csum);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100469 int (*set_16kib_bfsize)(int mtu);
470 void (*init_desc3)(struct dma_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 void (*refill_desc3) (void *priv, struct dma_desc *p);
472 void (*clean_desc3) (void *priv, struct dma_desc *p);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000473};
474
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700475struct mac_device_info {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000476 const struct stmmac_ops *mac;
477 const struct stmmac_desc_ops *desc;
478 const struct stmmac_dma_ops *dma;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100479 const struct stmmac_mode_ops *mode;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 const struct stmmac_hwtimestamp *ptp;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000481 struct mii_regs mii; /* MII register Addresses */
482 struct mac_link link;
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +0000483 unsigned int synopsys_uid;
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500484 void __iomem *pcsr; /* vpointer to device CSRs */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500485 int multicast_filter_bins;
486 int unicast_filter_entries;
487 int mcast_bits_log2;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +0200488 unsigned int rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700489};
490
Vince Bridgers3b57de92014-07-31 15:49:17 -0500491struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr, int mcbins,
492 int perfect_uc_entries);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000493struct mac_device_info *dwmac100_setup(void __iomem *ioaddr);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000494
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700495void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
496 unsigned int high, unsigned int low);
497void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
498 unsigned int high, unsigned int low);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000499
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700500void stmmac_set_mac(void __iomem *ioaddr, bool enable);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000501
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700502void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100503extern const struct stmmac_mode_ops ring_mode_ops;
504extern const struct stmmac_mode_ops chain_mode_ops;
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +0000505
506#endif /* __COMMON_H__ */