blob: a89055fa72d83165e3bdb43570762b70e1cfc88c [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Jubin John05d6ac12016-02-14 20:22:17 -08002 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48#include <rdma/ib_mad.h>
49#include <rdma/ib_user_verbs.h>
50#include <linux/io.h>
51#include <linux/module.h>
52#include <linux/utsname.h>
53#include <linux/rculist.h>
54#include <linux/mm.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040055#include <linux/vmalloc.h>
56
57#include "hfi.h"
58#include "common.h"
59#include "device.h"
60#include "trace.h"
61#include "qp.h"
Mike Marciniszyn45842ab2016-02-14 12:44:34 -080062#include "verbs_txreq.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040063
Dennis Dalessandro895420d2016-01-19 14:42:28 -080064static unsigned int hfi1_lkey_table_size = 16;
Mike Marciniszyn77241052015-07-30 15:17:43 -040065module_param_named(lkey_table_size, hfi1_lkey_table_size, uint,
66 S_IRUGO);
67MODULE_PARM_DESC(lkey_table_size,
68 "LKEY table size in bits (2^n, 1 <= n <= 23)");
69
70static unsigned int hfi1_max_pds = 0xFFFF;
71module_param_named(max_pds, hfi1_max_pds, uint, S_IRUGO);
72MODULE_PARM_DESC(max_pds,
73 "Maximum number of protection domains to support");
74
75static unsigned int hfi1_max_ahs = 0xFFFF;
76module_param_named(max_ahs, hfi1_max_ahs, uint, S_IRUGO);
77MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
78
79unsigned int hfi1_max_cqes = 0x2FFFF;
80module_param_named(max_cqes, hfi1_max_cqes, uint, S_IRUGO);
81MODULE_PARM_DESC(max_cqes,
82 "Maximum number of completion queue entries to support");
83
84unsigned int hfi1_max_cqs = 0x1FFFF;
85module_param_named(max_cqs, hfi1_max_cqs, uint, S_IRUGO);
86MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
87
88unsigned int hfi1_max_qp_wrs = 0x3FFF;
89module_param_named(max_qp_wrs, hfi1_max_qp_wrs, uint, S_IRUGO);
90MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
91
92unsigned int hfi1_max_qps = 16384;
93module_param_named(max_qps, hfi1_max_qps, uint, S_IRUGO);
94MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
95
96unsigned int hfi1_max_sges = 0x60;
97module_param_named(max_sges, hfi1_max_sges, uint, S_IRUGO);
98MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
99
100unsigned int hfi1_max_mcast_grps = 16384;
101module_param_named(max_mcast_grps, hfi1_max_mcast_grps, uint, S_IRUGO);
102MODULE_PARM_DESC(max_mcast_grps,
103 "Maximum number of multicast groups to support");
104
105unsigned int hfi1_max_mcast_qp_attached = 16;
106module_param_named(max_mcast_qp_attached, hfi1_max_mcast_qp_attached,
107 uint, S_IRUGO);
108MODULE_PARM_DESC(max_mcast_qp_attached,
109 "Maximum number of attached QPs to support");
110
111unsigned int hfi1_max_srqs = 1024;
112module_param_named(max_srqs, hfi1_max_srqs, uint, S_IRUGO);
113MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
114
115unsigned int hfi1_max_srq_sges = 128;
116module_param_named(max_srq_sges, hfi1_max_srq_sges, uint, S_IRUGO);
117MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
118
119unsigned int hfi1_max_srq_wrs = 0x1FFFF;
120module_param_named(max_srq_wrs, hfi1_max_srq_wrs, uint, S_IRUGO);
121MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
122
Mike Marciniszynd0e859c2016-03-07 11:35:46 -0800123unsigned short piothreshold = 256;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800124module_param(piothreshold, ushort, S_IRUGO);
125MODULE_PARM_DESC(piothreshold, "size used to determine sdma vs. pio");
126
Dean Luick528ee9f2016-03-05 08:50:43 -0800127#define COPY_CACHELESS 1
128#define COPY_ADAPTIVE 2
129static unsigned int sge_copy_mode;
130module_param(sge_copy_mode, uint, S_IRUGO);
131MODULE_PARM_DESC(sge_copy_mode,
132 "Verbs copy mode: 0 use memcpy, 1 use cacheless copy, 2 adapt based on WSS");
133
Mike Marciniszyn77241052015-07-30 15:17:43 -0400134static void verbs_sdma_complete(
135 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800136 int status);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400137
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800138static int pio_wait(struct rvt_qp *qp,
139 struct send_context *sc,
140 struct hfi1_pkt_state *ps,
141 u32 flag);
142
Jubin John64ffd862015-10-26 10:28:47 -0400143/* Length of buffer to create verbs txreq cache name */
144#define TXREQ_NAME_LEN 24
145
Dean Luick528ee9f2016-03-05 08:50:43 -0800146static uint wss_threshold;
147module_param(wss_threshold, uint, S_IRUGO);
148MODULE_PARM_DESC(wss_threshold, "Percentage (1-100) of LLC to use as a threshold for a cacheless copy");
149static uint wss_clean_period = 256;
150module_param(wss_clean_period, uint, S_IRUGO);
151MODULE_PARM_DESC(wss_clean_period, "Count of verbs copies before an entry in the page copy table is cleaned");
152
153/* memory working set size */
154struct hfi1_wss {
155 unsigned long *entries;
156 atomic_t total_count;
157 atomic_t clean_counter;
158 atomic_t clean_entry;
159
160 int threshold;
161 int num_entries;
162 long pages_mask;
163};
164
165static struct hfi1_wss wss;
166
167int hfi1_wss_init(void)
168{
169 long llc_size;
170 long llc_bits;
171 long table_size;
172 long table_bits;
173
174 /* check for a valid percent range - default to 80 if none or invalid */
175 if (wss_threshold < 1 || wss_threshold > 100)
176 wss_threshold = 80;
177 /* reject a wildly large period */
178 if (wss_clean_period > 1000000)
179 wss_clean_period = 256;
180 /* reject a zero period */
181 if (wss_clean_period == 0)
182 wss_clean_period = 1;
183
184 /*
185 * Calculate the table size - the next power of 2 larger than the
186 * LLC size. LLC size is in KiB.
187 */
188 llc_size = wss_llc_size() * 1024;
189 table_size = roundup_pow_of_two(llc_size);
190
191 /* one bit per page in rounded up table */
192 llc_bits = llc_size / PAGE_SIZE;
193 table_bits = table_size / PAGE_SIZE;
194 wss.pages_mask = table_bits - 1;
195 wss.num_entries = table_bits / BITS_PER_LONG;
196
197 wss.threshold = (llc_bits * wss_threshold) / 100;
198 if (wss.threshold == 0)
199 wss.threshold = 1;
200
201 atomic_set(&wss.clean_counter, wss_clean_period);
202
203 wss.entries = kcalloc(wss.num_entries, sizeof(*wss.entries),
204 GFP_KERNEL);
205 if (!wss.entries) {
206 hfi1_wss_exit();
207 return -ENOMEM;
208 }
209
210 return 0;
211}
212
213void hfi1_wss_exit(void)
214{
215 /* coded to handle partially initialized and repeat callers */
216 kfree(wss.entries);
217 wss.entries = NULL;
218}
219
220/*
221 * Advance the clean counter. When the clean period has expired,
222 * clean an entry.
223 *
224 * This is implemented in atomics to avoid locking. Because multiple
225 * variables are involved, it can be racy which can lead to slightly
226 * inaccurate information. Since this is only a heuristic, this is
227 * OK. Any innaccuracies will clean themselves out as the counter
228 * advances. That said, it is unlikely the entry clean operation will
229 * race - the next possible racer will not start until the next clean
230 * period.
231 *
232 * The clean counter is implemented as a decrement to zero. When zero
233 * is reached an entry is cleaned.
234 */
235static void wss_advance_clean_counter(void)
236{
237 int entry;
238 int weight;
239 unsigned long bits;
240
241 /* become the cleaner if we decrement the counter to zero */
242 if (atomic_dec_and_test(&wss.clean_counter)) {
243 /*
244 * Set, not add, the clean period. This avoids an issue
245 * where the counter could decrement below the clean period.
246 * Doing a set can result in lost decrements, slowing the
247 * clean advance. Since this a heuristic, this possible
248 * slowdown is OK.
249 *
250 * An alternative is to loop, advancing the counter by a
251 * clean period until the result is > 0. However, this could
252 * lead to several threads keeping another in the clean loop.
253 * This could be mitigated by limiting the number of times
254 * we stay in the loop.
255 */
256 atomic_set(&wss.clean_counter, wss_clean_period);
257
258 /*
259 * Uniquely grab the entry to clean and move to next.
260 * The current entry is always the lower bits of
261 * wss.clean_entry. The table size, wss.num_entries,
262 * is always a power-of-2.
263 */
264 entry = (atomic_inc_return(&wss.clean_entry) - 1)
265 & (wss.num_entries - 1);
266
267 /* clear the entry and count the bits */
268 bits = xchg(&wss.entries[entry], 0);
269 weight = hweight64((u64)bits);
270 /* only adjust the contended total count if needed */
271 if (weight)
272 atomic_sub(weight, &wss.total_count);
273 }
274}
275
276/*
277 * Insert the given address into the working set array.
278 */
279static void wss_insert(void *address)
280{
281 u32 page = ((unsigned long)address >> PAGE_SHIFT) & wss.pages_mask;
282 u32 entry = page / BITS_PER_LONG; /* assumes this ends up a shift */
283 u32 nr = page & (BITS_PER_LONG - 1);
284
285 if (!test_and_set_bit(nr, &wss.entries[entry]))
286 atomic_inc(&wss.total_count);
287
288 wss_advance_clean_counter();
289}
290
291/*
292 * Is the working set larger than the threshold?
293 */
294static inline int wss_exceeds_threshold(void)
295{
296 return atomic_read(&wss.total_count) >= wss.threshold;
297}
298
Mike Marciniszyn77241052015-07-30 15:17:43 -0400299/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400300 * Translate ib_wr_opcode into ib_wc_opcode.
301 */
302const enum ib_wc_opcode ib_hfi1_wc_opcode[] = {
303 [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
304 [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
305 [IB_WR_SEND] = IB_WC_SEND,
306 [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
307 [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
308 [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
309 [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
310};
311
312/*
313 * Length of header by opcode, 0 --> not supported
314 */
315const u8 hdr_len_by_opcode[256] = {
316 /* RC */
317 [IB_OPCODE_RC_SEND_FIRST] = 12 + 8,
318 [IB_OPCODE_RC_SEND_MIDDLE] = 12 + 8,
319 [IB_OPCODE_RC_SEND_LAST] = 12 + 8,
320 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
321 [IB_OPCODE_RC_SEND_ONLY] = 12 + 8,
322 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
323 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
324 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = 12 + 8,
325 [IB_OPCODE_RC_RDMA_WRITE_LAST] = 12 + 8,
326 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
327 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
328 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
329 [IB_OPCODE_RC_RDMA_READ_REQUEST] = 12 + 8 + 16,
330 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = 12 + 8 + 4,
331 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = 12 + 8,
332 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = 12 + 8 + 4,
333 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = 12 + 8 + 4,
334 [IB_OPCODE_RC_ACKNOWLEDGE] = 12 + 8 + 4,
335 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = 12 + 8 + 4,
336 [IB_OPCODE_RC_COMPARE_SWAP] = 12 + 8 + 28,
337 [IB_OPCODE_RC_FETCH_ADD] = 12 + 8 + 28,
Jianxin Xiongbdd8a982016-05-24 12:50:17 -0700338 [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = 12 + 8 + 4,
339 [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = 12 + 8 + 4,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400340 /* UC */
341 [IB_OPCODE_UC_SEND_FIRST] = 12 + 8,
342 [IB_OPCODE_UC_SEND_MIDDLE] = 12 + 8,
343 [IB_OPCODE_UC_SEND_LAST] = 12 + 8,
344 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
345 [IB_OPCODE_UC_SEND_ONLY] = 12 + 8,
346 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
347 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
348 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = 12 + 8,
349 [IB_OPCODE_UC_RDMA_WRITE_LAST] = 12 + 8,
350 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
351 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
352 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
353 /* UD */
354 [IB_OPCODE_UD_SEND_ONLY] = 12 + 8 + 8,
355 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 12
356};
357
358static const opcode_handler opcode_handler_tbl[256] = {
359 /* RC */
360 [IB_OPCODE_RC_SEND_FIRST] = &hfi1_rc_rcv,
361 [IB_OPCODE_RC_SEND_MIDDLE] = &hfi1_rc_rcv,
362 [IB_OPCODE_RC_SEND_LAST] = &hfi1_rc_rcv,
363 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
364 [IB_OPCODE_RC_SEND_ONLY] = &hfi1_rc_rcv,
365 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
366 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = &hfi1_rc_rcv,
367 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = &hfi1_rc_rcv,
368 [IB_OPCODE_RC_RDMA_WRITE_LAST] = &hfi1_rc_rcv,
369 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
370 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = &hfi1_rc_rcv,
371 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
372 [IB_OPCODE_RC_RDMA_READ_REQUEST] = &hfi1_rc_rcv,
373 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = &hfi1_rc_rcv,
374 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = &hfi1_rc_rcv,
375 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = &hfi1_rc_rcv,
376 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = &hfi1_rc_rcv,
377 [IB_OPCODE_RC_ACKNOWLEDGE] = &hfi1_rc_rcv,
378 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = &hfi1_rc_rcv,
379 [IB_OPCODE_RC_COMPARE_SWAP] = &hfi1_rc_rcv,
380 [IB_OPCODE_RC_FETCH_ADD] = &hfi1_rc_rcv,
381 /* UC */
382 [IB_OPCODE_UC_SEND_FIRST] = &hfi1_uc_rcv,
383 [IB_OPCODE_UC_SEND_MIDDLE] = &hfi1_uc_rcv,
384 [IB_OPCODE_UC_SEND_LAST] = &hfi1_uc_rcv,
385 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
386 [IB_OPCODE_UC_SEND_ONLY] = &hfi1_uc_rcv,
387 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
388 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = &hfi1_uc_rcv,
389 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = &hfi1_uc_rcv,
390 [IB_OPCODE_UC_RDMA_WRITE_LAST] = &hfi1_uc_rcv,
391 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
392 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = &hfi1_uc_rcv,
393 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
394 /* UD */
395 [IB_OPCODE_UD_SEND_ONLY] = &hfi1_ud_rcv,
396 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_ud_rcv,
397 /* CNP */
398 [IB_OPCODE_CNP] = &hfi1_cnp_rcv
399};
400
401/*
402 * System image GUID.
403 */
404__be64 ib_hfi1_sys_image_guid;
405
406/**
407 * hfi1_copy_sge - copy data to SGE memory
408 * @ss: the SGE state
409 * @data: the data to copy
410 * @length: the length of the data
Dean Luick7b0b01a2016-02-03 14:35:49 -0800411 * @copy_last: do a separate copy of the last 8 bytes
Mike Marciniszyn77241052015-07-30 15:17:43 -0400412 */
413void hfi1_copy_sge(
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800414 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400415 void *data, u32 length,
Dean Luick7b0b01a2016-02-03 14:35:49 -0800416 int release,
417 int copy_last)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400418{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800419 struct rvt_sge *sge = &ss->sge;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800420 int in_last = 0;
421 int i;
Dean Luick528ee9f2016-03-05 08:50:43 -0800422 int cacheless_copy = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400423
Dean Luick528ee9f2016-03-05 08:50:43 -0800424 if (sge_copy_mode == COPY_CACHELESS) {
425 cacheless_copy = length >= PAGE_SIZE;
426 } else if (sge_copy_mode == COPY_ADAPTIVE) {
427 if (length >= PAGE_SIZE) {
428 /*
429 * NOTE: this *assumes*:
430 * o The first vaddr is the dest.
431 * o If multiple pages, then vaddr is sequential.
432 */
433 wss_insert(sge->vaddr);
434 if (length >= (2 * PAGE_SIZE))
435 wss_insert(sge->vaddr + PAGE_SIZE);
436
437 cacheless_copy = wss_exceeds_threshold();
438 } else {
439 wss_advance_clean_counter();
440 }
441 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800442 if (copy_last) {
443 if (length > 8) {
444 length -= 8;
445 } else {
446 copy_last = 0;
447 in_last = 1;
448 }
449 }
450
451again:
Mike Marciniszyn77241052015-07-30 15:17:43 -0400452 while (length) {
453 u32 len = sge->length;
454
455 if (len > length)
456 len = length;
457 if (len > sge->sge_length)
458 len = sge->sge_length;
459 WARN_ON_ONCE(len == 0);
Dean Luick528ee9f2016-03-05 08:50:43 -0800460 if (unlikely(in_last)) {
461 /* enforce byte transfer ordering */
Dean Luick7b0b01a2016-02-03 14:35:49 -0800462 for (i = 0; i < len; i++)
463 ((u8 *)sge->vaddr)[i] = ((u8 *)data)[i];
Dean Luick528ee9f2016-03-05 08:50:43 -0800464 } else if (cacheless_copy) {
465 cacheless_memcpy(sge->vaddr, data, len);
Dean Luick7b0b01a2016-02-03 14:35:49 -0800466 } else {
467 memcpy(sge->vaddr, data, len);
468 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400469 sge->vaddr += len;
470 sge->length -= len;
471 sge->sge_length -= len;
472 if (sge->sge_length == 0) {
473 if (release)
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800474 rvt_put_mr(sge->mr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400475 if (--ss->num_sge)
476 *sge = *ss->sg_list++;
477 } else if (sge->length == 0 && sge->mr->lkey) {
Dennis Dalessandrocd4ceee2016-01-19 14:41:55 -0800478 if (++sge->n >= RVT_SEGSZ) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400479 if (++sge->m >= sge->mr->mapsz)
480 break;
481 sge->n = 0;
482 }
483 sge->vaddr =
484 sge->mr->map[sge->m]->segs[sge->n].vaddr;
485 sge->length =
486 sge->mr->map[sge->m]->segs[sge->n].length;
487 }
488 data += len;
489 length -= len;
490 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800491
492 if (copy_last) {
493 copy_last = 0;
494 in_last = 1;
495 length = 8;
496 goto again;
497 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400498}
499
500/**
501 * hfi1_skip_sge - skip over SGE memory
502 * @ss: the SGE state
503 * @length: the number of bytes to skip
504 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800505void hfi1_skip_sge(struct rvt_sge_state *ss, u32 length, int release)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400506{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800507 struct rvt_sge *sge = &ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400508
509 while (length) {
510 u32 len = sge->length;
511
512 if (len > length)
513 len = length;
514 if (len > sge->sge_length)
515 len = sge->sge_length;
516 WARN_ON_ONCE(len == 0);
517 sge->vaddr += len;
518 sge->length -= len;
519 sge->sge_length -= len;
520 if (sge->sge_length == 0) {
521 if (release)
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800522 rvt_put_mr(sge->mr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400523 if (--ss->num_sge)
524 *sge = *ss->sg_list++;
525 } else if (sge->length == 0 && sge->mr->lkey) {
Dennis Dalessandrocd4ceee2016-01-19 14:41:55 -0800526 if (++sge->n >= RVT_SEGSZ) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400527 if (++sge->m >= sge->mr->mapsz)
528 break;
529 sge->n = 0;
530 }
531 sge->vaddr =
532 sge->mr->map[sge->m]->segs[sge->n].vaddr;
533 sge->length =
534 sge->mr->map[sge->m]->segs[sge->n].length;
535 }
536 length -= len;
537 }
538}
539
Mike Marciniszyn77241052015-07-30 15:17:43 -0400540/*
541 * Make sure the QP is ready and able to accept the given opcode.
542 */
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700543static inline opcode_handler qp_ok(int opcode, struct hfi1_packet *packet)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400544{
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800545 if (!(ib_rvt_state_ops[packet->qp->state] & RVT_PROCESS_RECV_OK))
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700546 return NULL;
Mike Marciniszynb218f782016-04-12 11:29:20 -0700547 if (((opcode & RVT_OPCODE_QP_MASK) == packet->qp->allowed_ops) ||
Mike Marciniszyn77241052015-07-30 15:17:43 -0400548 (opcode == IB_OPCODE_CNP))
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700549 return opcode_handler_tbl[opcode];
550
551 return NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400552}
553
Mike Marciniszyn77241052015-07-30 15:17:43 -0400554/**
555 * hfi1_ib_rcv - process an incoming packet
556 * @packet: data packet information
557 *
558 * This is called to process an incoming packet at interrupt level.
559 *
560 * Tlen is the length of the header + data + CRC in bytes.
561 */
562void hfi1_ib_rcv(struct hfi1_packet *packet)
563{
564 struct hfi1_ctxtdata *rcd = packet->rcd;
565 struct hfi1_ib_header *hdr = packet->hdr;
566 u32 tlen = packet->tlen;
567 struct hfi1_pportdata *ppd = rcd->ppd;
568 struct hfi1_ibport *ibp = &ppd->ibport_data;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800569 struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi;
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700570 opcode_handler packet_handler;
Dean Luickb77d7132015-10-26 10:28:43 -0400571 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400572 u32 qp_num;
573 int lnh;
574 u8 opcode;
575 u16 lid;
576
577 /* Check for GRH */
578 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
Jubin Johne4909742016-02-14 20:22:00 -0800579 if (lnh == HFI1_LRH_BTH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400580 packet->ohdr = &hdr->u.oth;
Jubin Johne4909742016-02-14 20:22:00 -0800581 } else if (lnh == HFI1_LRH_GRH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400582 u32 vtf;
583
584 packet->ohdr = &hdr->u.l.oth;
585 if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
586 goto drop;
587 vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
588 if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
589 goto drop;
590 packet->rcv_flags |= HFI1_HAS_GRH;
Jubin Johne4909742016-02-14 20:22:00 -0800591 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400592 goto drop;
Jubin Johne4909742016-02-14 20:22:00 -0800593 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400594
595 trace_input_ibhdr(rcd->dd, hdr);
596
597 opcode = (be32_to_cpu(packet->ohdr->bth[0]) >> 24);
598 inc_opstats(tlen, &rcd->opstats->stats[opcode]);
599
600 /* Get the destination QP number. */
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800601 qp_num = be32_to_cpu(packet->ohdr->bth[1]) & RVT_QPN_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400602 lid = be16_to_cpu(hdr->lrh[1]);
Dennis Dalessandro8859b4a2016-01-19 14:42:11 -0800603 if (unlikely((lid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
604 (lid != be16_to_cpu(IB_LID_PERMISSIVE)))) {
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800605 struct rvt_mcast *mcast;
606 struct rvt_mcast_qp *p;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400607
608 if (lnh != HFI1_LRH_GRH)
609 goto drop;
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800610 mcast = rvt_mcast_find(&ibp->rvp, &hdr->u.l.grh.dgid);
Jubin Johnd125a6c2016-02-14 20:19:49 -0800611 if (!mcast)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400612 goto drop;
613 list_for_each_entry_rcu(p, &mcast->qp_list, list) {
614 packet->qp = p->qp;
Dean Luickb77d7132015-10-26 10:28:43 -0400615 spin_lock_irqsave(&packet->qp->r_lock, flags);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700616 packet_handler = qp_ok(opcode, packet);
617 if (likely(packet_handler))
618 packet_handler(packet);
619 else
620 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400621 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400622 }
623 /*
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800624 * Notify rvt_multicast_detach() if it is waiting for us
Mike Marciniszyn77241052015-07-30 15:17:43 -0400625 * to finish.
626 */
627 if (atomic_dec_return(&mcast->refcount) <= 1)
628 wake_up(&mcast->wait);
629 } else {
630 rcu_read_lock();
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800631 packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400632 if (!packet->qp) {
633 rcu_read_unlock();
634 goto drop;
635 }
Dean Luickb77d7132015-10-26 10:28:43 -0400636 spin_lock_irqsave(&packet->qp->r_lock, flags);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700637 packet_handler = qp_ok(opcode, packet);
638 if (likely(packet_handler))
639 packet_handler(packet);
640 else
641 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400642 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400643 rcu_read_unlock();
644 }
645 return;
646
647drop:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -0800648 ibp->rvp.n_pkt_drops++;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400649}
650
651/*
652 * This is called from a timer to check for QPs
653 * which need kernel memory in order to send a packet.
654 */
655static void mem_timer(unsigned long data)
656{
657 struct hfi1_ibdev *dev = (struct hfi1_ibdev *)data;
658 struct list_head *list = &dev->memwait;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800659 struct rvt_qp *qp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400660 struct iowait *wait;
661 unsigned long flags;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800662 struct hfi1_qp_priv *priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400663
664 write_seqlock_irqsave(&dev->iowait_lock, flags);
665 if (!list_empty(list)) {
666 wait = list_first_entry(list, struct iowait, list);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800667 qp = iowait_to_qp(wait);
668 priv = qp->priv;
669 list_del_init(&priv->s_iowait.list);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400670 /* refcount held until actual wake up */
671 if (!list_empty(list))
672 mod_timer(&dev->mem_timer, jiffies + 1);
673 }
674 write_sequnlock_irqrestore(&dev->iowait_lock, flags);
675
676 if (qp)
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800677 hfi1_qp_wakeup(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400678}
679
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800680void update_sge(struct rvt_sge_state *ss, u32 length)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400681{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800682 struct rvt_sge *sge = &ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400683
684 sge->vaddr += length;
685 sge->length -= length;
686 sge->sge_length -= length;
687 if (sge->sge_length == 0) {
688 if (--ss->num_sge)
689 *sge = *ss->sg_list++;
690 } else if (sge->length == 0 && sge->mr->lkey) {
Dennis Dalessandrocd4ceee2016-01-19 14:41:55 -0800691 if (++sge->n >= RVT_SEGSZ) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400692 if (++sge->m >= sge->mr->mapsz)
693 return;
694 sge->n = 0;
695 }
696 sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
697 sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
698 }
699}
700
Mike Marciniszyn77241052015-07-30 15:17:43 -0400701/*
702 * This is called with progress side lock held.
703 */
704/* New API */
705static void verbs_sdma_complete(
706 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800707 int status)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400708{
709 struct verbs_txreq *tx =
710 container_of(cookie, struct verbs_txreq, txreq);
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800711 struct rvt_qp *qp = tx->qp;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400712
713 spin_lock(&qp->s_lock);
Jubin Johne4909742016-02-14 20:22:00 -0800714 if (tx->wqe) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400715 hfi1_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
Jubin Johne4909742016-02-14 20:22:00 -0800716 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400717 struct hfi1_ib_header *hdr;
718
719 hdr = &tx->phdr.hdr;
720 hfi1_rc_send_complete(qp, hdr);
721 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400722 spin_unlock(&qp->s_lock);
723
724 hfi1_put_txreq(tx);
725}
726
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800727static int wait_kmem(struct hfi1_ibdev *dev,
728 struct rvt_qp *qp,
729 struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400730{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800731 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400732 unsigned long flags;
733 int ret = 0;
734
735 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800736 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400737 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800738 list_add_tail(&ps->s_txreq->txreq.list,
739 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800740 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400741 if (list_empty(&dev->memwait))
742 mod_timer(&dev->mem_timer, jiffies + 1);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800743 qp->s_flags |= RVT_S_WAIT_KMEM;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800744 list_add_tail(&priv->s_iowait.list, &dev->memwait);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800745 trace_hfi1_qpsleep(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400746 atomic_inc(&qp->refcount);
747 }
748 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800749 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400750 ret = -EBUSY;
751 }
752 spin_unlock_irqrestore(&qp->s_lock, flags);
753
754 return ret;
755}
756
757/*
758 * This routine calls txadds for each sg entry.
759 *
760 * Add failures will revert the sge cursor
761 */
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800762static noinline int build_verbs_ulp_payload(
Mike Marciniszyn77241052015-07-30 15:17:43 -0400763 struct sdma_engine *sde,
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800764 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400765 u32 length,
766 struct verbs_txreq *tx)
767{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800768 struct rvt_sge *sg_list = ss->sg_list;
769 struct rvt_sge sge = ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400770 u8 num_sge = ss->num_sge;
771 u32 len;
772 int ret = 0;
773
774 while (length) {
775 len = ss->sge.length;
776 if (len > length)
777 len = length;
778 if (len > ss->sge.sge_length)
779 len = ss->sge.sge_length;
780 WARN_ON_ONCE(len == 0);
781 ret = sdma_txadd_kvaddr(
782 sde->dd,
783 &tx->txreq,
784 ss->sge.vaddr,
785 len);
786 if (ret)
787 goto bail_txadd;
788 update_sge(ss, len);
789 length -= len;
790 }
791 return ret;
792bail_txadd:
793 /* unwind cursor */
794 ss->sge = sge;
795 ss->num_sge = num_sge;
796 ss->sg_list = sg_list;
797 return ret;
798}
799
800/*
801 * Build the number of DMA descriptors needed to send length bytes of data.
802 *
803 * NOTE: DMA mapping is held in the tx until completed in the ring or
804 * the tx desc is freed without having been submitted to the ring
805 *
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800806 * This routine ensures all the helper routine calls succeed.
Mike Marciniszyn77241052015-07-30 15:17:43 -0400807 */
808/* New API */
809static int build_verbs_tx_desc(
810 struct sdma_engine *sde,
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800811 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400812 u32 length,
813 struct verbs_txreq *tx,
814 struct ahg_ib_header *ahdr,
815 u64 pbc)
816{
817 int ret = 0;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800818 struct hfi1_pio_header *phdr = &tx->phdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400819 u16 hdrbytes = tx->hdr_dwords << 2;
820
Mike Marciniszyn77241052015-07-30 15:17:43 -0400821 if (!ahdr->ahgcount) {
822 ret = sdma_txinit_ahg(
823 &tx->txreq,
824 ahdr->tx_flags,
825 hdrbytes + length,
826 ahdr->ahgidx,
827 0,
828 NULL,
829 0,
830 verbs_sdma_complete);
831 if (ret)
832 goto bail_txadd;
833 phdr->pbc = cpu_to_le64(pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400834 ret = sdma_txadd_kvaddr(
835 sde->dd,
836 &tx->txreq,
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800837 phdr,
838 hdrbytes);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400839 if (ret)
840 goto bail_txadd;
841 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400842 ret = sdma_txinit_ahg(
843 &tx->txreq,
844 ahdr->tx_flags,
845 length,
846 ahdr->ahgidx,
847 ahdr->ahgcount,
848 ahdr->ahgdesc,
849 hdrbytes,
850 verbs_sdma_complete);
851 if (ret)
852 goto bail_txadd;
853 }
854
855 /* add the ulp payload - if any. ss can be NULL for acks */
856 if (ss)
857 ret = build_verbs_ulp_payload(sde, ss, length, tx);
858bail_txadd:
859 return ret;
860}
861
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800862int hfi1_verbs_send_dma(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500863 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400864{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800865 struct hfi1_qp_priv *priv = qp->priv;
866 struct ahg_ib_header *ahdr = priv->s_hdr;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500867 u32 hdrwords = qp->s_hdrwords;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800868 struct rvt_sge_state *ss = qp->s_cur_sge;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500869 u32 len = qp->s_cur_size;
870 u32 plen = hdrwords + ((len + 3) >> 2) + 2; /* includes pbc */
871 struct hfi1_ibdev *dev = ps->dev;
872 struct hfi1_pportdata *ppd = ps->ppd;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400873 struct verbs_txreq *tx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400874 u64 pbc_flags = 0;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800875 u8 sc5 = priv->s_sc;
876
Mike Marciniszyn77241052015-07-30 15:17:43 -0400877 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400878
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800879 tx = ps->s_txreq;
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800880 if (!sdma_txreq_built(&tx->txreq)) {
881 if (likely(pbc == 0)) {
882 u32 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
883 /* No vl15 here */
884 /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */
885 pbc_flags |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800886
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800887 pbc = create_pbc(ppd,
888 pbc_flags,
889 qp->srate_mbps,
890 vl,
891 plen);
892 }
893 tx->wqe = qp->s_wqe;
894 ret = build_verbs_tx_desc(tx->sde, ss, len, tx, ahdr, pbc);
895 if (unlikely(ret))
896 goto bail_build;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400897 }
Mike Marciniszyn5326dfb2016-03-07 11:35:24 -0800898 ret = sdma_send_txreq(tx->sde, &priv->s_iowait, &tx->txreq);
899 if (unlikely(ret < 0)) {
900 if (ret == -ECOMM)
901 goto bail_ecomm;
902 return ret;
903 }
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -0800904 trace_sdma_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
905 &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400906 return ret;
907
Mike Marciniszyn77241052015-07-30 15:17:43 -0400908bail_ecomm:
909 /* The current one got "sent" */
910 return 0;
911bail_build:
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800912 ret = wait_kmem(dev, qp, ps);
913 if (!ret) {
914 /* free txreq - bad state */
915 hfi1_put_txreq(ps->s_txreq);
916 ps->s_txreq = NULL;
917 }
918 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400919}
920
921/*
922 * If we are now in the error state, return zero to flush the
923 * send work request.
924 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800925static int pio_wait(struct rvt_qp *qp,
926 struct send_context *sc,
927 struct hfi1_pkt_state *ps,
928 u32 flag)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400929{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800930 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400931 struct hfi1_devdata *dd = sc->dd;
932 struct hfi1_ibdev *dev = &dd->verbs_dev;
933 unsigned long flags;
934 int ret = 0;
935
936 /*
937 * Note that as soon as want_buffer() is called and
938 * possibly before it returns, sc_piobufavail()
939 * could be called. Therefore, put QP on the I/O wait list before
940 * enabling the PIO avail interrupt.
941 */
942 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800943 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400944 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800945 list_add_tail(&ps->s_txreq->txreq.list,
946 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800947 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400948 struct hfi1_ibdev *dev = &dd->verbs_dev;
949 int was_empty;
950
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800951 dev->n_piowait += !!(flag & RVT_S_WAIT_PIO);
952 dev->n_piodrain += !!(flag & RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800953 qp->s_flags |= flag;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400954 was_empty = list_empty(&sc->piowait);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800955 list_add_tail(&priv->s_iowait.list, &sc->piowait);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800956 trace_hfi1_qpsleep(qp, RVT_S_WAIT_PIO);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400957 atomic_inc(&qp->refcount);
958 /* counting: only call wantpiobuf_intr if first user */
959 if (was_empty)
960 hfi1_sc_wantpiobuf_intr(sc, 1);
961 }
962 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800963 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400964 ret = -EBUSY;
965 }
966 spin_unlock_irqrestore(&qp->s_lock, flags);
967 return ret;
968}
969
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800970static void verbs_pio_complete(void *arg, int code)
971{
972 struct rvt_qp *qp = (struct rvt_qp *)arg;
973 struct hfi1_qp_priv *priv = qp->priv;
974
975 if (iowait_pio_dec(&priv->s_iowait))
976 iowait_drain_wakeup(&priv->s_iowait);
977}
978
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800979int hfi1_verbs_send_pio(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500980 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400981{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800982 struct hfi1_qp_priv *priv = qp->priv;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500983 u32 hdrwords = qp->s_hdrwords;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800984 struct rvt_sge_state *ss = qp->s_cur_sge;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500985 u32 len = qp->s_cur_size;
986 u32 dwords = (len + 3) >> 2;
987 u32 plen = hdrwords + dwords + 2; /* includes pbc */
988 struct hfi1_pportdata *ppd = ps->ppd;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800989 u32 *hdr = (u32 *)&ps->s_txreq->phdr.hdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400990 u64 pbc_flags = 0;
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -0800991 u8 sc5;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400992 unsigned long flags = 0;
993 struct send_context *sc;
994 struct pio_buf *pbuf;
995 int wc_status = IB_WC_SUCCESS;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800996 int ret = 0;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800997 pio_release_cb cb = NULL;
998
999 /* only RC/UC use complete */
1000 switch (qp->ibqp.qp_type) {
1001 case IB_QPT_RC:
1002 case IB_QPT_UC:
1003 cb = verbs_pio_complete;
1004 break;
1005 default:
1006 break;
1007 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001008
1009 /* vl15 special case taken care of in ud.c */
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -08001010 sc5 = priv->s_sc;
Mike Marciniszyncef504c2016-03-07 11:35:35 -08001011 sc = ps->s_txreq->psc;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001012
Mike Marciniszyn77241052015-07-30 15:17:43 -04001013 if (likely(pbc == 0)) {
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -08001014 u8 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001015 /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */
1016 pbc_flags |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT;
1017 pbc = create_pbc(ppd, pbc_flags, qp->srate_mbps, vl, plen);
1018 }
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001019 if (cb)
1020 iowait_pio_inc(&priv->s_iowait);
1021 pbuf = sc_buffer_alloc(sc, plen, cb, qp);
Jubin Johnd125a6c2016-02-14 20:19:49 -08001022 if (unlikely(!pbuf)) {
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001023 if (cb)
1024 verbs_pio_complete(qp, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001025 if (ppd->host_link_state != HLS_UP_ACTIVE) {
1026 /*
1027 * If we have filled the PIO buffers to capacity and are
1028 * not in an active state this request is not going to
1029 * go out to so just complete it with an error or else a
1030 * ULP or the core may be stuck waiting.
1031 */
1032 hfi1_cdbg(
1033 PIO,
1034 "alloc failed. state not active, completing");
1035 wc_status = IB_WC_GENERAL_ERR;
1036 goto pio_bail;
1037 } else {
1038 /*
1039 * This is a normal occurrence. The PIO buffs are full
1040 * up but we are still happily sending, well we could be
1041 * so lets continue to queue the request.
1042 */
1043 hfi1_cdbg(PIO, "alloc failed. state active, queuing");
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001044 ret = pio_wait(qp, sc, ps, RVT_S_WAIT_PIO);
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001045 if (!ret)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001046 /* txreq not queued - free */
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001047 goto bail;
1048 /* tx consumed in wait */
1049 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001050 }
1051 }
1052
1053 if (len == 0) {
1054 pio_copy(ppd->dd, pbuf, pbc, hdr, hdrwords);
1055 } else {
1056 if (ss) {
Jubin John8638b772016-02-14 20:19:24 -08001057 seg_pio_copy_start(pbuf, pbc, hdr, hdrwords * 4);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001058 while (len) {
1059 void *addr = ss->sge.vaddr;
1060 u32 slen = ss->sge.length;
1061
1062 if (slen > len)
1063 slen = len;
1064 update_sge(ss, slen);
1065 seg_pio_copy_mid(pbuf, addr, slen);
1066 len -= slen;
1067 }
1068 seg_pio_copy_end(pbuf);
1069 }
1070 }
1071
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -08001072 trace_pio_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
1073 &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001074
Mike Marciniszyn77241052015-07-30 15:17:43 -04001075pio_bail:
1076 if (qp->s_wqe) {
1077 spin_lock_irqsave(&qp->s_lock, flags);
1078 hfi1_send_complete(qp, qp->s_wqe, wc_status);
1079 spin_unlock_irqrestore(&qp->s_lock, flags);
1080 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
1081 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001082 hfi1_rc_send_complete(qp, &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001083 spin_unlock_irqrestore(&qp->s_lock, flags);
1084 }
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001085
1086 ret = 0;
1087
1088bail:
1089 hfi1_put_txreq(ps->s_txreq);
1090 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001091}
Geliang Tangb91cc572015-09-21 23:39:08 +08001092
Mike Marciniszyn77241052015-07-30 15:17:43 -04001093/*
1094 * egress_pkey_matches_entry - return 1 if the pkey matches ent (ent
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001095 * being an entry from the partition key table), return 0
Mike Marciniszyn77241052015-07-30 15:17:43 -04001096 * otherwise. Use the matching criteria for egress partition keys
1097 * specified in the OPAv1 spec., section 9.1l.7.
1098 */
1099static inline int egress_pkey_matches_entry(u16 pkey, u16 ent)
1100{
1101 u16 mkey = pkey & PKEY_LOW_15_MASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001102 u16 mentry = ent & PKEY_LOW_15_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001103
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001104 if (mkey == mentry) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001105 /*
1106 * If pkey[15] is set (full partition member),
1107 * is bit 15 in the corresponding table element
1108 * clear (limited member)?
1109 */
1110 if (pkey & PKEY_MEMBER_MASK)
1111 return !!(ent & PKEY_MEMBER_MASK);
1112 return 1;
1113 }
1114 return 0;
1115}
1116
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001117/**
1118 * egress_pkey_check - check P_KEY of a packet
1119 * @ppd: Physical IB port data
1120 * @lrh: Local route header
1121 * @bth: Base transport header
1122 * @sc5: SC for packet
1123 * @s_pkey_index: It will be used for look up optimization for kernel contexts
1124 * only. If it is negative value, then it means user contexts is calling this
1125 * function.
1126 *
1127 * It checks if hdr's pkey is valid.
1128 *
1129 * Return: 0 on success, otherwise, 1
Mike Marciniszyn77241052015-07-30 15:17:43 -04001130 */
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001131int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1132 u8 sc5, int8_t s_pkey_index)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001133{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001134 struct hfi1_devdata *dd;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001135 int i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001136 u16 pkey;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001137 int is_user_ctxt_mechanism = (s_pkey_index < 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001138
1139 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_OUT))
1140 return 0;
1141
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001142 pkey = (u16)be32_to_cpu(bth[0]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001143
1144 /* If SC15, pkey[0:14] must be 0x7fff */
1145 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1146 goto bad;
1147
Mike Marciniszyn77241052015-07-30 15:17:43 -04001148 /* Is the pkey = 0x0, or 0x8000? */
1149 if ((pkey & PKEY_LOW_15_MASK) == 0)
1150 goto bad;
1151
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001152 /*
1153 * For the kernel contexts only, if a qp is passed into the function,
1154 * the most likely matching pkey has index qp->s_pkey_index
1155 */
1156 if (!is_user_ctxt_mechanism &&
1157 egress_pkey_matches_entry(pkey, ppd->pkeys[s_pkey_index])) {
1158 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001159 }
1160
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001161 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1162 if (egress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1163 return 0;
1164 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001165bad:
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001166 /*
1167 * For the user-context mechanism, the P_KEY check would only happen
1168 * once per SDMA request, not once per packet. Therefore, there's no
1169 * need to increment the counter for the user-context mechanism.
1170 */
1171 if (!is_user_ctxt_mechanism) {
1172 incr_cntr64(&ppd->port_xmit_constraint_errors);
1173 dd = ppd->dd;
1174 if (!(dd->err_info_xmit_constraint.status &
1175 OPA_EI_STATUS_SMASK)) {
1176 u16 slid = be16_to_cpu(lrh[3]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001177
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001178 dd->err_info_xmit_constraint.status |=
1179 OPA_EI_STATUS_SMASK;
1180 dd->err_info_xmit_constraint.slid = slid;
1181 dd->err_info_xmit_constraint.pkey = pkey;
1182 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001183 }
1184 return 1;
1185}
1186
1187/**
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001188 * get_send_routine - choose an egress routine
1189 *
1190 * Choose an egress routine based on QP type
1191 * and size
1192 */
1193static inline send_routine get_send_routine(struct rvt_qp *qp,
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001194 struct verbs_txreq *tx)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001195{
1196 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1197 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001198 struct hfi1_ib_header *h = &tx->phdr.hdr;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001199
1200 if (unlikely(!(dd->flags & HFI1_HAS_SEND_DMA)))
1201 return dd->process_pio_send;
1202 switch (qp->ibqp.qp_type) {
1203 case IB_QPT_SMI:
1204 return dd->process_pio_send;
1205 case IB_QPT_GSI:
1206 case IB_QPT_UD:
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001207 break;
1208 case IB_QPT_RC:
1209 if (piothreshold &&
1210 qp->s_cur_size <= min(piothreshold, qp->pmtu) &&
1211 (BIT(get_opcode(h) & 0x1f) & rc_only_opcode) &&
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001212 iowait_sdma_pending(&priv->s_iowait) == 0 &&
1213 !sdma_txreq_built(&tx->txreq))
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001214 return dd->process_pio_send;
1215 break;
1216 case IB_QPT_UC:
1217 if (piothreshold &&
1218 qp->s_cur_size <= min(piothreshold, qp->pmtu) &&
1219 (BIT(get_opcode(h) & 0x1f) & uc_only_opcode) &&
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001220 iowait_sdma_pending(&priv->s_iowait) == 0 &&
1221 !sdma_txreq_built(&tx->txreq))
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001222 return dd->process_pio_send;
1223 break;
1224 default:
1225 break;
1226 }
1227 return dd->process_dma_send;
1228}
1229
1230/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001231 * hfi1_verbs_send - send a packet
1232 * @qp: the QP to send on
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001233 * @ps: the state of the packet to send
Mike Marciniszyn77241052015-07-30 15:17:43 -04001234 *
1235 * Return zero if packet is sent or queued OK.
Dennis Dalessandro54d10c12016-01-19 14:43:01 -08001236 * Return non-zero and clear qp->s_flags RVT_S_BUSY otherwise.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001237 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001238int hfi1_verbs_send(struct rvt_qp *qp, struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001239{
1240 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001241 struct hfi1_qp_priv *priv = qp->priv;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001242 struct hfi1_other_headers *ohdr;
1243 struct hfi1_ib_header *hdr;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001244 send_routine sr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001245 int ret;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001246 u8 lnh;
1247
1248 hdr = &ps->s_txreq->phdr.hdr;
1249 /* locate the pkey within the headers */
1250 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
1251 if (lnh == HFI1_LRH_GRH)
1252 ohdr = &hdr->u.l.oth;
1253 else
1254 ohdr = &hdr->u.oth;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001255
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001256 sr = get_send_routine(qp, ps->s_txreq);
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001257 ret = egress_pkey_check(dd->pport,
1258 hdr->lrh,
1259 ohdr->bth,
1260 priv->s_sc,
1261 qp->s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001262 if (unlikely(ret)) {
1263 /*
1264 * The value we are returning here does not get propagated to
1265 * the verbs caller. Thus we need to complete the request with
1266 * error otherwise the caller could be sitting waiting on the
1267 * completion event. Only do this for PIO. SDMA has its own
1268 * mechanism for handling the errors. So for SDMA we can just
1269 * return.
1270 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001271 if (sr == dd->process_pio_send) {
1272 unsigned long flags;
1273
Mike Marciniszyn77241052015-07-30 15:17:43 -04001274 hfi1_cdbg(PIO, "%s() Failed. Completing with err",
1275 __func__);
1276 spin_lock_irqsave(&qp->s_lock, flags);
1277 hfi1_send_complete(qp, qp->s_wqe, IB_WC_GENERAL_ERR);
1278 spin_unlock_irqrestore(&qp->s_lock, flags);
1279 }
1280 return -EINVAL;
1281 }
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001282 if (sr == dd->process_dma_send && iowait_pio_pending(&priv->s_iowait))
1283 return pio_wait(qp,
1284 ps->s_txreq->psc,
1285 ps,
1286 RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001287 return sr(qp, ps, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001288}
1289
Harish Chegondi94d51712016-01-19 14:43:17 -08001290/**
1291 * hfi1_fill_device_attr - Fill in rvt dev info device attributes.
1292 * @dd: the device data structure
1293 */
1294static void hfi1_fill_device_attr(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001295{
Harish Chegondi94d51712016-01-19 14:43:17 -08001296 struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001297
Harish Chegondi94d51712016-01-19 14:43:17 -08001298 memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001299
Harish Chegondi94d51712016-01-19 14:43:17 -08001300 rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
1301 IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
1302 IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
1303 IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE;
1304 rdi->dparms.props.page_size_cap = PAGE_SIZE;
1305 rdi->dparms.props.vendor_id = dd->oui1 << 16 | dd->oui2 << 8 | dd->oui3;
1306 rdi->dparms.props.vendor_part_id = dd->pcidev->device;
1307 rdi->dparms.props.hw_ver = dd->minrev;
1308 rdi->dparms.props.sys_image_guid = ib_hfi1_sys_image_guid;
1309 rdi->dparms.props.max_mr_size = ~0ULL;
1310 rdi->dparms.props.max_qp = hfi1_max_qps;
1311 rdi->dparms.props.max_qp_wr = hfi1_max_qp_wrs;
1312 rdi->dparms.props.max_sge = hfi1_max_sges;
1313 rdi->dparms.props.max_sge_rd = hfi1_max_sges;
1314 rdi->dparms.props.max_cq = hfi1_max_cqs;
1315 rdi->dparms.props.max_ah = hfi1_max_ahs;
1316 rdi->dparms.props.max_cqe = hfi1_max_cqes;
1317 rdi->dparms.props.max_mr = rdi->lkey_table.max;
1318 rdi->dparms.props.max_fmr = rdi->lkey_table.max;
1319 rdi->dparms.props.max_map_per_fmr = 32767;
1320 rdi->dparms.props.max_pd = hfi1_max_pds;
1321 rdi->dparms.props.max_qp_rd_atom = HFI1_MAX_RDMA_ATOMIC;
1322 rdi->dparms.props.max_qp_init_rd_atom = 255;
1323 rdi->dparms.props.max_srq = hfi1_max_srqs;
1324 rdi->dparms.props.max_srq_wr = hfi1_max_srq_wrs;
1325 rdi->dparms.props.max_srq_sge = hfi1_max_srq_sges;
1326 rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB;
1327 rdi->dparms.props.max_pkeys = hfi1_get_npkeys(dd);
1328 rdi->dparms.props.max_mcast_grp = hfi1_max_mcast_grps;
1329 rdi->dparms.props.max_mcast_qp_attach = hfi1_max_mcast_qp_attached;
1330 rdi->dparms.props.max_total_mcast_qp_attach =
1331 rdi->dparms.props.max_mcast_qp_attach *
1332 rdi->dparms.props.max_mcast_grp;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001333}
1334
1335static inline u16 opa_speed_to_ib(u16 in)
1336{
1337 u16 out = 0;
1338
1339 if (in & OPA_LINK_SPEED_25G)
1340 out |= IB_SPEED_EDR;
1341 if (in & OPA_LINK_SPEED_12_5G)
1342 out |= IB_SPEED_FDR;
1343
1344 return out;
1345}
1346
1347/*
1348 * Convert a single OPA link width (no multiple flags) to an IB value.
1349 * A zero OPA link width means link down, which means the IB width value
1350 * is a don't care.
1351 */
1352static inline u16 opa_width_to_ib(u16 in)
1353{
1354 switch (in) {
1355 case OPA_LINK_WIDTH_1X:
1356 /* map 2x and 3x to 1x as they don't exist in IB */
1357 case OPA_LINK_WIDTH_2X:
1358 case OPA_LINK_WIDTH_3X:
1359 return IB_WIDTH_1X;
1360 default: /* link down or unknown, return our largest width */
1361 case OPA_LINK_WIDTH_4X:
1362 return IB_WIDTH_4X;
1363 }
1364}
1365
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001366static int query_port(struct rvt_dev_info *rdi, u8 port_num,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001367 struct ib_port_attr *props)
1368{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001369 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1370 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1371 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001372 u16 lid = ppd->lid;
1373
Mike Marciniszyn77241052015-07-30 15:17:43 -04001374 props->lid = lid ? lid : 0;
1375 props->lmc = ppd->lmc;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001376 /* OPA logical states match IB logical states */
1377 props->state = driver_lstate(ppd);
1378 props->phys_state = hfi1_ibphys_portstate(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001379 props->gid_tbl_len = HFI1_GUIDS_PER_PORT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001380 props->active_width = (u8)opa_width_to_ib(ppd->link_width_active);
1381 /* see rate_show() in ib core/sysfs.c */
1382 props->active_speed = (u8)opa_speed_to_ib(ppd->link_speed_active);
1383 props->max_vl_num = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001384
1385 /* Once we are a "first class" citizen and have added the OPA MTUs to
1386 * the core we can advertise the larger MTU enum to the ULPs, for now
1387 * advertise only 4K.
1388 *
1389 * Those applications which are either OPA aware or pass the MTU enum
1390 * from the Path Records to us will get the new 8k MTU. Those that
1391 * attempt to process the MTU enum may fail in various ways.
1392 */
1393 props->max_mtu = mtu_to_enum((!valid_ib_mtu(hfi1_max_mtu) ?
1394 4096 : hfi1_max_mtu), IB_MTU_4096);
1395 props->active_mtu = !valid_ib_mtu(ppd->ibmtu) ? props->max_mtu :
1396 mtu_to_enum(ppd->ibmtu, IB_MTU_2048);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001397
1398 return 0;
1399}
1400
1401static int modify_device(struct ib_device *device,
1402 int device_modify_mask,
1403 struct ib_device_modify *device_modify)
1404{
1405 struct hfi1_devdata *dd = dd_from_ibdev(device);
1406 unsigned i;
1407 int ret;
1408
1409 if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
1410 IB_DEVICE_MODIFY_NODE_DESC)) {
1411 ret = -EOPNOTSUPP;
1412 goto bail;
1413 }
1414
1415 if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
1416 memcpy(device->node_desc, device_modify->node_desc, 64);
1417 for (i = 0; i < dd->num_pports; i++) {
1418 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1419
1420 hfi1_node_desc_chg(ibp);
1421 }
1422 }
1423
1424 if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
1425 ib_hfi1_sys_image_guid =
1426 cpu_to_be64(device_modify->sys_image_guid);
1427 for (i = 0; i < dd->num_pports; i++) {
1428 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1429
1430 hfi1_sys_guid_chg(ibp);
1431 }
1432 }
1433
1434 ret = 0;
1435
1436bail:
1437 return ret;
1438}
1439
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001440static int shut_down_port(struct rvt_dev_info *rdi, u8 port_num)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001441{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001442 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1443 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1444 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
1445 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001446
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001447 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_UNKNOWN, 0,
1448 OPA_LINKDOWN_REASON_UNKNOWN);
1449 ret = set_link_state(ppd, HLS_DN_DOWNDEF);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001450 return ret;
1451}
1452
Dennis Dalessandro25131462016-02-03 14:36:40 -08001453static int hfi1_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp,
1454 int guid_index, __be64 *guid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001455{
Dennis Dalessandro25131462016-02-03 14:36:40 -08001456 struct hfi1_ibport *ibp = container_of(rvp, struct hfi1_ibport, rvp);
1457 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001458
Dennis Dalessandro25131462016-02-03 14:36:40 -08001459 if (guid_index == 0)
1460 *guid = cpu_to_be64(ppd->guid);
1461 else if (guid_index < HFI1_GUIDS_PER_PORT)
1462 *guid = ibp->guids[guid_index - 1];
1463 else
1464 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001465
Dennis Dalessandro25131462016-02-03 14:36:40 -08001466 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001467}
1468
Mike Marciniszyn77241052015-07-30 15:17:43 -04001469/*
1470 * convert ah port,sl to sc
1471 */
1472u8 ah_to_sc(struct ib_device *ibdev, struct ib_ah_attr *ah)
1473{
1474 struct hfi1_ibport *ibp = to_iport(ibdev, ah->port_num);
1475
1476 return ibp->sl_to_sc[ah->sl];
1477}
1478
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001479static int hfi1_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001480{
1481 struct hfi1_ibport *ibp;
1482 struct hfi1_pportdata *ppd;
1483 struct hfi1_devdata *dd;
1484 u8 sc5;
1485
Mike Marciniszyn77241052015-07-30 15:17:43 -04001486 /* test the mapping for validity */
1487 ibp = to_iport(ibdev, ah_attr->port_num);
1488 ppd = ppd_from_ibp(ibp);
1489 sc5 = ibp->sl_to_sc[ah_attr->sl];
1490 dd = dd_from_ppd(ppd);
1491 if (sc_to_vlt(dd, sc5) > num_vls && sc_to_vlt(dd, sc5) != 0xf)
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001492 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001493 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001494}
1495
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001496static void hfi1_notify_new_ah(struct ib_device *ibdev,
1497 struct ib_ah_attr *ah_attr,
1498 struct rvt_ah *ah)
1499{
1500 struct hfi1_ibport *ibp;
1501 struct hfi1_pportdata *ppd;
1502 struct hfi1_devdata *dd;
1503 u8 sc5;
1504
1505 /*
1506 * Do not trust reading anything from rvt_ah at this point as it is not
1507 * done being setup. We can however modify things which we need to set.
1508 */
1509
1510 ibp = to_iport(ibdev, ah_attr->port_num);
1511 ppd = ppd_from_ibp(ibp);
1512 sc5 = ibp->sl_to_sc[ah->attr.sl];
1513 dd = dd_from_ppd(ppd);
1514 ah->vl = sc_to_vlt(dd, sc5);
1515 if (ah->vl < num_vls || ah->vl == 15)
1516 ah->log_pmtu = ilog2(dd->vld[ah->vl].mtu);
1517}
1518
Mike Marciniszyn77241052015-07-30 15:17:43 -04001519struct ib_ah *hfi1_create_qp0_ah(struct hfi1_ibport *ibp, u16 dlid)
1520{
1521 struct ib_ah_attr attr;
1522 struct ib_ah *ah = ERR_PTR(-EINVAL);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001523 struct rvt_qp *qp0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001524
1525 memset(&attr, 0, sizeof(attr));
1526 attr.dlid = dlid;
1527 attr.port_num = ppd_from_ibp(ibp)->port;
1528 rcu_read_lock();
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001529 qp0 = rcu_dereference(ibp->rvp.qp[0]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001530 if (qp0)
1531 ah = ib_create_ah(qp0->ibqp.pd, &attr);
1532 rcu_read_unlock();
1533 return ah;
1534}
1535
1536/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001537 * hfi1_get_npkeys - return the size of the PKEY table for context 0
1538 * @dd: the hfi1_ib device
1539 */
1540unsigned hfi1_get_npkeys(struct hfi1_devdata *dd)
1541{
1542 return ARRAY_SIZE(dd->pport[0].pkeys);
1543}
1544
Mike Marciniszyn77241052015-07-30 15:17:43 -04001545static void init_ibport(struct hfi1_pportdata *ppd)
1546{
1547 struct hfi1_ibport *ibp = &ppd->ibport_data;
1548 size_t sz = ARRAY_SIZE(ibp->sl_to_sc);
1549 int i;
1550
1551 for (i = 0; i < sz; i++) {
1552 ibp->sl_to_sc[i] = i;
1553 ibp->sc_to_sl[i] = i;
1554 }
1555
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001556 spin_lock_init(&ibp->rvp.lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001557 /* Set the prefix to the default value (see ch. 4.1.1) */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001558 ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX;
1559 ibp->rvp.sm_lid = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001560 /* Below should only set bits defined in OPA PortInfo.CapabilityMask */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001561 ibp->rvp.port_cap_flags = IB_PORT_AUTO_MIGR_SUP |
Mike Marciniszyn77241052015-07-30 15:17:43 -04001562 IB_PORT_CAP_MASK_NOTICE_SUP;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001563 ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
1564 ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
1565 ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
1566 ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
1567 ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001568
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001569 RCU_INIT_POINTER(ibp->rvp.qp[0], NULL);
1570 RCU_INIT_POINTER(ibp->rvp.qp[1], NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001571}
1572
Mike Marciniszyn77241052015-07-30 15:17:43 -04001573/**
1574 * hfi1_register_ib_device - register our device with the infiniband core
1575 * @dd: the device data structure
1576 * Return 0 if successful, errno if unsuccessful.
1577 */
1578int hfi1_register_ib_device(struct hfi1_devdata *dd)
1579{
1580 struct hfi1_ibdev *dev = &dd->verbs_dev;
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001581 struct ib_device *ibdev = &dev->rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001582 struct hfi1_pportdata *ppd = dd->pport;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001583 unsigned i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001584 int ret;
1585 size_t lcpysz = IB_DEVICE_NAME_MAX;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001586
Mike Marciniszyn77241052015-07-30 15:17:43 -04001587 for (i = 0; i < dd->num_pports; i++)
1588 init_ibport(ppd + i);
1589
1590 /* Only need to initialize non-zero fields. */
Dennis Dalessandro4f87ccf2016-01-19 14:41:50 -08001591
Hari Prasath Gujulan Elango045277c2016-02-04 11:03:45 -08001592 setup_timer(&dev->mem_timer, mem_timer, (unsigned long)dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001593
Mike Marciniszyn77241052015-07-30 15:17:43 -04001594 seqlock_init(&dev->iowait_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001595 INIT_LIST_HEAD(&dev->txwait);
1596 INIT_LIST_HEAD(&dev->memwait);
1597
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001598 ret = verbs_txreq_init(dev);
1599 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001600 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001601
1602 /*
1603 * The system image GUID is supposed to be the same for all
1604 * HFIs in a single system but since there can be other
1605 * device types in the system, we can't be sure this is unique.
1606 */
1607 if (!ib_hfi1_sys_image_guid)
1608 ib_hfi1_sys_image_guid = cpu_to_be64(ppd->guid);
1609 lcpysz = strlcpy(ibdev->name, class_name(), lcpysz);
1610 strlcpy(ibdev->name + lcpysz, "_%d", IB_DEVICE_NAME_MAX - lcpysz);
1611 ibdev->owner = THIS_MODULE;
1612 ibdev->node_guid = cpu_to_be64(ppd->guid);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001613 ibdev->phys_port_cnt = dd->num_pports;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001614 ibdev->dma_device = &dd->pcidev->dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001615 ibdev->modify_device = modify_device;
Dennis Dalessandro43316292016-01-19 14:44:01 -08001616
1617 /* keep process mad in the driver */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001618 ibdev->process_mad = hfi1_process_mad;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001619
1620 strncpy(ibdev->node_desc, init_utsname()->nodename,
1621 sizeof(ibdev->node_desc));
1622
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001623 /*
1624 * Fill in rvt info object.
1625 */
1626 dd->verbs_dev.rdi.driver_f.port_callback = hfi1_create_port_files;
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001627 dd->verbs_dev.rdi.driver_f.get_card_name = get_card_name;
1628 dd->verbs_dev.rdi.driver_f.get_pci_dev = get_pci_dev;
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001629 dd->verbs_dev.rdi.driver_f.check_ah = hfi1_check_ah;
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001630 dd->verbs_dev.rdi.driver_f.notify_new_ah = hfi1_notify_new_ah;
Dennis Dalessandro25131462016-02-03 14:36:40 -08001631 dd->verbs_dev.rdi.driver_f.get_guid_be = hfi1_get_guid_be;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001632 dd->verbs_dev.rdi.driver_f.query_port_state = query_port;
1633 dd->verbs_dev.rdi.driver_f.shut_down_port = shut_down_port;
1634 dd->verbs_dev.rdi.driver_f.cap_mask_chg = hfi1_cap_mask_chg;
Harish Chegondi94d51712016-01-19 14:43:17 -08001635 /*
1636 * Fill in rvt info device attributes.
1637 */
1638 hfi1_fill_device_attr(dd);
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001639
1640 /* queue pair */
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001641 dd->verbs_dev.rdi.dparms.qp_table_size = hfi1_qp_table_size;
1642 dd->verbs_dev.rdi.dparms.qpn_start = 0;
1643 dd->verbs_dev.rdi.dparms.qpn_inc = 1;
1644 dd->verbs_dev.rdi.dparms.qos_shift = dd->qos_shift;
1645 dd->verbs_dev.rdi.dparms.qpn_res_start = kdeth_qp << 16;
1646 dd->verbs_dev.rdi.dparms.qpn_res_end =
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001647 dd->verbs_dev.rdi.dparms.qpn_res_start + 65535;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001648 dd->verbs_dev.rdi.dparms.max_rdma_atomic = HFI1_MAX_RDMA_ATOMIC;
1649 dd->verbs_dev.rdi.dparms.psn_mask = PSN_MASK;
1650 dd->verbs_dev.rdi.dparms.psn_shift = PSN_SHIFT;
1651 dd->verbs_dev.rdi.dparms.psn_modify_mask = PSN_MODIFY_MASK;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001652 dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_INTEL_OPA;
1653 dd->verbs_dev.rdi.dparms.max_mad_size = OPA_MGMT_MAD_SIZE;
1654
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001655 dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qp_priv_alloc;
1656 dd->verbs_dev.rdi.driver_f.qp_priv_free = qp_priv_free;
1657 dd->verbs_dev.rdi.driver_f.free_all_qps = free_all_qps;
1658 dd->verbs_dev.rdi.driver_f.notify_qp_reset = notify_qp_reset;
Dennis Dalessandro83693bd2016-01-19 14:43:33 -08001659 dd->verbs_dev.rdi.driver_f.do_send = hfi1_do_send;
1660 dd->verbs_dev.rdi.driver_f.schedule_send = hfi1_schedule_send;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001661 dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _hfi1_schedule_send;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001662 dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = get_pmtu_from_attr;
1663 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1664 dd->verbs_dev.rdi.driver_f.flush_qp_waiters = flush_qp_waiters;
1665 dd->verbs_dev.rdi.driver_f.stop_send_queue = stop_send_queue;
1666 dd->verbs_dev.rdi.driver_f.quiesce_qp = quiesce_qp;
1667 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1668 dd->verbs_dev.rdi.driver_f.mtu_from_qp = mtu_from_qp;
1669 dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = mtu_to_path_mtu;
1670 dd->verbs_dev.rdi.driver_f.check_modify_qp = hfi1_check_modify_qp;
1671 dd->verbs_dev.rdi.driver_f.modify_qp = hfi1_modify_qp;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001672 dd->verbs_dev.rdi.driver_f.check_send_wqe = hfi1_check_send_wqe;
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001673
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001674 /* completeion queue */
1675 snprintf(dd->verbs_dev.rdi.dparms.cq_name,
1676 sizeof(dd->verbs_dev.rdi.dparms.cq_name),
1677 "hfi1_cq%d", dd->unit);
Mitko Haralanov27807392016-02-03 14:33:31 -08001678 dd->verbs_dev.rdi.dparms.node = dd->node;
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001679
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001680 /* misc settings */
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001681 dd->verbs_dev.rdi.flags = 0; /* Let rdmavt handle it all */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001682 dd->verbs_dev.rdi.dparms.lkey_table_size = hfi1_lkey_table_size;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001683 dd->verbs_dev.rdi.dparms.nports = dd->num_pports;
1684 dd->verbs_dev.rdi.dparms.npkeys = hfi1_get_npkeys(dd);
1685
Mike Marciniszyn1ac57c52016-07-01 16:02:13 -07001686 /* post send table */
1687 dd->verbs_dev.rdi.post_parms = hfi1_post_parms;
1688
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001689 ppd = dd->pport;
1690 for (i = 0; i < dd->num_pports; i++, ppd++)
1691 rvt_init_port(&dd->verbs_dev.rdi,
1692 &ppd->ibport_data.rvp,
1693 i,
1694 ppd->pkeys);
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001695
1696 ret = rvt_register_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001697 if (ret)
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001698 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001699
1700 ret = hfi1_verbs_register_sysfs(dd);
1701 if (ret)
1702 goto err_class;
1703
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001704 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001705
1706err_class:
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001707 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001708err_verbs_txreq:
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001709 verbs_txreq_exit(dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001710 dd_dev_err(dd, "cannot register verbs: %d!\n", -ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001711 return ret;
1712}
1713
1714void hfi1_unregister_ib_device(struct hfi1_devdata *dd)
1715{
1716 struct hfi1_ibdev *dev = &dd->verbs_dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001717
1718 hfi1_verbs_unregister_sysfs(dd);
1719
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001720 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001721
1722 if (!list_empty(&dev->txwait))
1723 dd_dev_err(dd, "txwait list not empty!\n");
1724 if (!list_empty(&dev->memwait))
1725 dd_dev_err(dd, "memwait list not empty!\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04001726
Mike Marciniszyn77241052015-07-30 15:17:43 -04001727 del_timer_sync(&dev->mem_timer);
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001728 verbs_txreq_exit(dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001729}
1730
Mike Marciniszyn77241052015-07-30 15:17:43 -04001731void hfi1_cnp_rcv(struct hfi1_packet *packet)
1732{
1733 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
Arthur Kepner977940b2015-11-04 21:10:10 -05001734 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1735 struct hfi1_ib_header *hdr = packet->hdr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001736 struct rvt_qp *qp = packet->qp;
Arthur Kepner977940b2015-11-04 21:10:10 -05001737 u32 lqpn, rqpn = 0;
1738 u16 rlid = 0;
1739 u8 sl, sc5, sc4_bit, svc_type;
1740 bool sc4_set = has_sc4_bit(packet);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001741
Arthur Kepner977940b2015-11-04 21:10:10 -05001742 switch (packet->qp->ibqp.qp_type) {
1743 case IB_QPT_UC:
1744 rlid = qp->remote_ah_attr.dlid;
1745 rqpn = qp->remote_qpn;
1746 svc_type = IB_CC_SVCTYPE_UC;
1747 break;
1748 case IB_QPT_RC:
1749 rlid = qp->remote_ah_attr.dlid;
1750 rqpn = qp->remote_qpn;
1751 svc_type = IB_CC_SVCTYPE_RC;
1752 break;
1753 case IB_QPT_SMI:
1754 case IB_QPT_GSI:
1755 case IB_QPT_UD:
1756 svc_type = IB_CC_SVCTYPE_UD;
1757 break;
1758 default:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001759 ibp->rvp.n_pkt_drops++;
Arthur Kepner977940b2015-11-04 21:10:10 -05001760 return;
1761 }
1762
1763 sc4_bit = sc4_set << 4;
1764 sc5 = (be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf;
1765 sc5 |= sc4_bit;
1766 sl = ibp->sc_to_sl[sc5];
1767 lqpn = qp->ibqp.qp_num;
1768
1769 process_becn(ppd, sl, rlid, lqpn, rqpn, svc_type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001770}