Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> |
| 30 | * Dave Airlie |
| 31 | */ |
Masahiro Yamada | 248a1d6 | 2017-04-24 13:50:21 +0900 | [diff] [blame] | 32 | #include <drm/ttm/ttm_bo_api.h> |
| 33 | #include <drm/ttm/ttm_bo_driver.h> |
| 34 | #include <drm/ttm/ttm_placement.h> |
| 35 | #include <drm/ttm/ttm_module.h> |
| 36 | #include <drm/ttm/ttm_page_alloc.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 37 | #include <drm/drmP.h> |
| 38 | #include <drm/amdgpu_drm.h> |
| 39 | #include <linux/seq_file.h> |
| 40 | #include <linux/slab.h> |
| 41 | #include <linux/swiotlb.h> |
| 42 | #include <linux/swap.h> |
| 43 | #include <linux/pagemap.h> |
| 44 | #include <linux/debugfs.h> |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 45 | #include <linux/iommu.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 46 | #include "amdgpu.h" |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 47 | #include "amdgpu_object.h" |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 48 | #include "amdgpu_trace.h" |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 49 | #include "bif/bif_4_1_d.h" |
| 50 | |
| 51 | #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT) |
| 52 | |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 53 | static int amdgpu_map_buffer(struct ttm_buffer_object *bo, |
| 54 | struct ttm_mem_reg *mem, unsigned num_pages, |
| 55 | uint64_t offset, unsigned window, |
| 56 | struct amdgpu_ring *ring, |
| 57 | uint64_t *addr); |
| 58 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 59 | static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev); |
| 60 | static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev); |
| 61 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 62 | /* |
| 63 | * Global memory. |
| 64 | */ |
| 65 | static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref) |
| 66 | { |
| 67 | return ttm_mem_global_init(ref->object); |
| 68 | } |
| 69 | |
| 70 | static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref) |
| 71 | { |
| 72 | ttm_mem_global_release(ref->object); |
| 73 | } |
| 74 | |
Alex Deucher | 70b5c5a | 2016-11-15 16:55:53 -0500 | [diff] [blame] | 75 | static int amdgpu_ttm_global_init(struct amdgpu_device *adev) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 76 | { |
| 77 | struct drm_global_reference *global_ref; |
Christian König | 703297c | 2016-02-10 14:20:50 +0100 | [diff] [blame] | 78 | struct amdgpu_ring *ring; |
Lucas Stach | 1b1f42d | 2017-12-06 17:49:39 +0100 | [diff] [blame^] | 79 | struct drm_sched_rq *rq; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 80 | int r; |
| 81 | |
| 82 | adev->mman.mem_global_referenced = false; |
| 83 | global_ref = &adev->mman.mem_global_ref; |
| 84 | global_ref->global_type = DRM_GLOBAL_TTM_MEM; |
| 85 | global_ref->size = sizeof(struct ttm_mem_global); |
| 86 | global_ref->init = &amdgpu_ttm_mem_global_init; |
| 87 | global_ref->release = &amdgpu_ttm_mem_global_release; |
| 88 | r = drm_global_item_ref(global_ref); |
Huang Rui | e9d035e | 2016-09-07 20:55:42 +0800 | [diff] [blame] | 89 | if (r) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 90 | DRM_ERROR("Failed setting up TTM memory accounting " |
| 91 | "subsystem.\n"); |
Huang Rui | e9d035e | 2016-09-07 20:55:42 +0800 | [diff] [blame] | 92 | goto error_mem; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 93 | } |
| 94 | |
| 95 | adev->mman.bo_global_ref.mem_glob = |
| 96 | adev->mman.mem_global_ref.object; |
| 97 | global_ref = &adev->mman.bo_global_ref.ref; |
| 98 | global_ref->global_type = DRM_GLOBAL_TTM_BO; |
| 99 | global_ref->size = sizeof(struct ttm_bo_global); |
| 100 | global_ref->init = &ttm_bo_global_init; |
| 101 | global_ref->release = &ttm_bo_global_release; |
| 102 | r = drm_global_item_ref(global_ref); |
Huang Rui | e9d035e | 2016-09-07 20:55:42 +0800 | [diff] [blame] | 103 | if (r) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 104 | DRM_ERROR("Failed setting up TTM BO subsystem.\n"); |
Huang Rui | e9d035e | 2016-09-07 20:55:42 +0800 | [diff] [blame] | 105 | goto error_bo; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 106 | } |
| 107 | |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 108 | mutex_init(&adev->mman.gtt_window_lock); |
| 109 | |
Christian König | 703297c | 2016-02-10 14:20:50 +0100 | [diff] [blame] | 110 | ring = adev->mman.buffer_funcs_ring; |
Lucas Stach | 1b1f42d | 2017-12-06 17:49:39 +0100 | [diff] [blame^] | 111 | rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL]; |
| 112 | r = drm_sched_entity_init(&ring->sched, &adev->mman.entity, |
Monk Liu | b3eebe3 | 2017-10-23 12:23:29 +0800 | [diff] [blame] | 113 | rq, amdgpu_sched_jobs, NULL); |
Huang Rui | e9d035e | 2016-09-07 20:55:42 +0800 | [diff] [blame] | 114 | if (r) { |
Christian König | 703297c | 2016-02-10 14:20:50 +0100 | [diff] [blame] | 115 | DRM_ERROR("Failed setting up TTM BO move run queue.\n"); |
Huang Rui | e9d035e | 2016-09-07 20:55:42 +0800 | [diff] [blame] | 116 | goto error_entity; |
Christian König | 703297c | 2016-02-10 14:20:50 +0100 | [diff] [blame] | 117 | } |
| 118 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 119 | adev->mman.mem_global_referenced = true; |
Christian König | 703297c | 2016-02-10 14:20:50 +0100 | [diff] [blame] | 120 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 121 | return 0; |
Huang Rui | e9d035e | 2016-09-07 20:55:42 +0800 | [diff] [blame] | 122 | |
| 123 | error_entity: |
| 124 | drm_global_item_unref(&adev->mman.bo_global_ref.ref); |
| 125 | error_bo: |
| 126 | drm_global_item_unref(&adev->mman.mem_global_ref); |
| 127 | error_mem: |
| 128 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 129 | } |
| 130 | |
| 131 | static void amdgpu_ttm_global_fini(struct amdgpu_device *adev) |
| 132 | { |
| 133 | if (adev->mman.mem_global_referenced) { |
Lucas Stach | 1b1f42d | 2017-12-06 17:49:39 +0100 | [diff] [blame^] | 134 | drm_sched_entity_fini(adev->mman.entity.sched, |
Christian König | 703297c | 2016-02-10 14:20:50 +0100 | [diff] [blame] | 135 | &adev->mman.entity); |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 136 | mutex_destroy(&adev->mman.gtt_window_lock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 137 | drm_global_item_unref(&adev->mman.bo_global_ref.ref); |
| 138 | drm_global_item_unref(&adev->mman.mem_global_ref); |
| 139 | adev->mman.mem_global_referenced = false; |
| 140 | } |
| 141 | } |
| 142 | |
| 143 | static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags) |
| 144 | { |
| 145 | return 0; |
| 146 | } |
| 147 | |
| 148 | static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type, |
| 149 | struct ttm_mem_type_manager *man) |
| 150 | { |
| 151 | struct amdgpu_device *adev; |
| 152 | |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 153 | adev = amdgpu_ttm_adev(bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 154 | |
| 155 | switch (type) { |
| 156 | case TTM_PL_SYSTEM: |
| 157 | /* System memory */ |
| 158 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE; |
| 159 | man->available_caching = TTM_PL_MASK_CACHING; |
| 160 | man->default_caching = TTM_PL_FLAG_CACHED; |
| 161 | break; |
| 162 | case TTM_PL_TT: |
Christian König | bb990bb | 2016-09-09 16:32:33 +0200 | [diff] [blame] | 163 | man->func = &amdgpu_gtt_mgr_func; |
Christian König | 6f02a69 | 2017-07-07 11:56:59 +0200 | [diff] [blame] | 164 | man->gpu_offset = adev->mc.gart_start; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 165 | man->available_caching = TTM_PL_MASK_CACHING; |
| 166 | man->default_caching = TTM_PL_FLAG_CACHED; |
| 167 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA; |
| 168 | break; |
| 169 | case TTM_PL_VRAM: |
| 170 | /* "On-card" video ram */ |
Christian König | 6a7f76e | 2016-08-24 15:51:49 +0200 | [diff] [blame] | 171 | man->func = &amdgpu_vram_mgr_func; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 172 | man->gpu_offset = adev->mc.vram_start; |
| 173 | man->flags = TTM_MEMTYPE_FLAG_FIXED | |
| 174 | TTM_MEMTYPE_FLAG_MAPPABLE; |
| 175 | man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC; |
| 176 | man->default_caching = TTM_PL_FLAG_WC; |
| 177 | break; |
| 178 | case AMDGPU_PL_GDS: |
| 179 | case AMDGPU_PL_GWS: |
| 180 | case AMDGPU_PL_OA: |
| 181 | /* On-chip GDS memory*/ |
| 182 | man->func = &ttm_bo_manager_func; |
| 183 | man->gpu_offset = 0; |
| 184 | man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA; |
| 185 | man->available_caching = TTM_PL_FLAG_UNCACHED; |
| 186 | man->default_caching = TTM_PL_FLAG_UNCACHED; |
| 187 | break; |
| 188 | default: |
| 189 | DRM_ERROR("Unsupported memory type %u\n", (unsigned)type); |
| 190 | return -EINVAL; |
| 191 | } |
| 192 | return 0; |
| 193 | } |
| 194 | |
| 195 | static void amdgpu_evict_flags(struct ttm_buffer_object *bo, |
| 196 | struct ttm_placement *placement) |
| 197 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 198 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 199 | struct amdgpu_bo *abo; |
Arvind Yadav | 1aaa560 | 2017-07-02 14:43:58 +0530 | [diff] [blame] | 200 | static const struct ttm_place placements = { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 201 | .fpfn = 0, |
| 202 | .lpfn = 0, |
| 203 | .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM |
| 204 | }; |
| 205 | |
| 206 | if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) { |
| 207 | placement->placement = &placements; |
| 208 | placement->busy_placement = &placements; |
| 209 | placement->num_placement = 1; |
| 210 | placement->num_busy_placement = 1; |
| 211 | return; |
| 212 | } |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 213 | abo = ttm_to_amdgpu_bo(bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 214 | switch (bo->mem.mem_type) { |
| 215 | case TTM_PL_VRAM: |
Huang Rui | cbcbea9 | 2017-04-11 09:24:56 +0800 | [diff] [blame] | 216 | if (adev->mman.buffer_funcs && |
| 217 | adev->mman.buffer_funcs_ring && |
| 218 | adev->mman.buffer_funcs_ring->ready == false) { |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 219 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU); |
Michel Dänzer | cb2dd1a | 2017-07-04 17:16:42 +0900 | [diff] [blame] | 220 | } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size && |
| 221 | !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) { |
| 222 | unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT; |
| 223 | struct drm_mm_node *node = bo->mem.mm_node; |
| 224 | unsigned long pages_left; |
| 225 | |
| 226 | for (pages_left = bo->mem.num_pages; |
| 227 | pages_left; |
| 228 | pages_left -= node->size, node++) { |
| 229 | if (node->start < fpfn) |
| 230 | break; |
| 231 | } |
| 232 | |
| 233 | if (!pages_left) |
| 234 | goto gtt; |
| 235 | |
| 236 | /* Try evicting to the CPU inaccessible part of VRAM |
| 237 | * first, but only set GTT as busy placement, so this |
| 238 | * BO will be evicted to GTT rather than causing other |
| 239 | * BOs to be evicted from VRAM |
| 240 | */ |
| 241 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM | |
| 242 | AMDGPU_GEM_DOMAIN_GTT); |
| 243 | abo->placements[0].fpfn = fpfn; |
| 244 | abo->placements[0].lpfn = 0; |
| 245 | abo->placement.busy_placement = &abo->placements[1]; |
| 246 | abo->placement.num_busy_placement = 1; |
Christian König | 08291c5 | 2016-09-12 16:06:18 +0200 | [diff] [blame] | 247 | } else { |
Michel Dänzer | cb2dd1a | 2017-07-04 17:16:42 +0900 | [diff] [blame] | 248 | gtt: |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 249 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT); |
Christian König | 08291c5 | 2016-09-12 16:06:18 +0200 | [diff] [blame] | 250 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 251 | break; |
| 252 | case TTM_PL_TT: |
| 253 | default: |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 254 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 255 | } |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 256 | *placement = abo->placement; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp) |
| 260 | { |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 261 | struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 262 | |
Jérôme Glisse | 054892e | 2016-04-19 09:07:51 -0400 | [diff] [blame] | 263 | if (amdgpu_ttm_tt_get_usermm(bo->ttm)) |
| 264 | return -EPERM; |
Dave Airlie | 28a3965 | 2016-09-30 13:18:26 +1000 | [diff] [blame] | 265 | return drm_vma_node_verify_access(&abo->gem_base.vma_node, |
David Herrmann | d9a1f0b | 2016-09-01 14:48:33 +0200 | [diff] [blame] | 266 | filp->private_data); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 267 | } |
| 268 | |
| 269 | static void amdgpu_move_null(struct ttm_buffer_object *bo, |
| 270 | struct ttm_mem_reg *new_mem) |
| 271 | { |
| 272 | struct ttm_mem_reg *old_mem = &bo->mem; |
| 273 | |
| 274 | BUG_ON(old_mem->mm_node != NULL); |
| 275 | *old_mem = *new_mem; |
| 276 | new_mem->mm_node = NULL; |
| 277 | } |
| 278 | |
Christian König | 92c60d9 | 2017-06-29 10:44:39 +0200 | [diff] [blame] | 279 | static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo, |
| 280 | struct drm_mm_node *mm_node, |
| 281 | struct ttm_mem_reg *mem) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 282 | { |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 283 | uint64_t addr = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 284 | |
Christian König | 3da917b | 2017-10-27 14:17:09 +0200 | [diff] [blame] | 285 | if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) { |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 286 | addr = mm_node->start << PAGE_SHIFT; |
| 287 | addr += bo->bdev->man[mem->mem_type].gpu_offset; |
| 288 | } |
Christian König | 92c60d9 | 2017-06-29 10:44:39 +0200 | [diff] [blame] | 289 | return addr; |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 290 | } |
| 291 | |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 292 | /** |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 293 | * amdgpu_find_mm_node - Helper function finds the drm_mm_node |
| 294 | * corresponding to @offset. It also modifies the offset to be |
| 295 | * within the drm_mm_node returned |
| 296 | */ |
| 297 | static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem, |
| 298 | unsigned long *offset) |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 299 | { |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 300 | struct drm_mm_node *mm_node = mem->mm_node; |
| 301 | |
| 302 | while (*offset >= (mm_node->size << PAGE_SHIFT)) { |
| 303 | *offset -= (mm_node->size << PAGE_SHIFT); |
| 304 | ++mm_node; |
| 305 | } |
| 306 | return mm_node; |
| 307 | } |
| 308 | |
| 309 | /** |
| 310 | * amdgpu_copy_ttm_mem_to_mem - Helper function for copy |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 311 | * |
| 312 | * The function copies @size bytes from {src->mem + src->offset} to |
| 313 | * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a |
| 314 | * move and different for a BO to BO copy. |
| 315 | * |
| 316 | * @f: Returns the last fence if multiple jobs are submitted. |
| 317 | */ |
| 318 | int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev, |
| 319 | struct amdgpu_copy_mem *src, |
| 320 | struct amdgpu_copy_mem *dst, |
| 321 | uint64_t size, |
| 322 | struct reservation_object *resv, |
| 323 | struct dma_fence **f) |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 324 | { |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 325 | struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 326 | struct drm_mm_node *src_mm, *dst_mm; |
| 327 | uint64_t src_node_start, dst_node_start, src_node_size, |
| 328 | dst_node_size, src_page_offset, dst_page_offset; |
Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 329 | struct dma_fence *fence = NULL; |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 330 | int r = 0; |
| 331 | const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE * |
| 332 | AMDGPU_GPU_PAGE_SIZE); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 333 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 334 | if (!ring->ready) { |
| 335 | DRM_ERROR("Trying to move memory with ring turned off.\n"); |
| 336 | return -EINVAL; |
| 337 | } |
| 338 | |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 339 | src_mm = amdgpu_find_mm_node(src->mem, &src->offset); |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 340 | src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) + |
| 341 | src->offset; |
| 342 | src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset; |
| 343 | src_page_offset = src_node_start & (PAGE_SIZE - 1); |
Christian König | 92c60d9 | 2017-06-29 10:44:39 +0200 | [diff] [blame] | 344 | |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 345 | dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset); |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 346 | dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) + |
| 347 | dst->offset; |
| 348 | dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset; |
| 349 | dst_page_offset = dst_node_start & (PAGE_SIZE - 1); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 350 | |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 351 | mutex_lock(&adev->mman.gtt_window_lock); |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 352 | |
| 353 | while (size) { |
| 354 | unsigned long cur_size; |
| 355 | uint64_t from = src_node_start, to = dst_node_start; |
Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 356 | struct dma_fence *next; |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 357 | |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 358 | /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst |
| 359 | * begins at an offset, then adjust the size accordingly |
| 360 | */ |
| 361 | cur_size = min3(min(src_node_size, dst_node_size), size, |
| 362 | GTT_MAX_BYTES); |
| 363 | if (cur_size + src_page_offset > GTT_MAX_BYTES || |
| 364 | cur_size + dst_page_offset > GTT_MAX_BYTES) |
| 365 | cur_size -= max(src_page_offset, dst_page_offset); |
| 366 | |
| 367 | /* Map only what needs to be accessed. Map src to window 0 and |
| 368 | * dst to window 1 |
| 369 | */ |
| 370 | if (src->mem->mem_type == TTM_PL_TT && |
Christian König | 3da917b | 2017-10-27 14:17:09 +0200 | [diff] [blame] | 371 | !amdgpu_gtt_mgr_has_gart_addr(src->mem)) { |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 372 | r = amdgpu_map_buffer(src->bo, src->mem, |
| 373 | PFN_UP(cur_size + src_page_offset), |
| 374 | src_node_start, 0, ring, |
| 375 | &from); |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 376 | if (r) |
| 377 | goto error; |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 378 | /* Adjust the offset because amdgpu_map_buffer returns |
| 379 | * start of mapped page |
| 380 | */ |
| 381 | from += src_page_offset; |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 382 | } |
| 383 | |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 384 | if (dst->mem->mem_type == TTM_PL_TT && |
Christian König | 3da917b | 2017-10-27 14:17:09 +0200 | [diff] [blame] | 385 | !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) { |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 386 | r = amdgpu_map_buffer(dst->bo, dst->mem, |
| 387 | PFN_UP(cur_size + dst_page_offset), |
| 388 | dst_node_start, 1, ring, |
| 389 | &to); |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 390 | if (r) |
| 391 | goto error; |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 392 | to += dst_page_offset; |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 393 | } |
| 394 | |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 395 | r = amdgpu_copy_buffer(ring, from, to, cur_size, |
| 396 | resv, &next, false, true); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 397 | if (r) |
| 398 | goto error; |
| 399 | |
Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 400 | dma_fence_put(fence); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 401 | fence = next; |
| 402 | |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 403 | size -= cur_size; |
| 404 | if (!size) |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 405 | break; |
| 406 | |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 407 | src_node_size -= cur_size; |
| 408 | if (!src_node_size) { |
| 409 | src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm, |
| 410 | src->mem); |
| 411 | src_node_size = (src_mm->size << PAGE_SHIFT); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 412 | } else { |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 413 | src_node_start += cur_size; |
| 414 | src_page_offset = src_node_start & (PAGE_SIZE - 1); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 415 | } |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 416 | dst_node_size -= cur_size; |
| 417 | if (!dst_node_size) { |
| 418 | dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm, |
| 419 | dst->mem); |
| 420 | dst_node_size = (dst_mm->size << PAGE_SHIFT); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 421 | } else { |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 422 | dst_node_start += cur_size; |
| 423 | dst_page_offset = dst_node_start & (PAGE_SIZE - 1); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 424 | } |
| 425 | } |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 426 | error: |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 427 | mutex_unlock(&adev->mman.gtt_window_lock); |
Harish Kasiviswanathan | 1eca5a5 | 2017-10-03 15:41:56 -0400 | [diff] [blame] | 428 | if (f) |
| 429 | *f = dma_fence_get(fence); |
| 430 | dma_fence_put(fence); |
| 431 | return r; |
| 432 | } |
| 433 | |
| 434 | |
| 435 | static int amdgpu_move_blit(struct ttm_buffer_object *bo, |
| 436 | bool evict, bool no_wait_gpu, |
| 437 | struct ttm_mem_reg *new_mem, |
| 438 | struct ttm_mem_reg *old_mem) |
| 439 | { |
| 440 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
| 441 | struct amdgpu_copy_mem src, dst; |
| 442 | struct dma_fence *fence = NULL; |
| 443 | int r; |
| 444 | |
| 445 | src.bo = bo; |
| 446 | dst.bo = bo; |
| 447 | src.mem = old_mem; |
| 448 | dst.mem = new_mem; |
| 449 | src.offset = 0; |
| 450 | dst.offset = 0; |
| 451 | |
| 452 | r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst, |
| 453 | new_mem->num_pages << PAGE_SHIFT, |
| 454 | bo->resv, &fence); |
| 455 | if (r) |
| 456 | goto error; |
Christian König | ce64bc2 | 2016-06-15 13:44:05 +0200 | [diff] [blame] | 457 | |
| 458 | r = ttm_bo_pipeline_move(bo, fence, evict, new_mem); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 459 | dma_fence_put(fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 460 | return r; |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 461 | |
| 462 | error: |
| 463 | if (fence) |
Dave Airlie | 220196b | 2016-10-28 11:33:52 +1000 | [diff] [blame] | 464 | dma_fence_wait(fence, false); |
| 465 | dma_fence_put(fence); |
Christian König | 8892f15 | 2016-08-17 10:46:52 +0200 | [diff] [blame] | 466 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 467 | } |
| 468 | |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 469 | static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict, |
| 470 | struct ttm_operation_ctx *ctx, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 471 | struct ttm_mem_reg *new_mem) |
| 472 | { |
| 473 | struct amdgpu_device *adev; |
| 474 | struct ttm_mem_reg *old_mem = &bo->mem; |
| 475 | struct ttm_mem_reg tmp_mem; |
| 476 | struct ttm_place placements; |
| 477 | struct ttm_placement placement; |
| 478 | int r; |
| 479 | |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 480 | adev = amdgpu_ttm_adev(bo->bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 481 | tmp_mem = *new_mem; |
| 482 | tmp_mem.mm_node = NULL; |
| 483 | placement.num_placement = 1; |
| 484 | placement.placement = &placements; |
| 485 | placement.num_busy_placement = 1; |
| 486 | placement.busy_placement = &placements; |
| 487 | placements.fpfn = 0; |
Christian König | 5e7e839 | 2017-06-30 12:19:42 +0200 | [diff] [blame] | 488 | placements.lpfn = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 489 | placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT; |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 490 | r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 491 | if (unlikely(r)) { |
| 492 | return r; |
| 493 | } |
| 494 | |
| 495 | r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement); |
| 496 | if (unlikely(r)) { |
| 497 | goto out_cleanup; |
| 498 | } |
| 499 | |
| 500 | r = ttm_tt_bind(bo->ttm, &tmp_mem); |
| 501 | if (unlikely(r)) { |
| 502 | goto out_cleanup; |
| 503 | } |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 504 | r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 505 | if (unlikely(r)) { |
| 506 | goto out_cleanup; |
| 507 | } |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 508 | r = ttm_bo_move_ttm(bo, ctx->interruptible, ctx->no_wait_gpu, new_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 509 | out_cleanup: |
| 510 | ttm_bo_mem_put(bo, &tmp_mem); |
| 511 | return r; |
| 512 | } |
| 513 | |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 514 | static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict, |
| 515 | struct ttm_operation_ctx *ctx, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 516 | struct ttm_mem_reg *new_mem) |
| 517 | { |
| 518 | struct amdgpu_device *adev; |
| 519 | struct ttm_mem_reg *old_mem = &bo->mem; |
| 520 | struct ttm_mem_reg tmp_mem; |
| 521 | struct ttm_placement placement; |
| 522 | struct ttm_place placements; |
| 523 | int r; |
| 524 | |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 525 | adev = amdgpu_ttm_adev(bo->bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 526 | tmp_mem = *new_mem; |
| 527 | tmp_mem.mm_node = NULL; |
| 528 | placement.num_placement = 1; |
| 529 | placement.placement = &placements; |
| 530 | placement.num_busy_placement = 1; |
| 531 | placement.busy_placement = &placements; |
| 532 | placements.fpfn = 0; |
Christian König | 5e7e839 | 2017-06-30 12:19:42 +0200 | [diff] [blame] | 533 | placements.lpfn = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 534 | placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT; |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 535 | r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 536 | if (unlikely(r)) { |
| 537 | return r; |
| 538 | } |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 539 | r = ttm_bo_move_ttm(bo, ctx->interruptible, ctx->no_wait_gpu, &tmp_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 540 | if (unlikely(r)) { |
| 541 | goto out_cleanup; |
| 542 | } |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 543 | r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 544 | if (unlikely(r)) { |
| 545 | goto out_cleanup; |
| 546 | } |
| 547 | out_cleanup: |
| 548 | ttm_bo_mem_put(bo, &tmp_mem); |
| 549 | return r; |
| 550 | } |
| 551 | |
Christian König | 2823f4f | 2017-04-26 16:31:14 +0200 | [diff] [blame] | 552 | static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict, |
| 553 | struct ttm_operation_ctx *ctx, |
| 554 | struct ttm_mem_reg *new_mem) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 555 | { |
| 556 | struct amdgpu_device *adev; |
Michel Dänzer | 104ece9 | 2016-03-28 12:53:02 +0900 | [diff] [blame] | 557 | struct amdgpu_bo *abo; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 558 | struct ttm_mem_reg *old_mem = &bo->mem; |
| 559 | int r; |
| 560 | |
Michel Dänzer | 104ece9 | 2016-03-28 12:53:02 +0900 | [diff] [blame] | 561 | /* Can't move a pinned BO */ |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 562 | abo = ttm_to_amdgpu_bo(bo); |
Michel Dänzer | 104ece9 | 2016-03-28 12:53:02 +0900 | [diff] [blame] | 563 | if (WARN_ON_ONCE(abo->pin_count > 0)) |
| 564 | return -EINVAL; |
| 565 | |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 566 | adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | dbd5ed6 | 2016-06-21 16:28:14 +0200 | [diff] [blame] | 567 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 568 | if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) { |
| 569 | amdgpu_move_null(bo, new_mem); |
| 570 | return 0; |
| 571 | } |
| 572 | if ((old_mem->mem_type == TTM_PL_TT && |
| 573 | new_mem->mem_type == TTM_PL_SYSTEM) || |
| 574 | (old_mem->mem_type == TTM_PL_SYSTEM && |
| 575 | new_mem->mem_type == TTM_PL_TT)) { |
| 576 | /* bind is enough */ |
| 577 | amdgpu_move_null(bo, new_mem); |
| 578 | return 0; |
| 579 | } |
| 580 | if (adev->mman.buffer_funcs == NULL || |
| 581 | adev->mman.buffer_funcs_ring == NULL || |
| 582 | !adev->mman.buffer_funcs_ring->ready) { |
| 583 | /* use memcpy */ |
| 584 | goto memcpy; |
| 585 | } |
| 586 | |
| 587 | if (old_mem->mem_type == TTM_PL_VRAM && |
| 588 | new_mem->mem_type == TTM_PL_SYSTEM) { |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 589 | r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 590 | } else if (old_mem->mem_type == TTM_PL_SYSTEM && |
| 591 | new_mem->mem_type == TTM_PL_VRAM) { |
Christian König | dfb8fa9 | 2017-04-26 16:44:41 +0200 | [diff] [blame] | 592 | r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 593 | } else { |
Christian König | 2823f4f | 2017-04-26 16:31:14 +0200 | [diff] [blame] | 594 | r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, |
| 595 | new_mem, old_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 596 | } |
| 597 | |
| 598 | if (r) { |
| 599 | memcpy: |
Christian König | 2823f4f | 2017-04-26 16:31:14 +0200 | [diff] [blame] | 600 | r = ttm_bo_move_memcpy(bo, ctx->interruptible, |
| 601 | ctx->no_wait_gpu, new_mem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 602 | if (r) { |
| 603 | return r; |
| 604 | } |
| 605 | } |
| 606 | |
John Brooks | 96cf827 | 2017-06-30 11:31:08 -0400 | [diff] [blame] | 607 | if (bo->type == ttm_bo_type_device && |
| 608 | new_mem->mem_type == TTM_PL_VRAM && |
| 609 | old_mem->mem_type != TTM_PL_VRAM) { |
| 610 | /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU |
| 611 | * accesses the BO after it's moved. |
| 612 | */ |
| 613 | abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; |
| 614 | } |
| 615 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 616 | /* update statistics */ |
| 617 | atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved); |
| 618 | return 0; |
| 619 | } |
| 620 | |
| 621 | static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem) |
| 622 | { |
| 623 | struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type]; |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 624 | struct amdgpu_device *adev = amdgpu_ttm_adev(bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 625 | |
| 626 | mem->bus.addr = NULL; |
| 627 | mem->bus.offset = 0; |
| 628 | mem->bus.size = mem->num_pages << PAGE_SHIFT; |
| 629 | mem->bus.base = 0; |
| 630 | mem->bus.is_iomem = false; |
| 631 | if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE)) |
| 632 | return -EINVAL; |
| 633 | switch (mem->mem_type) { |
| 634 | case TTM_PL_SYSTEM: |
| 635 | /* system memory */ |
| 636 | return 0; |
| 637 | case TTM_PL_TT: |
| 638 | break; |
| 639 | case TTM_PL_VRAM: |
| 640 | mem->bus.offset = mem->start << PAGE_SHIFT; |
| 641 | /* check if it's visible */ |
| 642 | if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size) |
| 643 | return -EINVAL; |
| 644 | mem->bus.base = adev->mc.aper_base; |
| 645 | mem->bus.is_iomem = true; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 646 | break; |
| 647 | default: |
| 648 | return -EINVAL; |
| 649 | } |
| 650 | return 0; |
| 651 | } |
| 652 | |
| 653 | static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem) |
| 654 | { |
| 655 | } |
| 656 | |
Christian König | 9bbdcc0 | 2017-03-29 11:16:05 +0200 | [diff] [blame] | 657 | static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo, |
| 658 | unsigned long page_offset) |
| 659 | { |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 660 | struct drm_mm_node *mm; |
| 661 | unsigned long offset = (page_offset << PAGE_SHIFT); |
Christian König | 9bbdcc0 | 2017-03-29 11:16:05 +0200 | [diff] [blame] | 662 | |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 663 | mm = amdgpu_find_mm_node(&bo->mem, &offset); |
| 664 | return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + |
| 665 | (offset >> PAGE_SHIFT); |
Christian König | 9bbdcc0 | 2017-03-29 11:16:05 +0200 | [diff] [blame] | 666 | } |
| 667 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 668 | /* |
| 669 | * TTM backend functions. |
| 670 | */ |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 671 | struct amdgpu_ttm_gup_task_list { |
| 672 | struct list_head list; |
| 673 | struct task_struct *task; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 674 | }; |
| 675 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 676 | struct amdgpu_ttm_tt { |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 677 | struct ttm_dma_tt ttm; |
| 678 | struct amdgpu_device *adev; |
| 679 | u64 offset; |
| 680 | uint64_t userptr; |
| 681 | struct mm_struct *usermm; |
| 682 | uint32_t userflags; |
| 683 | spinlock_t guptasklock; |
| 684 | struct list_head guptasks; |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 685 | atomic_t mmu_invalidations; |
Christian König | ca666a3 | 2017-09-05 14:30:05 +0200 | [diff] [blame] | 686 | uint32_t last_set_pages; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 687 | }; |
| 688 | |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 689 | int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 690 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 691 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
Lorenzo Stoakes | 768ae30 | 2016-10-13 01:20:16 +0100 | [diff] [blame] | 692 | unsigned int flags = 0; |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 693 | unsigned pinned = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 694 | int r; |
| 695 | |
Lorenzo Stoakes | 768ae30 | 2016-10-13 01:20:16 +0100 | [diff] [blame] | 696 | if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY)) |
| 697 | flags |= FOLL_WRITE; |
| 698 | |
Christian König | b72cf4f | 2017-09-03 15:22:06 +0200 | [diff] [blame] | 699 | down_read(¤t->mm->mmap_sem); |
| 700 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 701 | if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) { |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 702 | /* check that we only use anonymous memory |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 703 | to prevent problems with writeback */ |
| 704 | unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE; |
| 705 | struct vm_area_struct *vma; |
| 706 | |
| 707 | vma = find_vma(gtt->usermm, gtt->userptr); |
Christian König | b72cf4f | 2017-09-03 15:22:06 +0200 | [diff] [blame] | 708 | if (!vma || vma->vm_file || vma->vm_end < end) { |
| 709 | up_read(¤t->mm->mmap_sem); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 710 | return -EPERM; |
Christian König | b72cf4f | 2017-09-03 15:22:06 +0200 | [diff] [blame] | 711 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 712 | } |
| 713 | |
| 714 | do { |
| 715 | unsigned num_pages = ttm->num_pages - pinned; |
| 716 | uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE; |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 717 | struct page **p = pages + pinned; |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 718 | struct amdgpu_ttm_gup_task_list guptask; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 719 | |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 720 | guptask.task = current; |
| 721 | spin_lock(>t->guptasklock); |
| 722 | list_add(&guptask.list, >t->guptasks); |
| 723 | spin_unlock(>t->guptasklock); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 724 | |
Lorenzo Stoakes | 768ae30 | 2016-10-13 01:20:16 +0100 | [diff] [blame] | 725 | r = get_user_pages(userptr, num_pages, flags, p, NULL); |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 726 | |
| 727 | spin_lock(>t->guptasklock); |
| 728 | list_del(&guptask.list); |
| 729 | spin_unlock(>t->guptasklock); |
| 730 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 731 | if (r < 0) |
| 732 | goto release_pages; |
| 733 | |
| 734 | pinned += r; |
| 735 | |
| 736 | } while (pinned < ttm->num_pages); |
| 737 | |
Christian König | b72cf4f | 2017-09-03 15:22:06 +0200 | [diff] [blame] | 738 | up_read(¤t->mm->mmap_sem); |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 739 | return 0; |
| 740 | |
| 741 | release_pages: |
Mel Gorman | c6f92f9 | 2017-11-15 17:37:55 -0800 | [diff] [blame] | 742 | release_pages(pages, pinned); |
Christian König | b72cf4f | 2017-09-03 15:22:06 +0200 | [diff] [blame] | 743 | up_read(¤t->mm->mmap_sem); |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 744 | return r; |
| 745 | } |
| 746 | |
Christian König | a216ab0 | 2017-09-02 13:21:31 +0200 | [diff] [blame] | 747 | void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages) |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 748 | { |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 749 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 750 | unsigned i; |
| 751 | |
Christian König | ca666a3 | 2017-09-05 14:30:05 +0200 | [diff] [blame] | 752 | gtt->last_set_pages = atomic_read(>t->mmu_invalidations); |
Christian König | a216ab0 | 2017-09-02 13:21:31 +0200 | [diff] [blame] | 753 | for (i = 0; i < ttm->num_pages; ++i) { |
| 754 | if (ttm->pages[i]) |
| 755 | put_page(ttm->pages[i]); |
| 756 | |
| 757 | ttm->pages[i] = pages ? pages[i] : NULL; |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 758 | } |
| 759 | } |
| 760 | |
Christian König | 1b0c0f9 | 2017-09-05 14:36:44 +0200 | [diff] [blame] | 761 | void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm) |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 762 | { |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 763 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 764 | unsigned i; |
| 765 | |
Christian König | 1b0c0f9 | 2017-09-05 14:36:44 +0200 | [diff] [blame] | 766 | for (i = 0; i < ttm->num_pages; ++i) { |
| 767 | struct page *page = ttm->pages[i]; |
| 768 | |
| 769 | if (!page) |
| 770 | continue; |
| 771 | |
| 772 | if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY)) |
| 773 | set_page_dirty(page); |
| 774 | |
| 775 | mark_page_accessed(page); |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 776 | } |
| 777 | } |
| 778 | |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 779 | /* prepare the sg table with the user pages */ |
| 780 | static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm) |
| 781 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 782 | struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev); |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 783 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 784 | unsigned nents; |
| 785 | int r; |
| 786 | |
| 787 | int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY); |
| 788 | enum dma_data_direction direction = write ? |
| 789 | DMA_BIDIRECTIONAL : DMA_TO_DEVICE; |
| 790 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 791 | r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0, |
| 792 | ttm->num_pages << PAGE_SHIFT, |
| 793 | GFP_KERNEL); |
| 794 | if (r) |
| 795 | goto release_sg; |
| 796 | |
| 797 | r = -ENOMEM; |
| 798 | nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction); |
| 799 | if (nents != ttm->sg->nents) |
| 800 | goto release_sg; |
| 801 | |
| 802 | drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages, |
| 803 | gtt->ttm.dma_address, ttm->num_pages); |
| 804 | |
| 805 | return 0; |
| 806 | |
| 807 | release_sg: |
| 808 | kfree(ttm->sg); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 809 | return r; |
| 810 | } |
| 811 | |
| 812 | static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm) |
| 813 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 814 | struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 815 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 816 | |
| 817 | int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY); |
| 818 | enum dma_data_direction direction = write ? |
| 819 | DMA_BIDIRECTIONAL : DMA_TO_DEVICE; |
| 820 | |
| 821 | /* double check that we don't free the table twice */ |
| 822 | if (!ttm->sg->sgl) |
| 823 | return; |
| 824 | |
| 825 | /* free the sg table and pages again */ |
| 826 | dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction); |
| 827 | |
Christian König | 1b0c0f9 | 2017-09-05 14:36:44 +0200 | [diff] [blame] | 828 | amdgpu_ttm_tt_mark_user_pages(ttm); |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 829 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 830 | sg_free_table(ttm->sg); |
| 831 | } |
| 832 | |
| 833 | static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm, |
| 834 | struct ttm_mem_reg *bo_mem) |
| 835 | { |
| 836 | struct amdgpu_ttm_tt *gtt = (void*)ttm; |
Christian König | ac7afe6 | 2017-08-22 21:04:47 +0200 | [diff] [blame] | 837 | uint64_t flags; |
Dan Carpenter | 2ce3f5dc | 2017-08-09 13:30:46 +0300 | [diff] [blame] | 838 | int r = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 839 | |
Chunming Zhou | e2f784f | 2015-11-26 16:33:58 +0800 | [diff] [blame] | 840 | if (gtt->userptr) { |
| 841 | r = amdgpu_ttm_tt_pin_userptr(ttm); |
| 842 | if (r) { |
| 843 | DRM_ERROR("failed to pin userptr\n"); |
| 844 | return r; |
| 845 | } |
| 846 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 847 | if (!ttm->num_pages) { |
| 848 | WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n", |
| 849 | ttm->num_pages, bo_mem, ttm); |
| 850 | } |
| 851 | |
| 852 | if (bo_mem->mem_type == AMDGPU_PL_GDS || |
| 853 | bo_mem->mem_type == AMDGPU_PL_GWS || |
| 854 | bo_mem->mem_type == AMDGPU_PL_OA) |
| 855 | return -EINVAL; |
| 856 | |
Christian König | 3da917b | 2017-10-27 14:17:09 +0200 | [diff] [blame] | 857 | if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) { |
| 858 | gtt->offset = AMDGPU_BO_INVALID_OFFSET; |
Christian König | ac7afe6 | 2017-08-22 21:04:47 +0200 | [diff] [blame] | 859 | return 0; |
Christian König | 3da917b | 2017-10-27 14:17:09 +0200 | [diff] [blame] | 860 | } |
Christian König | 98a7f88 | 2017-06-30 10:41:07 +0200 | [diff] [blame] | 861 | |
Christian König | ac7afe6 | 2017-08-22 21:04:47 +0200 | [diff] [blame] | 862 | flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem); |
| 863 | gtt->offset = (u64)bo_mem->start << PAGE_SHIFT; |
| 864 | r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages, |
| 865 | ttm->pages, gtt->ttm.dma_address, flags); |
| 866 | |
Christian König | c1c7ce8 | 2017-10-16 16:50:32 +0200 | [diff] [blame] | 867 | if (r) |
Christian König | ac7afe6 | 2017-08-22 21:04:47 +0200 | [diff] [blame] | 868 | DRM_ERROR("failed to bind %lu pages at 0x%08llX\n", |
| 869 | ttm->num_pages, gtt->offset); |
Christian König | 98a7f88 | 2017-06-30 10:41:07 +0200 | [diff] [blame] | 870 | return r; |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 871 | } |
| 872 | |
Christian König | c5835bb | 2017-10-27 15:43:14 +0200 | [diff] [blame] | 873 | int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo) |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 874 | { |
Christian König | 1d00402 | 2017-08-22 16:58:07 +0200 | [diff] [blame] | 875 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | c13c55d | 2017-04-12 15:33:00 +0200 | [diff] [blame] | 876 | struct ttm_operation_ctx ctx = { false, false }; |
Christian König | 4057573 | 2017-10-26 17:54:12 +0200 | [diff] [blame] | 877 | struct amdgpu_ttm_tt *gtt = (void*)bo->ttm; |
Christian König | 1d00402 | 2017-08-22 16:58:07 +0200 | [diff] [blame] | 878 | struct ttm_mem_reg tmp; |
Christian König | 1d00402 | 2017-08-22 16:58:07 +0200 | [diff] [blame] | 879 | struct ttm_placement placement; |
| 880 | struct ttm_place placements; |
Christian König | 4057573 | 2017-10-26 17:54:12 +0200 | [diff] [blame] | 881 | uint64_t flags; |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 882 | int r; |
| 883 | |
Christian König | 3da917b | 2017-10-27 14:17:09 +0200 | [diff] [blame] | 884 | if (bo->mem.mem_type != TTM_PL_TT || |
| 885 | amdgpu_gtt_mgr_has_gart_addr(&bo->mem)) |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 886 | return 0; |
| 887 | |
Christian König | 1d00402 | 2017-08-22 16:58:07 +0200 | [diff] [blame] | 888 | tmp = bo->mem; |
| 889 | tmp.mm_node = NULL; |
| 890 | placement.num_placement = 1; |
| 891 | placement.placement = &placements; |
| 892 | placement.num_busy_placement = 1; |
| 893 | placement.busy_placement = &placements; |
| 894 | placements.fpfn = 0; |
| 895 | placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT; |
Christian König | ec8c9f8 | 2017-10-16 13:47:15 +0200 | [diff] [blame] | 896 | placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) | |
| 897 | TTM_PL_FLAG_TT; |
Christian König | bb990bb | 2016-09-09 16:32:33 +0200 | [diff] [blame] | 898 | |
Christian König | c13c55d | 2017-04-12 15:33:00 +0200 | [diff] [blame] | 899 | r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx); |
Christian König | 1d00402 | 2017-08-22 16:58:07 +0200 | [diff] [blame] | 900 | if (unlikely(r)) |
| 901 | return r; |
| 902 | |
Christian König | 4057573 | 2017-10-26 17:54:12 +0200 | [diff] [blame] | 903 | flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp); |
| 904 | gtt->offset = (u64)tmp.start << PAGE_SHIFT; |
| 905 | r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages, |
| 906 | bo->ttm->pages, gtt->ttm.dma_address, flags); |
| 907 | if (unlikely(r)) { |
Christian König | 1d00402 | 2017-08-22 16:58:07 +0200 | [diff] [blame] | 908 | ttm_bo_mem_put(bo, &tmp); |
Christian König | 4057573 | 2017-10-26 17:54:12 +0200 | [diff] [blame] | 909 | return r; |
| 910 | } |
Christian König | 1d00402 | 2017-08-22 16:58:07 +0200 | [diff] [blame] | 911 | |
Christian König | 4057573 | 2017-10-26 17:54:12 +0200 | [diff] [blame] | 912 | ttm_bo_mem_put(bo, &bo->mem); |
| 913 | bo->mem = tmp; |
| 914 | bo->offset = (bo->mem.start << PAGE_SHIFT) + |
| 915 | bo->bdev->man[bo->mem.mem_type].gpu_offset; |
| 916 | |
| 917 | return 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 918 | } |
| 919 | |
Christian König | c1c7ce8 | 2017-10-16 16:50:32 +0200 | [diff] [blame] | 920 | int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo) |
Chunming Zhou | 2c0d731 | 2016-08-30 16:36:25 +0800 | [diff] [blame] | 921 | { |
Christian König | c1c7ce8 | 2017-10-16 16:50:32 +0200 | [diff] [blame] | 922 | struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); |
| 923 | struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm; |
Monk Liu | 1d1a2cd | 2017-04-27 17:14:57 +0800 | [diff] [blame] | 924 | uint64_t flags; |
Chunming Zhou | 2c0d731 | 2016-08-30 16:36:25 +0800 | [diff] [blame] | 925 | int r; |
| 926 | |
Christian König | c1c7ce8 | 2017-10-16 16:50:32 +0200 | [diff] [blame] | 927 | if (!gtt) |
| 928 | return 0; |
| 929 | |
| 930 | flags = amdgpu_ttm_tt_pte_flags(adev, >t->ttm.ttm, &tbo->mem); |
| 931 | r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages, |
| 932 | gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags); |
| 933 | if (r) |
| 934 | DRM_ERROR("failed to bind %lu pages at 0x%08llX\n", |
| 935 | gtt->ttm.ttm.num_pages, gtt->offset); |
| 936 | return r; |
Chunming Zhou | 2c0d731 | 2016-08-30 16:36:25 +0800 | [diff] [blame] | 937 | } |
| 938 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 939 | static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm) |
| 940 | { |
| 941 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
Roger.He | 738f64c | 2017-05-05 13:27:10 +0800 | [diff] [blame] | 942 | int r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 943 | |
Christian König | 85a4b57 | 2016-09-22 14:19:50 +0200 | [diff] [blame] | 944 | if (gtt->userptr) |
| 945 | amdgpu_ttm_tt_unpin_userptr(ttm); |
| 946 | |
Christian König | 3da917b | 2017-10-27 14:17:09 +0200 | [diff] [blame] | 947 | if (gtt->offset == AMDGPU_BO_INVALID_OFFSET) |
Christian König | 78ab0a3 | 2016-09-09 15:39:08 +0200 | [diff] [blame] | 948 | return 0; |
| 949 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 950 | /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */ |
Roger.He | 738f64c | 2017-05-05 13:27:10 +0800 | [diff] [blame] | 951 | r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages); |
Christian König | c1c7ce8 | 2017-10-16 16:50:32 +0200 | [diff] [blame] | 952 | if (r) |
Roger.He | 738f64c | 2017-05-05 13:27:10 +0800 | [diff] [blame] | 953 | DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n", |
| 954 | gtt->ttm.ttm.num_pages, gtt->offset); |
Roger.He | 738f64c | 2017-05-05 13:27:10 +0800 | [diff] [blame] | 955 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 956 | } |
| 957 | |
| 958 | static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm) |
| 959 | { |
| 960 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 961 | |
| 962 | ttm_dma_tt_fini(>t->ttm); |
| 963 | kfree(gtt); |
| 964 | } |
| 965 | |
| 966 | static struct ttm_backend_func amdgpu_backend_func = { |
| 967 | .bind = &amdgpu_ttm_backend_bind, |
| 968 | .unbind = &amdgpu_ttm_backend_unbind, |
| 969 | .destroy = &amdgpu_ttm_backend_destroy, |
| 970 | }; |
| 971 | |
| 972 | static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev, |
| 973 | unsigned long size, uint32_t page_flags, |
| 974 | struct page *dummy_read_page) |
| 975 | { |
| 976 | struct amdgpu_device *adev; |
| 977 | struct amdgpu_ttm_tt *gtt; |
| 978 | |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 979 | adev = amdgpu_ttm_adev(bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 980 | |
| 981 | gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL); |
| 982 | if (gtt == NULL) { |
| 983 | return NULL; |
| 984 | } |
| 985 | gtt->ttm.ttm.func = &amdgpu_backend_func; |
| 986 | gtt->adev = adev; |
| 987 | if (ttm_dma_tt_init(>t->ttm, bdev, size, page_flags, dummy_read_page)) { |
| 988 | kfree(gtt); |
| 989 | return NULL; |
| 990 | } |
| 991 | return >t->ttm.ttm; |
| 992 | } |
| 993 | |
| 994 | static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm) |
| 995 | { |
Tom St Denis | aca8171 | 2017-07-31 09:35:24 -0400 | [diff] [blame] | 996 | struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 997 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 998 | bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG); |
| 999 | |
| 1000 | if (ttm->state != tt_unpopulated) |
| 1001 | return 0; |
| 1002 | |
| 1003 | if (gtt && gtt->userptr) { |
Maninder Singh | 5f0b34c | 2015-06-26 13:28:50 +0530 | [diff] [blame] | 1004 | ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1005 | if (!ttm->sg) |
| 1006 | return -ENOMEM; |
| 1007 | |
| 1008 | ttm->page_flags |= TTM_PAGE_FLAG_SG; |
| 1009 | ttm->state = tt_unbound; |
| 1010 | return 0; |
| 1011 | } |
| 1012 | |
| 1013 | if (slave && ttm->sg) { |
| 1014 | drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages, |
| 1015 | gtt->ttm.dma_address, ttm->num_pages); |
| 1016 | ttm->state = tt_unbound; |
Tom St Denis | 79ba280 | 2017-09-18 08:10:00 -0400 | [diff] [blame] | 1017 | return 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1018 | } |
| 1019 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1020 | #ifdef CONFIG_SWIOTLB |
| 1021 | if (swiotlb_nr_tbl()) { |
Tom St Denis | 79ba280 | 2017-09-18 08:10:00 -0400 | [diff] [blame] | 1022 | return ttm_dma_populate(>t->ttm, adev->dev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1023 | } |
| 1024 | #endif |
| 1025 | |
Tom St Denis | 79ba280 | 2017-09-18 08:10:00 -0400 | [diff] [blame] | 1026 | return ttm_populate_and_map_pages(adev->dev, >t->ttm); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1027 | } |
| 1028 | |
| 1029 | static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm) |
| 1030 | { |
| 1031 | struct amdgpu_device *adev; |
| 1032 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1033 | bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG); |
| 1034 | |
| 1035 | if (gtt && gtt->userptr) { |
Christian König | a216ab0 | 2017-09-02 13:21:31 +0200 | [diff] [blame] | 1036 | amdgpu_ttm_tt_set_user_pages(ttm, NULL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1037 | kfree(ttm->sg); |
| 1038 | ttm->page_flags &= ~TTM_PAGE_FLAG_SG; |
| 1039 | return; |
| 1040 | } |
| 1041 | |
| 1042 | if (slave) |
| 1043 | return; |
| 1044 | |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 1045 | adev = amdgpu_ttm_adev(ttm->bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1046 | |
| 1047 | #ifdef CONFIG_SWIOTLB |
| 1048 | if (swiotlb_nr_tbl()) { |
| 1049 | ttm_dma_unpopulate(>t->ttm, adev->dev); |
| 1050 | return; |
| 1051 | } |
| 1052 | #endif |
| 1053 | |
Tom St Denis | 7405e0d | 2017-08-18 10:05:48 -0400 | [diff] [blame] | 1054 | ttm_unmap_and_unpopulate_pages(adev->dev, >t->ttm); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1055 | } |
| 1056 | |
| 1057 | int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr, |
| 1058 | uint32_t flags) |
| 1059 | { |
| 1060 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 1061 | |
| 1062 | if (gtt == NULL) |
| 1063 | return -EINVAL; |
| 1064 | |
| 1065 | gtt->userptr = addr; |
| 1066 | gtt->usermm = current->mm; |
| 1067 | gtt->userflags = flags; |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 1068 | spin_lock_init(>t->guptasklock); |
| 1069 | INIT_LIST_HEAD(>t->guptasks); |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 1070 | atomic_set(>t->mmu_invalidations, 0); |
Christian König | ca666a3 | 2017-09-05 14:30:05 +0200 | [diff] [blame] | 1071 | gtt->last_set_pages = 0; |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 1072 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1073 | return 0; |
| 1074 | } |
| 1075 | |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 1076 | struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1077 | { |
| 1078 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 1079 | |
| 1080 | if (gtt == NULL) |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 1081 | return NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1082 | |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 1083 | return gtt->usermm; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1084 | } |
| 1085 | |
Christian König | cc1de6e | 2016-02-08 10:57:22 +0100 | [diff] [blame] | 1086 | bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start, |
| 1087 | unsigned long end) |
| 1088 | { |
| 1089 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 1090 | struct amdgpu_ttm_gup_task_list *entry; |
Christian König | cc1de6e | 2016-02-08 10:57:22 +0100 | [diff] [blame] | 1091 | unsigned long size; |
| 1092 | |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 1093 | if (gtt == NULL || !gtt->userptr) |
Christian König | cc1de6e | 2016-02-08 10:57:22 +0100 | [diff] [blame] | 1094 | return false; |
| 1095 | |
| 1096 | size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE; |
| 1097 | if (gtt->userptr > end || gtt->userptr + size <= start) |
| 1098 | return false; |
| 1099 | |
Christian König | 637dd3b | 2016-03-03 14:24:57 +0100 | [diff] [blame] | 1100 | spin_lock(>t->guptasklock); |
| 1101 | list_for_each_entry(entry, >t->guptasks, list) { |
| 1102 | if (entry->task == current) { |
| 1103 | spin_unlock(>t->guptasklock); |
| 1104 | return false; |
| 1105 | } |
| 1106 | } |
| 1107 | spin_unlock(>t->guptasklock); |
| 1108 | |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 1109 | atomic_inc(>t->mmu_invalidations); |
| 1110 | |
Christian König | cc1de6e | 2016-02-08 10:57:22 +0100 | [diff] [blame] | 1111 | return true; |
| 1112 | } |
| 1113 | |
Christian König | 2f568db | 2016-02-23 12:36:59 +0100 | [diff] [blame] | 1114 | bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm, |
| 1115 | int *last_invalidated) |
| 1116 | { |
| 1117 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 1118 | int prev_invalidated = *last_invalidated; |
| 1119 | |
| 1120 | *last_invalidated = atomic_read(>t->mmu_invalidations); |
| 1121 | return prev_invalidated != *last_invalidated; |
| 1122 | } |
| 1123 | |
Christian König | ca666a3 | 2017-09-05 14:30:05 +0200 | [diff] [blame] | 1124 | bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm) |
| 1125 | { |
| 1126 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 1127 | |
| 1128 | if (gtt == NULL || !gtt->userptr) |
| 1129 | return false; |
| 1130 | |
| 1131 | return atomic_read(>t->mmu_invalidations) != gtt->last_set_pages; |
| 1132 | } |
| 1133 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1134 | bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm) |
| 1135 | { |
| 1136 | struct amdgpu_ttm_tt *gtt = (void *)ttm; |
| 1137 | |
| 1138 | if (gtt == NULL) |
| 1139 | return false; |
| 1140 | |
| 1141 | return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY); |
| 1142 | } |
| 1143 | |
Chunming Zhou | 6b77760 | 2016-09-21 16:19:19 +0800 | [diff] [blame] | 1144 | uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1145 | struct ttm_mem_reg *mem) |
| 1146 | { |
Chunming Zhou | 6b77760 | 2016-09-21 16:19:19 +0800 | [diff] [blame] | 1147 | uint64_t flags = 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1148 | |
| 1149 | if (mem && mem->mem_type != TTM_PL_SYSTEM) |
| 1150 | flags |= AMDGPU_PTE_VALID; |
| 1151 | |
Christian König | 6d99905 | 2015-12-04 13:32:55 +0100 | [diff] [blame] | 1152 | if (mem && mem->mem_type == TTM_PL_TT) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1153 | flags |= AMDGPU_PTE_SYSTEM; |
| 1154 | |
Christian König | 6d99905 | 2015-12-04 13:32:55 +0100 | [diff] [blame] | 1155 | if (ttm->caching_state == tt_cached) |
| 1156 | flags |= AMDGPU_PTE_SNOOPED; |
| 1157 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1158 | |
Alex Xie | 4b98e0c | 2017-02-14 12:31:36 -0500 | [diff] [blame] | 1159 | flags |= adev->gart.gart_pte_flags; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1160 | flags |= AMDGPU_PTE_READABLE; |
| 1161 | |
| 1162 | if (!amdgpu_ttm_tt_is_readonly(ttm)) |
| 1163 | flags |= AMDGPU_PTE_WRITEABLE; |
| 1164 | |
| 1165 | return flags; |
| 1166 | } |
| 1167 | |
Christian König | 9982ca6 | 2016-10-19 14:44:22 +0200 | [diff] [blame] | 1168 | static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo, |
| 1169 | const struct ttm_place *place) |
| 1170 | { |
Christian König | 4fcae78 | 2017-04-20 12:11:47 +0200 | [diff] [blame] | 1171 | unsigned long num_pages = bo->mem.num_pages; |
| 1172 | struct drm_mm_node *node = bo->mem.mm_node; |
Christian König | 9982ca6 | 2016-10-19 14:44:22 +0200 | [diff] [blame] | 1173 | |
Christian König | 4fcae78 | 2017-04-20 12:11:47 +0200 | [diff] [blame] | 1174 | switch (bo->mem.mem_type) { |
| 1175 | case TTM_PL_TT: |
| 1176 | return true; |
| 1177 | |
| 1178 | case TTM_PL_VRAM: |
Christian König | 9982ca6 | 2016-10-19 14:44:22 +0200 | [diff] [blame] | 1179 | /* Check each drm MM node individually */ |
| 1180 | while (num_pages) { |
| 1181 | if (place->fpfn < (node->start + node->size) && |
| 1182 | !(place->lpfn && place->lpfn <= node->start)) |
| 1183 | return true; |
| 1184 | |
| 1185 | num_pages -= node->size; |
| 1186 | ++node; |
| 1187 | } |
Roger He | 7da2e3e | 2017-11-02 13:14:27 +0800 | [diff] [blame] | 1188 | return false; |
Christian König | 9982ca6 | 2016-10-19 14:44:22 +0200 | [diff] [blame] | 1189 | |
Christian König | 4fcae78 | 2017-04-20 12:11:47 +0200 | [diff] [blame] | 1190 | default: |
| 1191 | break; |
Christian König | 9982ca6 | 2016-10-19 14:44:22 +0200 | [diff] [blame] | 1192 | } |
| 1193 | |
| 1194 | return ttm_bo_eviction_valuable(bo, place); |
| 1195 | } |
| 1196 | |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1197 | static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo, |
| 1198 | unsigned long offset, |
| 1199 | void *buf, int len, int write) |
| 1200 | { |
Andres Rodriguez | b82485f | 2017-09-15 21:05:19 -0400 | [diff] [blame] | 1201 | struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1202 | struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 1203 | struct drm_mm_node *nodes; |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1204 | uint32_t value = 0; |
| 1205 | int ret = 0; |
| 1206 | uint64_t pos; |
| 1207 | unsigned long flags; |
| 1208 | |
| 1209 | if (bo->mem.mem_type != TTM_PL_VRAM) |
| 1210 | return -EIO; |
| 1211 | |
Harish Kasiviswanathan | e1d5150 | 2017-10-06 17:36:35 -0400 | [diff] [blame] | 1212 | nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset); |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1213 | pos = (nodes->start << PAGE_SHIFT) + offset; |
| 1214 | |
| 1215 | while (len && pos < adev->mc.mc_vram_size) { |
| 1216 | uint64_t aligned_pos = pos & ~(uint64_t)3; |
| 1217 | uint32_t bytes = 4 - (pos & 3); |
| 1218 | uint32_t shift = (pos & 3) * 8; |
| 1219 | uint32_t mask = 0xffffffff << shift; |
| 1220 | |
| 1221 | if (len < bytes) { |
| 1222 | mask &= 0xffffffff >> (bytes - len) * 8; |
| 1223 | bytes = len; |
| 1224 | } |
| 1225 | |
| 1226 | spin_lock_irqsave(&adev->mmio_idx_lock, flags); |
Tom St Denis | 97bae49 | 2017-09-14 08:57:26 -0400 | [diff] [blame] | 1227 | WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000); |
| 1228 | WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31); |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1229 | if (!write || mask != 0xffffffff) |
Tom St Denis | 97bae49 | 2017-09-14 08:57:26 -0400 | [diff] [blame] | 1230 | value = RREG32_NO_KIQ(mmMM_DATA); |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1231 | if (write) { |
| 1232 | value &= ~mask; |
| 1233 | value |= (*(uint32_t *)buf << shift) & mask; |
Tom St Denis | 97bae49 | 2017-09-14 08:57:26 -0400 | [diff] [blame] | 1234 | WREG32_NO_KIQ(mmMM_DATA, value); |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1235 | } |
| 1236 | spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); |
| 1237 | if (!write) { |
| 1238 | value = (value & mask) >> shift; |
| 1239 | memcpy(buf, &value, bytes); |
| 1240 | } |
| 1241 | |
| 1242 | ret += bytes; |
| 1243 | buf = (uint8_t *)buf + bytes; |
| 1244 | pos += bytes; |
| 1245 | len -= bytes; |
| 1246 | if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) { |
| 1247 | ++nodes; |
| 1248 | pos = (nodes->start << PAGE_SHIFT); |
| 1249 | } |
| 1250 | } |
| 1251 | |
| 1252 | return ret; |
| 1253 | } |
| 1254 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1255 | static struct ttm_bo_driver amdgpu_bo_driver = { |
| 1256 | .ttm_tt_create = &amdgpu_ttm_tt_create, |
| 1257 | .ttm_tt_populate = &amdgpu_ttm_tt_populate, |
| 1258 | .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate, |
| 1259 | .invalidate_caches = &amdgpu_invalidate_caches, |
| 1260 | .init_mem_type = &amdgpu_init_mem_type, |
Christian König | 9982ca6 | 2016-10-19 14:44:22 +0200 | [diff] [blame] | 1261 | .eviction_valuable = amdgpu_ttm_bo_eviction_valuable, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1262 | .evict_flags = &amdgpu_evict_flags, |
| 1263 | .move = &amdgpu_bo_move, |
| 1264 | .verify_access = &amdgpu_verify_access, |
| 1265 | .move_notify = &amdgpu_bo_move_notify, |
| 1266 | .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify, |
| 1267 | .io_mem_reserve = &amdgpu_ttm_io_mem_reserve, |
| 1268 | .io_mem_free = &amdgpu_ttm_io_mem_free, |
Christian König | 9bbdcc0 | 2017-03-29 11:16:05 +0200 | [diff] [blame] | 1269 | .io_mem_pfn = amdgpu_ttm_io_mem_pfn, |
Felix Kuehling | e342610 | 2017-07-03 14:18:27 -0400 | [diff] [blame] | 1270 | .access_memory = &amdgpu_ttm_access_memory |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1271 | }; |
| 1272 | |
| 1273 | int amdgpu_ttm_init(struct amdgpu_device *adev) |
| 1274 | { |
Christian König | 36d3837 | 2017-07-07 13:17:45 +0200 | [diff] [blame] | 1275 | uint64_t gtt_size; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1276 | int r; |
John Brooks | 218b5dc | 2017-06-27 22:33:17 -0400 | [diff] [blame] | 1277 | u64 vis_vram_limit; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1278 | |
Alex Deucher | 70b5c5a | 2016-11-15 16:55:53 -0500 | [diff] [blame] | 1279 | r = amdgpu_ttm_global_init(adev); |
| 1280 | if (r) { |
| 1281 | return r; |
| 1282 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1283 | /* No others user of address space so set it to 0 */ |
| 1284 | r = ttm_bo_device_init(&adev->mman.bdev, |
| 1285 | adev->mman.bo_global_ref.ref.object, |
| 1286 | &amdgpu_bo_driver, |
| 1287 | adev->ddev->anon_inode->i_mapping, |
| 1288 | DRM_FILE_PAGE_OFFSET, |
| 1289 | adev->need_dma32); |
| 1290 | if (r) { |
| 1291 | DRM_ERROR("failed initializing buffer object driver(%d).\n", r); |
| 1292 | return r; |
| 1293 | } |
| 1294 | adev->mman.initialized = true; |
| 1295 | r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM, |
| 1296 | adev->mc.real_vram_size >> PAGE_SHIFT); |
| 1297 | if (r) { |
| 1298 | DRM_ERROR("Failed initializing VRAM heap.\n"); |
| 1299 | return r; |
| 1300 | } |
John Brooks | 218b5dc | 2017-06-27 22:33:17 -0400 | [diff] [blame] | 1301 | |
| 1302 | /* Reduce size of CPU-visible VRAM if requested */ |
| 1303 | vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024; |
| 1304 | if (amdgpu_vis_vram_limit > 0 && |
| 1305 | vis_vram_limit <= adev->mc.visible_vram_size) |
| 1306 | adev->mc.visible_vram_size = vis_vram_limit; |
| 1307 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1308 | /* Change the size here instead of the init above so only lpfn is affected */ |
| 1309 | amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size); |
| 1310 | |
Horace Chen | a05502e | 2017-09-29 14:41:57 +0800 | [diff] [blame] | 1311 | /* |
| 1312 | *The reserved vram for firmware must be pinned to the specified |
| 1313 | *place on the VRAM, so reserve it early. |
| 1314 | */ |
| 1315 | r = amdgpu_fw_reserve_vram_init(adev); |
| 1316 | if (r) { |
| 1317 | return r; |
| 1318 | } |
| 1319 | |
Christian König | a4a0277 | 2017-07-27 17:24:36 +0200 | [diff] [blame] | 1320 | r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE, |
| 1321 | AMDGPU_GEM_DOMAIN_VRAM, |
Kent Russell | 5af2c10 | 2017-08-08 07:48:01 -0400 | [diff] [blame] | 1322 | &adev->stolen_vga_memory, |
Christian König | a4a0277 | 2017-07-27 17:24:36 +0200 | [diff] [blame] | 1323 | NULL, NULL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1324 | if (r) |
| 1325 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1326 | DRM_INFO("amdgpu: %uM of VRAM memory ready\n", |
| 1327 | (unsigned) (adev->mc.real_vram_size / (1024 * 1024))); |
Christian König | 36d3837 | 2017-07-07 13:17:45 +0200 | [diff] [blame] | 1328 | |
Roger He | 424e2c8 | 2017-11-10 19:05:13 +0800 | [diff] [blame] | 1329 | if (amdgpu_gtt_size == -1) { |
| 1330 | struct sysinfo si; |
| 1331 | |
| 1332 | si_meminfo(&si); |
Roger He | 5f97fc0 | 2017-11-29 17:12:03 +0800 | [diff] [blame] | 1333 | gtt_size = max(AMDGPU_DEFAULT_GTT_SIZE_MB << 20, |
| 1334 | (uint64_t)si.totalram * si.mem_unit * 3/4); |
| 1335 | } else |
Christian König | 36d3837 | 2017-07-07 13:17:45 +0200 | [diff] [blame] | 1336 | gtt_size = (uint64_t)amdgpu_gtt_size << 20; |
| 1337 | r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1338 | if (r) { |
| 1339 | DRM_ERROR("Failed initializing GTT heap.\n"); |
| 1340 | return r; |
| 1341 | } |
| 1342 | DRM_INFO("amdgpu: %uM of GTT memory ready.\n", |
Christian König | 36d3837 | 2017-07-07 13:17:45 +0200 | [diff] [blame] | 1343 | (unsigned)(gtt_size / (1024 * 1024))); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1344 | |
| 1345 | adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT; |
| 1346 | adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT; |
| 1347 | adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT; |
| 1348 | adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT; |
| 1349 | adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT; |
| 1350 | adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT; |
| 1351 | adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT; |
| 1352 | adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT; |
| 1353 | adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT; |
| 1354 | /* GDS Memory */ |
Alex Deucher | d2d51d8 | 2017-03-15 09:45:48 -0400 | [diff] [blame] | 1355 | if (adev->gds.mem.total_size) { |
| 1356 | r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS, |
| 1357 | adev->gds.mem.total_size >> PAGE_SHIFT); |
| 1358 | if (r) { |
| 1359 | DRM_ERROR("Failed initializing GDS heap.\n"); |
| 1360 | return r; |
| 1361 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1362 | } |
| 1363 | |
| 1364 | /* GWS */ |
Alex Deucher | d2d51d8 | 2017-03-15 09:45:48 -0400 | [diff] [blame] | 1365 | if (adev->gds.gws.total_size) { |
| 1366 | r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS, |
| 1367 | adev->gds.gws.total_size >> PAGE_SHIFT); |
| 1368 | if (r) { |
| 1369 | DRM_ERROR("Failed initializing gws heap.\n"); |
| 1370 | return r; |
| 1371 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1372 | } |
| 1373 | |
| 1374 | /* OA */ |
Alex Deucher | d2d51d8 | 2017-03-15 09:45:48 -0400 | [diff] [blame] | 1375 | if (adev->gds.oa.total_size) { |
| 1376 | r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA, |
| 1377 | adev->gds.oa.total_size >> PAGE_SHIFT); |
| 1378 | if (r) { |
| 1379 | DRM_ERROR("Failed initializing oa heap.\n"); |
| 1380 | return r; |
| 1381 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1382 | } |
| 1383 | |
| 1384 | r = amdgpu_ttm_debugfs_init(adev); |
| 1385 | if (r) { |
| 1386 | DRM_ERROR("Failed to init debugfs\n"); |
| 1387 | return r; |
| 1388 | } |
| 1389 | return 0; |
| 1390 | } |
| 1391 | |
| 1392 | void amdgpu_ttm_fini(struct amdgpu_device *adev) |
| 1393 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1394 | if (!adev->mman.initialized) |
| 1395 | return; |
Monk Liu | 11c6b82 | 2017-11-13 20:41:56 +0800 | [diff] [blame] | 1396 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1397 | amdgpu_ttm_debugfs_fini(adev); |
Monk Liu | 11c6b82 | 2017-11-13 20:41:56 +0800 | [diff] [blame] | 1398 | amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL); |
Monk Liu | f59548c | 2017-11-14 11:55:50 +0800 | [diff] [blame] | 1399 | amdgpu_fw_reserve_vram_fini(adev); |
Monk Liu | 11c6b82 | 2017-11-13 20:41:56 +0800 | [diff] [blame] | 1400 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1401 | ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM); |
| 1402 | ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT); |
Alex Deucher | d2d51d8 | 2017-03-15 09:45:48 -0400 | [diff] [blame] | 1403 | if (adev->gds.mem.total_size) |
| 1404 | ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS); |
| 1405 | if (adev->gds.gws.total_size) |
| 1406 | ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS); |
| 1407 | if (adev->gds.oa.total_size) |
| 1408 | ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1409 | ttm_bo_device_release(&adev->mman.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1410 | amdgpu_ttm_global_fini(adev); |
| 1411 | adev->mman.initialized = false; |
| 1412 | DRM_INFO("amdgpu: ttm finalized\n"); |
| 1413 | } |
| 1414 | |
| 1415 | /* this should only be called at bootup or when userspace |
| 1416 | * isn't running */ |
| 1417 | void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size) |
| 1418 | { |
| 1419 | struct ttm_mem_type_manager *man; |
| 1420 | |
| 1421 | if (!adev->mman.initialized) |
| 1422 | return; |
| 1423 | |
| 1424 | man = &adev->mman.bdev.man[TTM_PL_VRAM]; |
| 1425 | /* this just adjusts TTM size idea, which sets lpfn to the correct value */ |
| 1426 | man->size = size >> PAGE_SHIFT; |
| 1427 | } |
| 1428 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1429 | int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma) |
| 1430 | { |
| 1431 | struct drm_file *file_priv; |
| 1432 | struct amdgpu_device *adev; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1433 | |
Christian König | e176fe17 | 2015-05-27 10:22:47 +0200 | [diff] [blame] | 1434 | if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1435 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1436 | |
| 1437 | file_priv = filp->private_data; |
| 1438 | adev = file_priv->minor->dev->dev_private; |
Christian König | e176fe17 | 2015-05-27 10:22:47 +0200 | [diff] [blame] | 1439 | if (adev == NULL) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1440 | return -EINVAL; |
Christian König | e176fe17 | 2015-05-27 10:22:47 +0200 | [diff] [blame] | 1441 | |
| 1442 | return ttm_bo_mmap(filp, vma, &adev->mman.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1443 | } |
| 1444 | |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 1445 | static int amdgpu_map_buffer(struct ttm_buffer_object *bo, |
| 1446 | struct ttm_mem_reg *mem, unsigned num_pages, |
| 1447 | uint64_t offset, unsigned window, |
| 1448 | struct amdgpu_ring *ring, |
| 1449 | uint64_t *addr) |
| 1450 | { |
| 1451 | struct amdgpu_ttm_tt *gtt = (void *)bo->ttm; |
| 1452 | struct amdgpu_device *adev = ring->adev; |
| 1453 | struct ttm_tt *ttm = bo->ttm; |
| 1454 | struct amdgpu_job *job; |
| 1455 | unsigned num_dw, num_bytes; |
| 1456 | dma_addr_t *dma_address; |
| 1457 | struct dma_fence *fence; |
| 1458 | uint64_t src_addr, dst_addr; |
| 1459 | uint64_t flags; |
| 1460 | int r; |
| 1461 | |
| 1462 | BUG_ON(adev->mman.buffer_funcs->copy_max_bytes < |
| 1463 | AMDGPU_GTT_MAX_TRANSFER_SIZE * 8); |
| 1464 | |
Christian König | 6f02a69 | 2017-07-07 11:56:59 +0200 | [diff] [blame] | 1465 | *addr = adev->mc.gart_start; |
Christian König | abca90f | 2017-06-30 11:05:54 +0200 | [diff] [blame] | 1466 | *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE * |
| 1467 | AMDGPU_GPU_PAGE_SIZE; |
| 1468 | |
| 1469 | num_dw = adev->mman.buffer_funcs->copy_num_dw; |
| 1470 | while (num_dw & 0x7) |
| 1471 | num_dw++; |
| 1472 | |
| 1473 | num_bytes = num_pages * 8; |
| 1474 | |
| 1475 | r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job); |
| 1476 | if (r) |
| 1477 | return r; |
| 1478 | |
| 1479 | src_addr = num_dw * 4; |
| 1480 | src_addr += job->ibs[0].gpu_addr; |
| 1481 | |
| 1482 | dst_addr = adev->gart.table_addr; |
| 1483 | dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8; |
| 1484 | amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr, |
| 1485 | dst_addr, num_bytes); |
| 1486 | |
| 1487 | amdgpu_ring_pad_ib(ring, &job->ibs[0]); |
| 1488 | WARN_ON(job->ibs[0].length_dw > num_dw); |
| 1489 | |
| 1490 | dma_address = >t->ttm.dma_address[offset >> PAGE_SHIFT]; |
| 1491 | flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem); |
| 1492 | r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags, |
| 1493 | &job->ibs[0].ptr[num_dw]); |
| 1494 | if (r) |
| 1495 | goto error_free; |
| 1496 | |
| 1497 | r = amdgpu_job_submit(job, ring, &adev->mman.entity, |
| 1498 | AMDGPU_FENCE_OWNER_UNDEFINED, &fence); |
| 1499 | if (r) |
| 1500 | goto error_free; |
| 1501 | |
| 1502 | dma_fence_put(fence); |
| 1503 | |
| 1504 | return r; |
| 1505 | |
| 1506 | error_free: |
| 1507 | amdgpu_job_free(job); |
| 1508 | return r; |
| 1509 | } |
| 1510 | |
Christian König | fc9c8f5 | 2017-06-29 11:46:15 +0200 | [diff] [blame] | 1511 | int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset, |
| 1512 | uint64_t dst_offset, uint32_t byte_count, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1513 | struct reservation_object *resv, |
Christian König | fc9c8f5 | 2017-06-29 11:46:15 +0200 | [diff] [blame] | 1514 | struct dma_fence **fence, bool direct_submit, |
| 1515 | bool vm_needs_flush) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1516 | { |
| 1517 | struct amdgpu_device *adev = ring->adev; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 1518 | struct amdgpu_job *job; |
| 1519 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1520 | uint32_t max_bytes; |
| 1521 | unsigned num_loops, num_dw; |
| 1522 | unsigned i; |
| 1523 | int r; |
| 1524 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1525 | max_bytes = adev->mman.buffer_funcs->copy_max_bytes; |
| 1526 | num_loops = DIV_ROUND_UP(byte_count, max_bytes); |
| 1527 | num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw; |
| 1528 | |
Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1529 | /* for IB padding */ |
| 1530 | while (num_dw & 0x7) |
| 1531 | num_dw++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1532 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 1533 | r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job); |
| 1534 | if (r) |
Chunming Zhou | 9066b0c | 2015-08-25 15:12:26 +0800 | [diff] [blame] | 1535 | return r; |
Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1536 | |
Christian König | fc9c8f5 | 2017-06-29 11:46:15 +0200 | [diff] [blame] | 1537 | job->vm_needs_flush = vm_needs_flush; |
Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1538 | if (resv) { |
Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 1539 | r = amdgpu_sync_resv(adev, &job->sync, resv, |
Andres Rodriguez | 177ae09 | 2017-09-15 20:44:06 -0400 | [diff] [blame] | 1540 | AMDGPU_FENCE_OWNER_UNDEFINED, |
| 1541 | false); |
Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1542 | if (r) { |
| 1543 | DRM_ERROR("sync failed (%d).\n", r); |
| 1544 | goto error_free; |
| 1545 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1546 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1547 | |
| 1548 | for (i = 0; i < num_loops; i++) { |
| 1549 | uint32_t cur_size_in_bytes = min(byte_count, max_bytes); |
| 1550 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 1551 | amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset, |
| 1552 | dst_offset, cur_size_in_bytes); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1553 | |
| 1554 | src_offset += cur_size_in_bytes; |
| 1555 | dst_offset += cur_size_in_bytes; |
| 1556 | byte_count -= cur_size_in_bytes; |
| 1557 | } |
| 1558 | |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 1559 | amdgpu_ring_pad_ib(ring, &job->ibs[0]); |
| 1560 | WARN_ON(job->ibs[0].length_dw > num_dw); |
Chunming Zhou | e24db98 | 2016-08-15 10:46:04 +0800 | [diff] [blame] | 1561 | if (direct_submit) { |
| 1562 | r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, |
Junwei Zhang | 50ddc75 | 2017-01-23 16:30:38 +0800 | [diff] [blame] | 1563 | NULL, fence); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 1564 | job->fence = dma_fence_get(*fence); |
Chunming Zhou | e24db98 | 2016-08-15 10:46:04 +0800 | [diff] [blame] | 1565 | if (r) |
| 1566 | DRM_ERROR("Error scheduling IBs (%d)\n", r); |
| 1567 | amdgpu_job_free(job); |
| 1568 | } else { |
| 1569 | r = amdgpu_job_submit(job, ring, &adev->mman.entity, |
| 1570 | AMDGPU_FENCE_OWNER_UNDEFINED, fence); |
| 1571 | if (r) |
| 1572 | goto error_free; |
| 1573 | } |
Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1574 | |
Chunming Zhou | e24db98 | 2016-08-15 10:46:04 +0800 | [diff] [blame] | 1575 | return r; |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 1576 | |
Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1577 | error_free: |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 1578 | amdgpu_job_free(job); |
Chunming Zhou | c7ae72c | 2015-08-25 17:23:45 +0800 | [diff] [blame] | 1579 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1580 | } |
| 1581 | |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1582 | int amdgpu_fill_buffer(struct amdgpu_bo *bo, |
Yong Zhao | 330df03 | 2017-07-20 18:44:10 -0400 | [diff] [blame] | 1583 | uint64_t src_data, |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1584 | struct reservation_object *resv, |
| 1585 | struct dma_fence **fence) |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1586 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 1587 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
Yong Zhao | 7bdc53f | 2017-09-15 18:20:37 -0400 | [diff] [blame] | 1588 | uint32_t max_bytes = 8 * |
| 1589 | adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1590 | struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; |
| 1591 | |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1592 | struct drm_mm_node *mm_node; |
| 1593 | unsigned long num_pages; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1594 | unsigned int num_loops, num_dw; |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1595 | |
| 1596 | struct amdgpu_job *job; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1597 | int r; |
| 1598 | |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1599 | if (!ring->ready) { |
| 1600 | DRM_ERROR("Trying to clear memory with ring turned off.\n"); |
| 1601 | return -EINVAL; |
| 1602 | } |
| 1603 | |
Christian König | 92c60d9 | 2017-06-29 10:44:39 +0200 | [diff] [blame] | 1604 | if (bo->tbo.mem.mem_type == TTM_PL_TT) { |
Christian König | c5835bb | 2017-10-27 15:43:14 +0200 | [diff] [blame] | 1605 | r = amdgpu_ttm_alloc_gart(&bo->tbo); |
Christian König | 92c60d9 | 2017-06-29 10:44:39 +0200 | [diff] [blame] | 1606 | if (r) |
| 1607 | return r; |
| 1608 | } |
| 1609 | |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1610 | num_pages = bo->tbo.num_pages; |
| 1611 | mm_node = bo->tbo.mem.mm_node; |
| 1612 | num_loops = 0; |
| 1613 | while (num_pages) { |
| 1614 | uint32_t byte_count = mm_node->size << PAGE_SHIFT; |
| 1615 | |
| 1616 | num_loops += DIV_ROUND_UP(byte_count, max_bytes); |
| 1617 | num_pages -= mm_node->size; |
| 1618 | ++mm_node; |
| 1619 | } |
Yong Zhao | 330df03 | 2017-07-20 18:44:10 -0400 | [diff] [blame] | 1620 | |
Yong Zhao | 7bdc53f | 2017-09-15 18:20:37 -0400 | [diff] [blame] | 1621 | /* num of dwords for each SDMA_OP_PTEPDE cmd */ |
| 1622 | num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1623 | |
| 1624 | /* for IB padding */ |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1625 | num_dw += 64; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1626 | |
| 1627 | r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job); |
| 1628 | if (r) |
| 1629 | return r; |
| 1630 | |
| 1631 | if (resv) { |
| 1632 | r = amdgpu_sync_resv(adev, &job->sync, resv, |
Andres Rodriguez | 177ae09 | 2017-09-15 20:44:06 -0400 | [diff] [blame] | 1633 | AMDGPU_FENCE_OWNER_UNDEFINED, false); |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1634 | if (r) { |
| 1635 | DRM_ERROR("sync failed (%d).\n", r); |
| 1636 | goto error_free; |
| 1637 | } |
| 1638 | } |
| 1639 | |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1640 | num_pages = bo->tbo.num_pages; |
| 1641 | mm_node = bo->tbo.mem.mm_node; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1642 | |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1643 | while (num_pages) { |
| 1644 | uint32_t byte_count = mm_node->size << PAGE_SHIFT; |
| 1645 | uint64_t dst_addr; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1646 | |
Yong Zhao | 330df03 | 2017-07-20 18:44:10 -0400 | [diff] [blame] | 1647 | WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8"); |
| 1648 | |
Christian König | 92c60d9 | 2017-06-29 10:44:39 +0200 | [diff] [blame] | 1649 | dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem); |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1650 | while (byte_count) { |
| 1651 | uint32_t cur_size_in_bytes = min(byte_count, max_bytes); |
| 1652 | |
Yong Zhao | 330df03 | 2017-07-20 18:44:10 -0400 | [diff] [blame] | 1653 | amdgpu_vm_set_pte_pde(adev, &job->ibs[0], |
| 1654 | dst_addr, 0, |
| 1655 | cur_size_in_bytes >> 3, 0, |
| 1656 | src_data); |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1657 | |
| 1658 | dst_addr += cur_size_in_bytes; |
| 1659 | byte_count -= cur_size_in_bytes; |
| 1660 | } |
| 1661 | |
| 1662 | num_pages -= mm_node->size; |
| 1663 | ++mm_node; |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1664 | } |
| 1665 | |
| 1666 | amdgpu_ring_pad_ib(ring, &job->ibs[0]); |
| 1667 | WARN_ON(job->ibs[0].length_dw > num_dw); |
| 1668 | r = amdgpu_job_submit(job, ring, &adev->mman.entity, |
Christian König | f29224a6 | 2016-11-17 12:06:38 +0100 | [diff] [blame] | 1669 | AMDGPU_FENCE_OWNER_UNDEFINED, fence); |
Flora Cui | 59b4a97 | 2016-07-19 16:48:22 +0800 | [diff] [blame] | 1670 | if (r) |
| 1671 | goto error_free; |
| 1672 | |
| 1673 | return 0; |
| 1674 | |
| 1675 | error_free: |
| 1676 | amdgpu_job_free(job); |
| 1677 | return r; |
| 1678 | } |
| 1679 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1680 | #if defined(CONFIG_DEBUG_FS) |
| 1681 | |
| 1682 | static int amdgpu_mm_dump_table(struct seq_file *m, void *data) |
| 1683 | { |
| 1684 | struct drm_info_node *node = (struct drm_info_node *)m->private; |
| 1685 | unsigned ttm_pl = *(int *)node->info_ent->data; |
| 1686 | struct drm_device *dev = node->minor->dev; |
| 1687 | struct amdgpu_device *adev = dev->dev_private; |
Christian König | 12d4ac5 | 2017-08-07 14:07:43 +0200 | [diff] [blame] | 1688 | struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl]; |
Daniel Vetter | b5c3714 | 2016-12-29 12:09:24 +0100 | [diff] [blame] | 1689 | struct drm_printer p = drm_seq_file_printer(m); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1690 | |
Christian König | 12d4ac5 | 2017-08-07 14:07:43 +0200 | [diff] [blame] | 1691 | man->func->debug(man, &p); |
Daniel Vetter | b5c3714 | 2016-12-29 12:09:24 +0100 | [diff] [blame] | 1692 | return 0; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1693 | } |
| 1694 | |
| 1695 | static int ttm_pl_vram = TTM_PL_VRAM; |
| 1696 | static int ttm_pl_tt = TTM_PL_TT; |
| 1697 | |
Nils Wallménius | 06ab683 | 2016-05-02 12:46:15 -0400 | [diff] [blame] | 1698 | static const struct drm_info_list amdgpu_ttm_debugfs_list[] = { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1699 | {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram}, |
| 1700 | {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt}, |
| 1701 | {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL}, |
| 1702 | #ifdef CONFIG_SWIOTLB |
| 1703 | {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL} |
| 1704 | #endif |
| 1705 | }; |
| 1706 | |
| 1707 | static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf, |
| 1708 | size_t size, loff_t *pos) |
| 1709 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 1710 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1711 | ssize_t result = 0; |
| 1712 | int r; |
| 1713 | |
| 1714 | if (size & 0x3 || *pos & 0x3) |
| 1715 | return -EINVAL; |
| 1716 | |
Tom St Denis | 9156e72 | 2017-05-23 11:35:22 -0400 | [diff] [blame] | 1717 | if (*pos >= adev->mc.mc_vram_size) |
| 1718 | return -ENXIO; |
| 1719 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1720 | while (size) { |
| 1721 | unsigned long flags; |
| 1722 | uint32_t value; |
| 1723 | |
| 1724 | if (*pos >= adev->mc.mc_vram_size) |
| 1725 | return result; |
| 1726 | |
| 1727 | spin_lock_irqsave(&adev->mmio_idx_lock, flags); |
Tom St Denis | c3057281 | 2017-09-13 12:35:15 -0400 | [diff] [blame] | 1728 | WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000); |
| 1729 | WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31); |
| 1730 | value = RREG32_NO_KIQ(mmMM_DATA); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1731 | spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); |
| 1732 | |
| 1733 | r = put_user(value, (uint32_t *)buf); |
| 1734 | if (r) |
| 1735 | return r; |
| 1736 | |
| 1737 | result += 4; |
| 1738 | buf += 4; |
| 1739 | *pos += 4; |
| 1740 | size -= 4; |
| 1741 | } |
| 1742 | |
| 1743 | return result; |
| 1744 | } |
| 1745 | |
Tom St Denis | 08cab98 | 2017-08-29 08:36:52 -0400 | [diff] [blame] | 1746 | static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf, |
| 1747 | size_t size, loff_t *pos) |
| 1748 | { |
| 1749 | struct amdgpu_device *adev = file_inode(f)->i_private; |
| 1750 | ssize_t result = 0; |
| 1751 | int r; |
| 1752 | |
| 1753 | if (size & 0x3 || *pos & 0x3) |
| 1754 | return -EINVAL; |
| 1755 | |
| 1756 | if (*pos >= adev->mc.mc_vram_size) |
| 1757 | return -ENXIO; |
| 1758 | |
| 1759 | while (size) { |
| 1760 | unsigned long flags; |
| 1761 | uint32_t value; |
| 1762 | |
| 1763 | if (*pos >= adev->mc.mc_vram_size) |
| 1764 | return result; |
| 1765 | |
| 1766 | r = get_user(value, (uint32_t *)buf); |
| 1767 | if (r) |
| 1768 | return r; |
| 1769 | |
| 1770 | spin_lock_irqsave(&adev->mmio_idx_lock, flags); |
Tom St Denis | c3057281 | 2017-09-13 12:35:15 -0400 | [diff] [blame] | 1771 | WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000); |
| 1772 | WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31); |
| 1773 | WREG32_NO_KIQ(mmMM_DATA, value); |
Tom St Denis | 08cab98 | 2017-08-29 08:36:52 -0400 | [diff] [blame] | 1774 | spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); |
| 1775 | |
| 1776 | result += 4; |
| 1777 | buf += 4; |
| 1778 | *pos += 4; |
| 1779 | size -= 4; |
| 1780 | } |
| 1781 | |
| 1782 | return result; |
| 1783 | } |
| 1784 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1785 | static const struct file_operations amdgpu_ttm_vram_fops = { |
| 1786 | .owner = THIS_MODULE, |
| 1787 | .read = amdgpu_ttm_vram_read, |
Tom St Denis | 08cab98 | 2017-08-29 08:36:52 -0400 | [diff] [blame] | 1788 | .write = amdgpu_ttm_vram_write, |
| 1789 | .llseek = default_llseek, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1790 | }; |
| 1791 | |
Christian König | a1d2947 | 2016-03-30 14:42:57 +0200 | [diff] [blame] | 1792 | #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS |
| 1793 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1794 | static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf, |
| 1795 | size_t size, loff_t *pos) |
| 1796 | { |
Al Viro | 4506309 | 2016-12-04 18:24:56 -0500 | [diff] [blame] | 1797 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1798 | ssize_t result = 0; |
| 1799 | int r; |
| 1800 | |
| 1801 | while (size) { |
| 1802 | loff_t p = *pos / PAGE_SIZE; |
| 1803 | unsigned off = *pos & ~PAGE_MASK; |
| 1804 | size_t cur_size = min_t(size_t, size, PAGE_SIZE - off); |
| 1805 | struct page *page; |
| 1806 | void *ptr; |
| 1807 | |
| 1808 | if (p >= adev->gart.num_cpu_pages) |
| 1809 | return result; |
| 1810 | |
| 1811 | page = adev->gart.pages[p]; |
| 1812 | if (page) { |
| 1813 | ptr = kmap(page); |
| 1814 | ptr += off; |
| 1815 | |
| 1816 | r = copy_to_user(buf, ptr, cur_size); |
| 1817 | kunmap(adev->gart.pages[p]); |
| 1818 | } else |
| 1819 | r = clear_user(buf, cur_size); |
| 1820 | |
| 1821 | if (r) |
| 1822 | return -EFAULT; |
| 1823 | |
| 1824 | result += cur_size; |
| 1825 | buf += cur_size; |
| 1826 | *pos += cur_size; |
| 1827 | size -= cur_size; |
| 1828 | } |
| 1829 | |
| 1830 | return result; |
| 1831 | } |
| 1832 | |
| 1833 | static const struct file_operations amdgpu_ttm_gtt_fops = { |
| 1834 | .owner = THIS_MODULE, |
| 1835 | .read = amdgpu_ttm_gtt_read, |
| 1836 | .llseek = default_llseek |
| 1837 | }; |
| 1838 | |
| 1839 | #endif |
| 1840 | |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1841 | static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf, |
| 1842 | size_t size, loff_t *pos) |
| 1843 | { |
| 1844 | struct amdgpu_device *adev = file_inode(f)->i_private; |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1845 | int r; |
| 1846 | uint64_t phys; |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1847 | struct iommu_domain *dom; |
Tom St Denis | a40cfa0 | 2017-09-18 07:14:56 -0400 | [diff] [blame] | 1848 | |
Tom St Denis | 10cfafd | 2017-09-19 11:29:04 -0400 | [diff] [blame] | 1849 | // always return 8 bytes |
| 1850 | if (size != 8) |
| 1851 | return -EINVAL; |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1852 | |
Tom St Denis | 10cfafd | 2017-09-19 11:29:04 -0400 | [diff] [blame] | 1853 | // only accept page addresses |
| 1854 | if (*pos & 0xFFF) |
| 1855 | return -EINVAL; |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1856 | |
| 1857 | dom = iommu_get_domain_for_dev(adev->dev); |
Tom St Denis | 10cfafd | 2017-09-19 11:29:04 -0400 | [diff] [blame] | 1858 | if (dom) |
| 1859 | phys = iommu_iova_to_phys(dom, *pos); |
| 1860 | else |
| 1861 | phys = *pos; |
| 1862 | |
| 1863 | r = copy_to_user(buf, &phys, 8); |
| 1864 | if (r) |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1865 | return -EFAULT; |
| 1866 | |
Tom St Denis | 10cfafd | 2017-09-19 11:29:04 -0400 | [diff] [blame] | 1867 | return 8; |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1868 | } |
| 1869 | |
| 1870 | static const struct file_operations amdgpu_ttm_iova_fops = { |
| 1871 | .owner = THIS_MODULE, |
| 1872 | .read = amdgpu_iova_to_phys_read, |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1873 | .llseek = default_llseek |
| 1874 | }; |
Tom St Denis | a40cfa0 | 2017-09-18 07:14:56 -0400 | [diff] [blame] | 1875 | |
| 1876 | static const struct { |
| 1877 | char *name; |
| 1878 | const struct file_operations *fops; |
| 1879 | int domain; |
| 1880 | } ttm_debugfs_entries[] = { |
| 1881 | { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM }, |
| 1882 | #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS |
| 1883 | { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT }, |
| 1884 | #endif |
Tom St Denis | 38290b2 | 2017-09-18 07:28:14 -0400 | [diff] [blame] | 1885 | { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM }, |
Tom St Denis | a40cfa0 | 2017-09-18 07:14:56 -0400 | [diff] [blame] | 1886 | }; |
| 1887 | |
Christian König | a1d2947 | 2016-03-30 14:42:57 +0200 | [diff] [blame] | 1888 | #endif |
| 1889 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1890 | static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev) |
| 1891 | { |
| 1892 | #if defined(CONFIG_DEBUG_FS) |
| 1893 | unsigned count; |
| 1894 | |
| 1895 | struct drm_minor *minor = adev->ddev->primary; |
| 1896 | struct dentry *ent, *root = minor->debugfs_root; |
| 1897 | |
Tom St Denis | a40cfa0 | 2017-09-18 07:14:56 -0400 | [diff] [blame] | 1898 | for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) { |
| 1899 | ent = debugfs_create_file( |
| 1900 | ttm_debugfs_entries[count].name, |
| 1901 | S_IFREG | S_IRUGO, root, |
| 1902 | adev, |
| 1903 | ttm_debugfs_entries[count].fops); |
| 1904 | if (IS_ERR(ent)) |
| 1905 | return PTR_ERR(ent); |
| 1906 | if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM) |
| 1907 | i_size_write(ent->d_inode, adev->mc.mc_vram_size); |
| 1908 | else if (ttm_debugfs_entries[count].domain == TTM_PL_TT) |
| 1909 | i_size_write(ent->d_inode, adev->mc.gart_size); |
| 1910 | adev->mman.debugfs_entries[count] = ent; |
| 1911 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1912 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1913 | count = ARRAY_SIZE(amdgpu_ttm_debugfs_list); |
| 1914 | |
| 1915 | #ifdef CONFIG_SWIOTLB |
| 1916 | if (!swiotlb_nr_tbl()) |
| 1917 | --count; |
| 1918 | #endif |
| 1919 | |
| 1920 | return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count); |
| 1921 | #else |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1922 | return 0; |
| 1923 | #endif |
| 1924 | } |
| 1925 | |
| 1926 | static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev) |
| 1927 | { |
| 1928 | #if defined(CONFIG_DEBUG_FS) |
Tom St Denis | a40cfa0 | 2017-09-18 07:14:56 -0400 | [diff] [blame] | 1929 | unsigned i; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1930 | |
Tom St Denis | a40cfa0 | 2017-09-18 07:14:56 -0400 | [diff] [blame] | 1931 | for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++) |
| 1932 | debugfs_remove(adev->mman.debugfs_entries[i]); |
Christian König | a1d2947 | 2016-03-30 14:42:57 +0200 | [diff] [blame] | 1933 | #endif |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1934 | } |