Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006, Intel Corporation. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms and conditions of the GNU General Public License, |
| 6 | * version 2, as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 11 | * more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License along with |
| 14 | * this program; if not, write to the Free Software Foundation, Inc., 59 Temple |
| 15 | * Place - Suite 330, Boston, MA 02111-1307 USA. |
| 16 | * |
mark gross | 98bcef5 | 2008-02-23 15:23:35 -0800 | [diff] [blame] | 17 | * Copyright (C) 2006-2008 Intel Corporation |
| 18 | * Author: Ashok Raj <ashok.raj@intel.com> |
| 19 | * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com> |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 20 | */ |
| 21 | |
| 22 | #ifndef _INTEL_IOMMU_H_ |
| 23 | #define _INTEL_IOMMU_H_ |
| 24 | |
| 25 | #include <linux/types.h> |
Kay, Allen M | 3871794 | 2008-09-09 18:37:29 +0300 | [diff] [blame] | 26 | #include <linux/iova.h> |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 27 | #include <linux/io.h> |
Kay, Allen M | 3871794 | 2008-09-09 18:37:29 +0300 | [diff] [blame] | 28 | #include <linux/dma_remapping.h> |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 29 | #include <asm/cacheflush.h> |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 30 | #include <asm/iommu.h> |
David Miller | f661197 | 2008-02-06 01:36:23 -0800 | [diff] [blame] | 31 | |
| 32 | /* |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 33 | * Intel IOMMU register specification per version 1.0 public spec. |
| 34 | */ |
| 35 | |
| 36 | #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */ |
| 37 | #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */ |
| 38 | #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */ |
| 39 | #define DMAR_GCMD_REG 0x18 /* Global command register */ |
| 40 | #define DMAR_GSTS_REG 0x1c /* Global status register */ |
| 41 | #define DMAR_RTADDR_REG 0x20 /* Root entry table */ |
| 42 | #define DMAR_CCMD_REG 0x28 /* Context command reg */ |
| 43 | #define DMAR_FSTS_REG 0x34 /* Fault Status register */ |
| 44 | #define DMAR_FECTL_REG 0x38 /* Fault control register */ |
| 45 | #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */ |
| 46 | #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */ |
| 47 | #define DMAR_FEUADDR_REG 0x44 /* Upper address register */ |
| 48 | #define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */ |
| 49 | #define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */ |
| 50 | #define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */ |
| 51 | #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */ |
| 52 | #define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */ |
| 53 | #define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */ |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 54 | #define DMAR_IQH_REG 0x80 /* Invalidation queue head register */ |
| 55 | #define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */ |
| 56 | #define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */ |
| 57 | #define DMAR_ICS_REG 0x98 /* Invalidation complete status register */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 58 | #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 59 | |
| 60 | #define OFFSET_STRIDE (9) |
| 61 | /* |
| 62 | #define dmar_readl(dmar, reg) readl(dmar + reg) |
| 63 | #define dmar_readq(dmar, reg) ({ \ |
| 64 | u32 lo, hi; \ |
| 65 | lo = readl(dmar + reg); \ |
| 66 | hi = readl(dmar + reg + 4); \ |
| 67 | (((u64) hi) << 32) + lo; }) |
| 68 | */ |
Al Viro | 4fe05bb | 2007-10-29 04:51:16 +0000 | [diff] [blame] | 69 | static inline u64 dmar_readq(void __iomem *addr) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 70 | { |
| 71 | u32 lo, hi; |
| 72 | lo = readl(addr); |
| 73 | hi = readl(addr + 4); |
| 74 | return (((u64) hi) << 32) + lo; |
| 75 | } |
| 76 | |
| 77 | static inline void dmar_writeq(void __iomem *addr, u64 val) |
| 78 | { |
| 79 | writel((u32)val, addr); |
| 80 | writel((u32)(val >> 32), addr + 4); |
| 81 | } |
| 82 | |
| 83 | #define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4) |
| 84 | #define DMAR_VER_MINOR(v) ((v) & 0x0f) |
| 85 | |
| 86 | /* |
| 87 | * Decoding Capability Register |
| 88 | */ |
| 89 | #define cap_read_drain(c) (((c) >> 55) & 1) |
| 90 | #define cap_write_drain(c) (((c) >> 54) & 1) |
| 91 | #define cap_max_amask_val(c) (((c) >> 48) & 0x3f) |
| 92 | #define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1) |
| 93 | #define cap_pgsel_inv(c) (((c) >> 39) & 1) |
| 94 | |
| 95 | #define cap_super_page_val(c) (((c) >> 34) & 0xf) |
| 96 | #define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \ |
| 97 | * OFFSET_STRIDE) + 21) |
| 98 | |
| 99 | #define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16) |
| 100 | #define cap_max_fault_reg_offset(c) \ |
| 101 | (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16) |
| 102 | |
| 103 | #define cap_zlr(c) (((c) >> 22) & 1) |
| 104 | #define cap_isoch(c) (((c) >> 23) & 1) |
| 105 | #define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1) |
| 106 | #define cap_sagaw(c) (((c) >> 8) & 0x1f) |
| 107 | #define cap_caching_mode(c) (((c) >> 7) & 1) |
| 108 | #define cap_phmr(c) (((c) >> 6) & 1) |
| 109 | #define cap_plmr(c) (((c) >> 5) & 1) |
| 110 | #define cap_rwbf(c) (((c) >> 4) & 1) |
| 111 | #define cap_afl(c) (((c) >> 3) & 1) |
| 112 | #define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7))) |
| 113 | /* |
| 114 | * Extended Capability Register |
| 115 | */ |
| 116 | |
| 117 | #define ecap_niotlb_iunits(e) ((((e) >> 24) & 0xff) + 1) |
| 118 | #define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16) |
| 119 | #define ecap_max_iotlb_offset(e) \ |
| 120 | (ecap_iotlb_offset(e) + ecap_niotlb_iunits(e) * 16) |
| 121 | #define ecap_coherent(e) ((e) & 0x1) |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 122 | #define ecap_qis(e) ((e) & 0x2) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 123 | #define ecap_eim_support(e) ((e >> 4) & 0x1) |
| 124 | #define ecap_ir_support(e) ((e >> 3) & 0x1) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 125 | #define ecap_max_handle_mask(e) ((e >> 20) & 0xf) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 126 | |
| 127 | |
| 128 | /* IOTLB_REG */ |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 129 | #define DMA_TLB_FLUSH_GRANU_OFFSET 60 |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 130 | #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60) |
| 131 | #define DMA_TLB_DSI_FLUSH (((u64)2) << 60) |
| 132 | #define DMA_TLB_PSI_FLUSH (((u64)3) << 60) |
| 133 | #define DMA_TLB_IIRG(type) ((type >> 60) & 7) |
| 134 | #define DMA_TLB_IAIG(val) (((val) >> 57) & 7) |
| 135 | #define DMA_TLB_READ_DRAIN (((u64)1) << 49) |
| 136 | #define DMA_TLB_WRITE_DRAIN (((u64)1) << 48) |
| 137 | #define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32) |
| 138 | #define DMA_TLB_IVT (((u64)1) << 63) |
| 139 | #define DMA_TLB_IH_NONLEAF (((u64)1) << 6) |
| 140 | #define DMA_TLB_MAX_SIZE (0x3f) |
| 141 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 142 | /* INVALID_DESC */ |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 143 | #define DMA_CCMD_INVL_GRANU_OFFSET 61 |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 144 | #define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 3) |
| 145 | #define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 3) |
| 146 | #define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 3) |
| 147 | #define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7) |
| 148 | #define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6) |
| 149 | #define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16))) |
| 150 | #define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6) |
| 151 | #define DMA_ID_TLB_ADDR(addr) (addr) |
| 152 | #define DMA_ID_TLB_ADDR_MASK(mask) (mask) |
| 153 | |
mark gross | f8bab73 | 2008-02-08 04:18:38 -0800 | [diff] [blame] | 154 | /* PMEN_REG */ |
| 155 | #define DMA_PMEN_EPM (((u32)1)<<31) |
| 156 | #define DMA_PMEN_PRS (((u32)1)<<0) |
| 157 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 158 | /* GCMD_REG */ |
| 159 | #define DMA_GCMD_TE (((u32)1) << 31) |
| 160 | #define DMA_GCMD_SRTP (((u32)1) << 30) |
| 161 | #define DMA_GCMD_SFL (((u32)1) << 29) |
| 162 | #define DMA_GCMD_EAFL (((u32)1) << 28) |
| 163 | #define DMA_GCMD_WBF (((u32)1) << 27) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 164 | #define DMA_GCMD_QIE (((u32)1) << 26) |
| 165 | #define DMA_GCMD_SIRTP (((u32)1) << 24) |
| 166 | #define DMA_GCMD_IRE (((u32) 1) << 25) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 167 | |
| 168 | /* GSTS_REG */ |
| 169 | #define DMA_GSTS_TES (((u32)1) << 31) |
| 170 | #define DMA_GSTS_RTPS (((u32)1) << 30) |
| 171 | #define DMA_GSTS_FLS (((u32)1) << 29) |
| 172 | #define DMA_GSTS_AFLS (((u32)1) << 28) |
| 173 | #define DMA_GSTS_WBFS (((u32)1) << 27) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 174 | #define DMA_GSTS_QIES (((u32)1) << 26) |
| 175 | #define DMA_GSTS_IRTPS (((u32)1) << 24) |
| 176 | #define DMA_GSTS_IRES (((u32)1) << 25) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 177 | |
| 178 | /* CCMD_REG */ |
| 179 | #define DMA_CCMD_ICC (((u64)1) << 63) |
| 180 | #define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61) |
| 181 | #define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61) |
| 182 | #define DMA_CCMD_DEVICE_INVL (((u64)3) << 61) |
| 183 | #define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32) |
| 184 | #define DMA_CCMD_MASK_NOBIT 0 |
| 185 | #define DMA_CCMD_MASK_1BIT 1 |
| 186 | #define DMA_CCMD_MASK_2BIT 2 |
| 187 | #define DMA_CCMD_MASK_3BIT 3 |
| 188 | #define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16) |
| 189 | #define DMA_CCMD_DID(d) ((u64)((d) & 0xffff)) |
| 190 | |
| 191 | /* FECTL_REG */ |
| 192 | #define DMA_FECTL_IM (((u32)1) << 31) |
| 193 | |
| 194 | /* FSTS_REG */ |
| 195 | #define DMA_FSTS_PPF ((u32)2) |
| 196 | #define DMA_FSTS_PFO ((u32)1) |
| 197 | #define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff) |
| 198 | |
| 199 | /* FRCD_REG, 32 bits access */ |
| 200 | #define DMA_FRCD_F (((u32)1) << 31) |
| 201 | #define dma_frcd_type(d) ((d >> 30) & 1) |
| 202 | #define dma_frcd_fault_reason(c) (c & 0xff) |
| 203 | #define dma_frcd_source_id(c) (c & 0xffff) |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 204 | /* low 64 bit */ |
| 205 | #define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT)) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 206 | |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 207 | #define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \ |
| 208 | do { \ |
| 209 | cycles_t start_time = get_cycles(); \ |
| 210 | while (1) { \ |
| 211 | sts = op(iommu->reg + offset); \ |
| 212 | if (cond) \ |
| 213 | break; \ |
Suresh Siddha | cf1337f | 2008-07-10 11:16:41 -0700 | [diff] [blame] | 214 | if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\ |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 215 | panic("DMAR hardware is malfunctioning\n"); \ |
| 216 | cpu_relax(); \ |
| 217 | } \ |
| 218 | } while (0) |
Suresh Siddha | cf1337f | 2008-07-10 11:16:41 -0700 | [diff] [blame] | 219 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 220 | #define QI_LENGTH 256 /* queue length */ |
| 221 | |
| 222 | enum { |
| 223 | QI_FREE, |
| 224 | QI_IN_USE, |
| 225 | QI_DONE |
| 226 | }; |
| 227 | |
| 228 | #define QI_CC_TYPE 0x1 |
| 229 | #define QI_IOTLB_TYPE 0x2 |
| 230 | #define QI_DIOTLB_TYPE 0x3 |
| 231 | #define QI_IEC_TYPE 0x4 |
| 232 | #define QI_IWD_TYPE 0x5 |
| 233 | |
| 234 | #define QI_IEC_SELECTIVE (((u64)1) << 4) |
| 235 | #define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32)) |
| 236 | #define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27)) |
| 237 | |
| 238 | #define QI_IWD_STATUS_DATA(d) (((u64)d) << 32) |
| 239 | #define QI_IWD_STATUS_WRITE (((u64)1) << 5) |
| 240 | |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 241 | #define QI_IOTLB_DID(did) (((u64)did) << 16) |
| 242 | #define QI_IOTLB_DR(dr) (((u64)dr) << 7) |
| 243 | #define QI_IOTLB_DW(dw) (((u64)dw) << 6) |
| 244 | #define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4)) |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 245 | #define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK) |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 246 | #define QI_IOTLB_IH(ih) (((u64)ih) << 6) |
| 247 | #define QI_IOTLB_AM(am) (((u8)am)) |
| 248 | |
| 249 | #define QI_CC_FM(fm) (((u64)fm) << 48) |
| 250 | #define QI_CC_SID(sid) (((u64)sid) << 32) |
| 251 | #define QI_CC_DID(did) (((u64)did) << 16) |
| 252 | #define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4)) |
| 253 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 254 | struct qi_desc { |
| 255 | u64 low, high; |
| 256 | }; |
| 257 | |
| 258 | struct q_inval { |
| 259 | spinlock_t q_lock; |
| 260 | struct qi_desc *desc; /* invalidation queue */ |
| 261 | int *desc_status; /* desc status */ |
| 262 | int free_head; /* first free entry */ |
| 263 | int free_tail; /* last free entry */ |
| 264 | int free_cnt; |
| 265 | }; |
| 266 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 267 | #ifdef CONFIG_INTR_REMAP |
| 268 | /* 1MB - maximum possible interrupt remapping table size */ |
| 269 | #define INTR_REMAP_PAGE_ORDER 8 |
| 270 | #define INTR_REMAP_TABLE_REG_SIZE 0xf |
| 271 | |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 272 | #define INTR_REMAP_TABLE_ENTRIES 65536 |
| 273 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 274 | struct ir_table { |
| 275 | struct irte *base; |
| 276 | }; |
| 277 | #endif |
| 278 | |
Youquan Song | a77b67d | 2008-10-16 16:31:56 -0700 | [diff] [blame] | 279 | struct iommu_flush { |
| 280 | int (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm, |
| 281 | u64 type, int non_present_entry_flush); |
| 282 | int (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr, |
| 283 | unsigned int size_order, u64 type, int non_present_entry_flush); |
| 284 | }; |
| 285 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 286 | struct intel_iommu { |
| 287 | void __iomem *reg; /* Pointer to hardware regs, virtual addr */ |
| 288 | u64 cap; |
| 289 | u64 ecap; |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 290 | u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 291 | spinlock_t register_lock; /* protect register handling */ |
Suresh Siddha | c42d9f3 | 2008-07-10 11:16:36 -0700 | [diff] [blame] | 292 | int seq_id; /* sequence id of the iommu */ |
Weidong Han | 1b57368 | 2008-12-08 15:34:06 +0800 | [diff] [blame^] | 293 | int agaw; /* agaw of this iommu */ |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 294 | |
| 295 | #ifdef CONFIG_DMAR |
| 296 | unsigned long *domain_ids; /* bitmap of domains */ |
| 297 | struct dmar_domain **domains; /* ptr to domains */ |
| 298 | spinlock_t lock; /* protect context, domain ids */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 299 | struct root_entry *root_entry; /* virtual address */ |
| 300 | |
| 301 | unsigned int irq; |
| 302 | unsigned char name[7]; /* Device Name */ |
Youquan Song | a77b67d | 2008-10-16 16:31:56 -0700 | [diff] [blame] | 303 | struct iommu_flush flush; |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 304 | #endif |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 305 | struct q_inval *qi; /* Queued invalidation info */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 306 | #ifdef CONFIG_INTR_REMAP |
| 307 | struct ir_table *ir_table; /* Interrupt remapping info */ |
| 308 | #endif |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 309 | }; |
| 310 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 311 | static inline void __iommu_flush_cache( |
| 312 | struct intel_iommu *iommu, void *addr, int size) |
| 313 | { |
| 314 | if (!ecap_coherent(iommu->ecap)) |
| 315 | clflush_cache_range(addr, size); |
| 316 | } |
| 317 | |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 318 | extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev); |
| 319 | |
Suresh Siddha | 1886e8a | 2008-07-10 11:16:37 -0700 | [diff] [blame] | 320 | extern int alloc_iommu(struct dmar_drhd_unit *drhd); |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 321 | extern void free_iommu(struct intel_iommu *iommu); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 322 | extern int dmar_enable_qi(struct intel_iommu *iommu); |
| 323 | extern void qi_global_iec(struct intel_iommu *iommu); |
Keshavamurthy, Anil S | e820482 | 2007-10-21 16:41:55 -0700 | [diff] [blame] | 324 | |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 325 | extern int qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, |
| 326 | u8 fm, u64 type, int non_present_entry_flush); |
| 327 | extern int qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr, |
| 328 | unsigned int size_order, u64 type, |
| 329 | int non_present_entry_flush); |
| 330 | |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 331 | extern void qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu); |
Kay, Allen M | 3871794 | 2008-09-09 18:37:29 +0300 | [diff] [blame] | 332 | |
| 333 | void intel_iommu_domain_exit(struct dmar_domain *domain); |
| 334 | struct dmar_domain *intel_iommu_domain_alloc(struct pci_dev *pdev); |
| 335 | int intel_iommu_context_mapping(struct dmar_domain *domain, |
| 336 | struct pci_dev *pdev); |
| 337 | int intel_iommu_page_mapping(struct dmar_domain *domain, dma_addr_t iova, |
| 338 | u64 hpa, size_t size, int prot); |
| 339 | void intel_iommu_detach_dev(struct dmar_domain *domain, u8 bus, u8 devfn); |
| 340 | struct dmar_domain *intel_iommu_find_domain(struct pci_dev *pdev); |
| 341 | u64 intel_iommu_iova_to_pfn(struct dmar_domain *domain, u64 iova); |
| 342 | |
| 343 | #ifdef CONFIG_DMAR |
| 344 | int intel_iommu_found(void); |
| 345 | #else /* CONFIG_DMAR */ |
| 346 | static inline int intel_iommu_found(void) |
| 347 | { |
| 348 | return 0; |
| 349 | } |
| 350 | #endif /* CONFIG_DMAR */ |
| 351 | |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 352 | extern void *intel_alloc_coherent(struct device *, size_t, dma_addr_t *, gfp_t); |
| 353 | extern void intel_free_coherent(struct device *, size_t, void *, dma_addr_t); |
| 354 | extern dma_addr_t intel_map_single(struct device *, phys_addr_t, size_t, int); |
| 355 | extern void intel_unmap_single(struct device *, dma_addr_t, size_t, int); |
| 356 | extern int intel_map_sg(struct device *, struct scatterlist *, int, int); |
| 357 | extern void intel_unmap_sg(struct device *, struct scatterlist *, int, int); |
| 358 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 359 | #endif |