blob: a76aa31dd1cf8dade134c8b736ffcc4691d21e3e [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Daniel Vetter4feb7652014-11-24 11:21:52 +010099 if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "p";
101 else
102 return " ";
103}
104
Chris Wilson05394f32010-11-08 19:18:58 +0000105static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000106{
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 switch (obj->tiling_mode) {
108 default:
109 case I915_TILING_NONE: return " ";
110 case I915_TILING_X: return "X";
111 case I915_TILING_Y: return "Y";
112 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000113}
114
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700115static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
116{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100117 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Chris Wilson37811fc2010-08-25 22:45:57 +0100120static void
121describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
122{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700123 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800124 int pin_count = 0;
125
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300126 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100127 &obj->base,
128 get_pin_flag(obj),
129 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700130 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800131 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100132 obj->base.read_domains,
133 obj->base.write_domain,
John Harrison97b2a6a2014-11-24 18:49:26 +0000134 i915_gem_request_get_seqno(obj->last_read_req),
135 i915_gem_request_get_seqno(obj->last_write_req),
136 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100137 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100138 obj->dirty ? " dirty" : "",
139 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
140 if (obj->base.name)
141 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800142 list_for_each_entry(vma, &obj->vma_list, vma_link)
143 if (vma->pin_count > 0)
144 pin_count++;
145 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100146 if (obj->pin_display)
147 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 if (obj->fence_reg != I915_FENCE_REG_NONE)
149 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 list_for_each_entry(vma, &obj->vma_list, vma_link) {
151 if (!i915_is_ggtt(vma->vm))
152 seq_puts(m, " (pp");
153 else
154 seq_puts(m, " (g");
155 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
156 vma->node.start, vma->node.size);
157 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000158 if (obj->stolen)
159 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000160 if (obj->pin_mappable || obj->fault_mappable) {
161 char s[3], *t = s;
162 if (obj->pin_mappable)
163 *t++ = 'p';
164 if (obj->fault_mappable)
165 *t++ = 'f';
166 *t = '\0';
167 seq_printf(m, " (%s mappable)", s);
168 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100169 if (obj->ring != NULL)
170 seq_printf(m, " (%s)", obj->ring->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200171 if (obj->frontbuffer_bits)
172 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100173}
174
Oscar Mateo273497e2014-05-22 14:13:37 +0100175static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700176{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100177 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700178 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
179 seq_putc(m, ' ');
180}
181
Ben Gamari433e12f2009-02-17 20:08:51 -0500182static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500183{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100184 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500185 uintptr_t list = (uintptr_t) node->info_ent->data;
186 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500187 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700190 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100191 size_t total_obj_size, total_gtt_size;
192 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100193
194 ret = mutex_lock_interruptible(&dev->struct_mutex);
195 if (ret)
196 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500197
Ben Widawskyca191b12013-07-31 17:00:14 -0700198 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500199 switch (list) {
200 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100201 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700202 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 break;
204 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100205 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700206 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500207 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500208 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100209 mutex_unlock(&dev->struct_mutex);
210 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500211 }
212
Chris Wilson8f2480f2010-09-26 11:44:19 +0100213 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700214 list_for_each_entry(vma, head, mm_list) {
215 seq_printf(m, " ");
216 describe_obj(m, vma->obj);
217 seq_printf(m, "\n");
218 total_obj_size += vma->obj->base.size;
219 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100220 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500221 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100222 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700223
Chris Wilson8f2480f2010-09-26 11:44:19 +0100224 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
225 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500226 return 0;
227}
228
Chris Wilson6d2b88852013-08-07 18:30:54 +0100229static int obj_rank_by_stolen(void *priv,
230 struct list_head *A, struct list_head *B)
231{
232 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100234 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100236
237 return a->stolen->start - b->stolen->start;
238}
239
240static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
241{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100242 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100243 struct drm_device *dev = node->minor->dev;
244 struct drm_i915_private *dev_priv = dev->dev_private;
245 struct drm_i915_gem_object *obj;
246 size_t total_obj_size, total_gtt_size;
247 LIST_HEAD(stolen);
248 int count, ret;
249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
252 return ret;
253
254 total_obj_size = total_gtt_size = count = 0;
255 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
256 if (obj->stolen == NULL)
257 continue;
258
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200259 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100260
261 total_obj_size += obj->base.size;
262 total_gtt_size += i915_gem_obj_ggtt_size(obj);
263 count++;
264 }
265 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 count++;
273 }
274 list_sort(NULL, &stolen, obj_rank_by_stolen);
275 seq_puts(m, "Stolen:\n");
276 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200277 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100278 seq_puts(m, " ");
279 describe_obj(m, obj);
280 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200281 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100282 }
283 mutex_unlock(&dev->struct_mutex);
284
285 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
286 count, total_obj_size, total_gtt_size);
287 return 0;
288}
289
Chris Wilson6299f992010-11-24 12:23:44 +0000290#define count_objects(list, member) do { \
291 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700292 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000293 ++count; \
294 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700295 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000296 ++mappable_count; \
297 } \
298 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400299} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000300
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000302 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000304 size_t total, unbound;
305 size_t global, shared;
306 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100307};
308
309static int per_file_stats(int id, void *ptr, void *data)
310{
311 struct drm_i915_gem_object *obj = ptr;
312 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000313 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100314
315 stats->count++;
316 stats->total += obj->base.size;
317
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
Chris Wilson6313c202014-03-19 13:45:45 +0000321 if (USES_FULL_PPGTT(obj->base.dev)) {
322 list_for_each_entry(vma, &obj->vma_list, vma_link) {
323 struct i915_hw_ppgtt *ppgtt;
324
325 if (!drm_mm_node_allocated(&vma->node))
326 continue;
327
328 if (i915_is_ggtt(vma->vm)) {
329 stats->global += obj->base.size;
330 continue;
331 }
332
333 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200334 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000335 continue;
336
337 if (obj->ring) /* XXX per-vma statistic */
338 stats->active += obj->base.size;
339 else
340 stats->inactive += obj->base.size;
341
342 return 0;
343 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100344 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000345 if (i915_gem_obj_ggtt_bound(obj)) {
346 stats->global += obj->base.size;
347 if (obj->ring)
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351 return 0;
352 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100353 }
354
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (!list_empty(&obj->global_list))
356 stats->unbound += obj->base.size;
357
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100358 return 0;
359}
360
Ben Widawskyca191b12013-07-31 17:00:14 -0700361#define count_vmas(list, member) do { \
362 list_for_each_entry(vma, list, member) { \
363 size += i915_gem_obj_ggtt_size(vma->obj); \
364 ++count; \
365 if (vma->obj->map_and_fenceable) { \
366 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
367 ++mappable_count; \
368 } \
369 } \
370} while (0)
371
372static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100373{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100374 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100375 struct drm_device *dev = node->minor->dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200377 u32 count, mappable_count, purgeable_count;
378 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000379 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700380 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700382 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100383 int ret;
384
385 ret = mutex_lock_interruptible(&dev->struct_mutex);
386 if (ret)
387 return ret;
388
Chris Wilson6299f992010-11-24 12:23:44 +0000389 seq_printf(m, "%u objects, %zu bytes\n",
390 dev_priv->mm.object_count,
391 dev_priv->mm.object_memory);
392
393 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700394 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000395 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
396 count, mappable_count, size, mappable_size);
397
398 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700399 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000400 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
401 count, mappable_count, size, mappable_size);
402
403 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700404 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
406 count, mappable_count, size, mappable_size);
407
Chris Wilsonb7abb712012-08-20 11:33:30 +0200408 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200410 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200411 if (obj->madv == I915_MADV_DONTNEED)
412 purgeable_size += obj->base.size, ++purgeable_count;
413 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200414 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
415
Chris Wilson6299f992010-11-24 12:23:44 +0000416 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700417 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000418 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700419 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000420 ++count;
421 }
422 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700423 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000424 ++mappable_count;
425 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200426 if (obj->madv == I915_MADV_DONTNEED) {
427 purgeable_size += obj->base.size;
428 ++purgeable_count;
429 }
Chris Wilson6299f992010-11-24 12:23:44 +0000430 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200431 seq_printf(m, "%u purgeable objects, %zu bytes\n",
432 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000433 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
434 mappable_count, mappable_size);
435 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
436 count, size);
437
Ben Widawsky93d18792013-01-17 12:45:17 -0800438 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700439 dev_priv->gtt.base.total,
440 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100441
Damien Lespiau267f0c92013-06-24 22:59:48 +0100442 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100443 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
444 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900445 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100446
447 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000448 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100449 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100450 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100451 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900452 /*
453 * Although we have a valid reference on file->pid, that does
454 * not guarantee that the task_struct who called get_pid() is
455 * still alive (e.g. get_pid(current) => fork() => exit()).
456 * Therefore, we need to protect this ->comm access using RCU.
457 */
458 rcu_read_lock();
459 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000460 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900461 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100462 stats.count,
463 stats.total,
464 stats.active,
465 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000466 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000467 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900469 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100470 }
471
Chris Wilson73aa8082010-09-30 11:46:12 +0100472 mutex_unlock(&dev->struct_mutex);
473
474 return 0;
475}
476
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100477static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000478{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100479 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000480 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100481 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000482 struct drm_i915_private *dev_priv = dev->dev_private;
483 struct drm_i915_gem_object *obj;
484 size_t total_obj_size, total_gtt_size;
485 int count, ret;
486
487 ret = mutex_lock_interruptible(&dev->struct_mutex);
488 if (ret)
489 return ret;
490
491 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700492 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800493 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100494 continue;
495
Damien Lespiau267f0c92013-06-24 22:59:48 +0100496 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000497 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100498 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000499 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700500 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000501 count++;
502 }
503
504 mutex_unlock(&dev->struct_mutex);
505
506 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
507 count, total_obj_size, total_gtt_size);
508
509 return 0;
510}
511
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100512static int i915_gem_pageflip_info(struct seq_file *m, void *data)
513{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100514 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100515 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100516 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100517 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200518 int ret;
519
520 ret = mutex_lock_interruptible(&dev->struct_mutex);
521 if (ret)
522 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100523
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100524 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800525 const char pipe = pipe_name(crtc->pipe);
526 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100527 struct intel_unpin_work *work;
528
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200529 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100530 work = crtc->unpin_work;
531 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800532 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100533 pipe, plane);
534 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100535 u32 addr;
536
Chris Wilsone7d841c2012-12-03 11:36:30 +0000537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 pipe, plane);
540 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542 pipe, plane);
543 }
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100544 if (work->flip_queued_ring) {
545 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
546 work->flip_queued_ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000547 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100548 dev_priv->next_seqno,
549 work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000550 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100551 } else
552 seq_printf(m, "Flip not associated with any ring\n");
553 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
554 work->flip_queued_vblank,
555 work->flip_ready_vblank,
556 drm_vblank_count(dev, crtc->pipe));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100557 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100558 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100559 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100560 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000561 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100562
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100563 if (INTEL_INFO(dev)->gen >= 4)
564 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
565 else
566 addr = I915_READ(DSPADDR(crtc->plane));
567 seq_printf(m, "Current scanout address 0x%08x\n", addr);
568
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100569 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100570 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
571 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100572 }
573 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200574 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100575 }
576
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200577 mutex_unlock(&dev->struct_mutex);
578
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100579 return 0;
580}
581
Ben Gamari20172632009-02-17 20:08:50 -0500582static int i915_gem_request_info(struct seq_file *m, void *data)
583{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100584 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500585 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300586 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100587 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500588 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100589 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100590
591 ret = mutex_lock_interruptible(&dev->struct_mutex);
592 if (ret)
593 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500594
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100595 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100596 for_each_ring(ring, dev_priv, i) {
597 if (list_empty(&ring->request_list))
598 continue;
599
600 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100601 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100602 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100603 list) {
604 seq_printf(m, " %d @ %d\n",
605 gem_request->seqno,
606 (int) (jiffies - gem_request->emitted_jiffies));
607 }
608 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500609 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100610 mutex_unlock(&dev->struct_mutex);
611
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100612 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100613 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100614
Ben Gamari20172632009-02-17 20:08:50 -0500615 return 0;
616}
617
Chris Wilsonb2223492010-10-27 15:27:33 +0100618static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100619 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100620{
621 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200622 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100623 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100624 }
625}
626
Ben Gamari20172632009-02-17 20:08:50 -0500627static int i915_gem_seqno_info(struct seq_file *m, void *data)
628{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100629 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500630 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300631 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100632 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100634
635 ret = mutex_lock_interruptible(&dev->struct_mutex);
636 if (ret)
637 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200638 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500639
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100640 for_each_ring(ring, dev_priv, i)
641 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100642
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200643 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100644 mutex_unlock(&dev->struct_mutex);
645
Ben Gamari20172632009-02-17 20:08:50 -0500646 return 0;
647}
648
649
650static int i915_interrupt_info(struct seq_file *m, void *data)
651{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100652 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500653 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300654 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100655 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800656 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100657
658 ret = mutex_lock_interruptible(&dev->struct_mutex);
659 if (ret)
660 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200661 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500662
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300663 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300664 seq_printf(m, "Master Interrupt Control:\t%08x\n",
665 I915_READ(GEN8_MASTER_IRQ));
666
667 seq_printf(m, "Display IER:\t%08x\n",
668 I915_READ(VLV_IER));
669 seq_printf(m, "Display IIR:\t%08x\n",
670 I915_READ(VLV_IIR));
671 seq_printf(m, "Display IIR_RW:\t%08x\n",
672 I915_READ(VLV_IIR_RW));
673 seq_printf(m, "Display IMR:\t%08x\n",
674 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100675 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300676 seq_printf(m, "Pipe %c stat:\t%08x\n",
677 pipe_name(pipe),
678 I915_READ(PIPESTAT(pipe)));
679
680 seq_printf(m, "Port hotplug:\t%08x\n",
681 I915_READ(PORT_HOTPLUG_EN));
682 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
683 I915_READ(VLV_DPFLIPSTAT));
684 seq_printf(m, "DPINVGTT:\t%08x\n",
685 I915_READ(DPINVGTT));
686
687 for (i = 0; i < 4; i++) {
688 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
689 i, I915_READ(GEN8_GT_IMR(i)));
690 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
691 i, I915_READ(GEN8_GT_IIR(i)));
692 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
693 i, I915_READ(GEN8_GT_IER(i)));
694 }
695
696 seq_printf(m, "PCU interrupt mask:\t%08x\n",
697 I915_READ(GEN8_PCU_IMR));
698 seq_printf(m, "PCU interrupt identity:\t%08x\n",
699 I915_READ(GEN8_PCU_IIR));
700 seq_printf(m, "PCU interrupt enable:\t%08x\n",
701 I915_READ(GEN8_PCU_IER));
702 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700703 seq_printf(m, "Master Interrupt Control:\t%08x\n",
704 I915_READ(GEN8_MASTER_IRQ));
705
706 for (i = 0; i < 4; i++) {
707 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
708 i, I915_READ(GEN8_GT_IMR(i)));
709 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
710 i, I915_READ(GEN8_GT_IIR(i)));
711 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
712 i, I915_READ(GEN8_GT_IER(i)));
713 }
714
Damien Lespiau055e3932014-08-18 13:49:10 +0100715 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200716 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300717 POWER_DOMAIN_PIPE(pipe))) {
718 seq_printf(m, "Pipe %c power disabled\n",
719 pipe_name(pipe));
720 continue;
721 }
Ben Widawskya123f152013-11-02 21:07:10 -0700722 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000723 pipe_name(pipe),
724 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700725 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000726 pipe_name(pipe),
727 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700728 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000729 pipe_name(pipe),
730 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700731 }
732
733 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
734 I915_READ(GEN8_DE_PORT_IMR));
735 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
736 I915_READ(GEN8_DE_PORT_IIR));
737 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
738 I915_READ(GEN8_DE_PORT_IER));
739
740 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
741 I915_READ(GEN8_DE_MISC_IMR));
742 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
743 I915_READ(GEN8_DE_MISC_IIR));
744 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
745 I915_READ(GEN8_DE_MISC_IER));
746
747 seq_printf(m, "PCU interrupt mask:\t%08x\n",
748 I915_READ(GEN8_PCU_IMR));
749 seq_printf(m, "PCU interrupt identity:\t%08x\n",
750 I915_READ(GEN8_PCU_IIR));
751 seq_printf(m, "PCU interrupt enable:\t%08x\n",
752 I915_READ(GEN8_PCU_IER));
753 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700754 seq_printf(m, "Display IER:\t%08x\n",
755 I915_READ(VLV_IER));
756 seq_printf(m, "Display IIR:\t%08x\n",
757 I915_READ(VLV_IIR));
758 seq_printf(m, "Display IIR_RW:\t%08x\n",
759 I915_READ(VLV_IIR_RW));
760 seq_printf(m, "Display IMR:\t%08x\n",
761 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100762 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700763 seq_printf(m, "Pipe %c stat:\t%08x\n",
764 pipe_name(pipe),
765 I915_READ(PIPESTAT(pipe)));
766
767 seq_printf(m, "Master IER:\t%08x\n",
768 I915_READ(VLV_MASTER_IER));
769
770 seq_printf(m, "Render IER:\t%08x\n",
771 I915_READ(GTIER));
772 seq_printf(m, "Render IIR:\t%08x\n",
773 I915_READ(GTIIR));
774 seq_printf(m, "Render IMR:\t%08x\n",
775 I915_READ(GTIMR));
776
777 seq_printf(m, "PM IER:\t\t%08x\n",
778 I915_READ(GEN6_PMIER));
779 seq_printf(m, "PM IIR:\t\t%08x\n",
780 I915_READ(GEN6_PMIIR));
781 seq_printf(m, "PM IMR:\t\t%08x\n",
782 I915_READ(GEN6_PMIMR));
783
784 seq_printf(m, "Port hotplug:\t%08x\n",
785 I915_READ(PORT_HOTPLUG_EN));
786 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
787 I915_READ(VLV_DPFLIPSTAT));
788 seq_printf(m, "DPINVGTT:\t%08x\n",
789 I915_READ(DPINVGTT));
790
791 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800792 seq_printf(m, "Interrupt enable: %08x\n",
793 I915_READ(IER));
794 seq_printf(m, "Interrupt identity: %08x\n",
795 I915_READ(IIR));
796 seq_printf(m, "Interrupt mask: %08x\n",
797 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100798 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800799 seq_printf(m, "Pipe %c stat: %08x\n",
800 pipe_name(pipe),
801 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800802 } else {
803 seq_printf(m, "North Display Interrupt enable: %08x\n",
804 I915_READ(DEIER));
805 seq_printf(m, "North Display Interrupt identity: %08x\n",
806 I915_READ(DEIIR));
807 seq_printf(m, "North Display Interrupt mask: %08x\n",
808 I915_READ(DEIMR));
809 seq_printf(m, "South Display Interrupt enable: %08x\n",
810 I915_READ(SDEIER));
811 seq_printf(m, "South Display Interrupt identity: %08x\n",
812 I915_READ(SDEIIR));
813 seq_printf(m, "South Display Interrupt mask: %08x\n",
814 I915_READ(SDEIMR));
815 seq_printf(m, "Graphics Interrupt enable: %08x\n",
816 I915_READ(GTIER));
817 seq_printf(m, "Graphics Interrupt identity: %08x\n",
818 I915_READ(GTIIR));
819 seq_printf(m, "Graphics Interrupt mask: %08x\n",
820 I915_READ(GTIMR));
821 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100822 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700823 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100824 seq_printf(m,
825 "Graphics Interrupt mask (%s): %08x\n",
826 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000827 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100828 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000829 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200830 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100831 mutex_unlock(&dev->struct_mutex);
832
Ben Gamari20172632009-02-17 20:08:50 -0500833 return 0;
834}
835
Chris Wilsona6172a82009-02-11 14:26:38 +0000836static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
837{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100838 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000839 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300840 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100841 int i, ret;
842
843 ret = mutex_lock_interruptible(&dev->struct_mutex);
844 if (ret)
845 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000846
847 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
848 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
849 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000850 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000851
Chris Wilson6c085a72012-08-20 11:40:46 +0200852 seq_printf(m, "Fence %d, pin count = %d, object = ",
853 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100854 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100855 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100856 else
Chris Wilson05394f32010-11-08 19:18:58 +0000857 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100858 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000859 }
860
Chris Wilson05394f32010-11-08 19:18:58 +0000861 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000862 return 0;
863}
864
Ben Gamari20172632009-02-17 20:08:50 -0500865static int i915_hws_info(struct seq_file *m, void *data)
866{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100867 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500868 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300869 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100870 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100871 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100872 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500873
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000874 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100875 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500876 if (hws == NULL)
877 return 0;
878
879 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
880 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
881 i * 4,
882 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
883 }
884 return 0;
885}
886
Daniel Vetterd5442302012-04-27 15:17:40 +0200887static ssize_t
888i915_error_state_write(struct file *filp,
889 const char __user *ubuf,
890 size_t cnt,
891 loff_t *ppos)
892{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300893 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200894 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200895 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200896
897 DRM_DEBUG_DRIVER("Resetting error state\n");
898
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200899 ret = mutex_lock_interruptible(&dev->struct_mutex);
900 if (ret)
901 return ret;
902
Daniel Vetterd5442302012-04-27 15:17:40 +0200903 i915_destroy_error_state(dev);
904 mutex_unlock(&dev->struct_mutex);
905
906 return cnt;
907}
908
909static int i915_error_state_open(struct inode *inode, struct file *file)
910{
911 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200912 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200913
914 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
915 if (!error_priv)
916 return -ENOMEM;
917
918 error_priv->dev = dev;
919
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300920 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200921
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300922 file->private_data = error_priv;
923
924 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200925}
926
927static int i915_error_state_release(struct inode *inode, struct file *file)
928{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300929 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200930
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300931 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200932 kfree(error_priv);
933
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300934 return 0;
935}
936
937static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
938 size_t count, loff_t *pos)
939{
940 struct i915_error_state_file_priv *error_priv = file->private_data;
941 struct drm_i915_error_state_buf error_str;
942 loff_t tmp_pos = 0;
943 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300944 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300945
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100946 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300947 if (ret)
948 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300949
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300950 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300951 if (ret)
952 goto out;
953
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300954 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
955 error_str.buf,
956 error_str.bytes);
957
958 if (ret_count < 0)
959 ret = ret_count;
960 else
961 *pos = error_str.start + ret_count;
962out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300963 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300964 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200965}
966
967static const struct file_operations i915_error_state_fops = {
968 .owner = THIS_MODULE,
969 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300970 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200971 .write = i915_error_state_write,
972 .llseek = default_llseek,
973 .release = i915_error_state_release,
974};
975
Kees Cook647416f2013-03-10 14:10:06 -0700976static int
977i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200978{
Kees Cook647416f2013-03-10 14:10:06 -0700979 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300980 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200981 int ret;
982
983 ret = mutex_lock_interruptible(&dev->struct_mutex);
984 if (ret)
985 return ret;
986
Kees Cook647416f2013-03-10 14:10:06 -0700987 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200988 mutex_unlock(&dev->struct_mutex);
989
Kees Cook647416f2013-03-10 14:10:06 -0700990 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200991}
992
Kees Cook647416f2013-03-10 14:10:06 -0700993static int
994i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200995{
Kees Cook647416f2013-03-10 14:10:06 -0700996 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200997 int ret;
998
Mika Kuoppala40633212012-12-04 15:12:00 +0200999 ret = mutex_lock_interruptible(&dev->struct_mutex);
1000 if (ret)
1001 return ret;
1002
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001003 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001004 mutex_unlock(&dev->struct_mutex);
1005
Kees Cook647416f2013-03-10 14:10:06 -07001006 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001007}
1008
Kees Cook647416f2013-03-10 14:10:06 -07001009DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1010 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001011 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001012
Deepak Sadb4bd12014-03-31 11:30:02 +05301013static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001014{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001015 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001016 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001017 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001018 int ret = 0;
1019
1020 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001021
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001022 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1023
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001024 if (IS_GEN5(dev)) {
1025 u16 rgvswctl = I915_READ16(MEMSWCTL);
1026 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1027
1028 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1029 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1030 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1031 MEMSTAT_VID_SHIFT);
1032 seq_printf(m, "Current P-state: %d\n",
1033 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001034 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1035 IS_BROADWELL(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001036 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1037 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1038 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001039 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001040 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001041 u32 rpupei, rpcurup, rpprevup;
1042 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001043 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001044 int max_freq;
1045
1046 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001047 ret = mutex_lock_interruptible(&dev->struct_mutex);
1048 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001049 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001050
Deepak Sc8d9a592013-11-23 14:55:42 +05301051 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001052
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001053 reqf = I915_READ(GEN6_RPNSWREQ);
1054 reqf &= ~GEN6_TURBO_DISABLE;
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001055 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001056 reqf >>= 24;
1057 else
1058 reqf >>= 25;
1059 reqf *= GT_FREQUENCY_MULTIPLIER;
1060
Chris Wilson0d8f9492014-03-27 09:06:14 +00001061 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1062 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1063 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1064
Jesse Barnesccab5c82011-01-18 15:49:25 -08001065 rpstat = I915_READ(GEN6_RPSTAT1);
1066 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1067 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1068 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1069 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1070 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1071 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001072 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001073 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1074 else
1075 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1076 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001077
Deepak Sc8d9a592013-11-23 14:55:42 +05301078 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001079 mutex_unlock(&dev->struct_mutex);
1080
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001081 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1082 pm_ier = I915_READ(GEN6_PMIER);
1083 pm_imr = I915_READ(GEN6_PMIMR);
1084 pm_isr = I915_READ(GEN6_PMISR);
1085 pm_iir = I915_READ(GEN6_PMIIR);
1086 pm_mask = I915_READ(GEN6_PMINTRMSK);
1087 } else {
1088 pm_ier = I915_READ(GEN8_GT_IER(2));
1089 pm_imr = I915_READ(GEN8_GT_IMR(2));
1090 pm_isr = I915_READ(GEN8_GT_ISR(2));
1091 pm_iir = I915_READ(GEN8_GT_IIR(2));
1092 pm_mask = I915_READ(GEN6_PMINTRMSK);
1093 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001094 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001095 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001096 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001097 seq_printf(m, "Render p-state ratio: %d\n",
1098 (gt_perf_status & 0xff00) >> 8);
1099 seq_printf(m, "Render p-state VID: %d\n",
1100 gt_perf_status & 0xff);
1101 seq_printf(m, "Render p-state limit: %d\n",
1102 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001103 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1104 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1105 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1106 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001107 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001108 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001109 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1110 GEN6_CURICONT_MASK);
1111 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1112 GEN6_CURBSYTAVG_MASK);
1113 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1114 GEN6_CURBSYTAVG_MASK);
1115 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1116 GEN6_CURIAVG_MASK);
1117 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1118 GEN6_CURBSYTAVG_MASK);
1119 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1120 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001121
1122 max_freq = (rp_state_cap & 0xff0000) >> 16;
1123 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001124 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001125
1126 max_freq = (rp_state_cap & 0xff00) >> 8;
1127 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001128 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001129
1130 max_freq = rp_state_cap & 0xff;
1131 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001132 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001133
1134 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001135 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001136 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001137 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001138
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001139 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001140 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001141 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1142 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1143
Jesse Barnes0a073b82013-04-17 15:54:58 -07001144 seq_printf(m, "max GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301145 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001146
Jesse Barnes0a073b82013-04-17 15:54:58 -07001147 seq_printf(m, "min GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301148 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001149
1150 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301151 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001152
1153 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001154 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001155 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001156 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001157 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001158 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001159
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001160out:
1161 intel_runtime_pm_put(dev_priv);
1162 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001163}
1164
Ben Widawsky4d855292011-12-12 19:34:16 -08001165static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001166{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001167 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001168 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001169 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001170 u32 rgvmodectl, rstdbyctl;
1171 u16 crstandvid;
1172 int ret;
1173
1174 ret = mutex_lock_interruptible(&dev->struct_mutex);
1175 if (ret)
1176 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001177 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001178
1179 rgvmodectl = I915_READ(MEMMODECTL);
1180 rstdbyctl = I915_READ(RSTDBYCTL);
1181 crstandvid = I915_READ16(CRSTANDVID);
1182
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001183 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001184 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001185
1186 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1187 "yes" : "no");
1188 seq_printf(m, "Boost freq: %d\n",
1189 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1190 MEMMODE_BOOST_FREQ_SHIFT);
1191 seq_printf(m, "HW control enabled: %s\n",
1192 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1193 seq_printf(m, "SW control enabled: %s\n",
1194 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1195 seq_printf(m, "Gated voltage change: %s\n",
1196 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1197 seq_printf(m, "Starting frequency: P%d\n",
1198 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001199 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001200 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001201 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1202 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1203 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1204 seq_printf(m, "Render standby enabled: %s\n",
1205 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001206 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001207 switch (rstdbyctl & RSX_STATUS_MASK) {
1208 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001209 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001210 break;
1211 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001212 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001213 break;
1214 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001215 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001216 break;
1217 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001218 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001219 break;
1220 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001221 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001222 break;
1223 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001224 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001225 break;
1226 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001227 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001228 break;
1229 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001230
1231 return 0;
1232}
1233
Deepak S669ab5a2014-01-10 15:18:26 +05301234static int vlv_drpc_info(struct seq_file *m)
1235{
1236
Damien Lespiau9f25d002014-05-13 15:30:28 +01001237 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301238 struct drm_device *dev = node->minor->dev;
1239 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001240 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301241 unsigned fw_rendercount = 0, fw_mediacount = 0;
1242
Imre Deakd46c0512014-04-14 20:24:27 +03001243 intel_runtime_pm_get(dev_priv);
1244
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001245 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301246 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1247 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1248
Imre Deakd46c0512014-04-14 20:24:27 +03001249 intel_runtime_pm_put(dev_priv);
1250
Deepak S669ab5a2014-01-10 15:18:26 +05301251 seq_printf(m, "Video Turbo Mode: %s\n",
1252 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1253 seq_printf(m, "Turbo enabled: %s\n",
1254 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1255 seq_printf(m, "HW control enabled: %s\n",
1256 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1257 seq_printf(m, "SW control enabled: %s\n",
1258 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1259 GEN6_RP_MEDIA_SW_MODE));
1260 seq_printf(m, "RC6 Enabled: %s\n",
1261 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1262 GEN6_RC_CTL_EI_MODE(1))));
1263 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001264 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301265 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001266 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301267
Imre Deak9cc19be2014-04-14 20:24:24 +03001268 seq_printf(m, "Render RC6 residency since boot: %u\n",
1269 I915_READ(VLV_GT_RENDER_RC6));
1270 seq_printf(m, "Media RC6 residency since boot: %u\n",
1271 I915_READ(VLV_GT_MEDIA_RC6));
1272
Deepak S669ab5a2014-01-10 15:18:26 +05301273 spin_lock_irq(&dev_priv->uncore.lock);
1274 fw_rendercount = dev_priv->uncore.fw_rendercount;
1275 fw_mediacount = dev_priv->uncore.fw_mediacount;
1276 spin_unlock_irq(&dev_priv->uncore.lock);
1277
1278 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1279 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1280
1281
1282 return 0;
1283}
1284
1285
Ben Widawsky4d855292011-12-12 19:34:16 -08001286static int gen6_drpc_info(struct seq_file *m)
1287{
1288
Damien Lespiau9f25d002014-05-13 15:30:28 +01001289 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001290 struct drm_device *dev = node->minor->dev;
1291 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001292 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001293 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001294 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001295
1296 ret = mutex_lock_interruptible(&dev->struct_mutex);
1297 if (ret)
1298 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001299 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001300
Chris Wilson907b28c2013-07-19 20:36:52 +01001301 spin_lock_irq(&dev_priv->uncore.lock);
1302 forcewake_count = dev_priv->uncore.forcewake_count;
1303 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001304
1305 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001306 seq_puts(m, "RC information inaccurate because somebody "
1307 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001308 } else {
1309 /* NB: we cannot use forcewake, else we read the wrong values */
1310 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1311 udelay(10);
1312 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1313 }
1314
1315 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001316 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001317
1318 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1319 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1320 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001321 mutex_lock(&dev_priv->rps.hw_lock);
1322 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1323 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001324
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001325 intel_runtime_pm_put(dev_priv);
1326
Ben Widawsky4d855292011-12-12 19:34:16 -08001327 seq_printf(m, "Video Turbo Mode: %s\n",
1328 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1329 seq_printf(m, "HW control enabled: %s\n",
1330 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1331 seq_printf(m, "SW control enabled: %s\n",
1332 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1333 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001334 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001335 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1336 seq_printf(m, "RC6 Enabled: %s\n",
1337 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1338 seq_printf(m, "Deep RC6 Enabled: %s\n",
1339 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1340 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1341 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001342 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001343 switch (gt_core_status & GEN6_RCn_MASK) {
1344 case GEN6_RC0:
1345 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001346 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001347 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001348 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001349 break;
1350 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001351 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001352 break;
1353 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001354 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001355 break;
1356 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001357 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001358 break;
1359 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001360 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001361 break;
1362 }
1363
1364 seq_printf(m, "Core Power Down: %s\n",
1365 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001366
1367 /* Not exactly sure what this is */
1368 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1369 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1370 seq_printf(m, "RC6 residency since boot: %u\n",
1371 I915_READ(GEN6_GT_GFX_RC6));
1372 seq_printf(m, "RC6+ residency since boot: %u\n",
1373 I915_READ(GEN6_GT_GFX_RC6p));
1374 seq_printf(m, "RC6++ residency since boot: %u\n",
1375 I915_READ(GEN6_GT_GFX_RC6pp));
1376
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001377 seq_printf(m, "RC6 voltage: %dmV\n",
1378 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1379 seq_printf(m, "RC6+ voltage: %dmV\n",
1380 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1381 seq_printf(m, "RC6++ voltage: %dmV\n",
1382 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001383 return 0;
1384}
1385
1386static int i915_drpc_info(struct seq_file *m, void *unused)
1387{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001388 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001389 struct drm_device *dev = node->minor->dev;
1390
Deepak S669ab5a2014-01-10 15:18:26 +05301391 if (IS_VALLEYVIEW(dev))
1392 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001393 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001394 return gen6_drpc_info(m);
1395 else
1396 return ironlake_drpc_info(m);
1397}
1398
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001399static int i915_fbc_status(struct seq_file *m, void *unused)
1400{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001401 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001402 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001403 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001404
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001405 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001407 return 0;
1408 }
1409
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001410 intel_runtime_pm_get(dev_priv);
1411
Adam Jacksonee5382a2010-04-23 11:17:39 -04001412 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001414 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001415 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001416 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001417 case FBC_OK:
1418 seq_puts(m, "FBC actived, but currently disabled in hardware");
1419 break;
1420 case FBC_UNSUPPORTED:
1421 seq_puts(m, "unsupported by this chipset");
1422 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001423 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001424 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001425 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001426 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001427 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001428 break;
1429 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001430 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001431 break;
1432 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001433 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001434 break;
1435 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001436 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001437 break;
1438 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001439 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001440 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001441 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001442 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001443 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001444 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001445 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001446 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001447 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001448 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001449 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001450 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001451 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001452 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001453 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001454 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001455
1456 intel_runtime_pm_put(dev_priv);
1457
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001458 return 0;
1459}
1460
Rodrigo Vivida46f932014-08-01 02:04:45 -07001461static int i915_fbc_fc_get(void *data, u64 *val)
1462{
1463 struct drm_device *dev = data;
1464 struct drm_i915_private *dev_priv = dev->dev_private;
1465
1466 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1467 return -ENODEV;
1468
1469 drm_modeset_lock_all(dev);
1470 *val = dev_priv->fbc.false_color;
1471 drm_modeset_unlock_all(dev);
1472
1473 return 0;
1474}
1475
1476static int i915_fbc_fc_set(void *data, u64 val)
1477{
1478 struct drm_device *dev = data;
1479 struct drm_i915_private *dev_priv = dev->dev_private;
1480 u32 reg;
1481
1482 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1483 return -ENODEV;
1484
1485 drm_modeset_lock_all(dev);
1486
1487 reg = I915_READ(ILK_DPFC_CONTROL);
1488 dev_priv->fbc.false_color = val;
1489
1490 I915_WRITE(ILK_DPFC_CONTROL, val ?
1491 (reg | FBC_CTL_FALSE_COLOR) :
1492 (reg & ~FBC_CTL_FALSE_COLOR));
1493
1494 drm_modeset_unlock_all(dev);
1495 return 0;
1496}
1497
1498DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1499 i915_fbc_fc_get, i915_fbc_fc_set,
1500 "%llu\n");
1501
Paulo Zanoni92d44622013-05-31 16:33:24 -03001502static int i915_ips_status(struct seq_file *m, void *unused)
1503{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001504 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001505 struct drm_device *dev = node->minor->dev;
1506 struct drm_i915_private *dev_priv = dev->dev_private;
1507
Damien Lespiauf5adf942013-06-24 18:29:34 +01001508 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001509 seq_puts(m, "not supported\n");
1510 return 0;
1511 }
1512
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001513 intel_runtime_pm_get(dev_priv);
1514
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001515 seq_printf(m, "Enabled by kernel parameter: %s\n",
1516 yesno(i915.enable_ips));
1517
1518 if (INTEL_INFO(dev)->gen >= 8) {
1519 seq_puts(m, "Currently: unknown\n");
1520 } else {
1521 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1522 seq_puts(m, "Currently: enabled\n");
1523 else
1524 seq_puts(m, "Currently: disabled\n");
1525 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001526
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001527 intel_runtime_pm_put(dev_priv);
1528
Paulo Zanoni92d44622013-05-31 16:33:24 -03001529 return 0;
1530}
1531
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001532static int i915_sr_status(struct seq_file *m, void *unused)
1533{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001534 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001535 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001536 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001537 bool sr_enabled = false;
1538
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001539 intel_runtime_pm_get(dev_priv);
1540
Yuanhan Liu13982612010-12-15 15:42:31 +08001541 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001542 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001543 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001544 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1545 else if (IS_I915GM(dev))
1546 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1547 else if (IS_PINEVIEW(dev))
1548 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1549
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001550 intel_runtime_pm_put(dev_priv);
1551
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001552 seq_printf(m, "self-refresh: %s\n",
1553 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001554
1555 return 0;
1556}
1557
Jesse Barnes7648fa92010-05-20 14:28:11 -07001558static int i915_emon_status(struct seq_file *m, void *unused)
1559{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001560 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001561 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001562 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001563 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001564 int ret;
1565
Chris Wilson582be6b2012-04-30 19:35:02 +01001566 if (!IS_GEN5(dev))
1567 return -ENODEV;
1568
Chris Wilsonde227ef2010-07-03 07:58:38 +01001569 ret = mutex_lock_interruptible(&dev->struct_mutex);
1570 if (ret)
1571 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001572
1573 temp = i915_mch_val(dev_priv);
1574 chipset = i915_chipset_val(dev_priv);
1575 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001576 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001577
1578 seq_printf(m, "GMCH temp: %ld\n", temp);
1579 seq_printf(m, "Chipset power: %ld\n", chipset);
1580 seq_printf(m, "GFX power: %ld\n", gfx);
1581 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1582
1583 return 0;
1584}
1585
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001586static int i915_ring_freq_table(struct seq_file *m, void *unused)
1587{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001588 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001589 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001590 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001591 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001592 int gpu_freq, ia_freq;
1593
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001594 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001595 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001596 return 0;
1597 }
1598
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001599 intel_runtime_pm_get(dev_priv);
1600
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001601 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1602
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001603 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001604 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001605 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001606
Damien Lespiau267f0c92013-06-24 22:59:48 +01001607 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001608
Ben Widawskyb39fb292014-03-19 18:31:11 -07001609 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1610 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001611 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001612 ia_freq = gpu_freq;
1613 sandybridge_pcode_read(dev_priv,
1614 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1615 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001616 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1617 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1618 ((ia_freq >> 0) & 0xff) * 100,
1619 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001620 }
1621
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001622 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001623
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001624out:
1625 intel_runtime_pm_put(dev_priv);
1626 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001627}
1628
Chris Wilson44834a62010-08-19 16:09:23 +01001629static int i915_opregion(struct seq_file *m, void *unused)
1630{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001631 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001632 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001633 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001634 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001635 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001636 int ret;
1637
Daniel Vetter0d38f002012-04-21 22:49:10 +02001638 if (data == NULL)
1639 return -ENOMEM;
1640
Chris Wilson44834a62010-08-19 16:09:23 +01001641 ret = mutex_lock_interruptible(&dev->struct_mutex);
1642 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001643 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001644
Daniel Vetter0d38f002012-04-21 22:49:10 +02001645 if (opregion->header) {
1646 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1647 seq_write(m, data, OPREGION_SIZE);
1648 }
Chris Wilson44834a62010-08-19 16:09:23 +01001649
1650 mutex_unlock(&dev->struct_mutex);
1651
Daniel Vetter0d38f002012-04-21 22:49:10 +02001652out:
1653 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001654 return 0;
1655}
1656
Chris Wilson37811fc2010-08-25 22:45:57 +01001657static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1658{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001659 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001660 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001661 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001662 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001663
Daniel Vetter4520f532013-10-09 09:18:51 +02001664#ifdef CONFIG_DRM_I915_FBDEV
1665 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001666
1667 ifbdev = dev_priv->fbdev;
1668 fb = to_intel_framebuffer(ifbdev->helper.fb);
1669
Daniel Vetter623f9782012-12-11 16:21:38 +01001670 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001671 fb->base.width,
1672 fb->base.height,
1673 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001674 fb->base.bits_per_pixel,
1675 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001676 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001677 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001678#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001679
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001680 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001681 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001682 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001683 continue;
1684
Daniel Vetter623f9782012-12-11 16:21:38 +01001685 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001686 fb->base.width,
1687 fb->base.height,
1688 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001689 fb->base.bits_per_pixel,
1690 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001691 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001692 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001693 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001694 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001695
1696 return 0;
1697}
1698
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001699static void describe_ctx_ringbuf(struct seq_file *m,
1700 struct intel_ringbuffer *ringbuf)
1701{
1702 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1703 ringbuf->space, ringbuf->head, ringbuf->tail,
1704 ringbuf->last_retired_head);
1705}
1706
Ben Widawskye76d3632011-03-19 18:14:29 -07001707static int i915_context_status(struct seq_file *m, void *unused)
1708{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001709 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001710 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001711 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001712 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001713 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001714 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001715
Daniel Vetterf3d28872014-05-29 23:23:08 +02001716 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001717 if (ret)
1718 return ret;
1719
Daniel Vetter3e373942012-11-02 19:55:04 +01001720 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001721 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001722 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001723 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001724 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001725
Daniel Vetter3e373942012-11-02 19:55:04 +01001726 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001727 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001728 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001729 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001730 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001731
Ben Widawskya33afea2013-09-17 21:12:45 -07001732 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001733 if (!i915.enable_execlists &&
1734 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001735 continue;
1736
Ben Widawskya33afea2013-09-17 21:12:45 -07001737 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001738 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001739 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001740 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001741 seq_printf(m, "(default context %s) ",
1742 ring->name);
1743 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001744
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001745 if (i915.enable_execlists) {
1746 seq_putc(m, '\n');
1747 for_each_ring(ring, dev_priv, i) {
1748 struct drm_i915_gem_object *ctx_obj =
1749 ctx->engine[i].state;
1750 struct intel_ringbuffer *ringbuf =
1751 ctx->engine[i].ringbuf;
1752
1753 seq_printf(m, "%s: ", ring->name);
1754 if (ctx_obj)
1755 describe_obj(m, ctx_obj);
1756 if (ringbuf)
1757 describe_ctx_ringbuf(m, ringbuf);
1758 seq_putc(m, '\n');
1759 }
1760 } else {
1761 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1762 }
1763
Ben Widawskya33afea2013-09-17 21:12:45 -07001764 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001765 }
1766
Daniel Vetterf3d28872014-05-29 23:23:08 +02001767 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001768
1769 return 0;
1770}
1771
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001772static void i915_dump_lrc_obj(struct seq_file *m,
1773 struct intel_engine_cs *ring,
1774 struct drm_i915_gem_object *ctx_obj)
1775{
1776 struct page *page;
1777 uint32_t *reg_state;
1778 int j;
1779 unsigned long ggtt_offset = 0;
1780
1781 if (ctx_obj == NULL) {
1782 seq_printf(m, "Context on %s with no gem object\n",
1783 ring->name);
1784 return;
1785 }
1786
1787 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1788 intel_execlists_ctx_id(ctx_obj));
1789
1790 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1791 seq_puts(m, "\tNot bound in GGTT\n");
1792 else
1793 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1794
1795 if (i915_gem_object_get_pages(ctx_obj)) {
1796 seq_puts(m, "\tFailed to get pages for context object\n");
1797 return;
1798 }
1799
1800 page = i915_gem_object_get_page(ctx_obj, 1);
1801 if (!WARN_ON(page == NULL)) {
1802 reg_state = kmap_atomic(page);
1803
1804 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1805 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1806 ggtt_offset + 4096 + (j * 4),
1807 reg_state[j], reg_state[j + 1],
1808 reg_state[j + 2], reg_state[j + 3]);
1809 }
1810 kunmap_atomic(reg_state);
1811 }
1812
1813 seq_putc(m, '\n');
1814}
1815
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001816static int i915_dump_lrc(struct seq_file *m, void *unused)
1817{
1818 struct drm_info_node *node = (struct drm_info_node *) m->private;
1819 struct drm_device *dev = node->minor->dev;
1820 struct drm_i915_private *dev_priv = dev->dev_private;
1821 struct intel_engine_cs *ring;
1822 struct intel_context *ctx;
1823 int ret, i;
1824
1825 if (!i915.enable_execlists) {
1826 seq_printf(m, "Logical Ring Contexts are disabled\n");
1827 return 0;
1828 }
1829
1830 ret = mutex_lock_interruptible(&dev->struct_mutex);
1831 if (ret)
1832 return ret;
1833
1834 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1835 for_each_ring(ring, dev_priv, i) {
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001836 if (ring->default_context != ctx)
1837 i915_dump_lrc_obj(m, ring,
1838 ctx->engine[i].state);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001839 }
1840 }
1841
1842 mutex_unlock(&dev->struct_mutex);
1843
1844 return 0;
1845}
1846
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001847static int i915_execlists(struct seq_file *m, void *data)
1848{
1849 struct drm_info_node *node = (struct drm_info_node *)m->private;
1850 struct drm_device *dev = node->minor->dev;
1851 struct drm_i915_private *dev_priv = dev->dev_private;
1852 struct intel_engine_cs *ring;
1853 u32 status_pointer;
1854 u8 read_pointer;
1855 u8 write_pointer;
1856 u32 status;
1857 u32 ctx_id;
1858 struct list_head *cursor;
1859 int ring_id, i;
1860 int ret;
1861
1862 if (!i915.enable_execlists) {
1863 seq_puts(m, "Logical Ring Contexts are disabled\n");
1864 return 0;
1865 }
1866
1867 ret = mutex_lock_interruptible(&dev->struct_mutex);
1868 if (ret)
1869 return ret;
1870
Michel Thierryfc0412e2014-10-16 16:13:38 +01001871 intel_runtime_pm_get(dev_priv);
1872
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001873 for_each_ring(ring, dev_priv, ring_id) {
1874 struct intel_ctx_submit_request *head_req = NULL;
1875 int count = 0;
1876 unsigned long flags;
1877
1878 seq_printf(m, "%s\n", ring->name);
1879
1880 status = I915_READ(RING_EXECLIST_STATUS(ring));
1881 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1882 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1883 status, ctx_id);
1884
1885 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1886 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1887
1888 read_pointer = ring->next_context_status_buffer;
1889 write_pointer = status_pointer & 0x07;
1890 if (read_pointer > write_pointer)
1891 write_pointer += 6;
1892 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1893 read_pointer, write_pointer);
1894
1895 for (i = 0; i < 6; i++) {
1896 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1897 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1898
1899 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1900 i, status, ctx_id);
1901 }
1902
1903 spin_lock_irqsave(&ring->execlist_lock, flags);
1904 list_for_each(cursor, &ring->execlist_queue)
1905 count++;
1906 head_req = list_first_entry_or_null(&ring->execlist_queue,
1907 struct intel_ctx_submit_request, execlist_link);
1908 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1909
1910 seq_printf(m, "\t%d requests in queue\n", count);
1911 if (head_req) {
1912 struct drm_i915_gem_object *ctx_obj;
1913
1914 ctx_obj = head_req->ctx->engine[ring_id].state;
1915 seq_printf(m, "\tHead request id: %u\n",
1916 intel_execlists_ctx_id(ctx_obj));
1917 seq_printf(m, "\tHead request tail: %u\n",
1918 head_req->tail);
1919 }
1920
1921 seq_putc(m, '\n');
1922 }
1923
Michel Thierryfc0412e2014-10-16 16:13:38 +01001924 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001925 mutex_unlock(&dev->struct_mutex);
1926
1927 return 0;
1928}
1929
Ben Widawsky6d794d42011-04-25 11:25:56 -07001930static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1931{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001932 struct drm_info_node *node = m->private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001933 struct drm_device *dev = node->minor->dev;
1934 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301935 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001936
Chris Wilson907b28c2013-07-19 20:36:52 +01001937 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301938 if (IS_VALLEYVIEW(dev)) {
1939 fw_rendercount = dev_priv->uncore.fw_rendercount;
1940 fw_mediacount = dev_priv->uncore.fw_mediacount;
1941 } else
1942 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001943 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001944
Deepak S43709ba2013-11-23 14:55:44 +05301945 if (IS_VALLEYVIEW(dev)) {
1946 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1947 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1948 } else
1949 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001950
1951 return 0;
1952}
1953
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001954static const char *swizzle_string(unsigned swizzle)
1955{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001956 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001957 case I915_BIT_6_SWIZZLE_NONE:
1958 return "none";
1959 case I915_BIT_6_SWIZZLE_9:
1960 return "bit9";
1961 case I915_BIT_6_SWIZZLE_9_10:
1962 return "bit9/bit10";
1963 case I915_BIT_6_SWIZZLE_9_11:
1964 return "bit9/bit11";
1965 case I915_BIT_6_SWIZZLE_9_10_11:
1966 return "bit9/bit10/bit11";
1967 case I915_BIT_6_SWIZZLE_9_17:
1968 return "bit9/bit17";
1969 case I915_BIT_6_SWIZZLE_9_10_17:
1970 return "bit9/bit10/bit17";
1971 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001972 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001973 }
1974
1975 return "bug";
1976}
1977
1978static int i915_swizzle_info(struct seq_file *m, void *data)
1979{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001980 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001981 struct drm_device *dev = node->minor->dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001983 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001984
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001985 ret = mutex_lock_interruptible(&dev->struct_mutex);
1986 if (ret)
1987 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001988 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001989
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001990 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1991 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1992 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1993 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1994
1995 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1996 seq_printf(m, "DDC = 0x%08x\n",
1997 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01001998 seq_printf(m, "DDC2 = 0x%08x\n",
1999 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002000 seq_printf(m, "C0DRB3 = 0x%04x\n",
2001 I915_READ16(C0DRB3));
2002 seq_printf(m, "C1DRB3 = 0x%04x\n",
2003 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002004 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002005 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2006 I915_READ(MAD_DIMM_C0));
2007 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2008 I915_READ(MAD_DIMM_C1));
2009 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2010 I915_READ(MAD_DIMM_C2));
2011 seq_printf(m, "TILECTL = 0x%08x\n",
2012 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002013 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002014 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2015 I915_READ(GAMTARBMODE));
2016 else
2017 seq_printf(m, "ARB_MODE = 0x%08x\n",
2018 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002019 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2020 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002021 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002022
2023 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2024 seq_puts(m, "L-shaped memory detected\n");
2025
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002026 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002027 mutex_unlock(&dev->struct_mutex);
2028
2029 return 0;
2030}
2031
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002032static int per_file_ctx(int id, void *ptr, void *data)
2033{
Oscar Mateo273497e2014-05-22 14:13:37 +01002034 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002035 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002036 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2037
2038 if (!ppgtt) {
2039 seq_printf(m, " no ppgtt for context %d\n",
2040 ctx->user_handle);
2041 return 0;
2042 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002043
Oscar Mateof83d6512014-05-22 14:13:38 +01002044 if (i915_gem_context_is_default(ctx))
2045 seq_puts(m, " default context:\n");
2046 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002047 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002048 ppgtt->debug_dump(ppgtt, m);
2049
2050 return 0;
2051}
2052
Ben Widawsky77df6772013-11-02 21:07:30 -07002053static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002054{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002055 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002056 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002057 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2058 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002059
Ben Widawsky77df6772013-11-02 21:07:30 -07002060 if (!ppgtt)
2061 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002062
Ben Widawsky77df6772013-11-02 21:07:30 -07002063 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08002064 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07002065 for_each_ring(ring, dev_priv, unused) {
2066 seq_printf(m, "%s\n", ring->name);
2067 for (i = 0; i < 4; i++) {
2068 u32 offset = 0x270 + i * 8;
2069 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2070 pdp <<= 32;
2071 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002072 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002073 }
2074 }
2075}
2076
2077static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2078{
2079 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002080 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002081 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002082 int i;
2083
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002084 if (INTEL_INFO(dev)->gen == 6)
2085 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2086
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002087 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002088 seq_printf(m, "%s\n", ring->name);
2089 if (INTEL_INFO(dev)->gen == 7)
2090 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2091 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2092 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2093 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2094 }
2095 if (dev_priv->mm.aliasing_ppgtt) {
2096 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2097
Damien Lespiau267f0c92013-06-24 22:59:48 +01002098 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002099 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002100
Ben Widawsky87d60b62013-12-06 14:11:29 -08002101 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002102 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002103
2104 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2105 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002106
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002107 seq_printf(m, "proc: %s\n",
2108 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002109 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002110 }
2111 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002112}
2113
2114static int i915_ppgtt_info(struct seq_file *m, void *data)
2115{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002116 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002117 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002118 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002119
2120 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2121 if (ret)
2122 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002123 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002124
2125 if (INTEL_INFO(dev)->gen >= 8)
2126 gen8_ppgtt_info(m, dev);
2127 else if (INTEL_INFO(dev)->gen >= 6)
2128 gen6_ppgtt_info(m, dev);
2129
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002130 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002131 mutex_unlock(&dev->struct_mutex);
2132
2133 return 0;
2134}
2135
Ben Widawsky63573eb2013-07-04 11:02:07 -07002136static int i915_llc(struct seq_file *m, void *data)
2137{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002138 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002139 struct drm_device *dev = node->minor->dev;
2140 struct drm_i915_private *dev_priv = dev->dev_private;
2141
2142 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2143 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2144 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2145
2146 return 0;
2147}
2148
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002149static int i915_edp_psr_status(struct seq_file *m, void *data)
2150{
2151 struct drm_info_node *node = m->private;
2152 struct drm_device *dev = node->minor->dev;
2153 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002154 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002155 u32 stat[3];
2156 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002157 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002158
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002159 intel_runtime_pm_get(dev_priv);
2160
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002161 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002162 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2163 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002164 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002165 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002166 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2167 dev_priv->psr.busy_frontbuffer_bits);
2168 seq_printf(m, "Re-enable work scheduled: %s\n",
2169 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002170
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002171 if (HAS_PSR(dev)) {
2172 if (HAS_DDI(dev))
2173 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2174 else {
2175 for_each_pipe(dev_priv, pipe) {
2176 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2177 VLV_EDP_PSR_CURR_STATE_MASK;
2178 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2179 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2180 enabled = true;
2181 }
2182 }
2183 }
2184 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002185
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002186 if (!HAS_DDI(dev))
2187 for_each_pipe(dev_priv, pipe) {
2188 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2189 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2190 seq_printf(m, " pipe %c", pipe_name(pipe));
2191 }
2192 seq_puts(m, "\n");
2193
2194 /* CHV PSR has no kind of performance counter */
2195 if (HAS_PSR(dev) && HAS_DDI(dev)) {
Rodrigo Vivia031d702013-10-03 16:15:06 -03002196 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2197 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002198
2199 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2200 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002201 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002202
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002203 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002204 return 0;
2205}
2206
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002207static int i915_sink_crc(struct seq_file *m, void *data)
2208{
2209 struct drm_info_node *node = m->private;
2210 struct drm_device *dev = node->minor->dev;
2211 struct intel_encoder *encoder;
2212 struct intel_connector *connector;
2213 struct intel_dp *intel_dp = NULL;
2214 int ret;
2215 u8 crc[6];
2216
2217 drm_modeset_lock_all(dev);
2218 list_for_each_entry(connector, &dev->mode_config.connector_list,
2219 base.head) {
2220
2221 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2222 continue;
2223
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002224 if (!connector->base.encoder)
2225 continue;
2226
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002227 encoder = to_intel_encoder(connector->base.encoder);
2228 if (encoder->type != INTEL_OUTPUT_EDP)
2229 continue;
2230
2231 intel_dp = enc_to_intel_dp(&encoder->base);
2232
2233 ret = intel_dp_sink_crc(intel_dp, crc);
2234 if (ret)
2235 goto out;
2236
2237 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2238 crc[0], crc[1], crc[2],
2239 crc[3], crc[4], crc[5]);
2240 goto out;
2241 }
2242 ret = -ENODEV;
2243out:
2244 drm_modeset_unlock_all(dev);
2245 return ret;
2246}
2247
Jesse Barnesec013e72013-08-20 10:29:23 +01002248static int i915_energy_uJ(struct seq_file *m, void *data)
2249{
2250 struct drm_info_node *node = m->private;
2251 struct drm_device *dev = node->minor->dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 u64 power;
2254 u32 units;
2255
2256 if (INTEL_INFO(dev)->gen < 6)
2257 return -ENODEV;
2258
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002259 intel_runtime_pm_get(dev_priv);
2260
Jesse Barnesec013e72013-08-20 10:29:23 +01002261 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2262 power = (power & 0x1f00) >> 8;
2263 units = 1000000 / (1 << power); /* convert to uJ */
2264 power = I915_READ(MCH_SECP_NRG_STTS);
2265 power *= units;
2266
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002267 intel_runtime_pm_put(dev_priv);
2268
Jesse Barnesec013e72013-08-20 10:29:23 +01002269 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002270
2271 return 0;
2272}
2273
2274static int i915_pc8_status(struct seq_file *m, void *unused)
2275{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002276 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002277 struct drm_device *dev = node->minor->dev;
2278 struct drm_i915_private *dev_priv = dev->dev_private;
2279
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002280 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002281 seq_puts(m, "not supported\n");
2282 return 0;
2283 }
2284
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002285 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002286 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002287 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002288
Jesse Barnesec013e72013-08-20 10:29:23 +01002289 return 0;
2290}
2291
Imre Deak1da51582013-11-25 17:15:35 +02002292static const char *power_domain_str(enum intel_display_power_domain domain)
2293{
2294 switch (domain) {
2295 case POWER_DOMAIN_PIPE_A:
2296 return "PIPE_A";
2297 case POWER_DOMAIN_PIPE_B:
2298 return "PIPE_B";
2299 case POWER_DOMAIN_PIPE_C:
2300 return "PIPE_C";
2301 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2302 return "PIPE_A_PANEL_FITTER";
2303 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2304 return "PIPE_B_PANEL_FITTER";
2305 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2306 return "PIPE_C_PANEL_FITTER";
2307 case POWER_DOMAIN_TRANSCODER_A:
2308 return "TRANSCODER_A";
2309 case POWER_DOMAIN_TRANSCODER_B:
2310 return "TRANSCODER_B";
2311 case POWER_DOMAIN_TRANSCODER_C:
2312 return "TRANSCODER_C";
2313 case POWER_DOMAIN_TRANSCODER_EDP:
2314 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002315 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2316 return "PORT_DDI_A_2_LANES";
2317 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2318 return "PORT_DDI_A_4_LANES";
2319 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2320 return "PORT_DDI_B_2_LANES";
2321 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2322 return "PORT_DDI_B_4_LANES";
2323 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2324 return "PORT_DDI_C_2_LANES";
2325 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2326 return "PORT_DDI_C_4_LANES";
2327 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2328 return "PORT_DDI_D_2_LANES";
2329 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2330 return "PORT_DDI_D_4_LANES";
2331 case POWER_DOMAIN_PORT_DSI:
2332 return "PORT_DSI";
2333 case POWER_DOMAIN_PORT_CRT:
2334 return "PORT_CRT";
2335 case POWER_DOMAIN_PORT_OTHER:
2336 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002337 case POWER_DOMAIN_VGA:
2338 return "VGA";
2339 case POWER_DOMAIN_AUDIO:
2340 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002341 case POWER_DOMAIN_PLLS:
2342 return "PLLS";
Imre Deak1da51582013-11-25 17:15:35 +02002343 case POWER_DOMAIN_INIT:
2344 return "INIT";
2345 default:
2346 WARN_ON(1);
2347 return "?";
2348 }
2349}
2350
2351static int i915_power_domain_info(struct seq_file *m, void *unused)
2352{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002353 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002354 struct drm_device *dev = node->minor->dev;
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2357 int i;
2358
2359 mutex_lock(&power_domains->lock);
2360
2361 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2362 for (i = 0; i < power_domains->power_well_count; i++) {
2363 struct i915_power_well *power_well;
2364 enum intel_display_power_domain power_domain;
2365
2366 power_well = &power_domains->power_wells[i];
2367 seq_printf(m, "%-25s %d\n", power_well->name,
2368 power_well->count);
2369
2370 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2371 power_domain++) {
2372 if (!(BIT(power_domain) & power_well->domains))
2373 continue;
2374
2375 seq_printf(m, " %-23s %d\n",
2376 power_domain_str(power_domain),
2377 power_domains->domain_use_count[power_domain]);
2378 }
2379 }
2380
2381 mutex_unlock(&power_domains->lock);
2382
2383 return 0;
2384}
2385
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002386static void intel_seq_print_mode(struct seq_file *m, int tabs,
2387 struct drm_display_mode *mode)
2388{
2389 int i;
2390
2391 for (i = 0; i < tabs; i++)
2392 seq_putc(m, '\t');
2393
2394 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2395 mode->base.id, mode->name,
2396 mode->vrefresh, mode->clock,
2397 mode->hdisplay, mode->hsync_start,
2398 mode->hsync_end, mode->htotal,
2399 mode->vdisplay, mode->vsync_start,
2400 mode->vsync_end, mode->vtotal,
2401 mode->type, mode->flags);
2402}
2403
2404static void intel_encoder_info(struct seq_file *m,
2405 struct intel_crtc *intel_crtc,
2406 struct intel_encoder *intel_encoder)
2407{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002408 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002409 struct drm_device *dev = node->minor->dev;
2410 struct drm_crtc *crtc = &intel_crtc->base;
2411 struct intel_connector *intel_connector;
2412 struct drm_encoder *encoder;
2413
2414 encoder = &intel_encoder->base;
2415 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002416 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002417 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2418 struct drm_connector *connector = &intel_connector->base;
2419 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2420 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002421 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002422 drm_get_connector_status_name(connector->status));
2423 if (connector->status == connector_status_connected) {
2424 struct drm_display_mode *mode = &crtc->mode;
2425 seq_printf(m, ", mode:\n");
2426 intel_seq_print_mode(m, 2, mode);
2427 } else {
2428 seq_putc(m, '\n');
2429 }
2430 }
2431}
2432
2433static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2434{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002435 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002436 struct drm_device *dev = node->minor->dev;
2437 struct drm_crtc *crtc = &intel_crtc->base;
2438 struct intel_encoder *intel_encoder;
2439
Matt Roper5aa8a932014-06-16 10:12:55 -07002440 if (crtc->primary->fb)
2441 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2442 crtc->primary->fb->base.id, crtc->x, crtc->y,
2443 crtc->primary->fb->width, crtc->primary->fb->height);
2444 else
2445 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002446 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2447 intel_encoder_info(m, intel_crtc, intel_encoder);
2448}
2449
2450static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2451{
2452 struct drm_display_mode *mode = panel->fixed_mode;
2453
2454 seq_printf(m, "\tfixed mode:\n");
2455 intel_seq_print_mode(m, 2, mode);
2456}
2457
2458static void intel_dp_info(struct seq_file *m,
2459 struct intel_connector *intel_connector)
2460{
2461 struct intel_encoder *intel_encoder = intel_connector->encoder;
2462 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2463
2464 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2465 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2466 "no");
2467 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2468 intel_panel_info(m, &intel_connector->panel);
2469}
2470
2471static void intel_hdmi_info(struct seq_file *m,
2472 struct intel_connector *intel_connector)
2473{
2474 struct intel_encoder *intel_encoder = intel_connector->encoder;
2475 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2476
2477 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2478 "no");
2479}
2480
2481static void intel_lvds_info(struct seq_file *m,
2482 struct intel_connector *intel_connector)
2483{
2484 intel_panel_info(m, &intel_connector->panel);
2485}
2486
2487static void intel_connector_info(struct seq_file *m,
2488 struct drm_connector *connector)
2489{
2490 struct intel_connector *intel_connector = to_intel_connector(connector);
2491 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002492 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002493
2494 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002495 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002496 drm_get_connector_status_name(connector->status));
2497 if (connector->status == connector_status_connected) {
2498 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2499 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2500 connector->display_info.width_mm,
2501 connector->display_info.height_mm);
2502 seq_printf(m, "\tsubpixel order: %s\n",
2503 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2504 seq_printf(m, "\tCEA rev: %d\n",
2505 connector->display_info.cea_rev);
2506 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002507 if (intel_encoder) {
2508 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2509 intel_encoder->type == INTEL_OUTPUT_EDP)
2510 intel_dp_info(m, intel_connector);
2511 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2512 intel_hdmi_info(m, intel_connector);
2513 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2514 intel_lvds_info(m, intel_connector);
2515 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002516
Jesse Barnesf103fc72014-02-20 12:39:57 -08002517 seq_printf(m, "\tmodes:\n");
2518 list_for_each_entry(mode, &connector->modes, head)
2519 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002520}
2521
Chris Wilson065f2ec2014-03-12 09:13:13 +00002522static bool cursor_active(struct drm_device *dev, int pipe)
2523{
2524 struct drm_i915_private *dev_priv = dev->dev_private;
2525 u32 state;
2526
2527 if (IS_845G(dev) || IS_I865G(dev))
2528 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002529 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002530 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002531
2532 return state;
2533}
2534
2535static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2536{
2537 struct drm_i915_private *dev_priv = dev->dev_private;
2538 u32 pos;
2539
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002540 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002541
2542 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2543 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2544 *x = -*x;
2545
2546 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2547 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2548 *y = -*y;
2549
2550 return cursor_active(dev, pipe);
2551}
2552
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002553static int i915_display_info(struct seq_file *m, void *unused)
2554{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002555 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002556 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002557 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002558 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002559 struct drm_connector *connector;
2560
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002561 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002562 drm_modeset_lock_all(dev);
2563 seq_printf(m, "CRTC info\n");
2564 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002565 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002566 bool active;
2567 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002568
Chris Wilson57127ef2014-07-04 08:20:11 +01002569 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002570 crtc->base.base.id, pipe_name(crtc->pipe),
Chris Wilson57127ef2014-07-04 08:20:11 +01002571 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002572 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002573 intel_crtc_info(m, crtc);
2574
Paulo Zanonia23dc652014-04-01 14:55:11 -03002575 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002576 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002577 yesno(crtc->cursor_base),
Chris Wilson57127ef2014-07-04 08:20:11 +01002578 x, y, crtc->cursor_width, crtc->cursor_height,
2579 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002580 }
Daniel Vettercace8412014-05-22 17:56:31 +02002581
2582 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2583 yesno(!crtc->cpu_fifo_underrun_disabled),
2584 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002585 }
2586
2587 seq_printf(m, "\n");
2588 seq_printf(m, "Connector info\n");
2589 seq_printf(m, "--------------\n");
2590 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2591 intel_connector_info(m, connector);
2592 }
2593 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002594 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002595
2596 return 0;
2597}
2598
Ben Widawskye04934c2014-06-30 09:53:42 -07002599static int i915_semaphore_status(struct seq_file *m, void *unused)
2600{
2601 struct drm_info_node *node = (struct drm_info_node *) m->private;
2602 struct drm_device *dev = node->minor->dev;
2603 struct drm_i915_private *dev_priv = dev->dev_private;
2604 struct intel_engine_cs *ring;
2605 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2606 int i, j, ret;
2607
2608 if (!i915_semaphore_is_enabled(dev)) {
2609 seq_puts(m, "Semaphores are disabled\n");
2610 return 0;
2611 }
2612
2613 ret = mutex_lock_interruptible(&dev->struct_mutex);
2614 if (ret)
2615 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002616 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002617
2618 if (IS_BROADWELL(dev)) {
2619 struct page *page;
2620 uint64_t *seqno;
2621
2622 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2623
2624 seqno = (uint64_t *)kmap_atomic(page);
2625 for_each_ring(ring, dev_priv, i) {
2626 uint64_t offset;
2627
2628 seq_printf(m, "%s\n", ring->name);
2629
2630 seq_puts(m, " Last signal:");
2631 for (j = 0; j < num_rings; j++) {
2632 offset = i * I915_NUM_RINGS + j;
2633 seq_printf(m, "0x%08llx (0x%02llx) ",
2634 seqno[offset], offset * 8);
2635 }
2636 seq_putc(m, '\n');
2637
2638 seq_puts(m, " Last wait: ");
2639 for (j = 0; j < num_rings; j++) {
2640 offset = i + (j * I915_NUM_RINGS);
2641 seq_printf(m, "0x%08llx (0x%02llx) ",
2642 seqno[offset], offset * 8);
2643 }
2644 seq_putc(m, '\n');
2645
2646 }
2647 kunmap_atomic(seqno);
2648 } else {
2649 seq_puts(m, " Last signal:");
2650 for_each_ring(ring, dev_priv, i)
2651 for (j = 0; j < num_rings; j++)
2652 seq_printf(m, "0x%08x\n",
2653 I915_READ(ring->semaphore.mbox.signal[j]));
2654 seq_putc(m, '\n');
2655 }
2656
2657 seq_puts(m, "\nSync seqno:\n");
2658 for_each_ring(ring, dev_priv, i) {
2659 for (j = 0; j < num_rings; j++) {
2660 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2661 }
2662 seq_putc(m, '\n');
2663 }
2664 seq_putc(m, '\n');
2665
Paulo Zanoni03872062014-07-09 14:31:57 -03002666 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002667 mutex_unlock(&dev->struct_mutex);
2668 return 0;
2669}
2670
Daniel Vetter728e29d2014-06-25 22:01:53 +03002671static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2672{
2673 struct drm_info_node *node = (struct drm_info_node *) m->private;
2674 struct drm_device *dev = node->minor->dev;
2675 struct drm_i915_private *dev_priv = dev->dev_private;
2676 int i;
2677
2678 drm_modeset_lock_all(dev);
2679 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2680 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2681
2682 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02002683 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002684 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03002685 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02002686 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2687 seq_printf(m, " dpll_md: 0x%08x\n",
2688 pll->config.hw_state.dpll_md);
2689 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2690 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2691 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002692 }
2693 drm_modeset_unlock_all(dev);
2694
2695 return 0;
2696}
2697
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002698static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002699{
2700 int i;
2701 int ret;
2702 struct drm_info_node *node = (struct drm_info_node *) m->private;
2703 struct drm_device *dev = node->minor->dev;
2704 struct drm_i915_private *dev_priv = dev->dev_private;
2705
Arun Siluvery888b5992014-08-26 14:44:51 +01002706 ret = mutex_lock_interruptible(&dev->struct_mutex);
2707 if (ret)
2708 return ret;
2709
2710 intel_runtime_pm_get(dev_priv);
2711
Mika Kuoppala72253422014-10-07 17:21:26 +03002712 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2713 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002714 u32 addr, mask, value, read;
2715 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01002716
Mika Kuoppala72253422014-10-07 17:21:26 +03002717 addr = dev_priv->workarounds.reg[i].addr;
2718 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03002719 value = dev_priv->workarounds.reg[i].value;
2720 read = I915_READ(addr);
2721 ok = (value & mask) == (read & mask);
2722 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2723 addr, value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01002724 }
2725
2726 intel_runtime_pm_put(dev_priv);
2727 mutex_unlock(&dev->struct_mutex);
2728
2729 return 0;
2730}
2731
Damien Lespiauc5511e42014-11-04 17:06:51 +00002732static int i915_ddb_info(struct seq_file *m, void *unused)
2733{
2734 struct drm_info_node *node = m->private;
2735 struct drm_device *dev = node->minor->dev;
2736 struct drm_i915_private *dev_priv = dev->dev_private;
2737 struct skl_ddb_allocation *ddb;
2738 struct skl_ddb_entry *entry;
2739 enum pipe pipe;
2740 int plane;
2741
2742 drm_modeset_lock_all(dev);
2743
2744 ddb = &dev_priv->wm.skl_hw.ddb;
2745
2746 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2747
2748 for_each_pipe(dev_priv, pipe) {
2749 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2750
2751 for_each_plane(pipe, plane) {
2752 entry = &ddb->plane[pipe][plane];
2753 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2754 entry->start, entry->end,
2755 skl_ddb_entry_size(entry));
2756 }
2757
2758 entry = &ddb->cursor[pipe];
2759 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2760 entry->end, skl_ddb_entry_size(entry));
2761 }
2762
2763 drm_modeset_unlock_all(dev);
2764
2765 return 0;
2766}
2767
Damien Lespiau07144422013-10-15 18:55:40 +01002768struct pipe_crc_info {
2769 const char *name;
2770 struct drm_device *dev;
2771 enum pipe pipe;
2772};
2773
Dave Airlie11bed952014-05-12 15:22:27 +10002774static int i915_dp_mst_info(struct seq_file *m, void *unused)
2775{
2776 struct drm_info_node *node = (struct drm_info_node *) m->private;
2777 struct drm_device *dev = node->minor->dev;
2778 struct drm_encoder *encoder;
2779 struct intel_encoder *intel_encoder;
2780 struct intel_digital_port *intel_dig_port;
2781 drm_modeset_lock_all(dev);
2782 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2783 intel_encoder = to_intel_encoder(encoder);
2784 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2785 continue;
2786 intel_dig_port = enc_to_dig_port(encoder);
2787 if (!intel_dig_port->dp.can_mst)
2788 continue;
2789
2790 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2791 }
2792 drm_modeset_unlock_all(dev);
2793 return 0;
2794}
2795
Damien Lespiau07144422013-10-15 18:55:40 +01002796static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002797{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002798 struct pipe_crc_info *info = inode->i_private;
2799 struct drm_i915_private *dev_priv = info->dev->dev_private;
2800 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2801
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002802 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2803 return -ENODEV;
2804
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002805 spin_lock_irq(&pipe_crc->lock);
2806
2807 if (pipe_crc->opened) {
2808 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002809 return -EBUSY; /* already open */
2810 }
2811
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002812 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002813 filep->private_data = inode->i_private;
2814
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002815 spin_unlock_irq(&pipe_crc->lock);
2816
Damien Lespiau07144422013-10-15 18:55:40 +01002817 return 0;
2818}
2819
2820static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2821{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002822 struct pipe_crc_info *info = inode->i_private;
2823 struct drm_i915_private *dev_priv = info->dev->dev_private;
2824 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2825
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002826 spin_lock_irq(&pipe_crc->lock);
2827 pipe_crc->opened = false;
2828 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002829
Damien Lespiau07144422013-10-15 18:55:40 +01002830 return 0;
2831}
2832
2833/* (6 fields, 8 chars each, space separated (5) + '\n') */
2834#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2835/* account for \'0' */
2836#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2837
2838static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2839{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002840 assert_spin_locked(&pipe_crc->lock);
2841 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2842 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002843}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002844
Damien Lespiau07144422013-10-15 18:55:40 +01002845static ssize_t
2846i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2847 loff_t *pos)
2848{
2849 struct pipe_crc_info *info = filep->private_data;
2850 struct drm_device *dev = info->dev;
2851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2853 char buf[PIPE_CRC_BUFFER_LEN];
2854 int head, tail, n_entries, n;
2855 ssize_t bytes_read;
2856
2857 /*
2858 * Don't allow user space to provide buffers not big enough to hold
2859 * a line of data.
2860 */
2861 if (count < PIPE_CRC_LINE_LEN)
2862 return -EINVAL;
2863
2864 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2865 return 0;
2866
2867 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002868 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002869 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002870 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002871
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002872 if (filep->f_flags & O_NONBLOCK) {
2873 spin_unlock_irq(&pipe_crc->lock);
2874 return -EAGAIN;
2875 }
2876
2877 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2878 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2879 if (ret) {
2880 spin_unlock_irq(&pipe_crc->lock);
2881 return ret;
2882 }
Damien Lespiau07144422013-10-15 18:55:40 +01002883 }
2884
2885 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002886 head = pipe_crc->head;
2887 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002888 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2889 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002890 spin_unlock_irq(&pipe_crc->lock);
2891
Damien Lespiau07144422013-10-15 18:55:40 +01002892 bytes_read = 0;
2893 n = 0;
2894 do {
2895 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2896 int ret;
2897
2898 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2899 "%8u %8x %8x %8x %8x %8x\n",
2900 entry->frame, entry->crc[0],
2901 entry->crc[1], entry->crc[2],
2902 entry->crc[3], entry->crc[4]);
2903
2904 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2905 buf, PIPE_CRC_LINE_LEN);
2906 if (ret == PIPE_CRC_LINE_LEN)
2907 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002908
2909 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2910 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002911 n++;
2912 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002913
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002914 spin_lock_irq(&pipe_crc->lock);
2915 pipe_crc->tail = tail;
2916 spin_unlock_irq(&pipe_crc->lock);
2917
Damien Lespiau07144422013-10-15 18:55:40 +01002918 return bytes_read;
2919}
2920
2921static const struct file_operations i915_pipe_crc_fops = {
2922 .owner = THIS_MODULE,
2923 .open = i915_pipe_crc_open,
2924 .read = i915_pipe_crc_read,
2925 .release = i915_pipe_crc_release,
2926};
2927
2928static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2929 {
2930 .name = "i915_pipe_A_crc",
2931 .pipe = PIPE_A,
2932 },
2933 {
2934 .name = "i915_pipe_B_crc",
2935 .pipe = PIPE_B,
2936 },
2937 {
2938 .name = "i915_pipe_C_crc",
2939 .pipe = PIPE_C,
2940 },
2941};
2942
2943static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2944 enum pipe pipe)
2945{
2946 struct drm_device *dev = minor->dev;
2947 struct dentry *ent;
2948 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2949
2950 info->dev = dev;
2951 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2952 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002953 if (!ent)
2954 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002955
2956 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002957}
2958
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002959static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002960 "none",
2961 "plane1",
2962 "plane2",
2963 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002964 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002965 "TV",
2966 "DP-B",
2967 "DP-C",
2968 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002969 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002970};
2971
2972static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2973{
2974 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2975 return pipe_crc_sources[source];
2976}
2977
Damien Lespiaubd9db022013-10-15 18:55:36 +01002978static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002979{
2980 struct drm_device *dev = m->private;
2981 struct drm_i915_private *dev_priv = dev->dev_private;
2982 int i;
2983
2984 for (i = 0; i < I915_MAX_PIPES; i++)
2985 seq_printf(m, "%c %s\n", pipe_name(i),
2986 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2987
2988 return 0;
2989}
2990
Damien Lespiaubd9db022013-10-15 18:55:36 +01002991static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002992{
2993 struct drm_device *dev = inode->i_private;
2994
Damien Lespiaubd9db022013-10-15 18:55:36 +01002995 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002996}
2997
Daniel Vetter46a19182013-11-01 10:50:20 +01002998static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002999 uint32_t *val)
3000{
Daniel Vetter46a19182013-11-01 10:50:20 +01003001 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3002 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3003
3004 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003005 case INTEL_PIPE_CRC_SOURCE_PIPE:
3006 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3007 break;
3008 case INTEL_PIPE_CRC_SOURCE_NONE:
3009 *val = 0;
3010 break;
3011 default:
3012 return -EINVAL;
3013 }
3014
3015 return 0;
3016}
3017
Daniel Vetter46a19182013-11-01 10:50:20 +01003018static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3019 enum intel_pipe_crc_source *source)
3020{
3021 struct intel_encoder *encoder;
3022 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003023 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003024 int ret = 0;
3025
3026 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3027
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003028 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003029 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003030 if (!encoder->base.crtc)
3031 continue;
3032
3033 crtc = to_intel_crtc(encoder->base.crtc);
3034
3035 if (crtc->pipe != pipe)
3036 continue;
3037
3038 switch (encoder->type) {
3039 case INTEL_OUTPUT_TVOUT:
3040 *source = INTEL_PIPE_CRC_SOURCE_TV;
3041 break;
3042 case INTEL_OUTPUT_DISPLAYPORT:
3043 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003044 dig_port = enc_to_dig_port(&encoder->base);
3045 switch (dig_port->port) {
3046 case PORT_B:
3047 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3048 break;
3049 case PORT_C:
3050 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3051 break;
3052 case PORT_D:
3053 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3054 break;
3055 default:
3056 WARN(1, "nonexisting DP port %c\n",
3057 port_name(dig_port->port));
3058 break;
3059 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003060 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003061 default:
3062 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003063 }
3064 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003065 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003066
3067 return ret;
3068}
3069
3070static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3071 enum pipe pipe,
3072 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003073 uint32_t *val)
3074{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003075 struct drm_i915_private *dev_priv = dev->dev_private;
3076 bool need_stable_symbols = false;
3077
Daniel Vetter46a19182013-11-01 10:50:20 +01003078 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3079 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3080 if (ret)
3081 return ret;
3082 }
3083
3084 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003085 case INTEL_PIPE_CRC_SOURCE_PIPE:
3086 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3087 break;
3088 case INTEL_PIPE_CRC_SOURCE_DP_B:
3089 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003090 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003091 break;
3092 case INTEL_PIPE_CRC_SOURCE_DP_C:
3093 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003094 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003095 break;
3096 case INTEL_PIPE_CRC_SOURCE_NONE:
3097 *val = 0;
3098 break;
3099 default:
3100 return -EINVAL;
3101 }
3102
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003103 /*
3104 * When the pipe CRC tap point is after the transcoders we need
3105 * to tweak symbol-level features to produce a deterministic series of
3106 * symbols for a given frame. We need to reset those features only once
3107 * a frame (instead of every nth symbol):
3108 * - DC-balance: used to ensure a better clock recovery from the data
3109 * link (SDVO)
3110 * - DisplayPort scrambling: used for EMI reduction
3111 */
3112 if (need_stable_symbols) {
3113 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3114
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003115 tmp |= DC_BALANCE_RESET_VLV;
3116 if (pipe == PIPE_A)
3117 tmp |= PIPE_A_SCRAMBLE_RESET;
3118 else
3119 tmp |= PIPE_B_SCRAMBLE_RESET;
3120
3121 I915_WRITE(PORT_DFT2_G4X, tmp);
3122 }
3123
Daniel Vetter7ac01292013-10-18 16:37:06 +02003124 return 0;
3125}
3126
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003127static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003128 enum pipe pipe,
3129 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003130 uint32_t *val)
3131{
Daniel Vetter84093602013-11-01 10:50:21 +01003132 struct drm_i915_private *dev_priv = dev->dev_private;
3133 bool need_stable_symbols = false;
3134
Daniel Vetter46a19182013-11-01 10:50:20 +01003135 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3136 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3137 if (ret)
3138 return ret;
3139 }
3140
3141 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003142 case INTEL_PIPE_CRC_SOURCE_PIPE:
3143 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3144 break;
3145 case INTEL_PIPE_CRC_SOURCE_TV:
3146 if (!SUPPORTS_TV(dev))
3147 return -EINVAL;
3148 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3149 break;
3150 case INTEL_PIPE_CRC_SOURCE_DP_B:
3151 if (!IS_G4X(dev))
3152 return -EINVAL;
3153 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003154 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003155 break;
3156 case INTEL_PIPE_CRC_SOURCE_DP_C:
3157 if (!IS_G4X(dev))
3158 return -EINVAL;
3159 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003160 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003161 break;
3162 case INTEL_PIPE_CRC_SOURCE_DP_D:
3163 if (!IS_G4X(dev))
3164 return -EINVAL;
3165 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003166 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003167 break;
3168 case INTEL_PIPE_CRC_SOURCE_NONE:
3169 *val = 0;
3170 break;
3171 default:
3172 return -EINVAL;
3173 }
3174
Daniel Vetter84093602013-11-01 10:50:21 +01003175 /*
3176 * When the pipe CRC tap point is after the transcoders we need
3177 * to tweak symbol-level features to produce a deterministic series of
3178 * symbols for a given frame. We need to reset those features only once
3179 * a frame (instead of every nth symbol):
3180 * - DC-balance: used to ensure a better clock recovery from the data
3181 * link (SDVO)
3182 * - DisplayPort scrambling: used for EMI reduction
3183 */
3184 if (need_stable_symbols) {
3185 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3186
3187 WARN_ON(!IS_G4X(dev));
3188
3189 I915_WRITE(PORT_DFT_I9XX,
3190 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3191
3192 if (pipe == PIPE_A)
3193 tmp |= PIPE_A_SCRAMBLE_RESET;
3194 else
3195 tmp |= PIPE_B_SCRAMBLE_RESET;
3196
3197 I915_WRITE(PORT_DFT2_G4X, tmp);
3198 }
3199
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003200 return 0;
3201}
3202
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003203static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3204 enum pipe pipe)
3205{
3206 struct drm_i915_private *dev_priv = dev->dev_private;
3207 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3208
3209 if (pipe == PIPE_A)
3210 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3211 else
3212 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3213 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3214 tmp &= ~DC_BALANCE_RESET_VLV;
3215 I915_WRITE(PORT_DFT2_G4X, tmp);
3216
3217}
3218
Daniel Vetter84093602013-11-01 10:50:21 +01003219static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3220 enum pipe pipe)
3221{
3222 struct drm_i915_private *dev_priv = dev->dev_private;
3223 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3224
3225 if (pipe == PIPE_A)
3226 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3227 else
3228 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3229 I915_WRITE(PORT_DFT2_G4X, tmp);
3230
3231 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3232 I915_WRITE(PORT_DFT_I9XX,
3233 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3234 }
3235}
3236
Daniel Vetter46a19182013-11-01 10:50:20 +01003237static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003238 uint32_t *val)
3239{
Daniel Vetter46a19182013-11-01 10:50:20 +01003240 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3241 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3242
3243 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003244 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3245 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3246 break;
3247 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3248 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3249 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003250 case INTEL_PIPE_CRC_SOURCE_PIPE:
3251 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3252 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003253 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003254 *val = 0;
3255 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003256 default:
3257 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003258 }
3259
3260 return 0;
3261}
3262
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003263static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3264{
3265 struct drm_i915_private *dev_priv = dev->dev_private;
3266 struct intel_crtc *crtc =
3267 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3268
3269 drm_modeset_lock_all(dev);
3270 /*
3271 * If we use the eDP transcoder we need to make sure that we don't
3272 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3273 * relevant on hsw with pipe A when using the always-on power well
3274 * routing.
3275 */
3276 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3277 !crtc->config.pch_pfit.enabled) {
3278 crtc->config.pch_pfit.force_thru = true;
3279
3280 intel_display_power_get(dev_priv,
3281 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3282
3283 dev_priv->display.crtc_disable(&crtc->base);
3284 dev_priv->display.crtc_enable(&crtc->base);
3285 }
3286 drm_modeset_unlock_all(dev);
3287}
3288
3289static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3290{
3291 struct drm_i915_private *dev_priv = dev->dev_private;
3292 struct intel_crtc *crtc =
3293 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3294
3295 drm_modeset_lock_all(dev);
3296 /*
3297 * If we use the eDP transcoder we need to make sure that we don't
3298 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3299 * relevant on hsw with pipe A when using the always-on power well
3300 * routing.
3301 */
3302 if (crtc->config.pch_pfit.force_thru) {
3303 crtc->config.pch_pfit.force_thru = false;
3304
3305 dev_priv->display.crtc_disable(&crtc->base);
3306 dev_priv->display.crtc_enable(&crtc->base);
3307
3308 intel_display_power_put(dev_priv,
3309 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3310 }
3311 drm_modeset_unlock_all(dev);
3312}
3313
3314static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3315 enum pipe pipe,
3316 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003317 uint32_t *val)
3318{
Daniel Vetter46a19182013-11-01 10:50:20 +01003319 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3320 *source = INTEL_PIPE_CRC_SOURCE_PF;
3321
3322 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003323 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3324 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3325 break;
3326 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3327 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3328 break;
3329 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003330 if (IS_HASWELL(dev) && pipe == PIPE_A)
3331 hsw_trans_edp_pipe_A_crc_wa(dev);
3332
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003333 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3334 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003335 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003336 *val = 0;
3337 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003338 default:
3339 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003340 }
3341
3342 return 0;
3343}
3344
Daniel Vetter926321d2013-10-16 13:30:34 +02003345static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3346 enum intel_pipe_crc_source source)
3347{
3348 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003349 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003350 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3351 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003352 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003353 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003354
Damien Lespiaucc3da172013-10-15 18:55:31 +01003355 if (pipe_crc->source == source)
3356 return 0;
3357
Damien Lespiauae676fc2013-10-15 18:55:32 +01003358 /* forbid changing the source without going back to 'none' */
3359 if (pipe_crc->source && source)
3360 return -EINVAL;
3361
Daniel Vetter9d8b0582014-11-25 14:00:40 +01003362 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3363 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3364 return -EIO;
3365 }
3366
Daniel Vetter52f843f2013-10-21 17:26:38 +02003367 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003368 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003369 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003370 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003371 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003372 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003373 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003374 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003375 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003376 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003377
3378 if (ret != 0)
3379 return ret;
3380
Damien Lespiau4b584362013-10-15 18:55:33 +01003381 /* none -> real source transition */
3382 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003383 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3384 pipe_name(pipe), pipe_crc_source_name(source));
3385
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003386 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3387 INTEL_PIPE_CRC_ENTRIES_NR,
3388 GFP_KERNEL);
3389 if (!pipe_crc->entries)
3390 return -ENOMEM;
3391
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003392 /*
3393 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3394 * enabled and disabled dynamically based on package C states,
3395 * user space can't make reliable use of the CRCs, so let's just
3396 * completely disable it.
3397 */
3398 hsw_disable_ips(crtc);
3399
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003400 spin_lock_irq(&pipe_crc->lock);
3401 pipe_crc->head = 0;
3402 pipe_crc->tail = 0;
3403 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003404 }
3405
Damien Lespiaucc3da172013-10-15 18:55:31 +01003406 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003407
Daniel Vetter926321d2013-10-16 13:30:34 +02003408 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3409 POSTING_READ(PIPE_CRC_CTL(pipe));
3410
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003411 /* real source -> none transition */
3412 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003413 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003414 struct intel_crtc *crtc =
3415 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003416
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003417 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3418 pipe_name(pipe));
3419
Daniel Vettera33d7102014-06-06 08:22:08 +02003420 drm_modeset_lock(&crtc->base.mutex, NULL);
3421 if (crtc->active)
3422 intel_wait_for_vblank(dev, pipe);
3423 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003424
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003425 spin_lock_irq(&pipe_crc->lock);
3426 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003427 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003428 spin_unlock_irq(&pipe_crc->lock);
3429
3430 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003431
3432 if (IS_G4X(dev))
3433 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003434 else if (IS_VALLEYVIEW(dev))
3435 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003436 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3437 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003438
3439 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003440 }
3441
Daniel Vetter926321d2013-10-16 13:30:34 +02003442 return 0;
3443}
3444
3445/*
3446 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003447 * command: wsp* object wsp+ name wsp+ source wsp*
3448 * object: 'pipe'
3449 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003450 * source: (none | plane1 | plane2 | pf)
3451 * wsp: (#0x20 | #0x9 | #0xA)+
3452 *
3453 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003454 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3455 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003456 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003457static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003458{
3459 int n_words = 0;
3460
3461 while (*buf) {
3462 char *end;
3463
3464 /* skip leading white space */
3465 buf = skip_spaces(buf);
3466 if (!*buf)
3467 break; /* end of buffer */
3468
3469 /* find end of word */
3470 for (end = buf; *end && !isspace(*end); end++)
3471 ;
3472
3473 if (n_words == max_words) {
3474 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3475 max_words);
3476 return -EINVAL; /* ran out of words[] before bytes */
3477 }
3478
3479 if (*end)
3480 *end++ = '\0';
3481 words[n_words++] = buf;
3482 buf = end;
3483 }
3484
3485 return n_words;
3486}
3487
Damien Lespiaub94dec82013-10-15 18:55:35 +01003488enum intel_pipe_crc_object {
3489 PIPE_CRC_OBJECT_PIPE,
3490};
3491
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003492static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003493 "pipe",
3494};
3495
3496static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003497display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003498{
3499 int i;
3500
3501 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3502 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003503 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003504 return 0;
3505 }
3506
3507 return -EINVAL;
3508}
3509
Damien Lespiaubd9db022013-10-15 18:55:36 +01003510static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003511{
3512 const char name = buf[0];
3513
3514 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3515 return -EINVAL;
3516
3517 *pipe = name - 'A';
3518
3519 return 0;
3520}
3521
3522static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003523display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003524{
3525 int i;
3526
3527 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3528 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003529 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003530 return 0;
3531 }
3532
3533 return -EINVAL;
3534}
3535
Damien Lespiaubd9db022013-10-15 18:55:36 +01003536static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003537{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003538#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003539 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003540 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003541 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003542 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003543 enum intel_pipe_crc_source source;
3544
Damien Lespiaubd9db022013-10-15 18:55:36 +01003545 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003546 if (n_words != N_WORDS) {
3547 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3548 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003549 return -EINVAL;
3550 }
3551
Damien Lespiaubd9db022013-10-15 18:55:36 +01003552 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003553 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003554 return -EINVAL;
3555 }
3556
Damien Lespiaubd9db022013-10-15 18:55:36 +01003557 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003558 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3559 return -EINVAL;
3560 }
3561
Damien Lespiaubd9db022013-10-15 18:55:36 +01003562 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003563 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003564 return -EINVAL;
3565 }
3566
3567 return pipe_crc_set_source(dev, pipe, source);
3568}
3569
Damien Lespiaubd9db022013-10-15 18:55:36 +01003570static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3571 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003572{
3573 struct seq_file *m = file->private_data;
3574 struct drm_device *dev = m->private;
3575 char *tmpbuf;
3576 int ret;
3577
3578 if (len == 0)
3579 return 0;
3580
3581 if (len > PAGE_SIZE - 1) {
3582 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3583 PAGE_SIZE);
3584 return -E2BIG;
3585 }
3586
3587 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3588 if (!tmpbuf)
3589 return -ENOMEM;
3590
3591 if (copy_from_user(tmpbuf, ubuf, len)) {
3592 ret = -EFAULT;
3593 goto out;
3594 }
3595 tmpbuf[len] = '\0';
3596
Damien Lespiaubd9db022013-10-15 18:55:36 +01003597 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003598
3599out:
3600 kfree(tmpbuf);
3601 if (ret < 0)
3602 return ret;
3603
3604 *offp += len;
3605 return len;
3606}
3607
Damien Lespiaubd9db022013-10-15 18:55:36 +01003608static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003609 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003610 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003611 .read = seq_read,
3612 .llseek = seq_lseek,
3613 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003614 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003615};
3616
Damien Lespiau97e94b22014-11-04 17:06:50 +00003617static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003618{
3619 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003620 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003621 int level;
3622
3623 drm_modeset_lock_all(dev);
3624
3625 for (level = 0; level < num_levels; level++) {
3626 unsigned int latency = wm[level];
3627
Damien Lespiau97e94b22014-11-04 17:06:50 +00003628 /*
3629 * - WM1+ latency values in 0.5us units
3630 * - latencies are in us on gen9
3631 */
3632 if (INTEL_INFO(dev)->gen >= 9)
3633 latency *= 10;
3634 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003635 latency *= 5;
3636
3637 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003638 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003639 }
3640
3641 drm_modeset_unlock_all(dev);
3642}
3643
3644static int pri_wm_latency_show(struct seq_file *m, void *data)
3645{
3646 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003647 struct drm_i915_private *dev_priv = dev->dev_private;
3648 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003649
Damien Lespiau97e94b22014-11-04 17:06:50 +00003650 if (INTEL_INFO(dev)->gen >= 9)
3651 latencies = dev_priv->wm.skl_latency;
3652 else
3653 latencies = to_i915(dev)->wm.pri_latency;
3654
3655 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003656
3657 return 0;
3658}
3659
3660static int spr_wm_latency_show(struct seq_file *m, void *data)
3661{
3662 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003663 struct drm_i915_private *dev_priv = dev->dev_private;
3664 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003665
Damien Lespiau97e94b22014-11-04 17:06:50 +00003666 if (INTEL_INFO(dev)->gen >= 9)
3667 latencies = dev_priv->wm.skl_latency;
3668 else
3669 latencies = to_i915(dev)->wm.spr_latency;
3670
3671 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003672
3673 return 0;
3674}
3675
3676static int cur_wm_latency_show(struct seq_file *m, void *data)
3677{
3678 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003679 struct drm_i915_private *dev_priv = dev->dev_private;
3680 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003681
Damien Lespiau97e94b22014-11-04 17:06:50 +00003682 if (INTEL_INFO(dev)->gen >= 9)
3683 latencies = dev_priv->wm.skl_latency;
3684 else
3685 latencies = to_i915(dev)->wm.cur_latency;
3686
3687 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003688
3689 return 0;
3690}
3691
3692static int pri_wm_latency_open(struct inode *inode, struct file *file)
3693{
3694 struct drm_device *dev = inode->i_private;
3695
Sonika Jindal9ad02572014-07-21 15:23:39 +05303696 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003697 return -ENODEV;
3698
3699 return single_open(file, pri_wm_latency_show, dev);
3700}
3701
3702static int spr_wm_latency_open(struct inode *inode, struct file *file)
3703{
3704 struct drm_device *dev = inode->i_private;
3705
Sonika Jindal9ad02572014-07-21 15:23:39 +05303706 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003707 return -ENODEV;
3708
3709 return single_open(file, spr_wm_latency_show, dev);
3710}
3711
3712static int cur_wm_latency_open(struct inode *inode, struct file *file)
3713{
3714 struct drm_device *dev = inode->i_private;
3715
Sonika Jindal9ad02572014-07-21 15:23:39 +05303716 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003717 return -ENODEV;
3718
3719 return single_open(file, cur_wm_latency_show, dev);
3720}
3721
3722static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003723 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003724{
3725 struct seq_file *m = file->private_data;
3726 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003727 uint16_t new[8] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003728 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003729 int level;
3730 int ret;
3731 char tmp[32];
3732
3733 if (len >= sizeof(tmp))
3734 return -EINVAL;
3735
3736 if (copy_from_user(tmp, ubuf, len))
3737 return -EFAULT;
3738
3739 tmp[len] = '\0';
3740
Damien Lespiau97e94b22014-11-04 17:06:50 +00003741 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3742 &new[0], &new[1], &new[2], &new[3],
3743 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003744 if (ret != num_levels)
3745 return -EINVAL;
3746
3747 drm_modeset_lock_all(dev);
3748
3749 for (level = 0; level < num_levels; level++)
3750 wm[level] = new[level];
3751
3752 drm_modeset_unlock_all(dev);
3753
3754 return len;
3755}
3756
3757
3758static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3759 size_t len, loff_t *offp)
3760{
3761 struct seq_file *m = file->private_data;
3762 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003763 struct drm_i915_private *dev_priv = dev->dev_private;
3764 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003765
Damien Lespiau97e94b22014-11-04 17:06:50 +00003766 if (INTEL_INFO(dev)->gen >= 9)
3767 latencies = dev_priv->wm.skl_latency;
3768 else
3769 latencies = to_i915(dev)->wm.pri_latency;
3770
3771 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003772}
3773
3774static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3775 size_t len, loff_t *offp)
3776{
3777 struct seq_file *m = file->private_data;
3778 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003779 struct drm_i915_private *dev_priv = dev->dev_private;
3780 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003781
Damien Lespiau97e94b22014-11-04 17:06:50 +00003782 if (INTEL_INFO(dev)->gen >= 9)
3783 latencies = dev_priv->wm.skl_latency;
3784 else
3785 latencies = to_i915(dev)->wm.spr_latency;
3786
3787 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003788}
3789
3790static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3791 size_t len, loff_t *offp)
3792{
3793 struct seq_file *m = file->private_data;
3794 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003795 struct drm_i915_private *dev_priv = dev->dev_private;
3796 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003797
Damien Lespiau97e94b22014-11-04 17:06:50 +00003798 if (INTEL_INFO(dev)->gen >= 9)
3799 latencies = dev_priv->wm.skl_latency;
3800 else
3801 latencies = to_i915(dev)->wm.cur_latency;
3802
3803 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003804}
3805
3806static const struct file_operations i915_pri_wm_latency_fops = {
3807 .owner = THIS_MODULE,
3808 .open = pri_wm_latency_open,
3809 .read = seq_read,
3810 .llseek = seq_lseek,
3811 .release = single_release,
3812 .write = pri_wm_latency_write
3813};
3814
3815static const struct file_operations i915_spr_wm_latency_fops = {
3816 .owner = THIS_MODULE,
3817 .open = spr_wm_latency_open,
3818 .read = seq_read,
3819 .llseek = seq_lseek,
3820 .release = single_release,
3821 .write = spr_wm_latency_write
3822};
3823
3824static const struct file_operations i915_cur_wm_latency_fops = {
3825 .owner = THIS_MODULE,
3826 .open = cur_wm_latency_open,
3827 .read = seq_read,
3828 .llseek = seq_lseek,
3829 .release = single_release,
3830 .write = cur_wm_latency_write
3831};
3832
Kees Cook647416f2013-03-10 14:10:06 -07003833static int
3834i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003835{
Kees Cook647416f2013-03-10 14:10:06 -07003836 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003837 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003838
Kees Cook647416f2013-03-10 14:10:06 -07003839 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003840
Kees Cook647416f2013-03-10 14:10:06 -07003841 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003842}
3843
Kees Cook647416f2013-03-10 14:10:06 -07003844static int
3845i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003846{
Kees Cook647416f2013-03-10 14:10:06 -07003847 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003848 struct drm_i915_private *dev_priv = dev->dev_private;
3849
3850 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003851
Mika Kuoppala58174462014-02-25 17:11:26 +02003852 i915_handle_error(dev, val,
3853 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003854
3855 intel_runtime_pm_put(dev_priv);
3856
Kees Cook647416f2013-03-10 14:10:06 -07003857 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003858}
3859
Kees Cook647416f2013-03-10 14:10:06 -07003860DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3861 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003862 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003863
Kees Cook647416f2013-03-10 14:10:06 -07003864static int
3865i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003866{
Kees Cook647416f2013-03-10 14:10:06 -07003867 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003868 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003869
Kees Cook647416f2013-03-10 14:10:06 -07003870 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003871
Kees Cook647416f2013-03-10 14:10:06 -07003872 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003873}
3874
Kees Cook647416f2013-03-10 14:10:06 -07003875static int
3876i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003877{
Kees Cook647416f2013-03-10 14:10:06 -07003878 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003879 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003880 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003881
Kees Cook647416f2013-03-10 14:10:06 -07003882 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003883
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003884 ret = mutex_lock_interruptible(&dev->struct_mutex);
3885 if (ret)
3886 return ret;
3887
Daniel Vetter99584db2012-11-14 17:14:04 +01003888 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003889 mutex_unlock(&dev->struct_mutex);
3890
Kees Cook647416f2013-03-10 14:10:06 -07003891 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003892}
3893
Kees Cook647416f2013-03-10 14:10:06 -07003894DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3895 i915_ring_stop_get, i915_ring_stop_set,
3896 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003897
Chris Wilson094f9a52013-09-25 17:34:55 +01003898static int
3899i915_ring_missed_irq_get(void *data, u64 *val)
3900{
3901 struct drm_device *dev = data;
3902 struct drm_i915_private *dev_priv = dev->dev_private;
3903
3904 *val = dev_priv->gpu_error.missed_irq_rings;
3905 return 0;
3906}
3907
3908static int
3909i915_ring_missed_irq_set(void *data, u64 val)
3910{
3911 struct drm_device *dev = data;
3912 struct drm_i915_private *dev_priv = dev->dev_private;
3913 int ret;
3914
3915 /* Lock against concurrent debugfs callers */
3916 ret = mutex_lock_interruptible(&dev->struct_mutex);
3917 if (ret)
3918 return ret;
3919 dev_priv->gpu_error.missed_irq_rings = val;
3920 mutex_unlock(&dev->struct_mutex);
3921
3922 return 0;
3923}
3924
3925DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3926 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3927 "0x%08llx\n");
3928
3929static int
3930i915_ring_test_irq_get(void *data, u64 *val)
3931{
3932 struct drm_device *dev = data;
3933 struct drm_i915_private *dev_priv = dev->dev_private;
3934
3935 *val = dev_priv->gpu_error.test_irq_rings;
3936
3937 return 0;
3938}
3939
3940static int
3941i915_ring_test_irq_set(void *data, u64 val)
3942{
3943 struct drm_device *dev = data;
3944 struct drm_i915_private *dev_priv = dev->dev_private;
3945 int ret;
3946
3947 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3948
3949 /* Lock against concurrent debugfs callers */
3950 ret = mutex_lock_interruptible(&dev->struct_mutex);
3951 if (ret)
3952 return ret;
3953
3954 dev_priv->gpu_error.test_irq_rings = val;
3955 mutex_unlock(&dev->struct_mutex);
3956
3957 return 0;
3958}
3959
3960DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3961 i915_ring_test_irq_get, i915_ring_test_irq_set,
3962 "0x%08llx\n");
3963
Chris Wilsondd624af2013-01-15 12:39:35 +00003964#define DROP_UNBOUND 0x1
3965#define DROP_BOUND 0x2
3966#define DROP_RETIRE 0x4
3967#define DROP_ACTIVE 0x8
3968#define DROP_ALL (DROP_UNBOUND | \
3969 DROP_BOUND | \
3970 DROP_RETIRE | \
3971 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003972static int
3973i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003974{
Kees Cook647416f2013-03-10 14:10:06 -07003975 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003976
Kees Cook647416f2013-03-10 14:10:06 -07003977 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003978}
3979
Kees Cook647416f2013-03-10 14:10:06 -07003980static int
3981i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003982{
Kees Cook647416f2013-03-10 14:10:06 -07003983 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003984 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003985 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003986
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003987 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003988
3989 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3990 * on ioctls on -EAGAIN. */
3991 ret = mutex_lock_interruptible(&dev->struct_mutex);
3992 if (ret)
3993 return ret;
3994
3995 if (val & DROP_ACTIVE) {
3996 ret = i915_gpu_idle(dev);
3997 if (ret)
3998 goto unlock;
3999 }
4000
4001 if (val & (DROP_RETIRE | DROP_ACTIVE))
4002 i915_gem_retire_requests(dev);
4003
Chris Wilson21ab4e72014-09-09 11:16:08 +01004004 if (val & DROP_BOUND)
4005 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004006
Chris Wilson21ab4e72014-09-09 11:16:08 +01004007 if (val & DROP_UNBOUND)
4008 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004009
4010unlock:
4011 mutex_unlock(&dev->struct_mutex);
4012
Kees Cook647416f2013-03-10 14:10:06 -07004013 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004014}
4015
Kees Cook647416f2013-03-10 14:10:06 -07004016DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4017 i915_drop_caches_get, i915_drop_caches_set,
4018 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004019
Kees Cook647416f2013-03-10 14:10:06 -07004020static int
4021i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004022{
Kees Cook647416f2013-03-10 14:10:06 -07004023 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004024 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004025 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004026
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004027 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004028 return -ENODEV;
4029
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004030 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4031
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004032 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004033 if (ret)
4034 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004035
Jesse Barnes0a073b82013-04-17 15:54:58 -07004036 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07004037 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004038 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07004039 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004040 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004041
Kees Cook647416f2013-03-10 14:10:06 -07004042 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004043}
4044
Kees Cook647416f2013-03-10 14:10:06 -07004045static int
4046i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004047{
Kees Cook647416f2013-03-10 14:10:06 -07004048 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004049 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004050 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004051 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004052
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004053 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004054 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004055
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004056 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4057
Kees Cook647416f2013-03-10 14:10:06 -07004058 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004059
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004060 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004061 if (ret)
4062 return ret;
4063
Jesse Barnes358733e2011-07-27 11:53:01 -07004064 /*
4065 * Turbo will still be enabled, but won't go above the set value.
4066 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07004067 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02004068 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004069
Ville Syrjälä03af2042014-06-28 02:03:53 +03004070 hw_max = dev_priv->rps.max_freq;
4071 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004072 } else {
4073 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004074
4075 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004076 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004077 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004078 }
4079
Ben Widawskyb39fb292014-03-19 18:31:11 -07004080 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004081 mutex_unlock(&dev_priv->rps.hw_lock);
4082 return -EINVAL;
4083 }
4084
Ben Widawskyb39fb292014-03-19 18:31:11 -07004085 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004086
4087 if (IS_VALLEYVIEW(dev))
4088 valleyview_set_rps(dev, val);
4089 else
4090 gen6_set_rps(dev, val);
4091
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004092 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004093
Kees Cook647416f2013-03-10 14:10:06 -07004094 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004095}
4096
Kees Cook647416f2013-03-10 14:10:06 -07004097DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4098 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004099 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004100
Kees Cook647416f2013-03-10 14:10:06 -07004101static int
4102i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004103{
Kees Cook647416f2013-03-10 14:10:06 -07004104 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004105 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004106 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004107
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004108 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004109 return -ENODEV;
4110
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004111 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4112
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004113 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004114 if (ret)
4115 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004116
Jesse Barnes0a073b82013-04-17 15:54:58 -07004117 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07004118 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004119 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07004120 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004121 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004122
Kees Cook647416f2013-03-10 14:10:06 -07004123 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004124}
4125
Kees Cook647416f2013-03-10 14:10:06 -07004126static int
4127i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004128{
Kees Cook647416f2013-03-10 14:10:06 -07004129 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004130 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004131 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004132 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004133
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004134 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004135 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004136
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004137 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4138
Kees Cook647416f2013-03-10 14:10:06 -07004139 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004140
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004141 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004142 if (ret)
4143 return ret;
4144
Jesse Barnes1523c312012-05-25 12:34:54 -07004145 /*
4146 * Turbo will still be enabled, but won't go below the set value.
4147 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07004148 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02004149 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004150
Ville Syrjälä03af2042014-06-28 02:03:53 +03004151 hw_max = dev_priv->rps.max_freq;
4152 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004153 } else {
4154 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004155
4156 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004157 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004158 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004159 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004160
Ben Widawskyb39fb292014-03-19 18:31:11 -07004161 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004162 mutex_unlock(&dev_priv->rps.hw_lock);
4163 return -EINVAL;
4164 }
4165
Ben Widawskyb39fb292014-03-19 18:31:11 -07004166 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004167
4168 if (IS_VALLEYVIEW(dev))
4169 valleyview_set_rps(dev, val);
4170 else
4171 gen6_set_rps(dev, val);
4172
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004173 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004174
Kees Cook647416f2013-03-10 14:10:06 -07004175 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004176}
4177
Kees Cook647416f2013-03-10 14:10:06 -07004178DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4179 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004180 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004181
Kees Cook647416f2013-03-10 14:10:06 -07004182static int
4183i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004184{
Kees Cook647416f2013-03-10 14:10:06 -07004185 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004186 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004187 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004188 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004189
Daniel Vetter004777c2012-08-09 15:07:01 +02004190 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4191 return -ENODEV;
4192
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004193 ret = mutex_lock_interruptible(&dev->struct_mutex);
4194 if (ret)
4195 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004196 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004197
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004198 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004199
4200 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004201 mutex_unlock(&dev_priv->dev->struct_mutex);
4202
Kees Cook647416f2013-03-10 14:10:06 -07004203 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004204
Kees Cook647416f2013-03-10 14:10:06 -07004205 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004206}
4207
Kees Cook647416f2013-03-10 14:10:06 -07004208static int
4209i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004210{
Kees Cook647416f2013-03-10 14:10:06 -07004211 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004212 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004213 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004214
Daniel Vetter004777c2012-08-09 15:07:01 +02004215 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4216 return -ENODEV;
4217
Kees Cook647416f2013-03-10 14:10:06 -07004218 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004219 return -EINVAL;
4220
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004221 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004222 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004223
4224 /* Update the cache sharing policy here as well */
4225 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4226 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4227 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4228 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4229
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004230 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004231 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004232}
4233
Kees Cook647416f2013-03-10 14:10:06 -07004234DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4235 i915_cache_sharing_get, i915_cache_sharing_set,
4236 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004237
Ben Widawsky6d794d42011-04-25 11:25:56 -07004238static int i915_forcewake_open(struct inode *inode, struct file *file)
4239{
4240 struct drm_device *dev = inode->i_private;
4241 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004242
Daniel Vetter075edca2012-01-24 09:44:28 +01004243 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004244 return 0;
4245
Deepak Sc8d9a592013-11-23 14:55:42 +05304246 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004247
4248 return 0;
4249}
4250
Ben Widawskyc43b5632012-04-16 14:07:40 -07004251static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004252{
4253 struct drm_device *dev = inode->i_private;
4254 struct drm_i915_private *dev_priv = dev->dev_private;
4255
Daniel Vetter075edca2012-01-24 09:44:28 +01004256 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004257 return 0;
4258
Deepak Sc8d9a592013-11-23 14:55:42 +05304259 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004260
4261 return 0;
4262}
4263
4264static const struct file_operations i915_forcewake_fops = {
4265 .owner = THIS_MODULE,
4266 .open = i915_forcewake_open,
4267 .release = i915_forcewake_release,
4268};
4269
4270static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4271{
4272 struct drm_device *dev = minor->dev;
4273 struct dentry *ent;
4274
4275 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004276 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004277 root, dev,
4278 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004279 if (!ent)
4280 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004281
Ben Widawsky8eb57292011-05-11 15:10:58 -07004282 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004283}
4284
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004285static int i915_debugfs_create(struct dentry *root,
4286 struct drm_minor *minor,
4287 const char *name,
4288 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004289{
4290 struct drm_device *dev = minor->dev;
4291 struct dentry *ent;
4292
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004293 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004294 S_IRUGO | S_IWUSR,
4295 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004296 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004297 if (!ent)
4298 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004299
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004300 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004301}
4302
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004303static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004304 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004305 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004306 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004307 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004308 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004309 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004310 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004311 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004312 {"i915_gem_request", i915_gem_request_info, 0},
4313 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004314 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004315 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004316 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4317 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4318 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07004319 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Deepak Sadb4bd12014-03-31 11:30:02 +05304320 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004321 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004322 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004323 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004324 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004325 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004326 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004327 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004328 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004329 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004330 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01004331 {"i915_execlists", i915_execlists, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07004332 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004333 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004334 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004335 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004336 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004337 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004338 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03004339 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004340 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004341 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004342 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004343 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004344 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004345 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004346 {"i915_ddb_info", i915_ddb_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004347};
Ben Gamari27c202a2009-07-01 22:26:52 -04004348#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004349
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004350static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004351 const char *name;
4352 const struct file_operations *fops;
4353} i915_debugfs_files[] = {
4354 {"i915_wedged", &i915_wedged_fops},
4355 {"i915_max_freq", &i915_max_freq_fops},
4356 {"i915_min_freq", &i915_min_freq_fops},
4357 {"i915_cache_sharing", &i915_cache_sharing_fops},
4358 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004359 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4360 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004361 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4362 {"i915_error_state", &i915_error_state_fops},
4363 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004364 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004365 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4366 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4367 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004368 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004369};
4370
Damien Lespiau07144422013-10-15 18:55:40 +01004371void intel_display_crc_init(struct drm_device *dev)
4372{
4373 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01004374 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01004375
Damien Lespiau055e3932014-08-18 13:49:10 +01004376 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01004377 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01004378
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004379 pipe_crc->opened = false;
4380 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01004381 init_waitqueue_head(&pipe_crc->wq);
4382 }
4383}
4384
Ben Gamari27c202a2009-07-01 22:26:52 -04004385int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004386{
Daniel Vetter34b96742013-07-04 20:49:44 +02004387 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004388
Ben Widawsky6d794d42011-04-25 11:25:56 -07004389 ret = i915_forcewake_create(minor->debugfs_root, minor);
4390 if (ret)
4391 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004392
Damien Lespiau07144422013-10-15 18:55:40 +01004393 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4394 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4395 if (ret)
4396 return ret;
4397 }
4398
Daniel Vetter34b96742013-07-04 20:49:44 +02004399 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4400 ret = i915_debugfs_create(minor->debugfs_root, minor,
4401 i915_debugfs_files[i].name,
4402 i915_debugfs_files[i].fops);
4403 if (ret)
4404 return ret;
4405 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004406
Ben Gamari27c202a2009-07-01 22:26:52 -04004407 return drm_debugfs_create_files(i915_debugfs_list,
4408 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004409 minor->debugfs_root, minor);
4410}
4411
Ben Gamari27c202a2009-07-01 22:26:52 -04004412void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004413{
Daniel Vetter34b96742013-07-04 20:49:44 +02004414 int i;
4415
Ben Gamari27c202a2009-07-01 22:26:52 -04004416 drm_debugfs_remove_files(i915_debugfs_list,
4417 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004418
Ben Widawsky6d794d42011-04-25 11:25:56 -07004419 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4420 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004421
Daniel Vettere309a992013-10-16 22:55:51 +02004422 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01004423 struct drm_info_list *info_list =
4424 (struct drm_info_list *)&i915_pipe_crc_data[i];
4425
4426 drm_debugfs_remove_files(info_list, 1, minor);
4427 }
4428
Daniel Vetter34b96742013-07-04 20:49:44 +02004429 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4430 struct drm_info_list *info_list =
4431 (struct drm_info_list *) i915_debugfs_files[i].fops;
4432
4433 drm_debugfs_remove_files(info_list, 1, minor);
4434 }
Ben Gamari20172632009-02-17 20:08:50 -05004435}