blob: 2fc909f5d710738f3fca1506e0bdbe5c7b6c74cb [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
33/*
34 * GPUVM
35 * GPUVM is similar to the legacy gart on older asics, however
36 * rather than there being a single global gart table
37 * for the entire GPU, there are multiple VM page tables active
38 * at any given time. The VM page tables can contain a mix
39 * vram pages and system memory pages and system memory pages
40 * can be mapped as snooped (cached system pages) or unsnooped
41 * (uncached system pages).
42 * Each VM has an ID associated with it and there is a page table
43 * associated with each VMID. When execting a command buffer,
44 * the kernel tells the the ring what VMID to use for that command
45 * buffer. VMIDs are allocated dynamically as commands are submitted.
46 * The userspace drivers maintain their own address space and the kernel
47 * sets up their pages tables accordingly when they submit their
48 * command buffers and a VMID is assigned.
49 * Cayman/Trinity support up to 8 active VMs at any given time;
50 * SI supports 16.
51 */
52
53/**
54 * amdgpu_vm_num_pde - return the number of page directory entries
55 *
56 * @adev: amdgpu_device pointer
57 *
58 * Calculate the number of page directory entries (cayman+).
59 */
60static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
61{
62 return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
63}
64
65/**
66 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
67 *
68 * @adev: amdgpu_device pointer
69 *
70 * Calculate the size of the page directory in bytes (cayman+).
71 */
72static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
73{
74 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
75}
76
77/**
78 * amdgpu_vm_get_bos - add the vm BOs to a validation list
79 *
80 * @vm: vm providing the BOs
81 * @head: head of validation list
82 *
83 * Add the page directory to the list of BOs to
84 * validate for command submission (cayman+).
85 */
86struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
87 struct amdgpu_vm *vm,
88 struct list_head *head)
89{
90 struct amdgpu_bo_list_entry *list;
91 unsigned i, idx;
92
monk.liu3d5a08c2015-05-26 10:22:41 +080093 mutex_lock(&vm->mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040094 list = drm_malloc_ab(vm->max_pde_used + 2,
95 sizeof(struct amdgpu_bo_list_entry));
monk.liu3d5a08c2015-05-26 10:22:41 +080096 if (!list) {
97 mutex_unlock(&vm->mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 return NULL;
monk.liu3d5a08c2015-05-26 10:22:41 +080099 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100
101 /* add the vm page table to the list */
102 list[0].robj = vm->page_directory;
103 list[0].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
104 list[0].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
105 list[0].priority = 0;
106 list[0].tv.bo = &vm->page_directory->tbo;
107 list[0].tv.shared = true;
108 list_add(&list[0].tv.head, head);
109
110 for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
111 if (!vm->page_tables[i].bo)
112 continue;
113
114 list[idx].robj = vm->page_tables[i].bo;
115 list[idx].prefered_domains = AMDGPU_GEM_DOMAIN_VRAM;
116 list[idx].allowed_domains = AMDGPU_GEM_DOMAIN_VRAM;
117 list[idx].priority = 0;
118 list[idx].tv.bo = &list[idx].robj->tbo;
119 list[idx].tv.shared = true;
120 list_add(&list[idx++].tv.head, head);
121 }
monk.liu3d5a08c2015-05-26 10:22:41 +0800122 mutex_unlock(&vm->mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123
124 return list;
125}
126
127/**
128 * amdgpu_vm_grab_id - allocate the next free VMID
129 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 * @vm: vm to allocate id for
Christian König7f8a5292015-07-20 16:09:40 +0200131 * @ring: ring we want to submit job to
132 * @sync: sync object where we add dependencies
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 *
Christian König7f8a5292015-07-20 16:09:40 +0200134 * Allocate an id for the vm, adding fences to the sync obj as necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 *
Christian König7f8a5292015-07-20 16:09:40 +0200136 * Global mutex must be locked!
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 */
Christian König7f8a5292015-07-20 16:09:40 +0200138int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
139 struct amdgpu_sync *sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140{
141 struct amdgpu_fence *best[AMDGPU_MAX_RINGS] = {};
142 struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
143 struct amdgpu_device *adev = ring->adev;
144
145 unsigned choices[2] = {};
146 unsigned i;
147
148 /* check if the id is still valid */
149 if (vm_id->id && vm_id->last_id_use &&
150 vm_id->last_id_use == adev->vm_manager.active[vm_id->id])
Christian König7f8a5292015-07-20 16:09:40 +0200151 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152
153 /* we definately need to flush */
154 vm_id->pd_gpu_addr = ~0ll;
155
156 /* skip over VMID 0, since it is the system VM */
157 for (i = 1; i < adev->vm_manager.nvm; ++i) {
158 struct amdgpu_fence *fence = adev->vm_manager.active[i];
159
160 if (fence == NULL) {
161 /* found a free one */
162 vm_id->id = i;
163 trace_amdgpu_vm_grab_id(i, ring->idx);
Christian König7f8a5292015-07-20 16:09:40 +0200164 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 }
166
167 if (amdgpu_fence_is_earlier(fence, best[fence->ring->idx])) {
168 best[fence->ring->idx] = fence;
169 choices[fence->ring == ring ? 0 : 1] = i;
170 }
171 }
172
173 for (i = 0; i < 2; ++i) {
174 if (choices[i]) {
Christian König7f8a5292015-07-20 16:09:40 +0200175 struct amdgpu_fence *fence;
176
177 fence = adev->vm_manager.active[choices[i]];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 vm_id->id = choices[i];
Christian König7f8a5292015-07-20 16:09:40 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 trace_amdgpu_vm_grab_id(choices[i], ring->idx);
Christian König7f8a5292015-07-20 16:09:40 +0200181 return amdgpu_sync_fence(ring->adev, sync, &fence->base);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 }
183 }
184
185 /* should never happen */
186 BUG();
Christian König7f8a5292015-07-20 16:09:40 +0200187 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188}
189
190/**
191 * amdgpu_vm_flush - hardware flush the vm
192 *
193 * @ring: ring to use for flush
194 * @vm: vm we want to flush
195 * @updates: last vm update that we waited for
196 *
197 * Flush the vm (cayman+).
198 *
199 * Global and local mutex must be locked!
200 */
201void amdgpu_vm_flush(struct amdgpu_ring *ring,
202 struct amdgpu_vm *vm,
203 struct amdgpu_fence *updates)
204{
205 uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
206 struct amdgpu_vm_id *vm_id = &vm->ids[ring->idx];
Christian Königfc8fa5e2015-07-20 15:47:30 +0200207 struct amdgpu_fence *flushed_updates = vm_id->flushed_updates;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400208
Christian Königfc8fa5e2015-07-20 15:47:30 +0200209 if (pd_addr != vm_id->pd_gpu_addr || !flushed_updates ||
210 (updates && amdgpu_fence_is_earlier(flushed_updates, updates))) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400211
212 trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id->id);
Christian Königfc8fa5e2015-07-20 15:47:30 +0200213 vm_id->flushed_updates = amdgpu_fence_ref(
214 amdgpu_fence_later(flushed_updates, updates));
215 amdgpu_fence_unref(&flushed_updates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400216 vm_id->pd_gpu_addr = pd_addr;
217 amdgpu_ring_emit_vm_flush(ring, vm_id->id, vm_id->pd_gpu_addr);
218 }
219}
220
221/**
222 * amdgpu_vm_fence - remember fence for vm
223 *
224 * @adev: amdgpu_device pointer
225 * @vm: vm we want to fence
226 * @fence: fence to remember
227 *
228 * Fence the vm (cayman+).
229 * Set the fence used to protect page table and id.
230 *
231 * Global and local mutex must be locked!
232 */
233void amdgpu_vm_fence(struct amdgpu_device *adev,
234 struct amdgpu_vm *vm,
235 struct amdgpu_fence *fence)
236{
237 unsigned ridx = fence->ring->idx;
238 unsigned vm_id = vm->ids[ridx].id;
239
240 amdgpu_fence_unref(&adev->vm_manager.active[vm_id]);
241 adev->vm_manager.active[vm_id] = amdgpu_fence_ref(fence);
242
243 amdgpu_fence_unref(&vm->ids[ridx].last_id_use);
244 vm->ids[ridx].last_id_use = amdgpu_fence_ref(fence);
245}
246
247/**
248 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
249 *
250 * @vm: requested vm
251 * @bo: requested buffer object
252 *
253 * Find @bo inside the requested vm (cayman+).
254 * Search inside the @bos vm list for the requested vm
255 * Returns the found bo_va or NULL if none is found
256 *
257 * Object has to be reserved!
258 */
259struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
260 struct amdgpu_bo *bo)
261{
262 struct amdgpu_bo_va *bo_va;
263
264 list_for_each_entry(bo_va, &bo->va, bo_list) {
265 if (bo_va->vm == vm) {
266 return bo_va;
267 }
268 }
269 return NULL;
270}
271
272/**
273 * amdgpu_vm_update_pages - helper to call the right asic function
274 *
275 * @adev: amdgpu_device pointer
276 * @ib: indirect buffer to fill with commands
277 * @pe: addr of the page entry
278 * @addr: dst addr to write into pe
279 * @count: number of page entries to update
280 * @incr: increase next addr by incr bytes
281 * @flags: hw access flags
282 * @gtt_flags: GTT hw access flags
283 *
284 * Traces the parameters and calls the right asic functions
285 * to setup the page table using the DMA.
286 */
287static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
288 struct amdgpu_ib *ib,
289 uint64_t pe, uint64_t addr,
290 unsigned count, uint32_t incr,
291 uint32_t flags, uint32_t gtt_flags)
292{
293 trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);
294
295 if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
296 uint64_t src = adev->gart.table_addr + (addr >> 12) * 8;
297 amdgpu_vm_copy_pte(adev, ib, pe, src, count);
298
299 } else if ((flags & AMDGPU_PTE_SYSTEM) || (count < 3)) {
300 amdgpu_vm_write_pte(adev, ib, pe, addr,
301 count, incr, flags);
302
303 } else {
304 amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
305 count, incr, flags);
306 }
307}
308
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800309static int amdgpu_vm_free_job(
310 struct amdgpu_cs_parser *sched_job)
311{
312 int i;
313 for (i = 0; i < sched_job->num_ibs; i++)
314 amdgpu_ib_free(sched_job->adev, &sched_job->ibs[i]);
315 kfree(sched_job->ibs);
316 return 0;
317}
318
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400319/**
320 * amdgpu_vm_clear_bo - initially clear the page dir/table
321 *
322 * @adev: amdgpu_device pointer
323 * @bo: bo to clear
324 */
325static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
326 struct amdgpu_bo *bo)
327{
328 struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
Chunming Zhou4af9f072015-08-03 12:57:31 +0800329 struct fence *fence = NULL;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800330 struct amdgpu_ib *ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400331 unsigned entries;
332 uint64_t addr;
333 int r;
334
335 r = amdgpu_bo_reserve(bo, false);
336 if (r)
337 return r;
338
monk.liuca952612015-05-25 14:44:05 +0800339 r = reservation_object_reserve_shared(bo->tbo.resv);
340 if (r)
341 return r;
342
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
344 if (r)
345 goto error_unreserve;
346
347 addr = amdgpu_bo_gpu_offset(bo);
348 entries = amdgpu_bo_size(bo) / 8;
349
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800350 ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
351 if (!ib)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400352 goto error_unreserve;
353
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800354 r = amdgpu_ib_get(ring, NULL, entries * 2 + 64, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400355 if (r)
356 goto error_free;
357
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800358 ib->length_dw = 0;
359
360 amdgpu_vm_update_pages(adev, ib, addr, 0, entries, 0, 0, 0);
361 amdgpu_vm_pad_ib(adev, ib);
362 WARN_ON(ib->length_dw > 64);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800363 r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
364 &amdgpu_vm_free_job,
365 AMDGPU_FENCE_OWNER_VM,
366 &fence);
367 if (!r)
368 amdgpu_bo_fence(bo, fence, true);
Chunming Zhou281b4222015-08-12 12:58:31 +0800369 fence_put(fence);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800370 if (amdgpu_enable_scheduler) {
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800371 amdgpu_bo_unreserve(bo);
372 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800373 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400374error_free:
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800375 amdgpu_ib_free(adev, ib);
376 kfree(ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400377
378error_unreserve:
379 amdgpu_bo_unreserve(bo);
380 return r;
381}
382
383/**
384 * amdgpu_vm_map_gart - get the physical address of a gart page
385 *
386 * @adev: amdgpu_device pointer
387 * @addr: the unmapped addr
388 *
389 * Look up the physical address of the page that the pte resolves
390 * to (cayman+).
391 * Returns the physical address of the page.
392 */
393uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr)
394{
395 uint64_t result;
396
397 /* page table offset */
398 result = adev->gart.pages_addr[addr >> PAGE_SHIFT];
399
400 /* in case cpu page size != gpu page size*/
401 result |= addr & (~PAGE_MASK);
402
403 return result;
404}
405
406/**
407 * amdgpu_vm_update_pdes - make sure that page directory is valid
408 *
409 * @adev: amdgpu_device pointer
410 * @vm: requested vm
411 * @start: start of GPU address range
412 * @end: end of GPU address range
413 *
414 * Allocates new page tables if necessary
415 * and updates the page directory (cayman+).
416 * Returns 0 for success, error for failure.
417 *
418 * Global and local mutex must be locked!
419 */
420int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
421 struct amdgpu_vm *vm)
422{
423 struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
424 struct amdgpu_bo *pd = vm->page_directory;
425 uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
426 uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
427 uint64_t last_pde = ~0, last_pt = ~0;
428 unsigned count = 0, pt_idx, ndw;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800429 struct amdgpu_ib *ib;
Chunming Zhou4af9f072015-08-03 12:57:31 +0800430 struct fence *fence = NULL;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800431
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400432 int r;
433
434 /* padding, etc. */
435 ndw = 64;
436
437 /* assume the worst case */
438 ndw += vm->max_pde_used * 6;
439
440 /* update too big for an IB */
441 if (ndw > 0xfffff)
442 return -ENOMEM;
443
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800444 ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
445 if (!ib)
446 return -ENOMEM;
447
448 r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400449 if (r)
450 return r;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800451 ib->length_dw = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400452
453 /* walk over the address space and update the page directory */
454 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
455 struct amdgpu_bo *bo = vm->page_tables[pt_idx].bo;
456 uint64_t pde, pt;
457
458 if (bo == NULL)
459 continue;
460
461 pt = amdgpu_bo_gpu_offset(bo);
462 if (vm->page_tables[pt_idx].addr == pt)
463 continue;
464 vm->page_tables[pt_idx].addr = pt;
465
466 pde = pd_addr + pt_idx * 8;
467 if (((last_pde + 8 * count) != pde) ||
468 ((last_pt + incr * count) != pt)) {
469
470 if (count) {
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800471 amdgpu_vm_update_pages(adev, ib, last_pde,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400472 last_pt, count, incr,
473 AMDGPU_PTE_VALID, 0);
474 }
475
476 count = 1;
477 last_pde = pde;
478 last_pt = pt;
479 } else {
480 ++count;
481 }
482 }
483
484 if (count)
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800485 amdgpu_vm_update_pages(adev, ib, last_pde, last_pt, count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400486 incr, AMDGPU_PTE_VALID, 0);
487
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800488 if (ib->length_dw != 0) {
489 amdgpu_vm_pad_ib(adev, ib);
490 amdgpu_sync_resv(adev, &ib->sync, pd->tbo.resv, AMDGPU_FENCE_OWNER_VM);
491 WARN_ON(ib->length_dw > ndw);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800492 r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
493 &amdgpu_vm_free_job,
494 AMDGPU_FENCE_OWNER_VM,
495 &fence);
496 if (r)
497 goto error_free;
498 amdgpu_bo_fence(pd, fence, true);
Chunming Zhou281b4222015-08-12 12:58:31 +0800499 fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500 }
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800501
502 if (!amdgpu_enable_scheduler || ib->length_dw == 0) {
503 amdgpu_ib_free(adev, ib);
504 kfree(ib);
505 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506
507 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800508
509error_free:
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800510 amdgpu_ib_free(adev, ib);
511 kfree(ib);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800512 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400513}
514
515/**
516 * amdgpu_vm_frag_ptes - add fragment information to PTEs
517 *
518 * @adev: amdgpu_device pointer
519 * @ib: IB for the update
520 * @pe_start: first PTE to handle
521 * @pe_end: last PTE to handle
522 * @addr: addr those PTEs should point to
523 * @flags: hw mapping flags
524 * @gtt_flags: GTT hw mapping flags
525 *
526 * Global and local mutex must be locked!
527 */
528static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
529 struct amdgpu_ib *ib,
530 uint64_t pe_start, uint64_t pe_end,
531 uint64_t addr, uint32_t flags,
532 uint32_t gtt_flags)
533{
534 /**
535 * The MC L1 TLB supports variable sized pages, based on a fragment
536 * field in the PTE. When this field is set to a non-zero value, page
537 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
538 * flags are considered valid for all PTEs within the fragment range
539 * and corresponding mappings are assumed to be physically contiguous.
540 *
541 * The L1 TLB can store a single PTE for the whole fragment,
542 * significantly increasing the space available for translation
543 * caching. This leads to large improvements in throughput when the
544 * TLB is under pressure.
545 *
546 * The L2 TLB distributes small and large fragments into two
547 * asymmetric partitions. The large fragment cache is significantly
548 * larger. Thus, we try to use large fragments wherever possible.
549 * Userspace can support this by aligning virtual base address and
550 * allocation size to the fragment size.
551 */
552
553 /* SI and newer are optimized for 64KB */
554 uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
555 uint64_t frag_align = 0x80;
556
557 uint64_t frag_start = ALIGN(pe_start, frag_align);
558 uint64_t frag_end = pe_end & ~(frag_align - 1);
559
560 unsigned count;
561
562 /* system pages are non continuously */
563 if ((flags & AMDGPU_PTE_SYSTEM) || !(flags & AMDGPU_PTE_VALID) ||
564 (frag_start >= frag_end)) {
565
566 count = (pe_end - pe_start) / 8;
567 amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
568 AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
569 return;
570 }
571
572 /* handle the 4K area at the beginning */
573 if (pe_start != frag_start) {
574 count = (frag_start - pe_start) / 8;
575 amdgpu_vm_update_pages(adev, ib, pe_start, addr, count,
576 AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
577 addr += AMDGPU_GPU_PAGE_SIZE * count;
578 }
579
580 /* handle the area in the middle */
581 count = (frag_end - frag_start) / 8;
582 amdgpu_vm_update_pages(adev, ib, frag_start, addr, count,
583 AMDGPU_GPU_PAGE_SIZE, flags | frag_flags,
584 gtt_flags);
585
586 /* handle the 4K area at the end */
587 if (frag_end != pe_end) {
588 addr += AMDGPU_GPU_PAGE_SIZE * count;
589 count = (pe_end - frag_end) / 8;
590 amdgpu_vm_update_pages(adev, ib, frag_end, addr, count,
591 AMDGPU_GPU_PAGE_SIZE, flags, gtt_flags);
592 }
593}
594
595/**
596 * amdgpu_vm_update_ptes - make sure that page tables are valid
597 *
598 * @adev: amdgpu_device pointer
599 * @vm: requested vm
600 * @start: start of GPU address range
601 * @end: end of GPU address range
602 * @dst: destination address to map to
603 * @flags: mapping flags
604 *
605 * Update the page tables in the range @start - @end (cayman+).
606 *
607 * Global and local mutex must be locked!
608 */
609static int amdgpu_vm_update_ptes(struct amdgpu_device *adev,
610 struct amdgpu_vm *vm,
611 struct amdgpu_ib *ib,
612 uint64_t start, uint64_t end,
613 uint64_t dst, uint32_t flags,
614 uint32_t gtt_flags)
615{
616 uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;
617 uint64_t last_pte = ~0, last_dst = ~0;
618 unsigned count = 0;
619 uint64_t addr;
620
621 /* walk over the address space and update the page tables */
622 for (addr = start; addr < end; ) {
623 uint64_t pt_idx = addr >> amdgpu_vm_block_size;
624 struct amdgpu_bo *pt = vm->page_tables[pt_idx].bo;
625 unsigned nptes;
626 uint64_t pte;
627 int r;
628
629 amdgpu_sync_resv(adev, &ib->sync, pt->tbo.resv,
630 AMDGPU_FENCE_OWNER_VM);
631 r = reservation_object_reserve_shared(pt->tbo.resv);
632 if (r)
633 return r;
634
635 if ((addr & ~mask) == (end & ~mask))
636 nptes = end - addr;
637 else
638 nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);
639
640 pte = amdgpu_bo_gpu_offset(pt);
641 pte += (addr & mask) * 8;
642
643 if ((last_pte + 8 * count) != pte) {
644
645 if (count) {
646 amdgpu_vm_frag_ptes(adev, ib, last_pte,
647 last_pte + 8 * count,
648 last_dst, flags,
649 gtt_flags);
650 }
651
652 count = nptes;
653 last_pte = pte;
654 last_dst = dst;
655 } else {
656 count += nptes;
657 }
658
659 addr += nptes;
660 dst += nptes * AMDGPU_GPU_PAGE_SIZE;
661 }
662
663 if (count) {
664 amdgpu_vm_frag_ptes(adev, ib, last_pte,
665 last_pte + 8 * count,
666 last_dst, flags, gtt_flags);
667 }
668
669 return 0;
670}
671
672/**
673 * amdgpu_vm_fence_pts - fence page tables after an update
674 *
675 * @vm: requested vm
676 * @start: start of GPU address range
677 * @end: end of GPU address range
678 * @fence: fence to use
679 *
680 * Fence the page tables in the range @start - @end (cayman+).
681 *
682 * Global and local mutex must be locked!
683 */
684static void amdgpu_vm_fence_pts(struct amdgpu_vm *vm,
685 uint64_t start, uint64_t end,
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800686 struct fence *fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400687{
688 unsigned i;
689
690 start >>= amdgpu_vm_block_size;
691 end >>= amdgpu_vm_block_size;
692
693 for (i = start; i <= end; ++i)
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800694 amdgpu_bo_fence(vm->page_tables[i].bo, fence, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695}
696
697/**
698 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
699 *
700 * @adev: amdgpu_device pointer
701 * @vm: requested vm
702 * @mapping: mapped range and flags to use for the update
703 * @addr: addr to set the area to
704 * @gtt_flags: flags as they are used for GTT
705 * @fence: optional resulting fence
706 *
707 * Fill in the page table entries for @mapping.
708 * Returns 0 for success, -EINVAL for failure.
709 *
710 * Object have to be reserved and mutex must be locked!
711 */
712static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
713 struct amdgpu_vm *vm,
714 struct amdgpu_bo_va_mapping *mapping,
715 uint64_t addr, uint32_t gtt_flags,
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800716 struct fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717{
718 struct amdgpu_ring *ring = adev->vm_manager.vm_pte_funcs_ring;
719 unsigned nptes, ncmds, ndw;
720 uint32_t flags = gtt_flags;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800721 struct amdgpu_ib *ib;
Chunming Zhou4af9f072015-08-03 12:57:31 +0800722 struct fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400723 int r;
724
725 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
726 * but in case of something, we filter the flags in first place
727 */
728 if (!(mapping->flags & AMDGPU_PTE_READABLE))
729 flags &= ~AMDGPU_PTE_READABLE;
730 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
731 flags &= ~AMDGPU_PTE_WRITEABLE;
732
733 trace_amdgpu_vm_bo_update(mapping);
734
735 nptes = mapping->it.last - mapping->it.start + 1;
736
737 /*
738 * reserve space for one command every (1 << BLOCK_SIZE)
739 * entries or 2k dwords (whatever is smaller)
740 */
741 ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;
742
743 /* padding, etc. */
744 ndw = 64;
745
746 if ((flags & AMDGPU_PTE_SYSTEM) && (flags == gtt_flags)) {
747 /* only copy commands needed */
748 ndw += ncmds * 7;
749
750 } else if (flags & AMDGPU_PTE_SYSTEM) {
751 /* header for write data commands */
752 ndw += ncmds * 4;
753
754 /* body of write data command */
755 ndw += nptes * 2;
756
757 } else {
758 /* set page commands needed */
759 ndw += ncmds * 10;
760
761 /* two extra commands for begin/end of fragment */
762 ndw += 2 * 10;
763 }
764
765 /* update too big for an IB */
766 if (ndw > 0xfffff)
767 return -ENOMEM;
768
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800769 ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
770 if (!ib)
771 return -ENOMEM;
772
773 r = amdgpu_ib_get(ring, NULL, ndw * 4, ib);
774 if (r) {
775 kfree(ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400776 return r;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800777 }
778
779 ib->length_dw = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400780
781 if (!(flags & AMDGPU_PTE_VALID)) {
782 unsigned i;
783
784 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
785 struct amdgpu_fence *f = vm->ids[i].last_id_use;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800786 r = amdgpu_sync_fence(adev, &ib->sync, &f->base);
Christian König91e1a522015-07-06 22:06:40 +0200787 if (r)
788 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400789 }
790 }
791
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800792 r = amdgpu_vm_update_ptes(adev, vm, ib, mapping->it.start,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400793 mapping->it.last + 1, addr + mapping->offset,
794 flags, gtt_flags);
795
796 if (r) {
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800797 amdgpu_ib_free(adev, ib);
798 kfree(ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 return r;
800 }
801
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800802 amdgpu_vm_pad_ib(adev, ib);
803 WARN_ON(ib->length_dw > ndw);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800804 r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
805 &amdgpu_vm_free_job,
806 AMDGPU_FENCE_OWNER_VM,
807 &f);
808 if (r)
809 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810
Chunming Zhou4af9f072015-08-03 12:57:31 +0800811 amdgpu_vm_fence_pts(vm, mapping->it.start,
812 mapping->it.last + 1, f);
813 if (fence) {
814 fence_put(*fence);
815 *fence = fence_get(f);
816 }
Chunming Zhou281b4222015-08-12 12:58:31 +0800817 fence_put(f);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800818 if (!amdgpu_enable_scheduler) {
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800819 amdgpu_ib_free(adev, ib);
820 kfree(ib);
821 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800823
824error_free:
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800825 amdgpu_ib_free(adev, ib);
826 kfree(ib);
Chunming Zhou4af9f072015-08-03 12:57:31 +0800827 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400828}
829
830/**
831 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
832 *
833 * @adev: amdgpu_device pointer
834 * @bo_va: requested BO and VM object
835 * @mem: ttm mem
836 *
837 * Fill in the page table entries for @bo_va.
838 * Returns 0 for success, -EINVAL for failure.
839 *
840 * Object have to be reserved and mutex must be locked!
841 */
842int amdgpu_vm_bo_update(struct amdgpu_device *adev,
843 struct amdgpu_bo_va *bo_va,
844 struct ttm_mem_reg *mem)
845{
846 struct amdgpu_vm *vm = bo_va->vm;
847 struct amdgpu_bo_va_mapping *mapping;
848 uint32_t flags;
849 uint64_t addr;
850 int r;
851
852 if (mem) {
853 addr = mem->start << PAGE_SHIFT;
854 if (mem->mem_type != TTM_PL_TT)
855 addr += adev->vm_manager.vram_base_offset;
856 } else {
857 addr = 0;
858 }
859
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860 flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
861
Christian König7fc11952015-07-30 11:53:42 +0200862 spin_lock(&vm->status_lock);
863 if (!list_empty(&bo_va->vm_status))
864 list_splice_init(&bo_va->valids, &bo_va->invalids);
865 spin_unlock(&vm->status_lock);
866
867 list_for_each_entry(mapping, &bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400868 r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, addr,
869 flags, &bo_va->last_pt_update);
870 if (r)
871 return r;
872 }
873
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874 spin_lock(&vm->status_lock);
monk.liu6d1d0ef2015-08-14 13:36:41 +0800875 list_splice_init(&bo_va->invalids, &bo_va->valids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876 list_del_init(&bo_va->vm_status);
Christian König7fc11952015-07-30 11:53:42 +0200877 if (!mem)
878 list_add(&bo_va->vm_status, &vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400879 spin_unlock(&vm->status_lock);
880
881 return 0;
882}
883
884/**
885 * amdgpu_vm_clear_freed - clear freed BOs in the PT
886 *
887 * @adev: amdgpu_device pointer
888 * @vm: requested vm
889 *
890 * Make sure all freed BOs are cleared in the PT.
891 * Returns 0 for success.
892 *
893 * PTs have to be reserved and mutex must be locked!
894 */
895int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
896 struct amdgpu_vm *vm)
897{
898 struct amdgpu_bo_va_mapping *mapping;
899 int r;
900
901 while (!list_empty(&vm->freed)) {
902 mapping = list_first_entry(&vm->freed,
903 struct amdgpu_bo_va_mapping, list);
904 list_del(&mapping->list);
905
906 r = amdgpu_vm_bo_update_mapping(adev, vm, mapping, 0, 0, NULL);
907 kfree(mapping);
908 if (r)
909 return r;
910
911 }
912 return 0;
913
914}
915
916/**
917 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
918 *
919 * @adev: amdgpu_device pointer
920 * @vm: requested vm
921 *
922 * Make sure all invalidated BOs are cleared in the PT.
923 * Returns 0 for success.
924 *
925 * PTs have to be reserved and mutex must be locked!
926 */
927int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +0800928 struct amdgpu_vm *vm, struct amdgpu_sync *sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400929{
monk.liucfe2c972015-05-26 15:01:54 +0800930 struct amdgpu_bo_va *bo_va = NULL;
Christian König91e1a522015-07-06 22:06:40 +0200931 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400932
933 spin_lock(&vm->status_lock);
934 while (!list_empty(&vm->invalidated)) {
935 bo_va = list_first_entry(&vm->invalidated,
936 struct amdgpu_bo_va, vm_status);
937 spin_unlock(&vm->status_lock);
938
939 r = amdgpu_vm_bo_update(adev, bo_va, NULL);
940 if (r)
941 return r;
942
943 spin_lock(&vm->status_lock);
944 }
945 spin_unlock(&vm->status_lock);
946
monk.liucfe2c972015-05-26 15:01:54 +0800947 if (bo_va)
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800948 r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
Christian König91e1a522015-07-06 22:06:40 +0200949
950 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400951}
952
953/**
954 * amdgpu_vm_bo_add - add a bo to a specific vm
955 *
956 * @adev: amdgpu_device pointer
957 * @vm: requested vm
958 * @bo: amdgpu buffer object
959 *
960 * Add @bo into the requested vm (cayman+).
961 * Add @bo to the list of bos associated with the vm
962 * Returns newly added bo_va or NULL for failure
963 *
964 * Object has to be reserved!
965 */
966struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
967 struct amdgpu_vm *vm,
968 struct amdgpu_bo *bo)
969{
970 struct amdgpu_bo_va *bo_va;
971
972 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
973 if (bo_va == NULL) {
974 return NULL;
975 }
976 bo_va->vm = vm;
977 bo_va->bo = bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400978 bo_va->ref_count = 1;
979 INIT_LIST_HEAD(&bo_va->bo_list);
Christian König7fc11952015-07-30 11:53:42 +0200980 INIT_LIST_HEAD(&bo_va->valids);
981 INIT_LIST_HEAD(&bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982 INIT_LIST_HEAD(&bo_va->vm_status);
983
984 mutex_lock(&vm->mutex);
985 list_add_tail(&bo_va->bo_list, &bo->va);
986 mutex_unlock(&vm->mutex);
987
988 return bo_va;
989}
990
991/**
992 * amdgpu_vm_bo_map - map bo inside a vm
993 *
994 * @adev: amdgpu_device pointer
995 * @bo_va: bo_va to store the address
996 * @saddr: where to map the BO
997 * @offset: requested offset in the BO
998 * @flags: attributes of pages (read/write/valid/etc.)
999 *
1000 * Add a mapping of the BO at the specefied addr into the VM.
1001 * Returns 0 for success, error for failure.
1002 *
1003 * Object has to be reserved and gets unreserved by this function!
1004 */
1005int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1006 struct amdgpu_bo_va *bo_va,
1007 uint64_t saddr, uint64_t offset,
1008 uint64_t size, uint32_t flags)
1009{
1010 struct amdgpu_bo_va_mapping *mapping;
1011 struct amdgpu_vm *vm = bo_va->vm;
1012 struct interval_tree_node *it;
1013 unsigned last_pfn, pt_idx;
1014 uint64_t eaddr;
1015 int r;
1016
Christian König0be52de2015-05-18 14:37:27 +02001017 /* validate the parameters */
1018 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1019 size == 0 || size & AMDGPU_GPU_PAGE_MASK) {
1020 amdgpu_bo_unreserve(bo_va->bo);
1021 return -EINVAL;
1022 }
1023
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024 /* make sure object fit at this offset */
1025 eaddr = saddr + size;
1026 if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo))) {
1027 amdgpu_bo_unreserve(bo_va->bo);
1028 return -EINVAL;
1029 }
1030
1031 last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1032 if (last_pfn > adev->vm_manager.max_pfn) {
1033 dev_err(adev->dev, "va above limit (0x%08X > 0x%08X)\n",
1034 last_pfn, adev->vm_manager.max_pfn);
1035 amdgpu_bo_unreserve(bo_va->bo);
1036 return -EINVAL;
1037 }
1038
1039 mutex_lock(&vm->mutex);
1040
1041 saddr /= AMDGPU_GPU_PAGE_SIZE;
1042 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1043
1044 it = interval_tree_iter_first(&vm->va, saddr, eaddr - 1);
1045 if (it) {
1046 struct amdgpu_bo_va_mapping *tmp;
1047 tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
1048 /* bo and tmp overlap, invalid addr */
1049 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1050 "0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
1051 tmp->it.start, tmp->it.last + 1);
1052 amdgpu_bo_unreserve(bo_va->bo);
1053 r = -EINVAL;
1054 goto error_unlock;
1055 }
1056
1057 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1058 if (!mapping) {
1059 amdgpu_bo_unreserve(bo_va->bo);
1060 r = -ENOMEM;
1061 goto error_unlock;
1062 }
1063
1064 INIT_LIST_HEAD(&mapping->list);
1065 mapping->it.start = saddr;
1066 mapping->it.last = eaddr - 1;
1067 mapping->offset = offset;
1068 mapping->flags = flags;
1069
Christian König7fc11952015-07-30 11:53:42 +02001070 list_add(&mapping->list, &bo_va->invalids);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001071 interval_tree_insert(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001072 trace_amdgpu_vm_bo_map(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001073
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001074 /* Make sure the page tables are allocated */
1075 saddr >>= amdgpu_vm_block_size;
1076 eaddr >>= amdgpu_vm_block_size;
1077
1078 BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));
1079
1080 if (eaddr > vm->max_pde_used)
1081 vm->max_pde_used = eaddr;
1082
1083 amdgpu_bo_unreserve(bo_va->bo);
1084
1085 /* walk over the address space and allocate the page tables */
1086 for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1087 struct amdgpu_bo *pt;
1088
1089 if (vm->page_tables[pt_idx].bo)
1090 continue;
1091
1092 /* drop mutex to allocate and clear page table */
1093 mutex_unlock(&vm->mutex);
1094
1095 r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
1096 AMDGPU_GPU_PAGE_SIZE, true,
1097 AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &pt);
1098 if (r)
1099 goto error_free;
1100
1101 r = amdgpu_vm_clear_bo(adev, pt);
1102 if (r) {
1103 amdgpu_bo_unref(&pt);
1104 goto error_free;
1105 }
1106
1107 /* aquire mutex again */
1108 mutex_lock(&vm->mutex);
1109 if (vm->page_tables[pt_idx].bo) {
1110 /* someone else allocated the pt in the meantime */
1111 mutex_unlock(&vm->mutex);
1112 amdgpu_bo_unref(&pt);
1113 mutex_lock(&vm->mutex);
1114 continue;
1115 }
1116
1117 vm->page_tables[pt_idx].addr = 0;
1118 vm->page_tables[pt_idx].bo = pt;
1119 }
1120
1121 mutex_unlock(&vm->mutex);
1122 return 0;
1123
1124error_free:
1125 mutex_lock(&vm->mutex);
1126 list_del(&mapping->list);
1127 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001128 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001129 kfree(mapping);
1130
1131error_unlock:
1132 mutex_unlock(&vm->mutex);
1133 return r;
1134}
1135
1136/**
1137 * amdgpu_vm_bo_unmap - remove bo mapping from vm
1138 *
1139 * @adev: amdgpu_device pointer
1140 * @bo_va: bo_va to remove the address from
1141 * @saddr: where to the BO is mapped
1142 *
1143 * Remove a mapping of the BO at the specefied addr from the VM.
1144 * Returns 0 for success, error for failure.
1145 *
1146 * Object has to be reserved and gets unreserved by this function!
1147 */
1148int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1149 struct amdgpu_bo_va *bo_va,
1150 uint64_t saddr)
1151{
1152 struct amdgpu_bo_va_mapping *mapping;
1153 struct amdgpu_vm *vm = bo_va->vm;
Christian König7fc11952015-07-30 11:53:42 +02001154 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001155
Christian König6c7fc502015-06-05 20:56:17 +02001156 saddr /= AMDGPU_GPU_PAGE_SIZE;
1157
Christian König7fc11952015-07-30 11:53:42 +02001158 list_for_each_entry(mapping, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159 if (mapping->it.start == saddr)
1160 break;
1161 }
1162
Christian König7fc11952015-07-30 11:53:42 +02001163 if (&mapping->list == &bo_va->valids) {
1164 valid = false;
1165
1166 list_for_each_entry(mapping, &bo_va->invalids, list) {
1167 if (mapping->it.start == saddr)
1168 break;
1169 }
1170
1171 if (&mapping->list == &bo_va->invalids) {
1172 amdgpu_bo_unreserve(bo_va->bo);
1173 return -ENOENT;
1174 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001175 }
1176
1177 mutex_lock(&vm->mutex);
1178 list_del(&mapping->list);
1179 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001180 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001181
Christian König7fc11952015-07-30 11:53:42 +02001182 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001183 list_add(&mapping->list, &vm->freed);
Christian König7fc11952015-07-30 11:53:42 +02001184 else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001185 kfree(mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001186 mutex_unlock(&vm->mutex);
1187 amdgpu_bo_unreserve(bo_va->bo);
1188
1189 return 0;
1190}
1191
1192/**
1193 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
1194 *
1195 * @adev: amdgpu_device pointer
1196 * @bo_va: requested bo_va
1197 *
1198 * Remove @bo_va->bo from the requested vm (cayman+).
1199 *
1200 * Object have to be reserved!
1201 */
1202void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1203 struct amdgpu_bo_va *bo_va)
1204{
1205 struct amdgpu_bo_va_mapping *mapping, *next;
1206 struct amdgpu_vm *vm = bo_va->vm;
1207
1208 list_del(&bo_va->bo_list);
1209
1210 mutex_lock(&vm->mutex);
1211
1212 spin_lock(&vm->status_lock);
1213 list_del(&bo_va->vm_status);
1214 spin_unlock(&vm->status_lock);
1215
Christian König7fc11952015-07-30 11:53:42 +02001216 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001217 list_del(&mapping->list);
1218 interval_tree_remove(&mapping->it, &vm->va);
Christian König93e3e432015-06-09 16:58:33 +02001219 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02001220 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001221 }
Christian König7fc11952015-07-30 11:53:42 +02001222 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
1223 list_del(&mapping->list);
1224 interval_tree_remove(&mapping->it, &vm->va);
1225 kfree(mapping);
1226 }
1227
Chunming Zhoubb1e38a42015-08-03 18:19:38 +08001228 fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001229 kfree(bo_va);
1230
1231 mutex_unlock(&vm->mutex);
1232}
1233
1234/**
1235 * amdgpu_vm_bo_invalidate - mark the bo as invalid
1236 *
1237 * @adev: amdgpu_device pointer
1238 * @vm: requested vm
1239 * @bo: amdgpu buffer object
1240 *
1241 * Mark @bo as invalid (cayman+).
1242 */
1243void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1244 struct amdgpu_bo *bo)
1245{
1246 struct amdgpu_bo_va *bo_va;
1247
1248 list_for_each_entry(bo_va, &bo->va, bo_list) {
Christian König7fc11952015-07-30 11:53:42 +02001249 spin_lock(&bo_va->vm->status_lock);
1250 if (list_empty(&bo_va->vm_status))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001251 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001252 spin_unlock(&bo_va->vm->status_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001253 }
1254}
1255
1256/**
1257 * amdgpu_vm_init - initialize a vm instance
1258 *
1259 * @adev: amdgpu_device pointer
1260 * @vm: requested vm
1261 *
1262 * Init @vm fields (cayman+).
1263 */
1264int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1265{
1266 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
1267 AMDGPU_VM_PTE_COUNT * 8);
1268 unsigned pd_size, pd_entries, pts_size;
1269 int i, r;
1270
1271 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1272 vm->ids[i].id = 0;
1273 vm->ids[i].flushed_updates = NULL;
1274 vm->ids[i].last_id_use = NULL;
1275 }
1276 mutex_init(&vm->mutex);
1277 vm->va = RB_ROOT;
1278 spin_lock_init(&vm->status_lock);
1279 INIT_LIST_HEAD(&vm->invalidated);
Christian König7fc11952015-07-30 11:53:42 +02001280 INIT_LIST_HEAD(&vm->cleared);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001281 INIT_LIST_HEAD(&vm->freed);
1282
1283 pd_size = amdgpu_vm_directory_size(adev);
1284 pd_entries = amdgpu_vm_num_pdes(adev);
1285
1286 /* allocate page table array */
1287 pts_size = pd_entries * sizeof(struct amdgpu_vm_pt);
1288 vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
1289 if (vm->page_tables == NULL) {
1290 DRM_ERROR("Cannot allocate memory for page table array\n");
1291 return -ENOMEM;
1292 }
1293
1294 r = amdgpu_bo_create(adev, pd_size, align, true,
1295 AMDGPU_GEM_DOMAIN_VRAM, 0,
1296 NULL, &vm->page_directory);
1297 if (r)
1298 return r;
1299
1300 r = amdgpu_vm_clear_bo(adev, vm->page_directory);
1301 if (r) {
1302 amdgpu_bo_unref(&vm->page_directory);
1303 vm->page_directory = NULL;
1304 return r;
1305 }
1306
1307 return 0;
1308}
1309
1310/**
1311 * amdgpu_vm_fini - tear down a vm instance
1312 *
1313 * @adev: amdgpu_device pointer
1314 * @vm: requested vm
1315 *
1316 * Tear down @vm (cayman+).
1317 * Unbind the VM and remove all bos from the vm bo list
1318 */
1319void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1320{
1321 struct amdgpu_bo_va_mapping *mapping, *tmp;
1322 int i;
1323
1324 if (!RB_EMPTY_ROOT(&vm->va)) {
1325 dev_err(adev->dev, "still active bo inside vm\n");
1326 }
1327 rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
1328 list_del(&mapping->list);
1329 interval_tree_remove(&mapping->it, &vm->va);
1330 kfree(mapping);
1331 }
1332 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
1333 list_del(&mapping->list);
1334 kfree(mapping);
1335 }
1336
1337 for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
1338 amdgpu_bo_unref(&vm->page_tables[i].bo);
1339 kfree(vm->page_tables);
1340
1341 amdgpu_bo_unref(&vm->page_directory);
1342
1343 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1344 amdgpu_fence_unref(&vm->ids[i].flushed_updates);
1345 amdgpu_fence_unref(&vm->ids[i].last_id_use);
1346 }
1347
1348 mutex_destroy(&vm->mutex);
1349}