blob: 62d19871b9833696aebc417c7afee196ac7dbab8 [file] [log] [blame]
Jayachandran C65040e22011-11-16 00:21:28 +00001/*
2 * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
3 * reserved.
4 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the NetLogic
9 * license below:
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 *
15 * 1. Redistributions of source code must retain the above copyright
16 * notice, this list of conditions and the following disclaimer.
17 * 2. Redistributions in binary form must reproduce the above copyright
18 * notice, this list of conditions and the following disclaimer in
19 * the documentation and/or other materials provided with the
20 * distribution.
21 *
22 * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
29 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
30 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
31 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
32 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35#ifndef _NLM_HAL_XLP_H
36#define _NLM_HAL_XLP_H
37
Ganesan Ramalingam9bac6242012-07-24 17:28:54 +020038#define PIC_UART_0_IRQ 17
39#define PIC_UART_1_IRQ 18
Jayachandran Cc24a8a72013-12-21 16:52:13 +053040
41#define PIC_PCIE_LINK_LEGACY_IRQ_BASE 19
42#define PIC_PCIE_LINK_LEGACY_IRQ(i) (19 + (i))
Ganesan Ramalingam9eac3592013-08-21 19:32:41 +053043
Ganesan Ramalingam10041652012-07-24 17:28:54 +020044#define PIC_EHCI_0_IRQ 23
45#define PIC_EHCI_1_IRQ 24
46#define PIC_OHCI_0_IRQ 25
47#define PIC_OHCI_1_IRQ 26
48#define PIC_OHCI_2_IRQ 27
49#define PIC_OHCI_3_IRQ 28
Ganesan Ramalingam9eac3592013-08-21 19:32:41 +053050#define PIC_2XX_XHCI_0_IRQ 23
51#define PIC_2XX_XHCI_1_IRQ 24
52#define PIC_2XX_XHCI_2_IRQ 25
Ganesan Ramalingam3262b212013-12-21 16:52:28 +053053#define PIC_9XX_XHCI_0_IRQ 23
54#define PIC_9XX_XHCI_1_IRQ 24
Ganesan Ramalingam9eac3592013-08-21 19:32:41 +053055
Jayachandran C57d7cdb2012-07-24 17:28:54 +020056#define PIC_MMC_IRQ 29
57#define PIC_I2C_0_IRQ 30
58#define PIC_I2C_1_IRQ 31
Ganesan Ramalingame5be1fd2013-08-11 14:43:58 +053059#define PIC_I2C_2_IRQ 32
60#define PIC_I2C_3_IRQ 33
Jayachandran C0d57eba2014-05-09 16:35:34 +053061#define PIC_SPI_IRQ 34
62#define PIC_NAND_IRQ 37
63#define PIC_SATA_IRQ 38
64#define PIC_GPIO_IRQ 39
Jayachandran C65040e22011-11-16 00:21:28 +000065
Jayachandran Cc24a8a72013-12-21 16:52:13 +053066#define PIC_PCIE_LINK_MSI_IRQ_BASE 44 /* 44 - 47 MSI IRQ */
67#define PIC_PCIE_LINK_MSI_IRQ(i) (44 + (i))
68
69/* MSI-X with second link-level dispatch */
70#define PIC_PCIE_MSIX_IRQ_BASE 48 /* 48 - 51 MSI-X IRQ */
71#define PIC_PCIE_MSIX_IRQ(i) (48 + (i))
72
73#define NLM_MSIX_VEC_BASE 96 /* 96 - 127 - MSIX mapped */
74#define NLM_MSI_VEC_BASE 128 /* 128 -255 - MSI mapped */
75
76#define NLM_PIC_INDIRECT_VEC_BASE 512
77#define NLM_GPIO_VEC_BASE 768
78
79#define PIC_IRQ_BASE 8
80#define PIC_IRT_FIRST_IRQ PIC_IRQ_BASE
81#define PIC_IRT_LAST_IRQ 63
82
Jayachandran C65040e22011-11-16 00:21:28 +000083#ifndef __ASSEMBLY__
84
85/* SMP support functions */
Jayachandran C66d29982011-11-16 00:21:29 +000086void xlp_boot_core0_siblings(void);
87void xlp_wakeup_secondary_cpus(void);
Jayachandran C65040e22011-11-16 00:21:28 +000088
89void xlp_mmu_init(void);
90void nlm_hal_init(void);
Jayachandran Ca2ba6cd2013-08-21 19:31:29 +053091int xlp_get_dram_map(int n, uint64_t *dram_map);
92
Jayachandran Cb6ba1c52013-12-21 16:52:27 +053093struct pci_dev;
94int xlp_socdev_to_node(const struct pci_dev *dev);
95
Jayachandran Ca2ba6cd2013-08-21 19:31:29 +053096/* Device tree related */
Jayachandran Ce363bba2013-11-04 17:51:54 +053097void xlp_early_init_devtree(void);
Jayachandran Caceee092013-06-10 06:41:00 +000098void *xlp_dt_init(void *fdtp);
Jayachandran C65040e22011-11-16 00:21:28 +000099
Jayachandran C4ca86a22013-08-11 14:43:54 +0530100static inline int cpu_is_xlpii(void)
101{
Jayachandran C5874743e2014-04-29 20:07:49 +0530102 int chip = read_c0_prid() & PRID_IMP_MASK;
Jayachandran C4ca86a22013-08-11 14:43:54 +0530103
Jayachandran C8907c552013-12-21 16:52:20 +0530104 return chip == PRID_IMP_NETLOGIC_XLP2XX ||
Yonghong Song1c983982014-04-29 20:07:53 +0530105 chip == PRID_IMP_NETLOGIC_XLP9XX ||
106 chip == PRID_IMP_NETLOGIC_XLP5XX;
Jayachandran C4ca86a22013-08-11 14:43:54 +0530107}
108
Jayachandran C8907c552013-12-21 16:52:20 +0530109static inline int cpu_is_xlp9xx(void)
110{
Jayachandran C5874743e2014-04-29 20:07:49 +0530111 int chip = read_c0_prid() & PRID_IMP_MASK;
Jayachandran C8907c552013-12-21 16:52:20 +0530112
Yonghong Song1c983982014-04-29 20:07:53 +0530113 return chip == PRID_IMP_NETLOGIC_XLP9XX ||
114 chip == PRID_IMP_NETLOGIC_XLP5XX;
Jayachandran C8907c552013-12-21 16:52:20 +0530115}
Jayachandran C65040e22011-11-16 00:21:28 +0000116#endif /* !__ASSEMBLY__ */
117#endif /* _ASM_NLM_XLP_H */