blob: 99e61b985d29ab79e4d68db414d08ed3f5f610f2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020050#ifdef CONFIG_X86
51/* for snoop control */
52#include <asm/pgtable.h>
53#include <asm/cacheflush.h>
54#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <sound/core.h>
56#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020057#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020058#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020059#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "hda_codec.h"
61
62
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
64static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103065static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020067static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020068static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010070static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103071static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020072static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020073#ifdef CONFIG_SND_HDA_PATCH_LOADER
74static char *patch[SNDRV_CARDS];
75#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010076#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020077static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010078 CONFIG_SND_HDA_INPUT_BEEP_MODE};
79#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010083module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(enable, bool, NULL, 0444);
86MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
87module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020090MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020091 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020092module_param_array(bdl_pos_adj, int, NULL, 0644);
93MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010095MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010096module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010097MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010098module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020099MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
100 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100101module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100102MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200103#ifdef CONFIG_SND_HDA_PATCH_LOADER
104module_param_array(patch, charp, NULL, 0444);
105MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
106#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100107#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200108module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100109MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200110 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100111#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100112
Takashi Iwai83012a72012-08-24 18:38:08 +0200113#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200114static int param_set_xint(const char *val, const struct kernel_param *kp);
115static struct kernel_param_ops param_ops_xint = {
116 .set = param_set_xint,
117 .get = param_get_int,
118};
119#define param_check_xint param_check_int
120
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100121static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200122module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100123MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
124 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Takashi Iwaidee1b662007-08-13 16:10:30 +0200126/* reset the HD-audio controller in power save mode.
127 * this may give more power-saving, but will take longer time to
128 * wake up.
129 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030130static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200131module_param(power_save_controller, bool, 0644);
132MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200133#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100135static int align_buffer_size = -1;
136module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500137MODULE_PARM_DESC(align_buffer_size,
138 "Force buffer and period sizes to be multiple of 128 bytes.");
139
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200140#ifdef CONFIG_X86
141static bool hda_snoop = true;
142module_param_named(snoop, hda_snoop, bool, 0444);
143MODULE_PARM_DESC(snoop, "Enable/disable snooping");
144#define azx_snoop(chip) (chip)->snoop
145#else
146#define hda_snoop true
147#define azx_snoop(chip) true
148#endif
149
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151MODULE_LICENSE("GPL");
152MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
153 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700154 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200155 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100156 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100157 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100158 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700159 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800160 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700161 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800162 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700163 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800164 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700165 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100166 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200167 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200168 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200169 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200170 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200171 "{ATI, RS780},"
172 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100173 "{ATI, RV630},"
174 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100175 "{ATI, RV670},"
176 "{ATI, RV635},"
177 "{ATI, RV620},"
178 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200179 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200180 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200181 "{SiS, SIS966},"
182 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183MODULE_DESCRIPTION("Intel HDA driver");
184
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200185#ifdef CONFIG_SND_VERBOSE_PRINTK
186#define SFX /* nop */
187#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200189#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200190
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200191#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
192#ifdef CONFIG_SND_HDA_CODEC_HDMI
193#define SUPPORT_VGA_SWITCHEROO
194#endif
195#endif
196
197
Takashi Iwaicb53c622007-08-10 17:21:45 +0200198/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 * registers
200 */
201#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
203#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
204#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
205#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
206#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define ICH6_REG_VMIN 0x02
208#define ICH6_REG_VMAJ 0x03
209#define ICH6_REG_OUTPAY 0x04
210#define ICH6_REG_INPAY 0x06
211#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200212#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
214#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#define ICH6_REG_WAKEEN 0x0c
216#define ICH6_REG_STATESTS 0x0e
217#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_INTCTL 0x20
220#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200221#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200222#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
223#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_CORBLBASE 0x40
225#define ICH6_REG_CORBUBASE 0x44
226#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200227#define ICH6_REG_CORBRP 0x4a
228#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200230#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
231#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define ICH6_REG_CORBSIZE 0x4e
235
236#define ICH6_REG_RIRBLBASE 0x50
237#define ICH6_REG_RIRBUBASE 0x54
238#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define ICH6_REG_RINTCNT 0x5a
241#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
243#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
244#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
247#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#define ICH6_REG_RIRBSIZE 0x5e
249
250#define ICH6_REG_IC 0x60
251#define ICH6_REG_IR 0x64
252#define ICH6_REG_IRS 0x68
253#define ICH6_IRS_VALID (1<<1)
254#define ICH6_IRS_BUSY (1<<0)
255
256#define ICH6_REG_DPLBASE 0x70
257#define ICH6_REG_DPUBASE 0x74
258#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
259
260/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
261enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
262
263/* stream register offsets from stream base */
264#define ICH6_REG_SD_CTL 0x00
265#define ICH6_REG_SD_STS 0x03
266#define ICH6_REG_SD_LPIB 0x04
267#define ICH6_REG_SD_CBL 0x08
268#define ICH6_REG_SD_LVI 0x0c
269#define ICH6_REG_SD_FIFOW 0x0e
270#define ICH6_REG_SD_FIFOSIZE 0x10
271#define ICH6_REG_SD_FORMAT 0x12
272#define ICH6_REG_SD_BDLPL 0x18
273#define ICH6_REG_SD_BDLPU 0x1c
274
275/* PCI space */
276#define ICH6_PCIREG_TCSEL 0x44
277
278/*
279 * other constants
280 */
281
282/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200283/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200284#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200285#define ICH6_NUM_PLAYBACK 4
286
287/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200289#define ULI_NUM_PLAYBACK 6
290
Felix Kuehling778b6e12006-05-17 11:22:21 +0200291/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200292#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200293#define ATIHDMI_NUM_PLAYBACK 1
294
Kailang Yangf2690022008-05-27 11:44:55 +0200295/* TERA has 4 playback and 3 capture */
296#define TERA_NUM_CAPTURE 3
297#define TERA_NUM_PLAYBACK 4
298
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200299/* this number is statically defined for simplicity */
300#define MAX_AZX_DEV 16
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100303#define BDL_SIZE 4096
304#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
305#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306/* max buffer size - no h/w limit, you can increase as you like */
307#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* RIRB int mask: overrun[2], response[0] */
310#define RIRB_INT_RESPONSE 0x01
311#define RIRB_INT_OVERRUN 0x04
312#define RIRB_INT_MASK 0x05
313
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200314/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800315#define AZX_MAX_CODECS 8
316#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800317#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319/* SD_CTL bits */
320#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
321#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100322#define SD_CTL_STRIPE (3 << 16) /* stripe control */
323#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
324#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
326#define SD_CTL_STREAM_TAG_SHIFT 20
327
328/* SD_CTL and SD_STS */
329#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
330#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
331#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
333 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
335/* SD_STS */
336#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
337
338/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
340#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
341#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343/* below are so far hardcoded - should read registers in future */
344#define ICH6_MAX_CORB_ENTRIES 256
345#define ICH6_MAX_RIRB_ENTRIES 256
346
Takashi Iwaic74db862005-05-12 14:26:27 +0200347/* position fix mode */
348enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200349 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200350 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200351 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200352 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100353 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200354};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Frederick Lif5d40b32005-05-12 14:55:20 +0200356/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200357#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
358#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
359
Vinod Gda3fca22005-09-13 18:49:12 +0200360/* Defines for Nvidia HDA support */
361#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
362#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700363#define NVIDIA_HDA_ISTRM_COH 0x4d
364#define NVIDIA_HDA_OSTRM_COH 0x4c
365#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200366
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100367/* Defines for Intel SCH HDA snoop control */
368#define INTEL_SCH_HDA_DEVC 0x78
369#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
370
Joseph Chan0e153472008-08-26 14:38:03 +0200371/* Define IN stream 0 FIFO size offset in VIA controller */
372#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
373/* Define VIA HD Audio Device ID*/
374#define VIA_HDAC_DEVICE_ID 0x3288
375
Yang, Libinc4da29c2008-11-13 11:07:07 +0100376/* HD Audio class code */
377#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 */
381
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100382struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100383 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Takashi Iwaid01ce992007-07-27 16:52:19 +0200386 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200387 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200388 unsigned int frags; /* number for period in the play buffer */
389 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200390 unsigned long start_wallclk; /* start + minimum wallclk */
391 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200398 struct snd_pcm_substream *substream; /* assigned substream,
399 * set in PCM open
400 */
401 unsigned int format_val; /* format value to be set in the
402 * controller and the codec
403 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 unsigned char stream_tag; /* assigned stream */
405 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200406 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Pavel Machek927fc862006-08-31 17:03:43 +0200408 unsigned int opened :1;
409 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200410 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200411 /*
412 * For VIA:
413 * A flag to ensure DMA position is 0
414 * when link position is not greater than FIFO size
415 */
416 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200417 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200418 unsigned int no_period_wakeup:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419};
420
421/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100422struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 u32 *buf; /* CORB/RIRB buffer
424 * Each CORB entry is 4byte, RIRB is 8byte
425 */
426 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
427 /* for RIRB */
428 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800429 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
430 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431};
432
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100433struct azx_pcm {
434 struct azx *chip;
435 struct snd_pcm *pcm;
436 struct hda_codec *codec;
437 struct hda_pcm_stream *hinfo[2];
438 struct list_head list;
439};
440
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100441struct azx {
442 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200444 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200446 /* chip type specific */
447 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200448 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449 int playback_streams;
450 int playback_index_offset;
451 int capture_streams;
452 int capture_index_offset;
453 int num_streams;
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* pci resources */
456 unsigned long addr;
457 void __iomem *remap_addr;
458 int irq;
459
460 /* locks */
461 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100462 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200464 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100465 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100468 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 /* HD codec */
471 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100472 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100474 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100477 struct azx_rb corb;
478 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100480 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 struct snd_dma_buffer rb;
482 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200483
Takashi Iwai4918cda2012-08-09 12:33:28 +0200484#ifdef CONFIG_SND_HDA_PATCH_LOADER
485 const struct firmware *fw;
486#endif
487
Takashi Iwaic74db862005-05-12 14:26:27 +0200488 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200489 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200490 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200491 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200492 unsigned int initialized :1;
493 unsigned int single_cmd :1;
494 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200495 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200496 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100497 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200498 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100499 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200500 unsigned int region_requested:1;
501
502 /* VGA-switcheroo setup */
503 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200504 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200505 unsigned int init_failed:1; /* delayed init failed */
506 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200507
508 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800509 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200510
511 /* for pending irqs */
512 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100513
514 /* reboot notifier (for mysterious hangup problem at power-down) */
515 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200516
517 /* card list (for power_save trigger) */
518 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519};
520
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200521/* driver types */
522enum {
523 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800524 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100525 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200526 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200527 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800528 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200529 AZX_DRIVER_VIA,
530 AZX_DRIVER_SIS,
531 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200532 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200533 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200534 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200535 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100536 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200537 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538};
539
Takashi Iwai9477c582011-05-25 09:11:37 +0200540/* driver quirks (capabilities) */
541/* bits 0-7 are used for indicating driver type */
542#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
543#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
544#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
545#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
546#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
547#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
548#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
549#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
550#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
551#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
552#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
553#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200554#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500555#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100556#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200557#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500558#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai9477c582011-05-25 09:11:37 +0200559
560/* quirks for ATI SB / AMD Hudson */
561#define AZX_DCAPS_PRESET_ATI_SB \
562 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
563 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
564
565/* quirks for ATI/AMD HDMI */
566#define AZX_DCAPS_PRESET_ATI_HDMI \
567 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
568
569/* quirks for Nvidia */
570#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100571 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
572 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200573
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200574#define AZX_DCAPS_PRESET_CTHDA \
575 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
576
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200577/*
578 * VGA-switcher support
579 */
580#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200581#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
582#else
583#define use_vga_switcheroo(chip) 0
584#endif
585
586#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200587#define DELAYED_INIT_MARK
588#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200589#else
590#define DELAYED_INIT_MARK __devinit
591#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200592#endif
593
594static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200595 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800596 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100597 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200598 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200599 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800600 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200601 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
602 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200603 [AZX_DRIVER_ULI] = "HDA ULI M5461",
604 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200605 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200606 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200607 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100608 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200609};
610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611/*
612 * macros for easy use
613 */
614#define azx_writel(chip,reg,value) \
615 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
616#define azx_readl(chip,reg) \
617 readl((chip)->remap_addr + ICH6_REG_##reg)
618#define azx_writew(chip,reg,value) \
619 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
620#define azx_readw(chip,reg) \
621 readw((chip)->remap_addr + ICH6_REG_##reg)
622#define azx_writeb(chip,reg,value) \
623 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
624#define azx_readb(chip,reg) \
625 readb((chip)->remap_addr + ICH6_REG_##reg)
626
627#define azx_sd_writel(dev,reg,value) \
628 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
629#define azx_sd_readl(dev,reg) \
630 readl((dev)->sd_addr + ICH6_REG_##reg)
631#define azx_sd_writew(dev,reg,value) \
632 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
633#define azx_sd_readw(dev,reg) \
634 readw((dev)->sd_addr + ICH6_REG_##reg)
635#define azx_sd_writeb(dev,reg,value) \
636 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
637#define azx_sd_readb(dev,reg) \
638 readb((dev)->sd_addr + ICH6_REG_##reg)
639
640/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100641#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200643#ifdef CONFIG_X86
644static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
645{
646 if (azx_snoop(chip))
647 return;
648 if (addr && size) {
649 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
650 if (on)
651 set_memory_wc((unsigned long)addr, pages);
652 else
653 set_memory_wb((unsigned long)addr, pages);
654 }
655}
656
657static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
658 bool on)
659{
660 __mark_pages_wc(chip, buf->area, buf->bytes, on);
661}
662static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
663 struct snd_pcm_runtime *runtime, bool on)
664{
665 if (azx_dev->wc_marked != on) {
666 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
667 azx_dev->wc_marked = on;
668 }
669}
670#else
671/* NOP for other archs */
672static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
673 bool on)
674{
675}
676static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
677 struct snd_pcm_runtime *runtime, bool on)
678{
679}
680#endif
681
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200682static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200683static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684/*
685 * Interface for HD codec
686 */
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688/*
689 * CORB / RIRB interface
690 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100691static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
693 int err;
694
695 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200696 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
697 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 PAGE_SIZE, &chip->rb);
699 if (err < 0) {
700 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
701 return err;
702 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200703 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return 0;
705}
706
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100707static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800709 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* CORB set up */
711 chip->corb.addr = chip->rb.addr;
712 chip->corb.buf = (u32 *)chip->rb.area;
713 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200714 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200716 /* set the corb size to 256 entries (ULI requires explicitly) */
717 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 /* set the corb write pointer to 0 */
719 azx_writew(chip, CORBWP, 0);
720 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200721 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200723 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
725 /* RIRB set up */
726 chip->rirb.addr = chip->rb.addr + 2048;
727 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800728 chip->rirb.wp = chip->rirb.rp = 0;
729 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200731 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200733 /* set the rirb size to 256 entries (ULI requires explicitly) */
734 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200736 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200738 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200739 azx_writew(chip, RINTCNT, 0xc0);
740 else
741 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800744 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745}
746
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100747static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800749 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* disable ringbuffer DMAs */
751 azx_writeb(chip, RIRBCTL, 0);
752 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800753 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754}
755
Wu Fengguangdeadff12009-08-01 18:45:16 +0800756static unsigned int azx_command_addr(u32 cmd)
757{
758 unsigned int addr = cmd >> 28;
759
760 if (addr >= AZX_MAX_CODECS) {
761 snd_BUG();
762 addr = 0;
763 }
764
765 return addr;
766}
767
768static unsigned int azx_response_addr(u32 res)
769{
770 unsigned int addr = res & 0xf;
771
772 if (addr >= AZX_MAX_CODECS) {
773 snd_BUG();
774 addr = 0;
775 }
776
777 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778}
779
780/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100781static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100783 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800784 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Wu Fengguangc32649f2009-08-01 18:48:12 +0800787 spin_lock_irq(&chip->reg_lock);
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /* add command to corb */
790 wp = azx_readb(chip, CORBWP);
791 wp++;
792 wp %= ICH6_MAX_CORB_ENTRIES;
793
Wu Fengguangdeadff12009-08-01 18:45:16 +0800794 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 chip->corb.buf[wp] = cpu_to_le32(val);
796 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 spin_unlock_irq(&chip->reg_lock);
799
800 return 0;
801}
802
803#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
804
805/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100806static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800809 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 u32 res, res_ex;
811
812 wp = azx_readb(chip, RIRBWP);
813 if (wp == chip->rirb.wp)
814 return;
815 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 while (chip->rirb.rp != wp) {
818 chip->rirb.rp++;
819 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
820
821 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
822 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
823 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800824 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
826 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800827 else if (chip->rirb.cmds[addr]) {
828 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100829 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800830 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800831 } else
832 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
833 "last cmd=%#08x\n",
834 res, res_ex,
835 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 }
837}
838
839/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800840static unsigned int azx_rirb_get_response(struct hda_bus *bus,
841 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100843 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200844 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200845 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200846 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200848 again:
849 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200850
851 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200852 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200853 spin_lock_irq(&chip->reg_lock);
854 azx_update_rirb(chip);
855 spin_unlock_irq(&chip->reg_lock);
856 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800857 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100858 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100859 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200860
861 if (!do_poll)
862 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800863 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100864 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100865 if (time_after(jiffies, timeout))
866 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200867 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100868 msleep(2); /* temporary workaround */
869 else {
870 udelay(10);
871 cond_resched();
872 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100873 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200874
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200875 if (!chip->polling_mode && chip->poll_count < 2) {
876 snd_printdd(SFX "azx_get_response timeout, "
877 "polling the codec once: last cmd=0x%08x\n",
878 chip->last_cmd[addr]);
879 do_poll = 1;
880 chip->poll_count++;
881 goto again;
882 }
883
884
Takashi Iwai23c4a882009-10-30 13:21:49 +0100885 if (!chip->polling_mode) {
886 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
887 "switching to polling mode: last cmd=0x%08x\n",
888 chip->last_cmd[addr]);
889 chip->polling_mode = 1;
890 goto again;
891 }
892
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200893 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200894 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800895 "disabling MSI: last cmd=0x%08x\n",
896 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200897 free_irq(chip->irq, chip);
898 chip->irq = -1;
899 pci_disable_msi(chip->pci);
900 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100901 if (azx_acquire_irq(chip, 1) < 0) {
902 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200903 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100904 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200905 goto again;
906 }
907
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100908 if (chip->probing) {
909 /* If this critical timeout happens during the codec probing
910 * phase, this is likely an access to a non-existing codec
911 * slot. Better to return an error and reset the system.
912 */
913 return -1;
914 }
915
Takashi Iwai8dd78332009-06-02 01:16:07 +0200916 /* a fatal communication error; need either to reset or to fallback
917 * to the single_cmd mode
918 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100919 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200920 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200921 bus->response_reset = 1;
922 return -1; /* give a chance to retry */
923 }
924
925 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
926 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800927 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200928 chip->single_cmd = 1;
929 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100930 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200931 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100932 /* disable unsolicited responses */
933 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200934 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935}
936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937/*
938 * Use the single immediate command instead of CORB/RIRB for simplicity
939 *
940 * Note: according to Intel, this is not preferred use. The command was
941 * intended for the BIOS only, and may get confused with unsolicited
942 * responses. So, we shouldn't use it for normal operation from the
943 * driver.
944 * I left the codes, however, for debugging/testing purposes.
945 */
946
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200947/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800948static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200949{
950 int timeout = 50;
951
952 while (timeout--) {
953 /* check IRV busy bit */
954 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
955 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800956 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200957 return 0;
958 }
959 udelay(1);
960 }
961 if (printk_ratelimit())
962 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
963 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800964 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200965 return -EIO;
966}
967
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100969static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100971 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800972 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 int timeout = 50;
974
Takashi Iwai8dd78332009-06-02 01:16:07 +0200975 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 while (timeout--) {
977 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200978 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200980 azx_writew(chip, IRS, azx_readw(chip, IRS) |
981 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200983 azx_writew(chip, IRS, azx_readw(chip, IRS) |
984 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800985 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 }
987 udelay(1);
988 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100989 if (printk_ratelimit())
990 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
991 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 return -EIO;
993}
994
995/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800996static unsigned int azx_single_get_response(struct hda_bus *bus,
997 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100999 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001000 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001}
1002
Takashi Iwai111d3af2006-02-16 18:17:58 +01001003/*
1004 * The below are the main callbacks from hda_codec.
1005 *
1006 * They are just the skeleton to call sub-callbacks according to the
1007 * current setting of chip->single_cmd.
1008 */
1009
1010/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001011static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001012{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001013 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001014
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001015 if (chip->disabled)
1016 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001017 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001018 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001019 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001020 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001021 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001022}
1023
1024/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001025static unsigned int azx_get_response(struct hda_bus *bus,
1026 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001027{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001028 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001029 if (chip->disabled)
1030 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001032 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001033 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001034 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001035}
1036
Takashi Iwai83012a72012-08-24 18:38:08 +02001037#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001038static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001039#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001040
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001041#ifdef CONFIG_SND_HDA_DSP_LOADER
1042static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
1043 unsigned int byte_size,
1044 struct snd_dma_buffer *bufp);
1045static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
1046static void azx_load_dsp_cleanup(struct hda_bus *bus,
1047 struct snd_dma_buffer *dmab);
1048#endif
1049
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001051static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052{
1053 int count;
1054
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001055 if (!full_reset)
1056 goto __skip;
1057
Danny Tholene8a7f132007-09-11 21:41:56 +02001058 /* clear STATESTS */
1059 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 /* reset controller */
1062 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1063
1064 count = 50;
1065 while (azx_readb(chip, GCTL) && --count)
1066 msleep(1);
1067
1068 /* delay for >= 100us for codec PLL to settle per spec
1069 * Rev 0.9 section 5.5.1
1070 */
1071 msleep(1);
1072
1073 /* Bring controller out of reset */
1074 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1075
1076 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001077 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 msleep(1);
1079
Pavel Machek927fc862006-08-31 17:03:43 +02001080 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 msleep(1);
1082
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001083 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001085 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001086 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 return -EBUSY;
1088 }
1089
Matt41e2fce2005-07-04 17:49:55 +02001090 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001091 if (!chip->single_cmd)
1092 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1093 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001096 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001098 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 }
1100
1101 return 0;
1102}
1103
1104
1105/*
1106 * Lowlevel interface
1107 */
1108
1109/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001110static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111{
1112 /* enable controller CIE and GIE */
1113 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1114 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1115}
1116
1117/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001118static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119{
1120 int i;
1121
1122 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001123 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001124 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 azx_sd_writeb(azx_dev, SD_CTL,
1126 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1127 }
1128
1129 /* disable SIE for all streams */
1130 azx_writeb(chip, INTCTL, 0);
1131
1132 /* disable controller CIE and GIE */
1133 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1134 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1135}
1136
1137/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001138static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139{
1140 int i;
1141
1142 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001143 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001144 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1146 }
1147
1148 /* clear STATESTS */
1149 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1150
1151 /* clear rirb status */
1152 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1153
1154 /* clear int status */
1155 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1156}
1157
1158/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001159static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
Joseph Chan0e153472008-08-26 14:38:03 +02001161 /*
1162 * Before stream start, initialize parameter
1163 */
1164 azx_dev->insufficient = 1;
1165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001167 azx_writel(chip, INTCTL,
1168 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 /* set DMA start and interrupt mask */
1170 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1171 SD_CTL_DMA_START | SD_INT_MASK);
1172}
1173
Takashi Iwai1dddab42009-03-18 15:15:37 +01001174/* stop DMA */
1175static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1178 ~(SD_CTL_DMA_START | SD_INT_MASK));
1179 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001180}
1181
1182/* stop a stream */
1183static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1184{
1185 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001187 azx_writel(chip, INTCTL,
1188 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189}
1190
1191
1192/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001193 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001195static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001197 if (chip->initialized)
1198 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001201 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 /* initialize interrupts */
1204 azx_int_clear(chip);
1205 azx_int_enable(chip);
1206
1207 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001208 if (!chip->single_cmd)
1209 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001211 /* program the position buffer */
1212 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001213 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001214
Takashi Iwaicb53c622007-08-10 17:21:45 +02001215 chip->initialized = 1;
1216}
1217
1218/*
1219 * initialize the PCI registers
1220 */
1221/* update bits in a PCI register byte */
1222static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1223 unsigned char mask, unsigned char val)
1224{
1225 unsigned char data;
1226
1227 pci_read_config_byte(pci, reg, &data);
1228 data &= ~mask;
1229 data |= (val & mask);
1230 pci_write_config_byte(pci, reg, data);
1231}
1232
1233static void azx_init_pci(struct azx *chip)
1234{
1235 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1236 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1237 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001238 * codecs.
1239 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001240 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001241 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001242 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001243 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001244 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001245
Takashi Iwai9477c582011-05-25 09:11:37 +02001246 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1247 * we need to enable snoop.
1248 */
1249 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001250 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001251 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001252 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1253 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001254 }
1255
1256 /* For NVIDIA HDA, enable snoop */
1257 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001258 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001259 update_pci_byte(chip->pci,
1260 NVIDIA_HDA_TRANSREG_ADDR,
1261 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001262 update_pci_byte(chip->pci,
1263 NVIDIA_HDA_ISTRM_COH,
1264 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1265 update_pci_byte(chip->pci,
1266 NVIDIA_HDA_OSTRM_COH,
1267 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001268 }
1269
1270 /* Enable SCH/PCH snoop if needed */
1271 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001272 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001273 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001274 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1275 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1276 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1277 if (!azx_snoop(chip))
1278 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1279 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001280 pci_read_config_word(chip->pci,
1281 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001282 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001283 snd_printdd(SFX "SCH snoop: %s\n",
1284 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1285 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287}
1288
1289
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001290static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1291
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292/*
1293 * interrupt handler
1294 */
David Howells7d12e782006-10-05 14:55:46 +01001295static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001297 struct azx *chip = dev_id;
1298 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001300 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001301 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001303#ifdef CONFIG_PM_RUNTIME
1304 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1305 return IRQ_NONE;
1306#endif
1307
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 spin_lock(&chip->reg_lock);
1309
Dan Carpenter60911062012-05-18 10:36:11 +03001310 if (chip->disabled) {
1311 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001312 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001313 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001314
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 status = azx_readl(chip, INTSTS);
1316 if (status == 0) {
1317 spin_unlock(&chip->reg_lock);
1318 return IRQ_NONE;
1319 }
1320
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001321 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 azx_dev = &chip->azx_dev[i];
1323 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001324 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001326 if (!azx_dev->substream || !azx_dev->running ||
1327 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001328 continue;
1329 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001330 ok = azx_position_ok(chip, azx_dev);
1331 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001332 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 spin_unlock(&chip->reg_lock);
1334 snd_pcm_period_elapsed(azx_dev->substream);
1335 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001336 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001337 /* bogus IRQ, process it later */
1338 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001339 queue_work(chip->bus->workq,
1340 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 }
1342 }
1343 }
1344
1345 /* clear rirb int */
1346 status = azx_readb(chip, RIRBSTS);
1347 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001348 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001349 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001350 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1354 }
1355
1356#if 0
1357 /* clear state status int */
1358 if (azx_readb(chip, STATESTS) & 0x04)
1359 azx_writeb(chip, STATESTS, 0x04);
1360#endif
1361 spin_unlock(&chip->reg_lock);
1362
1363 return IRQ_HANDLED;
1364}
1365
1366
1367/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001368 * set up a BDL entry
1369 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001370static int setup_bdle(struct azx *chip,
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001371 struct snd_dma_buffer *dmab,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001372 struct azx_dev *azx_dev, u32 **bdlp,
1373 int ofs, int size, int with_ioc)
1374{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001375 u32 *bdl = *bdlp;
1376
1377 while (size > 0) {
1378 dma_addr_t addr;
1379 int chunk;
1380
1381 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1382 return -EINVAL;
1383
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001384 addr = snd_sgbuf_get_addr(dmab, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001385 /* program the address field of the BDL entry */
1386 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001387 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001388 /* program the size field of the BDL entry */
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001389 chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001390 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1391 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1392 u32 remain = 0x1000 - (ofs & 0xfff);
1393 if (chunk > remain)
1394 chunk = remain;
1395 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001396 bdl[2] = cpu_to_le32(chunk);
1397 /* program the IOC to enable interrupt
1398 * only when the whole fragment is processed
1399 */
1400 size -= chunk;
1401 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1402 bdl += 4;
1403 azx_dev->frags++;
1404 ofs += chunk;
1405 }
1406 *bdlp = bdl;
1407 return ofs;
1408}
1409
1410/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 * set up BDL entries
1412 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001413static int azx_setup_periods(struct azx *chip,
1414 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001415 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001417 u32 *bdl;
1418 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001419 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
1421 /* reset BDL address */
1422 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1423 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1424
Takashi Iwai97b71c92009-03-18 15:09:13 +01001425 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001426 periods = azx_dev->bufsize / period_bytes;
1427
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001429 bdl = (u32 *)azx_dev->bdl.area;
1430 ofs = 0;
1431 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001432 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001433 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001434 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001435 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001436 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001437 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001438 pos_adj = pos_align;
1439 else
1440 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1441 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001442 pos_adj = frames_to_bytes(runtime, pos_adj);
1443 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001444 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001445 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001446 pos_adj = 0;
1447 } else {
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001448 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1449 azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001450 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001451 if (ofs < 0)
1452 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001453 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001454 } else
1455 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001456 for (i = 0; i < periods; i++) {
1457 if (i == periods - 1 && pos_adj)
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001458 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1459 azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001460 period_bytes - pos_adj, 0);
1461 else
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001462 ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
1463 azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001464 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001465 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001466 if (ofs < 0)
1467 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001469 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001470
1471 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001472 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001473 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001474 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475}
1476
Takashi Iwai1dddab42009-03-18 15:15:37 +01001477/* reset stream */
1478static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479{
1480 unsigned char val;
1481 int timeout;
1482
Takashi Iwai1dddab42009-03-18 15:15:37 +01001483 azx_stream_clear(chip, azx_dev);
1484
Takashi Iwaid01ce992007-07-27 16:52:19 +02001485 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1486 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 udelay(3);
1488 timeout = 300;
1489 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1490 --timeout)
1491 ;
1492 val &= ~SD_CTL_STREAM_RESET;
1493 azx_sd_writeb(azx_dev, SD_CTL, val);
1494 udelay(3);
1495
1496 timeout = 300;
1497 /* waiting for hardware to report that the stream is out of reset */
1498 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1499 --timeout)
1500 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001501
1502 /* reset first position - may not be synced with hw at this time */
1503 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001504}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Takashi Iwai1dddab42009-03-18 15:15:37 +01001506/*
1507 * set up the SD for streaming
1508 */
1509static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1510{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001511 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001512 /* make sure the run bit is zero for SD */
1513 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001515 val = azx_sd_readl(azx_dev, SD_CTL);
1516 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1517 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1518 if (!azx_snoop(chip))
1519 val |= SD_CTL_TRAFFIC_PRIO;
1520 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 /* program the length of samples in cyclic buffer */
1523 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1524
1525 /* program the stream format */
1526 /* this value needs to be the same as the one programmed */
1527 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1528
1529 /* program the stream LVI (last valid index) of the BDL */
1530 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1531
1532 /* program the BDL address */
1533 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001534 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001536 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001538 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001539 if (chip->position_fix[0] != POS_FIX_LPIB ||
1540 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001541 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1542 azx_writel(chip, DPLBASE,
1543 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1544 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001545
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001547 azx_sd_writel(azx_dev, SD_CTL,
1548 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
1550 return 0;
1551}
1552
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001553/*
1554 * Probe the given codec address
1555 */
1556static int probe_codec(struct azx *chip, int addr)
1557{
1558 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1559 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1560 unsigned int res;
1561
Wu Fengguanga678cde2009-08-01 18:46:46 +08001562 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001563 chip->probing = 1;
1564 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001565 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001566 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001567 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001568 if (res == -1)
1569 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001570 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001571 return 0;
1572}
1573
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001574static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1575 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001576static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Takashi Iwai8dd78332009-06-02 01:16:07 +02001578static void azx_bus_reset(struct hda_bus *bus)
1579{
1580 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001581
1582 bus->in_reset = 1;
1583 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001584 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001585#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001586 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001587 struct azx_pcm *p;
1588 list_for_each_entry(p, &chip->pcm_list, list)
1589 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001590 snd_hda_suspend(chip->bus);
1591 snd_hda_resume(chip->bus);
1592 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001593#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001594 bus->in_reset = 0;
1595}
1596
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597/*
1598 * Codec initialization
1599 */
1600
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001601/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001602static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001603 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001604 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001605};
1606
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001607static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608{
1609 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001610 int c, codecs, err;
1611 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
1613 memset(&bus_temp, 0, sizeof(bus_temp));
1614 bus_temp.private_data = chip;
1615 bus_temp.modelname = model;
1616 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001617 bus_temp.ops.command = azx_send_cmd;
1618 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001619 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001620 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001621#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001622 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001623 bus_temp.ops.pm_notify = azx_power_notify;
1624#endif
Takashi Iwai1d1a4562012-09-20 20:29:13 -07001625#ifdef CONFIG_SND_HDA_DSP_LOADER
1626 bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
1627 bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
1628 bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
1629#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
Takashi Iwaid01ce992007-07-27 16:52:19 +02001631 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1632 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 return err;
1634
Takashi Iwai9477c582011-05-25 09:11:37 +02001635 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1636 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001637 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001638 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001639
Takashi Iwai34c25352008-10-28 11:38:58 +01001640 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001641 max_slots = azx_max_codecs[chip->driver_type];
1642 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001643 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001644
1645 /* First try to probe all given codec slots */
1646 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001647 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001648 if (probe_codec(chip, c) < 0) {
1649 /* Some BIOSen give you wrong codec addresses
1650 * that don't exist
1651 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001652 snd_printk(KERN_WARNING SFX
1653 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001654 "disabling it...\n", c);
1655 chip->codec_mask &= ~(1 << c);
1656 /* More badly, accessing to a non-existing
1657 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001658 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001659 * Thus if an error occurs during probing,
1660 * better to reset the controller chip to
1661 * get back to the sanity state.
1662 */
1663 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001664 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001665 }
1666 }
1667 }
1668
Takashi Iwaid507cd62011-04-26 15:25:02 +02001669 /* AMD chipsets often cause the communication stalls upon certain
1670 * sequence like the pin-detection. It seems that forcing the synced
1671 * access works around the stall. Grrr...
1672 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001673 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1674 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001675 chip->bus->sync_write = 1;
1676 chip->bus->allow_bus_reset = 1;
1677 }
1678
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001679 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001680 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001681 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001682 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001683 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 if (err < 0)
1685 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001686 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001688 }
1689 }
1690 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1692 return -ENXIO;
1693 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001694 return 0;
1695}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001697/* configure each codec instance */
1698static int __devinit azx_codec_configure(struct azx *chip)
1699{
1700 struct hda_codec *codec;
1701 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1702 snd_hda_codec_configure(codec);
1703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 return 0;
1705}
1706
1707
1708/*
1709 * PCM support
1710 */
1711
1712/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001713static inline struct azx_dev *
1714azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001716 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001717 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001718 /* make a non-zero unique key for the substream */
1719 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1720 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001721
1722 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001723 dev = chip->playback_index_offset;
1724 nums = chip->playback_streams;
1725 } else {
1726 dev = chip->capture_index_offset;
1727 nums = chip->capture_streams;
1728 }
1729 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001730 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001731 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001732 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001733 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001735 if (res) {
1736 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001737 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001738 }
1739 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740}
1741
1742/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001743static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
1745 azx_dev->opened = 0;
1746}
1747
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001748static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001749 .info = (SNDRV_PCM_INFO_MMAP |
1750 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1752 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001753 /* No full-resume yet implemented */
1754 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001755 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001756 SNDRV_PCM_INFO_SYNC_START |
1757 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1759 .rates = SNDRV_PCM_RATE_48000,
1760 .rate_min = 48000,
1761 .rate_max = 48000,
1762 .channels_min = 2,
1763 .channels_max = 2,
1764 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1765 .period_bytes_min = 128,
1766 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1767 .periods_min = 2,
1768 .periods_max = AZX_MAX_FRAG,
1769 .fifo_size = 0,
1770};
1771
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001772static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773{
1774 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1775 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001776 struct azx *chip = apcm->chip;
1777 struct azx_dev *azx_dev;
1778 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 unsigned long flags;
1780 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001781 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Ingo Molnar62932df2006-01-16 16:34:20 +01001783 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001784 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001786 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 return -EBUSY;
1788 }
1789 runtime->hw = azx_pcm_hw;
1790 runtime->hw.channels_min = hinfo->channels_min;
1791 runtime->hw.channels_max = hinfo->channels_max;
1792 runtime->hw.formats = hinfo->formats;
1793 runtime->hw.rates = hinfo->rates;
1794 snd_pcm_limit_hw_rates(runtime);
1795 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001796 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001797 /* constrain buffer sizes to be multiple of 128
1798 bytes. This is more efficient in terms of memory
1799 access but isn't required by the HDA spec and
1800 prevents users from specifying exact period/buffer
1801 sizes. For example for 44.1kHz, a period size set
1802 to 20ms will be rounded to 19.59ms. */
1803 buff_step = 128;
1804 else
1805 /* Don't enforce steps on buffer sizes, still need to
1806 be multiple of 4 bytes (HDA spec). Tested on Intel
1807 HDA controllers, may not work on all devices where
1808 option needs to be disabled */
1809 buff_step = 4;
1810
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001811 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001812 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001813 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001814 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001815 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001816 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1817 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001819 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001820 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 return err;
1822 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001823 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001824 /* sanity check */
1825 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1826 snd_BUG_ON(!runtime->hw.channels_max) ||
1827 snd_BUG_ON(!runtime->hw.formats) ||
1828 snd_BUG_ON(!runtime->hw.rates)) {
1829 azx_release_device(azx_dev);
1830 hinfo->ops.close(hinfo, apcm->codec, substream);
1831 snd_hda_power_down(apcm->codec);
1832 mutex_unlock(&chip->open_mutex);
1833 return -EINVAL;
1834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 spin_lock_irqsave(&chip->reg_lock, flags);
1836 azx_dev->substream = substream;
1837 azx_dev->running = 0;
1838 spin_unlock_irqrestore(&chip->reg_lock, flags);
1839
1840 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001841 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001842 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 return 0;
1844}
1845
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001846static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847{
1848 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1849 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001850 struct azx *chip = apcm->chip;
1851 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 unsigned long flags;
1853
Ingo Molnar62932df2006-01-16 16:34:20 +01001854 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 spin_lock_irqsave(&chip->reg_lock, flags);
1856 azx_dev->substream = NULL;
1857 azx_dev->running = 0;
1858 spin_unlock_irqrestore(&chip->reg_lock, flags);
1859 azx_release_device(azx_dev);
1860 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001861 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001862 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 return 0;
1864}
1865
Takashi Iwaid01ce992007-07-27 16:52:19 +02001866static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1867 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001869 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1870 struct azx *chip = apcm->chip;
1871 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001872 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001873 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001874
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001875 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001876 azx_dev->bufsize = 0;
1877 azx_dev->period_bytes = 0;
1878 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001879 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001880 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001881 if (ret < 0)
1882 return ret;
1883 mark_runtime_wc(chip, azx_dev, runtime, true);
1884 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885}
1886
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001887static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888{
1889 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001890 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001891 struct azx *chip = apcm->chip;
1892 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1894
1895 /* reset BDL address */
1896 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1897 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1898 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001899 azx_dev->bufsize = 0;
1900 azx_dev->period_bytes = 0;
1901 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Takashi Iwaieb541332010-08-06 13:48:11 +02001903 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001905 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 return snd_pcm_lib_free_pages(substream);
1907}
1908
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001909static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910{
1911 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001912 struct azx *chip = apcm->chip;
1913 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001915 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001916 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001917 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06001918 struct hda_spdif_out *spdif =
1919 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1920 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001922 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001923 format_val = snd_hda_calc_stream_format(runtime->rate,
1924 runtime->channels,
1925 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001926 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06001927 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001928 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001929 snd_printk(KERN_ERR SFX
1930 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 runtime->rate, runtime->channels, runtime->format);
1932 return -EINVAL;
1933 }
1934
Takashi Iwai97b71c92009-03-18 15:09:13 +01001935 bufsize = snd_pcm_lib_buffer_bytes(substream);
1936 period_bytes = snd_pcm_lib_period_bytes(substream);
1937
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001938 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001939 bufsize, format_val);
1940
1941 if (bufsize != azx_dev->bufsize ||
1942 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02001943 format_val != azx_dev->format_val ||
1944 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01001945 azx_dev->bufsize = bufsize;
1946 azx_dev->period_bytes = period_bytes;
1947 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02001948 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001949 err = azx_setup_periods(chip, substream, azx_dev);
1950 if (err < 0)
1951 return err;
1952 }
1953
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001954 /* wallclk has 24Mhz clock source */
1955 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1956 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 azx_setup_controller(chip, azx_dev);
1958 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1959 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1960 else
1961 azx_dev->fifo_size = 0;
1962
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001963 stream_tag = azx_dev->stream_tag;
1964 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001965 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001966 stream_tag > chip->capture_streams)
1967 stream_tag -= chip->capture_streams;
1968 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001969 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970}
1971
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001972static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973{
1974 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001975 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001976 struct azx_dev *azx_dev;
1977 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001978 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001979 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001982 case SNDRV_PCM_TRIGGER_START:
1983 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1985 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001986 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 break;
1988 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001989 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001991 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 break;
1993 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001994 return -EINVAL;
1995 }
1996
1997 snd_pcm_group_for_each_entry(s, substream) {
1998 if (s->pcm->card != substream->pcm->card)
1999 continue;
2000 azx_dev = get_azx_dev(s);
2001 sbits |= 1 << azx_dev->index;
2002 nsync++;
2003 snd_pcm_trigger_done(s, substream);
2004 }
2005
2006 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002007
2008 /* first, set SYNC bits of corresponding streams */
2009 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2010 azx_writel(chip, OLD_SSYNC,
2011 azx_readl(chip, OLD_SSYNC) | sbits);
2012 else
2013 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2014
Takashi Iwai850f0e52008-03-18 17:11:05 +01002015 snd_pcm_group_for_each_entry(s, substream) {
2016 if (s->pcm->card != substream->pcm->card)
2017 continue;
2018 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002019 if (start) {
2020 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2021 if (!rstart)
2022 azx_dev->start_wallclk -=
2023 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002024 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002025 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002026 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002027 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002028 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 }
2030 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002031 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002032 /* wait until all FIFOs get ready */
2033 for (timeout = 5000; timeout; timeout--) {
2034 nwait = 0;
2035 snd_pcm_group_for_each_entry(s, substream) {
2036 if (s->pcm->card != substream->pcm->card)
2037 continue;
2038 azx_dev = get_azx_dev(s);
2039 if (!(azx_sd_readb(azx_dev, SD_STS) &
2040 SD_STS_FIFO_READY))
2041 nwait++;
2042 }
2043 if (!nwait)
2044 break;
2045 cpu_relax();
2046 }
2047 } else {
2048 /* wait until all RUN bits are cleared */
2049 for (timeout = 5000; timeout; timeout--) {
2050 nwait = 0;
2051 snd_pcm_group_for_each_entry(s, substream) {
2052 if (s->pcm->card != substream->pcm->card)
2053 continue;
2054 azx_dev = get_azx_dev(s);
2055 if (azx_sd_readb(azx_dev, SD_CTL) &
2056 SD_CTL_DMA_START)
2057 nwait++;
2058 }
2059 if (!nwait)
2060 break;
2061 cpu_relax();
2062 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002064 spin_lock(&chip->reg_lock);
2065 /* reset SYNC bits */
2066 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2067 azx_writel(chip, OLD_SSYNC,
2068 azx_readl(chip, OLD_SSYNC) & ~sbits);
2069 else
2070 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2071 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002072 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073}
2074
Joseph Chan0e153472008-08-26 14:38:03 +02002075/* get the current DMA position with correction on VIA chips */
2076static unsigned int azx_via_get_position(struct azx *chip,
2077 struct azx_dev *azx_dev)
2078{
2079 unsigned int link_pos, mini_pos, bound_pos;
2080 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2081 unsigned int fifo_size;
2082
2083 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002084 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002085 /* Playback, no problem using link position */
2086 return link_pos;
2087 }
2088
2089 /* Capture */
2090 /* For new chipset,
2091 * use mod to get the DMA position just like old chipset
2092 */
2093 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2094 mod_dma_pos %= azx_dev->period_bytes;
2095
2096 /* azx_dev->fifo_size can't get FIFO size of in stream.
2097 * Get from base address + offset.
2098 */
2099 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2100
2101 if (azx_dev->insufficient) {
2102 /* Link position never gather than FIFO size */
2103 if (link_pos <= fifo_size)
2104 return 0;
2105
2106 azx_dev->insufficient = 0;
2107 }
2108
2109 if (link_pos <= fifo_size)
2110 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2111 else
2112 mini_pos = link_pos - fifo_size;
2113
2114 /* Find nearest previous boudary */
2115 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2116 mod_link_pos = link_pos % azx_dev->period_bytes;
2117 if (mod_link_pos >= fifo_size)
2118 bound_pos = link_pos - mod_link_pos;
2119 else if (mod_dma_pos >= mod_mini_pos)
2120 bound_pos = mini_pos - mod_mini_pos;
2121 else {
2122 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2123 if (bound_pos >= azx_dev->bufsize)
2124 bound_pos = 0;
2125 }
2126
2127 /* Calculate real DMA position we want */
2128 return bound_pos + mod_dma_pos;
2129}
2130
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002131static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002132 struct azx_dev *azx_dev,
2133 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002136 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
David Henningsson4cb36312010-09-30 10:12:50 +02002138 switch (chip->position_fix[stream]) {
2139 case POS_FIX_LPIB:
2140 /* read LPIB */
2141 pos = azx_sd_readl(azx_dev, SD_LPIB);
2142 break;
2143 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002144 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002145 break;
2146 default:
2147 /* use the position buffer */
2148 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002149 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002150 if (!pos || pos == (u32)-1) {
2151 printk(KERN_WARNING
2152 "hda-intel: Invalid position buffer, "
2153 "using LPIB read method instead.\n");
2154 chip->position_fix[stream] = POS_FIX_LPIB;
2155 pos = azx_sd_readl(azx_dev, SD_LPIB);
2156 } else
2157 chip->position_fix[stream] = POS_FIX_POSBUF;
2158 }
2159 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002160 }
David Henningsson4cb36312010-09-30 10:12:50 +02002161
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 if (pos >= azx_dev->bufsize)
2163 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002164
2165 /* calculate runtime delay from LPIB */
2166 if (azx_dev->substream->runtime &&
2167 chip->position_fix[stream] == POS_FIX_POSBUF &&
2168 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2169 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
2170 int delay;
2171 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2172 delay = pos - lpib_pos;
2173 else
2174 delay = lpib_pos - pos;
2175 if (delay < 0)
2176 delay += azx_dev->bufsize;
2177 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002178 snd_printk(KERN_WARNING SFX
2179 "Unstable LPIB (%d >= %d); "
2180 "disabling LPIB delay counting\n",
2181 delay, azx_dev->period_bytes);
2182 delay = 0;
2183 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002184 }
2185 azx_dev->substream->runtime->delay =
2186 bytes_to_frames(azx_dev->substream->runtime, delay);
2187 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002188 return pos;
2189}
2190
2191static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2192{
2193 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2194 struct azx *chip = apcm->chip;
2195 struct azx_dev *azx_dev = get_azx_dev(substream);
2196 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002197 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002198}
2199
2200/*
2201 * Check whether the current DMA position is acceptable for updating
2202 * periods. Returns non-zero if it's OK.
2203 *
2204 * Many HD-audio controllers appear pretty inaccurate about
2205 * the update-IRQ timing. The IRQ is issued before actually the
2206 * data is processed. So, we need to process it afterwords in a
2207 * workqueue.
2208 */
2209static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2210{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002211 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002212 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002213 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002214
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002215 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2216 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002217 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002218
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002219 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002220 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002221
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002222 if (WARN_ONCE(!azx_dev->period_bytes,
2223 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002224 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002225 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002226 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2227 /* NG - it's below the first next period boundary */
2228 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002229 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002230 return 1; /* OK, it's fine */
2231}
2232
2233/*
2234 * The work for pending PCM period updates.
2235 */
2236static void azx_irq_pending_work(struct work_struct *work)
2237{
2238 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002239 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002240
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002241 if (!chip->irq_pending_warned) {
2242 printk(KERN_WARNING
2243 "hda-intel: IRQ timing workaround is activated "
2244 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2245 chip->card->number);
2246 chip->irq_pending_warned = 1;
2247 }
2248
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002249 for (;;) {
2250 pending = 0;
2251 spin_lock_irq(&chip->reg_lock);
2252 for (i = 0; i < chip->num_streams; i++) {
2253 struct azx_dev *azx_dev = &chip->azx_dev[i];
2254 if (!azx_dev->irq_pending ||
2255 !azx_dev->substream ||
2256 !azx_dev->running)
2257 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002258 ok = azx_position_ok(chip, azx_dev);
2259 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002260 azx_dev->irq_pending = 0;
2261 spin_unlock(&chip->reg_lock);
2262 snd_pcm_period_elapsed(azx_dev->substream);
2263 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002264 } else if (ok < 0) {
2265 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002266 } else
2267 pending++;
2268 }
2269 spin_unlock_irq(&chip->reg_lock);
2270 if (!pending)
2271 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002272 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002273 }
2274}
2275
2276/* clear irq_pending flags and assure no on-going workq */
2277static void azx_clear_irq_pending(struct azx *chip)
2278{
2279 int i;
2280
2281 spin_lock_irq(&chip->reg_lock);
2282 for (i = 0; i < chip->num_streams; i++)
2283 chip->azx_dev[i].irq_pending = 0;
2284 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285}
2286
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002287#ifdef CONFIG_X86
2288static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2289 struct vm_area_struct *area)
2290{
2291 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2292 struct azx *chip = apcm->chip;
2293 if (!azx_snoop(chip))
2294 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2295 return snd_pcm_lib_default_mmap(substream, area);
2296}
2297#else
2298#define azx_pcm_mmap NULL
2299#endif
2300
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002301static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 .open = azx_pcm_open,
2303 .close = azx_pcm_close,
2304 .ioctl = snd_pcm_lib_ioctl,
2305 .hw_params = azx_pcm_hw_params,
2306 .hw_free = azx_pcm_hw_free,
2307 .prepare = azx_pcm_prepare,
2308 .trigger = azx_pcm_trigger,
2309 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002310 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002311 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312};
2313
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002314static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315{
Takashi Iwai176d5332008-07-30 15:01:44 +02002316 struct azx_pcm *apcm = pcm->private_data;
2317 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002318 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002319 kfree(apcm);
2320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321}
2322
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002323#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2324
Takashi Iwai176d5332008-07-30 15:01:44 +02002325static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002326azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2327 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002329 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002330 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002332 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002333 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002334 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002336 list_for_each_entry(apcm, &chip->pcm_list, list) {
2337 if (apcm->pcm->device == pcm_dev) {
2338 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2339 return -EBUSY;
2340 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002341 }
2342 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2343 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2344 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345 &pcm);
2346 if (err < 0)
2347 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002348 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002349 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 if (apcm == NULL)
2351 return -ENOMEM;
2352 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002353 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355 pcm->private_data = apcm;
2356 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002357 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2358 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002359 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002360 cpcm->pcm = pcm;
2361 for (s = 0; s < 2; s++) {
2362 apcm->hinfo[s] = &cpcm->stream[s];
2363 if (cpcm->stream[s].substreams)
2364 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2365 }
2366 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002367 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2368 if (size > MAX_PREALLOC_SIZE)
2369 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002370 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002372 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 return 0;
2374}
2375
2376/*
2377 * mixer creation - all stuff is implemented in hda module
2378 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002379static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380{
2381 return snd_hda_build_controls(chip->bus);
2382}
2383
2384
2385/*
2386 * initialize SD streams
2387 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002388static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389{
2390 int i;
2391
2392 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002393 * assign the starting bdl address to each stream (device)
2394 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002396 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002397 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002398 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2400 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2401 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2402 azx_dev->sd_int_sta_mask = 1 << i;
2403 /* stream tag: must be non-zero and unique */
2404 azx_dev->index = i;
2405 azx_dev->stream_tag = i + 1;
2406 }
2407
2408 return 0;
2409}
2410
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002411static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2412{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002413 if (request_irq(chip->pci->irq, azx_interrupt,
2414 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002415 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002416 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2417 "disabling device\n", chip->pci->irq);
2418 if (do_disconnect)
2419 snd_card_disconnect(chip->card);
2420 return -1;
2421 }
2422 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002423 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002424 return 0;
2425}
2426
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Takashi Iwaicb53c622007-08-10 17:21:45 +02002428static void azx_stop_chip(struct azx *chip)
2429{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002430 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002431 return;
2432
2433 /* disable interrupts */
2434 azx_int_disable(chip);
2435 azx_int_clear(chip);
2436
2437 /* disable CORB/RIRB */
2438 azx_free_cmd_io(chip);
2439
2440 /* disable position buffer */
2441 azx_writel(chip, DPLBASE, 0);
2442 azx_writel(chip, DPUBASE, 0);
2443
2444 chip->initialized = 0;
2445}
2446
Takashi Iwai1d1a4562012-09-20 20:29:13 -07002447#ifdef CONFIG_SND_HDA_DSP_LOADER
2448/*
2449 * DSP loading code (e.g. for CA0132)
2450 */
2451
2452/* use the first stream for loading DSP */
2453static struct azx_dev *
2454azx_get_dsp_loader_dev(struct azx *chip)
2455{
2456 return &chip->azx_dev[chip->playback_index_offset];
2457}
2458
2459static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
2460 unsigned int byte_size,
2461 struct snd_dma_buffer *bufp)
2462{
2463 u32 *bdl;
2464 struct azx *chip = bus->private_data;
2465 struct azx_dev *azx_dev;
2466 int err;
2467
2468 if (snd_hda_lock_devices(bus))
2469 return -EBUSY;
2470
2471 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
2472 snd_dma_pci_data(chip->pci),
2473 byte_size, bufp);
2474 if (err < 0)
2475 goto error;
2476
2477 azx_dev = azx_get_dsp_loader_dev(chip);
2478 azx_dev->bufsize = byte_size;
2479 azx_dev->period_bytes = byte_size;
2480 azx_dev->format_val = format;
2481
2482 azx_stream_reset(chip, azx_dev);
2483
2484 /* reset BDL address */
2485 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2486 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2487
2488 azx_dev->frags = 0;
2489 bdl = (u32 *)azx_dev->bdl.area;
2490 err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
2491 if (err < 0)
2492 goto error;
2493
2494 azx_setup_controller(chip, azx_dev);
2495 return azx_dev->stream_tag;
2496
2497 error:
2498 snd_hda_unlock_devices(bus);
2499 return err;
2500}
2501
2502static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
2503{
2504 struct azx *chip = bus->private_data;
2505 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2506
2507 if (start)
2508 azx_stream_start(chip, azx_dev);
2509 else
2510 azx_stream_stop(chip, azx_dev);
2511 azx_dev->running = start;
2512}
2513
2514static void azx_load_dsp_cleanup(struct hda_bus *bus,
2515 struct snd_dma_buffer *dmab)
2516{
2517 struct azx *chip = bus->private_data;
2518 struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
2519
2520 /* reset BDL address */
2521 azx_sd_writel(azx_dev, SD_BDLPL, 0);
2522 azx_sd_writel(azx_dev, SD_BDLPU, 0);
2523 azx_sd_writel(azx_dev, SD_CTL, 0);
2524 azx_dev->bufsize = 0;
2525 azx_dev->period_bytes = 0;
2526 azx_dev->format_val = 0;
2527
2528 snd_dma_free_pages(dmab);
2529
2530 snd_hda_unlock_devices(bus);
2531}
2532#endif /* CONFIG_SND_HDA_DSP_LOADER */
2533
Takashi Iwai83012a72012-08-24 18:38:08 +02002534#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002535/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002536static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002537{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002538 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002539
Takashi Iwai68467f52012-08-28 09:14:29 -07002540 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002541 pm_runtime_get_sync(&chip->pci->dev);
2542 else
2543 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002544}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002545
2546static DEFINE_MUTEX(card_list_lock);
2547static LIST_HEAD(card_list);
2548
2549static void azx_add_card_list(struct azx *chip)
2550{
2551 mutex_lock(&card_list_lock);
2552 list_add(&chip->list, &card_list);
2553 mutex_unlock(&card_list_lock);
2554}
2555
2556static void azx_del_card_list(struct azx *chip)
2557{
2558 mutex_lock(&card_list_lock);
2559 list_del_init(&chip->list);
2560 mutex_unlock(&card_list_lock);
2561}
2562
2563/* trigger power-save check at writing parameter */
2564static int param_set_xint(const char *val, const struct kernel_param *kp)
2565{
2566 struct azx *chip;
2567 struct hda_codec *c;
2568 int prev = power_save;
2569 int ret = param_set_int(val, kp);
2570
2571 if (ret || prev == power_save)
2572 return ret;
2573
2574 mutex_lock(&card_list_lock);
2575 list_for_each_entry(chip, &card_list, list) {
2576 if (!chip->bus || chip->disabled)
2577 continue;
2578 list_for_each_entry(c, &chip->bus->codec_list, list)
2579 snd_hda_power_sync(c);
2580 }
2581 mutex_unlock(&card_list_lock);
2582 return 0;
2583}
2584#else
2585#define azx_add_card_list(chip) /* NOP */
2586#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002587#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002588
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002589#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002590/*
2591 * power management
2592 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002593static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002595 struct pci_dev *pci = to_pci_dev(dev);
2596 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002597 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002598 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599
Takashi Iwai421a1252005-11-17 16:11:09 +01002600 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002601 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002602 list_for_each_entry(p, &chip->pcm_list, list)
2603 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002604 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002605 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002606 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002607 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002608 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002609 chip->irq = -1;
2610 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002611 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002612 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002613 pci_disable_device(pci);
2614 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002615 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616 return 0;
2617}
2618
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002619static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002621 struct pci_dev *pci = to_pci_dev(dev);
2622 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002623 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002625 pci_set_power_state(pci, PCI_D0);
2626 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002627 if (pci_enable_device(pci) < 0) {
2628 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2629 "disabling device\n");
2630 snd_card_disconnect(card);
2631 return -EIO;
2632 }
2633 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002634 if (chip->msi)
2635 if (pci_enable_msi(pci) < 0)
2636 chip->msi = 0;
2637 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002638 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002639 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002640
Takashi Iwai7f308302012-05-08 16:52:23 +02002641 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002642
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002644 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645 return 0;
2646}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002647#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2648
2649#ifdef CONFIG_PM_RUNTIME
2650static int azx_runtime_suspend(struct device *dev)
2651{
2652 struct snd_card *card = dev_get_drvdata(dev);
2653 struct azx *chip = card->private_data;
2654
2655 if (!power_save_controller)
2656 return -EAGAIN;
2657
2658 azx_stop_chip(chip);
2659 azx_clear_irq_pending(chip);
2660 return 0;
2661}
2662
2663static int azx_runtime_resume(struct device *dev)
2664{
2665 struct snd_card *card = dev_get_drvdata(dev);
2666 struct azx *chip = card->private_data;
2667
2668 azx_init_pci(chip);
2669 azx_init_chip(chip, 1);
2670 return 0;
2671}
2672#endif /* CONFIG_PM_RUNTIME */
2673
2674#ifdef CONFIG_PM
2675static const struct dev_pm_ops azx_pm = {
2676 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2677 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2678};
2679
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002680#define AZX_PM_OPS &azx_pm
2681#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002682#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002683#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684
2685
2686/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002687 * reboot notifier for hang-up problem at power-down
2688 */
2689static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2690{
2691 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002692 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002693 azx_stop_chip(chip);
2694 return NOTIFY_OK;
2695}
2696
2697static void azx_notifier_register(struct azx *chip)
2698{
2699 chip->reboot_notifier.notifier_call = azx_halt;
2700 register_reboot_notifier(&chip->reboot_notifier);
2701}
2702
2703static void azx_notifier_unregister(struct azx *chip)
2704{
2705 if (chip->reboot_notifier.notifier_call)
2706 unregister_reboot_notifier(&chip->reboot_notifier);
2707}
2708
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002709static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2710static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2711
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002712#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002713static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2714
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002715static void azx_vs_set_state(struct pci_dev *pci,
2716 enum vga_switcheroo_state state)
2717{
2718 struct snd_card *card = pci_get_drvdata(pci);
2719 struct azx *chip = card->private_data;
2720 bool disabled;
2721
2722 if (chip->init_failed)
2723 return;
2724
2725 disabled = (state == VGA_SWITCHEROO_OFF);
2726 if (chip->disabled == disabled)
2727 return;
2728
2729 if (!chip->bus) {
2730 chip->disabled = disabled;
2731 if (!disabled) {
2732 snd_printk(KERN_INFO SFX
2733 "%s: Start delayed initialization\n",
2734 pci_name(chip->pci));
2735 if (azx_first_init(chip) < 0 ||
2736 azx_probe_continue(chip) < 0) {
2737 snd_printk(KERN_ERR SFX
2738 "%s: initialization error\n",
2739 pci_name(chip->pci));
2740 chip->init_failed = true;
2741 }
2742 }
2743 } else {
2744 snd_printk(KERN_INFO SFX
2745 "%s %s via VGA-switcheroo\n",
2746 disabled ? "Disabling" : "Enabling",
2747 pci_name(chip->pci));
2748 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002749 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002750 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002751 if (snd_hda_lock_devices(chip->bus))
2752 snd_printk(KERN_WARNING SFX
2753 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002754 } else {
2755 snd_hda_unlock_devices(chip->bus);
2756 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002757 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002758 }
2759 }
2760}
2761
2762static bool azx_vs_can_switch(struct pci_dev *pci)
2763{
2764 struct snd_card *card = pci_get_drvdata(pci);
2765 struct azx *chip = card->private_data;
2766
2767 if (chip->init_failed)
2768 return false;
2769 if (chip->disabled || !chip->bus)
2770 return true;
2771 if (snd_hda_lock_devices(chip->bus))
2772 return false;
2773 snd_hda_unlock_devices(chip->bus);
2774 return true;
2775}
2776
2777static void __devinit init_vga_switcheroo(struct azx *chip)
2778{
2779 struct pci_dev *p = get_bound_vga(chip->pci);
2780 if (p) {
2781 snd_printk(KERN_INFO SFX
2782 "%s: Handle VGA-switcheroo audio client\n",
2783 pci_name(chip->pci));
2784 chip->use_vga_switcheroo = 1;
2785 pci_dev_put(p);
2786 }
2787}
2788
2789static const struct vga_switcheroo_client_ops azx_vs_ops = {
2790 .set_gpu_state = azx_vs_set_state,
2791 .can_switch = azx_vs_can_switch,
2792};
2793
2794static int __devinit register_vga_switcheroo(struct azx *chip)
2795{
Takashi Iwai128960a2012-10-12 17:28:18 +02002796 int err;
2797
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002798 if (!chip->use_vga_switcheroo)
2799 return 0;
2800 /* FIXME: currently only handling DIS controller
2801 * is there any machine with two switchable HDMI audio controllers?
2802 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002803 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002804 VGA_SWITCHEROO_DIS,
2805 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002806 if (err < 0)
2807 return err;
2808 chip->vga_switcheroo_registered = 1;
2809 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002810}
2811#else
2812#define init_vga_switcheroo(chip) /* NOP */
2813#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002814#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002815#endif /* SUPPORT_VGA_SWITCHER */
2816
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002817/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 * destructor
2819 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002820static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002822 int i;
2823
Takashi Iwai65fcd412012-08-14 17:13:32 +02002824 azx_del_card_list(chip);
2825
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002826 azx_notifier_unregister(chip);
2827
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002828 if (use_vga_switcheroo(chip)) {
2829 if (chip->disabled && chip->bus)
2830 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002831 if (chip->vga_switcheroo_registered)
2832 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002833 }
2834
Takashi Iwaice43fba2005-05-30 20:33:44 +02002835 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002836 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002837 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002839 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840 }
2841
Jeff Garzikf000fd82008-04-22 13:50:34 +02002842 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002844 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002845 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002846 if (chip->remap_addr)
2847 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002849 if (chip->azx_dev) {
2850 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002851 if (chip->azx_dev[i].bdl.area) {
2852 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002853 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002854 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002855 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002856 if (chip->rb.area) {
2857 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002859 }
2860 if (chip->posbuf.area) {
2861 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002863 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002864 if (chip->region_requested)
2865 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002867 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002868#ifdef CONFIG_SND_HDA_PATCH_LOADER
2869 if (chip->fw)
2870 release_firmware(chip->fw);
2871#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 kfree(chip);
2873
2874 return 0;
2875}
2876
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002877static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878{
2879 return azx_free(device->device_data);
2880}
2881
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002882#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883/*
Takashi Iwai91219472012-04-26 12:13:25 +02002884 * Check of disabled HDMI controller by vga-switcheroo
2885 */
2886static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2887{
2888 struct pci_dev *p;
2889
2890 /* check only discrete GPU */
2891 switch (pci->vendor) {
2892 case PCI_VENDOR_ID_ATI:
2893 case PCI_VENDOR_ID_AMD:
2894 case PCI_VENDOR_ID_NVIDIA:
2895 if (pci->devfn == 1) {
2896 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2897 pci->bus->number, 0);
2898 if (p) {
2899 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2900 return p;
2901 pci_dev_put(p);
2902 }
2903 }
2904 break;
2905 }
2906 return NULL;
2907}
2908
2909static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2910{
2911 bool vga_inactive = false;
2912 struct pci_dev *p = get_bound_vga(pci);
2913
2914 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002915 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002916 vga_inactive = true;
2917 pci_dev_put(p);
2918 }
2919 return vga_inactive;
2920}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002921#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002922
2923/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002924 * white/black-listing for position_fix
2925 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002926static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002927 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2928 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002929 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002930 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002931 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002932 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002933 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002934 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002935 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002936 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002937 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002938 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002939 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002940 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002941 {}
2942};
2943
2944static int __devinit check_position_fix(struct azx *chip, int fix)
2945{
2946 const struct snd_pci_quirk *q;
2947
Takashi Iwaic673ba12009-03-17 07:49:14 +01002948 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002949 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002950 case POS_FIX_LPIB:
2951 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002952 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002953 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002954 return fix;
2955 }
2956
Takashi Iwaic673ba12009-03-17 07:49:14 +01002957 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2958 if (q) {
2959 printk(KERN_INFO
2960 "hda_intel: position_fix set to %d "
2961 "for device %04x:%04x\n",
2962 q->value, q->subvendor, q->subdevice);
2963 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002964 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002965
2966 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002967 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2968 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002969 return POS_FIX_VIACOMBO;
2970 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002971 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2972 snd_printd(SFX "Using LPIB position fix\n");
2973 return POS_FIX_LPIB;
2974 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002975 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002976}
2977
2978/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002979 * black-lists for probe_mask
2980 */
2981static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2982 /* Thinkpad often breaks the controller communication when accessing
2983 * to the non-working (or non-existing) modem codec slot.
2984 */
2985 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2986 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2987 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002988 /* broken BIOS */
2989 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002990 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2991 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002992 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002993 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002994 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002995 /* WinFast VP200 H (Teradici) user reported broken communication */
2996 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002997 {}
2998};
2999
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003000#define AZX_FORCE_CODEC_MASK 0x100
3001
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003002static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003003{
3004 const struct snd_pci_quirk *q;
3005
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003006 chip->codec_probe_mask = probe_mask[dev];
3007 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003008 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3009 if (q) {
3010 printk(KERN_INFO
3011 "hda_intel: probe_mask set to 0x%x "
3012 "for device %04x:%04x\n",
3013 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003014 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003015 }
3016 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003017
3018 /* check forced option */
3019 if (chip->codec_probe_mask != -1 &&
3020 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3021 chip->codec_mask = chip->codec_probe_mask & 0xff;
3022 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3023 chip->codec_mask);
3024 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003025}
3026
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003027/*
Takashi Iwai716238552009-09-28 13:14:04 +02003028 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003029 */
Takashi Iwai716238552009-09-28 13:14:04 +02003030static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003031 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003032 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003033 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003034 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003035 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003036 {}
3037};
3038
3039static void __devinit check_msi(struct azx *chip)
3040{
3041 const struct snd_pci_quirk *q;
3042
Takashi Iwai716238552009-09-28 13:14:04 +02003043 if (enable_msi >= 0) {
3044 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003045 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003046 }
3047 chip->msi = 1; /* enable MSI as default */
3048 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003049 if (q) {
3050 printk(KERN_INFO
3051 "hda_intel: msi for device %04x:%04x set to %d\n",
3052 q->subvendor, q->subdevice, q->value);
3053 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003054 return;
3055 }
3056
3057 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003058 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3059 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003060 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003061 }
3062}
3063
Takashi Iwaia1585d72011-12-14 09:27:04 +01003064/* check the snoop mode availability */
3065static void __devinit azx_check_snoop_available(struct azx *chip)
3066{
3067 bool snoop = chip->snoop;
3068
3069 switch (chip->driver_type) {
3070 case AZX_DRIVER_VIA:
3071 /* force to non-snoop mode for a new VIA controller
3072 * when BIOS is set
3073 */
3074 if (snoop) {
3075 u8 val;
3076 pci_read_config_byte(chip->pci, 0x42, &val);
3077 if (!(val & 0x80) && chip->pci->revision == 0x30)
3078 snoop = false;
3079 }
3080 break;
3081 case AZX_DRIVER_ATIHDMI_NS:
3082 /* new ATI HDMI requires non-snoop */
3083 snoop = false;
3084 break;
3085 }
3086
3087 if (snoop != chip->snoop) {
3088 snd_printk(KERN_INFO SFX "Force to %s mode\n",
3089 snoop ? "snoop" : "non-snoop");
3090 chip->snoop = snoop;
3091 }
3092}
Takashi Iwai669ba272007-08-17 09:17:36 +02003093
3094/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095 * constructor
3096 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003097static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02003098 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003099 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003101 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102 .dev_free = azx_dev_free,
3103 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003104 struct azx *chip;
3105 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106
3107 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003108
Pavel Machek927fc862006-08-31 17:03:43 +02003109 err = pci_enable_device(pci);
3110 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111 return err;
3112
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003113 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003114 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
3116 pci_disable_device(pci);
3117 return -ENOMEM;
3118 }
3119
3120 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003121 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 chip->card = card;
3123 chip->pci = pci;
3124 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003125 chip->driver_caps = driver_caps;
3126 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003127 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003128 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003129 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003130 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003131 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003132 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003134 chip->position_fix[0] = chip->position_fix[1] =
3135 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003136 /* combo mode uses LPIB for playback */
3137 if (chip->position_fix[0] == POS_FIX_COMBO) {
3138 chip->position_fix[0] = POS_FIX_LPIB;
3139 chip->position_fix[1] = POS_FIX_AUTO;
3140 }
3141
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003142 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003143
Takashi Iwai27346162006-01-12 18:28:44 +01003144 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003145 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003146 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003147
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003148 if (bdl_pos_adj[dev] < 0) {
3149 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003150 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003151 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003152 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003153 break;
3154 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003155 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003156 break;
3157 }
3158 }
3159
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003160 if (check_hdmi_disabled(pci)) {
3161 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3162 pci_name(pci));
3163 if (use_vga_switcheroo(chip)) {
3164 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3165 chip->disabled = true;
3166 goto ok;
3167 }
3168 kfree(chip);
3169 pci_disable_device(pci);
3170 return -ENXIO;
3171 }
3172
3173 err = azx_first_init(chip);
3174 if (err < 0) {
3175 azx_free(chip);
3176 return err;
3177 }
3178
3179 ok:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003180 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3181 if (err < 0) {
3182 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3183 azx_free(chip);
3184 return err;
3185 }
3186
3187 *rchip = chip;
3188 return 0;
3189}
3190
3191static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3192{
3193 int dev = chip->dev_index;
3194 struct pci_dev *pci = chip->pci;
3195 struct snd_card *card = chip->card;
3196 int i, err;
3197 unsigned short gcap;
3198
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003199#if BITS_PER_LONG != 64
3200 /* Fix up base address on ULI M5461 */
3201 if (chip->driver_type == AZX_DRIVER_ULI) {
3202 u16 tmp3;
3203 pci_read_config_word(pci, 0x40, &tmp3);
3204 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3205 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3206 }
3207#endif
3208
Pavel Machek927fc862006-08-31 17:03:43 +02003209 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003210 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003212 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213
Pavel Machek927fc862006-08-31 17:03:43 +02003214 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003215 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003216 if (chip->remap_addr == NULL) {
3217 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003218 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219 }
3220
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003221 if (chip->msi)
3222 if (pci_enable_msi(pci) < 0)
3223 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003224
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003225 if (azx_acquire_irq(chip, 0) < 0)
3226 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227
3228 pci_set_master(pci);
3229 synchronize_irq(chip->irq);
3230
Tobin Davisbcd72002008-01-15 11:23:55 +01003231 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003232 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003233
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003234 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003235 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003236 struct pci_dev *p_smbus;
3237 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3238 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3239 NULL);
3240 if (p_smbus) {
3241 if (p_smbus->revision < 0x30)
3242 gcap &= ~ICH6_GCAP_64OK;
3243 pci_dev_put(p_smbus);
3244 }
3245 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003246
Takashi Iwai9477c582011-05-25 09:11:37 +02003247 /* disable 64bit DMA address on some devices */
3248 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3249 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003250 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003251 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003252
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003253 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003254 if (align_buffer_size >= 0)
3255 chip->align_buffer_size = !!align_buffer_size;
3256 else {
3257 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3258 chip->align_buffer_size = 0;
3259 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3260 chip->align_buffer_size = 1;
3261 else
3262 chip->align_buffer_size = 1;
3263 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003264
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003265 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003266 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003267 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003268 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003269 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3270 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003271 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003272
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003273 /* read number of streams from GCAP register instead of using
3274 * hardcoded value
3275 */
3276 chip->capture_streams = (gcap >> 8) & 0x0f;
3277 chip->playback_streams = (gcap >> 12) & 0x0f;
3278 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003279 /* gcap didn't give any info, switching to old method */
3280
3281 switch (chip->driver_type) {
3282 case AZX_DRIVER_ULI:
3283 chip->playback_streams = ULI_NUM_PLAYBACK;
3284 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003285 break;
3286 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003287 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003288 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3289 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003290 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003291 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003292 default:
3293 chip->playback_streams = ICH6_NUM_PLAYBACK;
3294 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003295 break;
3296 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003297 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003298 chip->capture_index_offset = 0;
3299 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003300 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003301 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3302 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003303 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003304 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003305 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003306 }
3307
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003308 for (i = 0; i < chip->num_streams; i++) {
3309 /* allocate memory for the BDL for each stream */
3310 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3311 snd_dma_pci_data(chip->pci),
3312 BDL_SIZE, &chip->azx_dev[i].bdl);
3313 if (err < 0) {
3314 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003315 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003316 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003317 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003319 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003320 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3321 snd_dma_pci_data(chip->pci),
3322 chip->num_streams * 8, &chip->posbuf);
3323 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003324 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003325 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003327 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328 /* allocate CORB/RIRB */
Takashi Iwai817408612009-05-26 15:22:00 +02003329 err = azx_alloc_cmd_io(chip);
3330 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003331 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332
3333 /* initialize streams */
3334 azx_init_stream(chip);
3335
3336 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003337 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003338 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339
3340 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003341 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003342 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003343 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344 }
3345
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003346 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003347 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3348 sizeof(card->shortname));
3349 snprintf(card->longname, sizeof(card->longname),
3350 "%s at 0x%lx irq %i",
3351 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003352
Linus Torvalds1da177e2005-04-16 15:20:36 -07003353 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354}
3355
Takashi Iwaicb53c622007-08-10 17:21:45 +02003356static void power_down_all_codecs(struct azx *chip)
3357{
Takashi Iwai83012a72012-08-24 18:38:08 +02003358#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003359 /* The codecs were powered up in snd_hda_codec_new().
3360 * Now all initialization done, so turn them down if possible
3361 */
3362 struct hda_codec *codec;
3363 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3364 snd_hda_power_down(codec);
3365 }
3366#endif
3367}
3368
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003369#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003370/* callback from request_firmware_nowait() */
3371static void azx_firmware_cb(const struct firmware *fw, void *context)
3372{
3373 struct snd_card *card = context;
3374 struct azx *chip = card->private_data;
3375 struct pci_dev *pci = chip->pci;
3376
3377 if (!fw) {
3378 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3379 goto error;
3380 }
3381
3382 chip->fw = fw;
3383 if (!chip->disabled) {
3384 /* continue probing */
3385 if (azx_probe_continue(chip))
3386 goto error;
3387 }
3388 return; /* OK */
3389
3390 error:
3391 snd_card_free(card);
3392 pci_set_drvdata(pci, NULL);
3393}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003394#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003395
Takashi Iwaid01ce992007-07-27 16:52:19 +02003396static int __devinit azx_probe(struct pci_dev *pci,
3397 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003399 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003400 struct snd_card *card;
3401 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003402 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003403 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003405 if (dev >= SNDRV_CARDS)
3406 return -ENODEV;
3407 if (!enable[dev]) {
3408 dev++;
3409 return -ENOENT;
3410 }
3411
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003412 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3413 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003414 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003415 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003416 }
3417
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003418 snd_card_set_dev(card, &pci->dev);
3419
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003420 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003421 if (err < 0)
3422 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003423 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003424 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425
Takashi Iwai4918cda2012-08-09 12:33:28 +02003426#ifdef CONFIG_SND_HDA_PATCH_LOADER
3427 if (patch[dev] && *patch[dev]) {
3428 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3429 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003430 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3431 &pci->dev, GFP_KERNEL, card,
3432 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003433 if (err < 0)
3434 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003435 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003436 }
3437#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3438
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003439 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003440 err = azx_probe_continue(chip);
3441 if (err < 0)
3442 goto out_free;
3443 }
3444
3445 pci_set_drvdata(pci, card);
3446
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003447 if (pci_dev_run_wake(pci))
3448 pm_runtime_put_noidle(&pci->dev);
3449
Takashi Iwai128960a2012-10-12 17:28:18 +02003450 err = register_vga_switcheroo(chip);
3451 if (err < 0) {
3452 snd_printk(KERN_ERR SFX
3453 "Error registering VGA-switcheroo client\n");
3454 goto out_free;
3455 }
3456
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003457 dev++;
3458 return 0;
3459
3460out_free:
3461 snd_card_free(card);
3462 return err;
3463}
3464
3465static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3466{
3467 int dev = chip->dev_index;
3468 int err;
3469
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003470#ifdef CONFIG_SND_HDA_INPUT_BEEP
3471 chip->beep_mode = beep_mode[dev];
3472#endif
3473
Linus Torvalds1da177e2005-04-16 15:20:36 -07003474 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003475 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003476 if (err < 0)
3477 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003478#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003479 if (chip->fw) {
3480 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3481 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003482 if (err < 0)
3483 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003484 release_firmware(chip->fw); /* no longer needed */
3485 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003486 }
3487#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003488 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003489 err = azx_codec_configure(chip);
3490 if (err < 0)
3491 goto out_free;
3492 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003493
3494 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003495 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003496 if (err < 0)
3497 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498
3499 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003500 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003501 if (err < 0)
3502 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003504 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003505 if (err < 0)
3506 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507
Takashi Iwaicb53c622007-08-10 17:21:45 +02003508 chip->running = 1;
3509 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003510 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003511 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512
Takashi Iwai91219472012-04-26 12:13:25 +02003513 return 0;
3514
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003515out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003516 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003517 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003518}
3519
3520static void __devexit azx_remove(struct pci_dev *pci)
3521{
Takashi Iwai91219472012-04-26 12:13:25 +02003522 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003523
3524 if (pci_dev_run_wake(pci))
3525 pm_runtime_get_noresume(&pci->dev);
3526
Takashi Iwai91219472012-04-26 12:13:25 +02003527 if (card)
3528 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529 pci_set_drvdata(pci, NULL);
3530}
3531
3532/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003533static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003534 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003535 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003536 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003537 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasleycea310e2010-09-10 16:29:56 -07003538 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003539 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003540 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3541 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003542 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003543 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003544 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003545 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003546 /* Lynx Point */
3547 { PCI_DEVICE(0x8086, 0x8c20),
3548 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003549 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003550 /* Lynx Point-LP */
3551 { PCI_DEVICE(0x8086, 0x9c20),
3552 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003553 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003554 /* Lynx Point-LP */
3555 { PCI_DEVICE(0x8086, 0x9c21),
3556 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003557 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003558 /* Haswell */
3559 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003560 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003561 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003562 { PCI_DEVICE(0x8086, 0x0d0c),
3563 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003564 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003565 /* 5 Series/3400 */
3566 { PCI_DEVICE(0x8086, 0x3b56),
3567 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3568 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Takashi Iwai87218e92008-02-21 08:13:11 +01003569 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003570 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003571 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003572 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003573 { PCI_DEVICE(0x8086, 0x080a),
3574 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003575 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003576 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003577 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003578 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3579 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003580 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003581 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3582 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003583 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003584 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3585 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003586 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003587 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3588 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003589 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003590 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3591 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003592 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003593 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3594 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003595 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003596 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3597 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003598 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003599 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3600 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003601 /* Generic Intel */
3602 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3603 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3604 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003605 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003606 /* ATI SB 450/600/700/800/900 */
3607 { PCI_DEVICE(0x1002, 0x437b),
3608 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3609 { PCI_DEVICE(0x1002, 0x4383),
3610 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3611 /* AMD Hudson */
3612 { PCI_DEVICE(0x1022, 0x780d),
3613 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003614 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003615 { PCI_DEVICE(0x1002, 0x793b),
3616 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3617 { PCI_DEVICE(0x1002, 0x7919),
3618 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3619 { PCI_DEVICE(0x1002, 0x960f),
3620 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3621 { PCI_DEVICE(0x1002, 0x970f),
3622 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3623 { PCI_DEVICE(0x1002, 0xaa00),
3624 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3625 { PCI_DEVICE(0x1002, 0xaa08),
3626 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3627 { PCI_DEVICE(0x1002, 0xaa10),
3628 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3629 { PCI_DEVICE(0x1002, 0xaa18),
3630 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3631 { PCI_DEVICE(0x1002, 0xaa20),
3632 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3633 { PCI_DEVICE(0x1002, 0xaa28),
3634 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3635 { PCI_DEVICE(0x1002, 0xaa30),
3636 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3637 { PCI_DEVICE(0x1002, 0xaa38),
3638 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3639 { PCI_DEVICE(0x1002, 0xaa40),
3640 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3641 { PCI_DEVICE(0x1002, 0xaa48),
3642 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003643 { PCI_DEVICE(0x1002, 0x9902),
3644 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3645 { PCI_DEVICE(0x1002, 0xaaa0),
3646 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3647 { PCI_DEVICE(0x1002, 0xaaa8),
3648 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3649 { PCI_DEVICE(0x1002, 0xaab0),
3650 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003651 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003652 { PCI_DEVICE(0x1106, 0x3288),
3653 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003654 /* VIA GFX VT7122/VX900 */
3655 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3656 /* VIA GFX VT6122/VX11 */
3657 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003658 /* SIS966 */
3659 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3660 /* ULI M5461 */
3661 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3662 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003663 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3664 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3665 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003666 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003667 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003668 { PCI_DEVICE(0x6549, 0x1200),
3669 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003670 { PCI_DEVICE(0x6549, 0x2200),
3671 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003672 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003673 /* CTHDA chips */
3674 { PCI_DEVICE(0x1102, 0x0010),
3675 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3676 { PCI_DEVICE(0x1102, 0x0012),
3677 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003678#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3679 /* the following entry conflicts with snd-ctxfi driver,
3680 * as ctxfi driver mutates from HD-audio to native mode with
3681 * a special command sequence.
3682 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003683 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3684 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3685 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003686 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003687 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003688#else
3689 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003690 { PCI_DEVICE(0x1102, 0x0009),
3691 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003692 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003693#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003694 /* Vortex86MX */
3695 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003696 /* VMware HDAudio */
3697 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003698 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003699 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3700 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3701 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003702 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003703 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3704 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3705 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003706 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003707 { 0, }
3708};
3709MODULE_DEVICE_TABLE(pci, azx_ids);
3710
3711/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003712static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003713 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003714 .id_table = azx_ids,
3715 .probe = azx_probe,
3716 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003717 .driver = {
3718 .pm = AZX_PM_OPS,
3719 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003720};
3721
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003722module_pci_driver(azx_driver);