blob: 3a52f82b55232b9336b8fb9661437021d1b24f11 [file] [log] [blame]
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05301/*
2 * ALSA SoC Synopsys I2S Audio Layer
3 *
Rajeev Kumar22a4adf2013-06-11 09:29:08 +05304 * sound/soc/dwc/designware_i2s.c
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05305 *
6 * Copyright (C) 2010 ST Microelectronics
Rajeev Kumar9a302c32014-09-05 16:47:04 +05307 * Rajeev Kumar <rajeevkumar.linux@gmail.com>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05308 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
14#include <linux/clk.h>
15#include <linux/device.h>
16#include <linux/init.h>
17#include <linux/io.h>
18#include <linux/interrupt.h>
19#include <linux/module.h>
20#include <linux/slab.h>
21#include <sound/designware_i2s.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/soc.h>
Andrew Jackson0d274542014-12-30 10:55:48 +000025#include <sound/dmaengine_pcm.h>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053026
27/* common register for all channel */
28#define IER 0x000
29#define IRER 0x004
30#define ITER 0x008
31#define CER 0x00C
32#define CCR 0x010
33#define RXFFR 0x014
34#define TXFFR 0x018
35
36/* I2STxRxRegisters for all channels */
37#define LRBR_LTHR(x) (0x40 * x + 0x020)
38#define RRBR_RTHR(x) (0x40 * x + 0x024)
39#define RER(x) (0x40 * x + 0x028)
40#define TER(x) (0x40 * x + 0x02C)
41#define RCR(x) (0x40 * x + 0x030)
42#define TCR(x) (0x40 * x + 0x034)
43#define ISR(x) (0x40 * x + 0x038)
44#define IMR(x) (0x40 * x + 0x03C)
45#define ROR(x) (0x40 * x + 0x040)
46#define TOR(x) (0x40 * x + 0x044)
47#define RFCR(x) (0x40 * x + 0x048)
48#define TFCR(x) (0x40 * x + 0x04C)
49#define RFF(x) (0x40 * x + 0x050)
50#define TFF(x) (0x40 * x + 0x054)
51
52/* I2SCOMPRegisters */
53#define I2S_COMP_PARAM_2 0x01F0
54#define I2S_COMP_PARAM_1 0x01F4
55#define I2S_COMP_VERSION 0x01F8
56#define I2S_COMP_TYPE 0x01FC
57
Andrew Jacksonb226efe2014-12-30 10:55:45 +000058/*
59 * Component parameter register fields - define the I2S block's
60 * configuration.
61 */
62#define COMP1_TX_WORDSIZE_3(r) (((r) & GENMASK(27, 25)) >> 25)
63#define COMP1_TX_WORDSIZE_2(r) (((r) & GENMASK(24, 22)) >> 22)
64#define COMP1_TX_WORDSIZE_1(r) (((r) & GENMASK(21, 19)) >> 19)
65#define COMP1_TX_WORDSIZE_0(r) (((r) & GENMASK(18, 16)) >> 16)
66#define COMP1_TX_CHANNELS(r) (((r) & GENMASK(10, 9)) >> 9)
67#define COMP1_RX_CHANNELS(r) (((r) & GENMASK(8, 7)) >> 7)
68#define COMP1_RX_ENABLED(r) (((r) & BIT(6)) >> 6)
69#define COMP1_TX_ENABLED(r) (((r) & BIT(5)) >> 5)
70#define COMP1_MODE_EN(r) (((r) & BIT(4)) >> 4)
71#define COMP1_FIFO_DEPTH_GLOBAL(r) (((r) & GENMASK(3, 2)) >> 2)
72#define COMP1_APB_DATA_WIDTH(r) (((r) & GENMASK(1, 0)) >> 0)
73
74#define COMP2_RX_WORDSIZE_3(r) (((r) & GENMASK(12, 10)) >> 10)
75#define COMP2_RX_WORDSIZE_2(r) (((r) & GENMASK(9, 7)) >> 7)
76#define COMP2_RX_WORDSIZE_1(r) (((r) & GENMASK(5, 3)) >> 3)
77#define COMP2_RX_WORDSIZE_0(r) (((r) & GENMASK(2, 0)) >> 0)
78
79/* Number of entries in WORDSIZE and DATA_WIDTH parameter registers */
80#define COMP_MAX_WORDSIZE (1 << 3)
81#define COMP_MAX_DATA_WIDTH (1 << 2)
82
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053083#define MAX_CHANNEL_NUM 8
84#define MIN_CHANNEL_NUM 2
85
Andrew Jackson0d274542014-12-30 10:55:48 +000086union dw_i2s_snd_dma_data {
87 struct i2s_dma_data pd;
88 struct snd_dmaengine_dai_dma_data dt;
89};
90
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053091struct dw_i2s_dev {
92 void __iomem *i2s_base;
93 struct clk *clk;
94 int active;
95 unsigned int capability;
96 struct device *dev;
97
98 /* data related to DMA transfers b/w i2s and DMAC */
Andrew Jackson0d274542014-12-30 10:55:48 +000099 union dw_i2s_snd_dma_data play_dma_data;
100 union dw_i2s_snd_dma_data capture_dma_data;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530101 struct i2s_clk_config_data config;
102 int (*i2s_clk_cfg)(struct i2s_clk_config_data *config);
103};
104
Mark Brown6b4a21b2012-06-28 13:11:47 +0100105static inline void i2s_write_reg(void __iomem *io_base, int reg, u32 val)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530106{
107 writel(val, io_base + reg);
108}
109
Mark Brown6b4a21b2012-06-28 13:11:47 +0100110static inline u32 i2s_read_reg(void __iomem *io_base, int reg)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530111{
112 return readl(io_base + reg);
113}
114
115static inline void i2s_disable_channels(struct dw_i2s_dev *dev, u32 stream)
116{
117 u32 i = 0;
118
119 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
120 for (i = 0; i < 4; i++)
121 i2s_write_reg(dev->i2s_base, TER(i), 0);
122 } else {
123 for (i = 0; i < 4; i++)
124 i2s_write_reg(dev->i2s_base, RER(i), 0);
125 }
126}
127
128static inline void i2s_clear_irqs(struct dw_i2s_dev *dev, u32 stream)
129{
130 u32 i = 0;
131
132 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
133 for (i = 0; i < 4; i++)
134 i2s_write_reg(dev->i2s_base, TOR(i), 0);
135 } else {
136 for (i = 0; i < 4; i++)
137 i2s_write_reg(dev->i2s_base, ROR(i), 0);
138 }
139}
140
Mark Brown1520ffd2012-07-04 19:04:11 +0100141static void i2s_start(struct dw_i2s_dev *dev,
142 struct snd_pcm_substream *substream)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530143{
144
145 i2s_write_reg(dev->i2s_base, IER, 1);
146
147 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
148 i2s_write_reg(dev->i2s_base, ITER, 1);
149 else
150 i2s_write_reg(dev->i2s_base, IRER, 1);
151
152 i2s_write_reg(dev->i2s_base, CER, 1);
153}
154
155static void i2s_stop(struct dw_i2s_dev *dev,
156 struct snd_pcm_substream *substream)
157{
158 u32 i = 0, irq;
159
160 i2s_clear_irqs(dev, substream->stream);
161 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
162 i2s_write_reg(dev->i2s_base, ITER, 0);
163
164 for (i = 0; i < 4; i++) {
165 irq = i2s_read_reg(dev->i2s_base, IMR(i));
166 i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x30);
167 }
168 } else {
169 i2s_write_reg(dev->i2s_base, IRER, 0);
170
171 for (i = 0; i < 4; i++) {
172 irq = i2s_read_reg(dev->i2s_base, IMR(i));
173 i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x03);
174 }
175 }
176
177 if (!dev->active) {
178 i2s_write_reg(dev->i2s_base, CER, 0);
179 i2s_write_reg(dev->i2s_base, IER, 0);
180 }
181}
182
183static int dw_i2s_startup(struct snd_pcm_substream *substream,
184 struct snd_soc_dai *cpu_dai)
185{
186 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Andrew Jackson0d274542014-12-30 10:55:48 +0000187 union dw_i2s_snd_dma_data *dma_data = NULL;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530188
189 if (!(dev->capability & DWC_I2S_RECORD) &&
190 (substream->stream == SNDRV_PCM_STREAM_CAPTURE))
191 return -EINVAL;
192
193 if (!(dev->capability & DWC_I2S_PLAY) &&
194 (substream->stream == SNDRV_PCM_STREAM_PLAYBACK))
195 return -EINVAL;
196
197 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
198 dma_data = &dev->play_dma_data;
199 else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
200 dma_data = &dev->capture_dma_data;
201
202 snd_soc_dai_set_dma_data(cpu_dai, substream, (void *)dma_data);
203
204 return 0;
205}
206
207static int dw_i2s_hw_params(struct snd_pcm_substream *substream,
208 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
209{
210 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
211 struct i2s_clk_config_data *config = &dev->config;
212 u32 ccr, xfer_resolution, ch_reg, irq;
213 int ret;
214
215 switch (params_format(params)) {
216 case SNDRV_PCM_FORMAT_S16_LE:
217 config->data_width = 16;
218 ccr = 0x00;
219 xfer_resolution = 0x02;
220 break;
221
222 case SNDRV_PCM_FORMAT_S24_LE:
223 config->data_width = 24;
224 ccr = 0x08;
225 xfer_resolution = 0x04;
226 break;
227
228 case SNDRV_PCM_FORMAT_S32_LE:
229 config->data_width = 32;
230 ccr = 0x10;
231 xfer_resolution = 0x05;
232 break;
233
234 default:
235 dev_err(dev->dev, "designware-i2s: unsuppted PCM fmt");
236 return -EINVAL;
237 }
238
239 config->chan_nr = params_channels(params);
240
241 switch (config->chan_nr) {
242 case EIGHT_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530243 case SIX_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530244 case FOUR_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530245 case TWO_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530246 break;
247 default:
248 dev_err(dev->dev, "channel not supported\n");
Dan Carpenter0099d242013-01-25 09:43:43 +0300249 return -EINVAL;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530250 }
251
252 i2s_disable_channels(dev, substream->stream);
253
Andrew Jacksondb2c1f92014-12-19 16:18:06 +0000254 for (ch_reg = 0; ch_reg < (config->chan_nr / 2); ch_reg++) {
255 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
256 i2s_write_reg(dev->i2s_base, TCR(ch_reg),
257 xfer_resolution);
258 i2s_write_reg(dev->i2s_base, TFCR(ch_reg), 0x02);
259 irq = i2s_read_reg(dev->i2s_base, IMR(ch_reg));
260 i2s_write_reg(dev->i2s_base, IMR(ch_reg), irq & ~0x30);
261 i2s_write_reg(dev->i2s_base, TER(ch_reg), 1);
262 } else {
263 i2s_write_reg(dev->i2s_base, RCR(ch_reg),
264 xfer_resolution);
265 i2s_write_reg(dev->i2s_base, RFCR(ch_reg), 0x07);
266 irq = i2s_read_reg(dev->i2s_base, IMR(ch_reg));
267 i2s_write_reg(dev->i2s_base, IMR(ch_reg), irq & ~0x03);
268 i2s_write_reg(dev->i2s_base, RER(ch_reg), 1);
269 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530270 }
271
272 i2s_write_reg(dev->i2s_base, CCR, ccr);
273
274 config->sample_rate = params_rate(params);
275
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400276 if (dev->capability & DW_I2S_MASTER) {
277 if (dev->i2s_clk_cfg) {
278 ret = dev->i2s_clk_cfg(config);
279 if (ret < 0) {
280 dev_err(dev->dev, "runtime audio clk config fail\n");
281 return ret;
282 }
283 } else {
284 u32 bitclk = config->sample_rate *
285 config->data_width * 2;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530286
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400287 ret = clk_set_rate(dev->clk, bitclk);
288 if (ret) {
289 dev_err(dev->dev, "Can't set I2S clock rate: %d\n",
290 ret);
291 return ret;
292 }
Andrew Jackson0d274542014-12-30 10:55:48 +0000293 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530294 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530295 return 0;
296}
297
298static void dw_i2s_shutdown(struct snd_pcm_substream *substream,
299 struct snd_soc_dai *dai)
300{
301 snd_soc_dai_set_dma_data(dai, substream, NULL);
302}
303
Andrew Jackson3475c3d2014-12-19 16:18:05 +0000304static int dw_i2s_prepare(struct snd_pcm_substream *substream,
305 struct snd_soc_dai *dai)
306{
307 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
308
309 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
310 i2s_write_reg(dev->i2s_base, TXFFR, 1);
311 else
312 i2s_write_reg(dev->i2s_base, RXFFR, 1);
313
314 return 0;
315}
316
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530317static int dw_i2s_trigger(struct snd_pcm_substream *substream,
318 int cmd, struct snd_soc_dai *dai)
319{
320 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
321 int ret = 0;
322
323 switch (cmd) {
324 case SNDRV_PCM_TRIGGER_START:
325 case SNDRV_PCM_TRIGGER_RESUME:
326 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
327 dev->active++;
328 i2s_start(dev, substream);
329 break;
330
331 case SNDRV_PCM_TRIGGER_STOP:
332 case SNDRV_PCM_TRIGGER_SUSPEND:
333 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
334 dev->active--;
335 i2s_stop(dev, substream);
336 break;
337 default:
338 ret = -EINVAL;
339 break;
340 }
341 return ret;
342}
343
344static struct snd_soc_dai_ops dw_i2s_dai_ops = {
345 .startup = dw_i2s_startup,
346 .shutdown = dw_i2s_shutdown,
347 .hw_params = dw_i2s_hw_params,
Andrew Jackson3475c3d2014-12-19 16:18:05 +0000348 .prepare = dw_i2s_prepare,
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530349 .trigger = dw_i2s_trigger,
350};
351
Kuninori Morimoto92eaa322013-03-21 03:31:30 -0700352static const struct snd_soc_component_driver dw_i2s_component = {
353 .name = "dw-i2s",
354};
355
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530356#ifdef CONFIG_PM
357
358static int dw_i2s_suspend(struct snd_soc_dai *dai)
359{
360 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
361
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400362 if (dev->capability & DW_I2S_MASTER)
363 clk_disable(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530364 return 0;
365}
366
367static int dw_i2s_resume(struct snd_soc_dai *dai)
368{
369 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
370
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400371 if (dev->capability & DW_I2S_MASTER)
372 clk_enable(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530373 return 0;
374}
375
376#else
377#define dw_i2s_suspend NULL
378#define dw_i2s_resume NULL
379#endif
380
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000381/*
382 * The following tables allow a direct lookup of various parameters
383 * defined in the I2S block's configuration in terms of sound system
384 * parameters. Each table is sized to the number of entries possible
385 * according to the number of configuration bits describing an I2S
386 * block parameter.
387 */
388
Andrew Jackson0d274542014-12-30 10:55:48 +0000389/* Maximum bit resolution of a channel - not uniformly spaced */
390static const u32 fifo_width[COMP_MAX_WORDSIZE] = {
391 12, 16, 20, 24, 32, 0, 0, 0
392};
393
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000394/* Width of (DMA) bus */
395static const u32 bus_widths[COMP_MAX_DATA_WIDTH] = {
396 DMA_SLAVE_BUSWIDTH_1_BYTE,
397 DMA_SLAVE_BUSWIDTH_2_BYTES,
398 DMA_SLAVE_BUSWIDTH_4_BYTES,
399 DMA_SLAVE_BUSWIDTH_UNDEFINED
400};
401
402/* PCM format to support channel resolution */
403static const u32 formats[COMP_MAX_WORDSIZE] = {
404 SNDRV_PCM_FMTBIT_S16_LE,
405 SNDRV_PCM_FMTBIT_S16_LE,
406 SNDRV_PCM_FMTBIT_S24_LE,
407 SNDRV_PCM_FMTBIT_S24_LE,
408 SNDRV_PCM_FMTBIT_S32_LE,
409 0,
410 0,
411 0
412};
413
Andrew Jackson0d274542014-12-30 10:55:48 +0000414static int dw_configure_dai(struct dw_i2s_dev *dev,
Andrew Jacksonafa86032014-12-19 16:18:07 +0000415 struct snd_soc_dai_driver *dw_i2s_dai,
Andrew Jackson0d274542014-12-30 10:55:48 +0000416 unsigned int rates)
Andrew Jacksonafa86032014-12-19 16:18:07 +0000417{
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000418 /*
419 * Read component parameter registers to extract
420 * the I2S block's configuration.
421 */
422 u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
423 u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
Andrew Jackson0d274542014-12-30 10:55:48 +0000424 u32 idx;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000425
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000426 if (COMP1_TX_ENABLED(comp1)) {
Andrew Jacksonafa86032014-12-19 16:18:07 +0000427 dev_dbg(dev->dev, " designware: play supported\n");
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000428 idx = COMP1_TX_WORDSIZE_0(comp1);
429 if (WARN_ON(idx >= ARRAY_SIZE(formats)))
430 return -EINVAL;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000431 dw_i2s_dai->playback.channels_min = MIN_CHANNEL_NUM;
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000432 dw_i2s_dai->playback.channels_max =
433 1 << (COMP1_TX_CHANNELS(comp1) + 1);
434 dw_i2s_dai->playback.formats = formats[idx];
Andrew Jackson0d274542014-12-30 10:55:48 +0000435 dw_i2s_dai->playback.rates = rates;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000436 }
437
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000438 if (COMP1_RX_ENABLED(comp1)) {
Andrew Jacksonafa86032014-12-19 16:18:07 +0000439 dev_dbg(dev->dev, "designware: record supported\n");
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000440 idx = COMP2_RX_WORDSIZE_0(comp2);
441 if (WARN_ON(idx >= ARRAY_SIZE(formats)))
442 return -EINVAL;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000443 dw_i2s_dai->capture.channels_min = MIN_CHANNEL_NUM;
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000444 dw_i2s_dai->capture.channels_max =
445 1 << (COMP1_RX_CHANNELS(comp1) + 1);
446 dw_i2s_dai->capture.formats = formats[idx];
Andrew Jackson0d274542014-12-30 10:55:48 +0000447 dw_i2s_dai->capture.rates = rates;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000448 }
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000449
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400450 if (COMP1_MODE_EN(comp1)) {
451 dev_dbg(dev->dev, "designware: i2s master mode supported\n");
452 dev->capability |= DW_I2S_MASTER;
453 } else {
454 dev_dbg(dev->dev, "designware: i2s slave mode supported\n");
455 dev->capability |= DW_I2S_SLAVE;
456 }
457
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000458 return 0;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000459}
460
Andrew Jackson0d274542014-12-30 10:55:48 +0000461static int dw_configure_dai_by_pd(struct dw_i2s_dev *dev,
462 struct snd_soc_dai_driver *dw_i2s_dai,
463 struct resource *res,
464 const struct i2s_platform_data *pdata)
465{
466 u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
467 u32 idx = COMP1_APB_DATA_WIDTH(comp1);
468 int ret;
469
470 if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
471 return -EINVAL;
472
473 ret = dw_configure_dai(dev, dw_i2s_dai, pdata->snd_rates);
474 if (ret < 0)
475 return ret;
476
477 /* Set DMA slaves info */
478 dev->play_dma_data.pd.data = pdata->play_dma_data;
479 dev->capture_dma_data.pd.data = pdata->capture_dma_data;
480 dev->play_dma_data.pd.addr = res->start + I2S_TXDMA;
481 dev->capture_dma_data.pd.addr = res->start + I2S_RXDMA;
482 dev->play_dma_data.pd.max_burst = 16;
483 dev->capture_dma_data.pd.max_burst = 16;
484 dev->play_dma_data.pd.addr_width = bus_widths[idx];
485 dev->capture_dma_data.pd.addr_width = bus_widths[idx];
486 dev->play_dma_data.pd.filter = pdata->filter;
487 dev->capture_dma_data.pd.filter = pdata->filter;
488
489 return 0;
490}
491
492static int dw_configure_dai_by_dt(struct dw_i2s_dev *dev,
493 struct snd_soc_dai_driver *dw_i2s_dai,
494 struct resource *res)
495{
496 u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
497 u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
498 u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
499 u32 idx = COMP1_APB_DATA_WIDTH(comp1);
500 u32 idx2;
501 int ret;
502
503 if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
504 return -EINVAL;
505
506 ret = dw_configure_dai(dev, dw_i2s_dai, SNDRV_PCM_RATE_8000_192000);
507 if (ret < 0)
508 return ret;
509
510 if (COMP1_TX_ENABLED(comp1)) {
511 idx2 = COMP1_TX_WORDSIZE_0(comp1);
512
513 dev->capability |= DWC_I2S_PLAY;
514 dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
515 dev->play_dma_data.dt.addr_width = bus_widths[idx];
516 dev->play_dma_data.dt.chan_name = "TX";
517 dev->play_dma_data.dt.fifo_size = fifo_depth *
518 (fifo_width[idx2]) >> 8;
519 dev->play_dma_data.dt.maxburst = 16;
520 }
521 if (COMP1_RX_ENABLED(comp1)) {
522 idx2 = COMP2_RX_WORDSIZE_0(comp2);
523
524 dev->capability |= DWC_I2S_RECORD;
525 dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
526 dev->capture_dma_data.dt.addr_width = bus_widths[idx];
527 dev->capture_dma_data.dt.chan_name = "RX";
528 dev->capture_dma_data.dt.fifo_size = fifo_depth *
529 (fifo_width[idx2] >> 8);
530 dev->capture_dma_data.dt.maxburst = 16;
531 }
532
533 return 0;
534
535}
536
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530537static int dw_i2s_probe(struct platform_device *pdev)
538{
539 const struct i2s_platform_data *pdata = pdev->dev.platform_data;
540 struct dw_i2s_dev *dev;
541 struct resource *res;
542 int ret;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530543 struct snd_soc_dai_driver *dw_i2s_dai;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400544 const char *clk_id;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530545
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530546 dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
547 if (!dev) {
548 dev_warn(&pdev->dev, "kzalloc fail\n");
549 return -ENOMEM;
550 }
551
Andrew Jacksonb163be42014-12-03 16:38:46 +0000552 dw_i2s_dai = devm_kzalloc(&pdev->dev, sizeof(*dw_i2s_dai), GFP_KERNEL);
Andrew Jacksonbe334652014-12-12 09:25:00 +0000553 if (!dw_i2s_dai)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530554 return -ENOMEM;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530555
Andrew Jacksonb163be42014-12-03 16:38:46 +0000556 dw_i2s_dai->ops = &dw_i2s_dai_ops;
557 dw_i2s_dai->suspend = dw_i2s_suspend;
558 dw_i2s_dai->resume = dw_i2s_resume;
559
560 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Andrew Jacksonb163be42014-12-03 16:38:46 +0000561 dev->i2s_base = devm_ioremap_resource(&pdev->dev, res);
Andrew Jacksonbe334652014-12-12 09:25:00 +0000562 if (IS_ERR(dev->i2s_base))
Andrew Jacksonb163be42014-12-03 16:38:46 +0000563 return PTR_ERR(dev->i2s_base);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530564
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530565 dev->dev = &pdev->dev;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400566
Andrew Jackson0d274542014-12-30 10:55:48 +0000567 if (pdata) {
Andrew Jackson0d274542014-12-30 10:55:48 +0000568 dev->capability = pdata->cap;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400569 clk_id = NULL;
570 ret = dw_configure_dai_by_pd(dev, dw_i2s_dai, res, pdata);
Andrew Jackson0d274542014-12-30 10:55:48 +0000571 } else {
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400572 clk_id = "i2sclk";
Andrew Jackson0d274542014-12-30 10:55:48 +0000573 ret = dw_configure_dai_by_dt(dev, dw_i2s_dai, res);
Andrew Jackson0d274542014-12-30 10:55:48 +0000574 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530575 if (ret < 0)
Andrew Jacksona56257c62014-12-30 10:55:43 +0000576 return ret;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530577
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400578 if (dev->capability & DW_I2S_MASTER) {
579 if (pdata) {
580 dev->i2s_clk_cfg = pdata->i2s_clk_cfg;
581 if (!dev->i2s_clk_cfg) {
582 dev_err(&pdev->dev, "no clock configure method\n");
583 return -ENODEV;
584 }
585 }
586 dev->clk = devm_clk_get(&pdev->dev, clk_id);
587
588 if (IS_ERR(dev->clk))
589 return PTR_ERR(dev->clk);
590
591 ret = clk_prepare_enable(dev->clk);
592 if (ret < 0)
593 return ret;
594 }
595
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530596 dev_set_drvdata(&pdev->dev, dev);
Andrew Jackson758c2de2014-12-30 10:55:46 +0000597 ret = devm_snd_soc_register_component(&pdev->dev, &dw_i2s_component,
Kuninori Morimoto92eaa322013-03-21 03:31:30 -0700598 dw_i2s_dai, 1);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530599 if (ret != 0) {
600 dev_err(&pdev->dev, "not able to register dai\n");
Fabio Estevame925a6b12013-08-26 09:25:15 -0300601 goto err_clk_disable;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530602 }
603
Andrew Jackson0d274542014-12-30 10:55:48 +0000604 if (!pdata) {
605 ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
606 if (ret) {
607 dev_err(&pdev->dev,
608 "Could not register PCM: %d\n", ret);
609 goto err_clk_disable;
610 }
611 }
612
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530613 return 0;
614
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530615err_clk_disable:
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400616 if (dev->capability & DW_I2S_MASTER)
617 clk_disable_unprepare(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530618 return ret;
619}
620
621static int dw_i2s_remove(struct platform_device *pdev)
622{
623 struct dw_i2s_dev *dev = dev_get_drvdata(&pdev->dev);
624
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400625 if (dev->capability & DW_I2S_MASTER)
626 clk_disable_unprepare(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530627
628 return 0;
629}
630
Andrew Jackson0d274542014-12-30 10:55:48 +0000631#ifdef CONFIG_OF
632static const struct of_device_id dw_i2s_of_match[] = {
633 { .compatible = "snps,designware-i2s", },
634 {},
635};
636
637MODULE_DEVICE_TABLE(of, dw_i2s_of_match);
638#endif
639
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530640static struct platform_driver dw_i2s_driver = {
641 .probe = dw_i2s_probe,
642 .remove = dw_i2s_remove,
643 .driver = {
644 .name = "designware-i2s",
Andrew Jackson0d274542014-12-30 10:55:48 +0000645 .of_match_table = of_match_ptr(dw_i2s_of_match),
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530646 },
647};
648
649module_platform_driver(dw_i2s_driver);
650
Rajeev Kumarb794dbc2014-09-09 12:27:19 +0530651MODULE_AUTHOR("Rajeev Kumar <rajeevkumar.linux@gmail.com>");
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530652MODULE_DESCRIPTION("DESIGNWARE I2S SoC Interface");
653MODULE_LICENSE("GPL");
654MODULE_ALIAS("platform:designware_i2s");