Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
David Gibson | 8882a4d | 2005-11-09 13:38:01 +1100 | [diff] [blame] | 2 | * This control block defines the PACA which defines the processor |
| 3 | * specific data for each logical processor on the system. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * There are some pointers defined that are utilized by PLIC. |
| 5 | * |
| 6 | * C 2001 PPC 64 Team, IBM Corp |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License |
| 10 | * as published by the Free Software Foundation; either version |
| 11 | * 2 of the License, or (at your option) any later version. |
David Gibson | 8882a4d | 2005-11-09 13:38:01 +1100 | [diff] [blame] | 12 | */ |
| 13 | #ifndef _ASM_POWERPC_PACA_H |
| 14 | #define _ASM_POWERPC_PACA_H |
Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 15 | #ifdef __KERNEL__ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | |
Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 17 | #ifdef CONFIG_PPC64 |
| 18 | |
Michael Neuling | 2fc251a | 2015-12-11 09:34:42 +1100 | [diff] [blame] | 19 | #include <linux/string.h> |
Benjamin Herrenschmidt | dce6670 | 2009-07-23 23:15:42 +0000 | [diff] [blame] | 20 | #include <asm/types.h> |
| 21 | #include <asm/lppaca.h> |
| 22 | #include <asm/mmu.h> |
| 23 | #include <asm/page.h> |
| 24 | #include <asm/exception-64e.h> |
Alexander Graf | 7e57cba | 2010-01-08 02:58:03 +0100 | [diff] [blame] | 25 | #ifdef CONFIG_KVM_BOOK3S_64_HANDLER |
Alexander Graf | 2191d65 | 2010-04-16 00:11:32 +0200 | [diff] [blame] | 26 | #include <asm/kvm_book3s_asm.h> |
Alexander Graf | 7e57cba | 2010-01-08 02:58:03 +0100 | [diff] [blame] | 27 | #endif |
Christophe Leroy | c223c90 | 2016-05-17 08:33:46 +0200 | [diff] [blame] | 28 | #include <asm/accounting.h> |
Mahesh Salgaonkar | fd7bacb | 2016-05-15 09:44:26 +0530 | [diff] [blame] | 29 | #include <asm/hmi.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | |
| 31 | register struct paca_struct *local_paca asm("r13"); |
Hugh Dickins | 048c8bc | 2006-11-01 05:44:54 +1100 | [diff] [blame] | 32 | |
| 33 | #if defined(CONFIG_DEBUG_PREEMPT) && defined(CONFIG_SMP) |
| 34 | extern unsigned int debug_smp_processor_id(void); /* from linux/smp.h */ |
| 35 | /* |
| 36 | * Add standard checks that preemption cannot occur when using get_paca(): |
| 37 | * otherwise the paca_struct it points to may be the wrong one just after. |
| 38 | */ |
| 39 | #define get_paca() ((void) debug_smp_processor_id(), local_paca) |
| 40 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #define get_paca() local_paca |
Hugh Dickins | 048c8bc | 2006-11-01 05:44:54 +1100 | [diff] [blame] | 42 | #endif |
| 43 | |
David Gibson | 3356bb9f7 | 2006-01-13 10:26:42 +1100 | [diff] [blame] | 44 | #define get_lppaca() (get_paca()->lppaca_ptr) |
Michael Neuling | 2f6093c | 2006-08-07 16:19:19 +1000 | [diff] [blame] | 45 | #define get_slb_shadow() (get_paca()->slb_shadow_ptr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | |
| 47 | struct task_struct; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
| 49 | /* |
| 50 | * Defines the layout of the paca. |
| 51 | * |
| 52 | * This structure is not directly accessed by firmware or the service |
Stephen Rothwell | 30ff2e8 | 2008-04-10 16:43:47 +1000 | [diff] [blame] | 53 | * processor. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | */ |
| 55 | struct paca_struct { |
Benjamin Herrenschmidt | 91c60b5 | 2009-06-02 21:17:41 +0000 | [diff] [blame] | 56 | #ifdef CONFIG_PPC_BOOK3S |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | /* |
| 58 | * Because hw_cpu_id, unlike other paca fields, is accessed |
| 59 | * routinely from other CPUs (from the IRQ code), we stick to |
| 60 | * read-only (after boot) fields in the first cacheline to |
| 61 | * avoid cacheline bouncing. |
| 62 | */ |
| 63 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | struct lppaca *lppaca_ptr; /* Pointer to LpPaca for PLIC */ |
Benjamin Herrenschmidt | 91c60b5 | 2009-06-02 21:17:41 +0000 | [diff] [blame] | 65 | #endif /* CONFIG_PPC_BOOK3S */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | /* |
Jon Mason | 2ef9481 | 2006-01-23 10:58:20 -0600 | [diff] [blame] | 67 | * MAGIC: the spinlock functions in arch/powerpc/lib/locks.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | * load lock_token and paca_index with a single lwz |
| 69 | * instruction. They must travel together and be properly |
| 70 | * aligned. |
| 71 | */ |
Anton Blanchard | 54bb7f4 | 2013-08-07 02:01:51 +1000 | [diff] [blame] | 72 | #ifdef __BIG_ENDIAN__ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | u16 lock_token; /* Constant 0x8000, used in locks */ |
| 74 | u16 paca_index; /* Logical processor number */ |
Anton Blanchard | 54bb7f4 | 2013-08-07 02:01:51 +1000 | [diff] [blame] | 75 | #else |
| 76 | u16 paca_index; /* Logical processor number */ |
| 77 | u16 lock_token; /* Constant 0x8000, used in locks */ |
| 78 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | u64 kernel_toc; /* Kernel TOC address */ |
Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 81 | u64 kernelbase; /* Base address of kernel */ |
| 82 | u64 kernel_msr; /* MSR while running in kernel */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | void *emergency_sp; /* pointer to emergency stack */ |
Anton Blanchard | 7a0268f | 2006-01-11 13:16:44 +1100 | [diff] [blame] | 84 | u64 data_offset; /* per cpu data offset */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | s16 hw_cpu_id; /* Physical processor number */ |
| 86 | u8 cpu_start; /* At startup, processor spins until */ |
| 87 | /* this becomes non-zero. */ |
Michael Neuling | 1fc711f | 2010-05-13 19:40:11 +0000 | [diff] [blame] | 88 | u8 kexec_state; /* set when kexec down has irqs off */ |
Benjamin Herrenschmidt | 91c60b5 | 2009-06-02 21:17:41 +0000 | [diff] [blame] | 89 | #ifdef CONFIG_PPC_STD_MMU_64 |
Stephen Rothwell | e91948f | 2007-03-16 17:47:07 +1100 | [diff] [blame] | 90 | struct slb_shadow *slb_shadow_ptr; |
Paul Mackerras | cf9efce | 2010-08-26 19:56:43 +0000 | [diff] [blame] | 91 | struct dtl_entry *dispatch_log; |
| 92 | struct dtl_entry *dispatch_log_end; |
Sam bobroff | 1739ea9 | 2014-05-21 16:32:38 +1000 | [diff] [blame] | 93 | #endif /* CONFIG_PPC_STD_MMU_64 */ |
| 94 | u64 dscr_default; /* per-CPU default DSCR */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | |
Sam bobroff | 1739ea9 | 2014-05-21 16:32:38 +1000 | [diff] [blame] | 96 | #ifdef CONFIG_PPC_STD_MMU_64 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | /* |
| 98 | * Now, starting in cacheline 2, the exception save areas |
| 99 | */ |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 100 | /* used for most interrupts/exceptions */ |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 101 | u64 exgen[13] __attribute__((aligned(0x80))); |
Michael Neuling | bc2e6c6 | 2013-08-13 15:54:52 +1000 | [diff] [blame] | 102 | u64 exslb[13]; /* used for SLB/segment table misses |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 103 | * on the linear mapping */ |
Benjamin Herrenschmidt | 91c60b5 | 2009-06-02 21:17:41 +0000 | [diff] [blame] | 104 | /* SLB related definitions */ |
Paul Mackerras | bf72aeb | 2006-06-15 10:45:18 +1000 | [diff] [blame] | 105 | u16 vmalloc_sllp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | u16 slb_cache_ptr; |
Aneesh Kumar K.V | 735cafc | 2012-09-10 02:52:54 +0000 | [diff] [blame] | 107 | u32 slb_cache[SLB_CACHE_ENTRIES]; |
Benjamin Herrenschmidt | 91c60b5 | 2009-06-02 21:17:41 +0000 | [diff] [blame] | 108 | #endif /* CONFIG_PPC_STD_MMU_64 */ |
| 109 | |
Benjamin Herrenschmidt | dce6670 | 2009-07-23 23:15:42 +0000 | [diff] [blame] | 110 | #ifdef CONFIG_PPC_BOOK3E |
Kevin Hao | 016f8cf | 2015-03-10 20:41:31 +0800 | [diff] [blame] | 111 | u64 exgen[8] __aligned(0x40); |
Scott Wood | f67f4ef | 2011-06-22 11:25:42 +0000 | [diff] [blame] | 112 | /* Keep pgd in the same cacheline as the start of extlb */ |
Kevin Hao | 016f8cf | 2015-03-10 20:41:31 +0800 | [diff] [blame] | 113 | pgd_t *pgd __aligned(0x40); /* Current PGD */ |
Scott Wood | f67f4ef | 2011-06-22 11:25:42 +0000 | [diff] [blame] | 114 | pgd_t *kernel_pgd; /* Kernel PGD */ |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 115 | |
| 116 | /* Shared by all threads of a core -- points to tcd of first thread */ |
| 117 | struct tlb_core_data *tcd_ptr; |
| 118 | |
Scott Wood | 609af38 | 2014-03-10 17:29:38 -0500 | [diff] [blame] | 119 | /* |
| 120 | * We can have up to 3 levels of reentrancy in the TLB miss handler, |
| 121 | * in each of four exception levels (normal, crit, mcheck, debug). |
| 122 | */ |
| 123 | u64 extlb[12][EX_TLB_SIZE / sizeof(u64)]; |
Benjamin Herrenschmidt | dce6670 | 2009-07-23 23:15:42 +0000 | [diff] [blame] | 124 | u64 exmc[8]; /* used for machine checks */ |
| 125 | u64 excrit[8]; /* used for crit interrupts */ |
| 126 | u64 exdbg[8]; /* used for debug interrupts */ |
| 127 | |
| 128 | /* Kernel stack pointers for use by special exceptions */ |
| 129 | void *mc_kstack; |
| 130 | void *crit_kstack; |
| 131 | void *dbg_kstack; |
Scott Wood | 28efc35 | 2013-10-11 19:22:38 -0500 | [diff] [blame] | 132 | |
| 133 | struct tlb_core_data tcd; |
Benjamin Herrenschmidt | dce6670 | 2009-07-23 23:15:42 +0000 | [diff] [blame] | 134 | #endif /* CONFIG_PPC_BOOK3E */ |
| 135 | |
Michael Neuling | c395465da6 | 2015-10-28 15:54:06 +1100 | [diff] [blame] | 136 | #ifdef CONFIG_PPC_BOOK3S |
Michael Neuling | 2fc251a | 2015-12-11 09:34:42 +1100 | [diff] [blame] | 137 | mm_context_id_t mm_ctx_id; |
| 138 | #ifdef CONFIG_PPC_MM_SLICES |
| 139 | u64 mm_ctx_low_slices_psize; |
| 140 | unsigned char mm_ctx_high_slices_psize[SLICE_ARRAY_SIZE]; |
Aneesh Kumar K.V | bb18322 | 2017-03-22 09:06:59 +0530 | [diff] [blame] | 141 | unsigned long addr_limit; |
Michael Neuling | 2fc251a | 2015-12-11 09:34:42 +1100 | [diff] [blame] | 142 | #else |
Michael Ellerman | c33e54f | 2016-01-09 08:25:01 +1100 | [diff] [blame] | 143 | u16 mm_ctx_user_psize; |
Michael Neuling | 2fc251a | 2015-12-11 09:34:42 +1100 | [diff] [blame] | 144 | u16 mm_ctx_sllp; |
| 145 | #endif |
Michael Neuling | c395465da6 | 2015-10-28 15:54:06 +1100 | [diff] [blame] | 146 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | |
| 148 | /* |
| 149 | * then miscellaneous read-write fields |
| 150 | */ |
| 151 | struct task_struct *__current; /* Pointer to current */ |
| 152 | u64 kstack; /* Saved Kernel stack addr */ |
| 153 | u64 stab_rr; /* stab/slb round-robin counter */ |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 154 | u64 saved_r1; /* r1 save for RTAS calls or PM */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | u64 saved_msr; /* MSR saved here by enter_rtas */ |
Olof Johansson | 6873040 | 2007-04-24 01:11:55 +1000 | [diff] [blame] | 156 | u16 trap_save; /* Used when bad stack is encountered */ |
Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 157 | u8 soft_enabled; /* irq soft-enable flag */ |
Benjamin Herrenschmidt | 7230c56 | 2012-03-06 18:27:59 +1100 | [diff] [blame] | 158 | u8 irq_happened; /* irq happened while soft-disabled */ |
Paul Mackerras | f007cac | 2006-09-13 22:08:26 +1000 | [diff] [blame] | 159 | u8 io_sync; /* writel() needs spin_unlock sync */ |
Peter Zijlstra | e360adb | 2010-10-14 14:01:34 +0800 | [diff] [blame] | 160 | u8 irq_work_pending; /* IRQ_WORK interrupt while soft-disable */ |
Paul Mackerras | 2fde6d2 | 2011-12-05 19:47:26 +0000 | [diff] [blame] | 161 | u8 nap_state_lost; /* NV GPR values lost in power7_idle */ |
Scott Wood | 9d378df | 2014-03-10 17:29:38 -0500 | [diff] [blame] | 162 | u64 sprg_vdso; /* Saved user-visible sprg */ |
Michael Neuling | afc0770 | 2013-02-13 16:21:34 +0000 | [diff] [blame] | 163 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
| 164 | u64 tm_scratch; /* TM scratch area for reclaim */ |
| 165 | #endif |
Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 166 | |
Shreyas B. Prabhu | 7cba160 | 2014-12-10 00:26:52 +0530 | [diff] [blame] | 167 | #ifdef CONFIG_PPC_POWERNV |
| 168 | /* Per-core mask tracking idle threads and a lock bit-[L][TTTTTTTT] */ |
| 169 | u32 *core_idle_state_ptr; |
| 170 | u8 thread_idle_state; /* PNV_THREAD_RUNNING/NAP/SLEEP */ |
| 171 | /* Mask to indicate thread id in core */ |
| 172 | u8 thread_mask; |
Shreyas B. Prabhu | 77b54e9 | 2014-12-10 00:26:53 +0530 | [diff] [blame] | 173 | /* Mask to denote subcore sibling threads */ |
| 174 | u8 subcore_sibling_mask; |
Gautham R. Shenoy | 17ed4c8 | 2017-03-22 20:34:17 +0530 | [diff] [blame] | 175 | /* |
| 176 | * Pointer to an array which contains pointer |
| 177 | * to the sibling threads' paca. |
| 178 | */ |
| 179 | struct paca_struct **thread_sibling_pacas; |
Shreyas B. Prabhu | 7cba160 | 2014-12-10 00:26:52 +0530 | [diff] [blame] | 180 | #endif |
| 181 | |
Nicholas Piggin | a3d96f7 | 2016-12-20 04:30:04 +1000 | [diff] [blame] | 182 | #ifdef CONFIG_PPC_STD_MMU_64 |
| 183 | /* Non-maskable exceptions that are not performance critical */ |
| 184 | u64 exnmi[13]; /* used for system reset (nmi) */ |
| 185 | u64 exmc[13]; /* used for machine checks */ |
| 186 | #endif |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 187 | #ifdef CONFIG_PPC_BOOK3S_64 |
Nicholas Piggin | b1ee8a3 | 2016-12-20 04:30:06 +1000 | [diff] [blame] | 188 | /* Exclusive stacks for system reset and machine check exception. */ |
| 189 | void *nmi_emergency_sp; |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 190 | void *mc_emergency_sp; |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 191 | |
| 192 | u16 in_nmi; /* In nmi handler */ |
| 193 | |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 194 | /* |
| 195 | * Flag to check whether we are in machine check early handler |
| 196 | * and already using emergency stack. |
| 197 | */ |
| 198 | u16 in_mce; |
Nicholas Piggin | c4f3b52 | 2016-12-20 04:30:05 +1000 | [diff] [blame] | 199 | u8 hmi_event_available; /* HMI event is available */ |
Mahesh Salgaonkar | 729b0f7 | 2013-10-30 20:04:00 +0530 | [diff] [blame] | 200 | #endif |
Benjamin Herrenschmidt | ed79ba9 | 2011-09-19 17:45:04 +0000 | [diff] [blame] | 201 | |
Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 202 | /* Stuff for accurate time accounting */ |
Christophe Leroy | c223c90 | 2016-05-17 08:33:46 +0200 | [diff] [blame] | 203 | struct cpu_accounting_data accounting; |
Paul Mackerras | cf9efce | 2010-08-26 19:56:43 +0000 | [diff] [blame] | 204 | u64 dtl_ridx; /* read index in dispatch log */ |
| 205 | struct dtl_entry *dtl_curr; /* pointer corresponding to dtl_ridx */ |
Alexander Graf | 4b7ae55 | 2009-10-30 05:47:22 +0000 | [diff] [blame] | 206 | |
Alexander Graf | c14dea0 | 2010-04-16 00:11:41 +0200 | [diff] [blame] | 207 | #ifdef CONFIG_KVM_BOOK3S_HANDLER |
Aneesh Kumar K.V | 7aa7993 | 2013-10-07 22:17:51 +0530 | [diff] [blame] | 208 | #ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE |
Alexander Graf | 7e57cba | 2010-01-08 02:58:03 +0100 | [diff] [blame] | 209 | /* We use this to store guest state in */ |
| 210 | struct kvmppc_book3s_shadow_vcpu shadow_vcpu; |
Paul Mackerras | de56a94 | 2011-06-29 00:21:34 +0000 | [diff] [blame] | 211 | #endif |
Paul Mackerras | 3c42bf8 | 2011-06-29 00:20:58 +0000 | [diff] [blame] | 212 | struct kvmppc_host_state kvm_hstate; |
Paolo Bonzini | 7c37952 | 2016-08-11 15:07:43 +0200 | [diff] [blame] | 213 | #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE |
| 214 | /* |
| 215 | * Bitmap for sibling subcore status. See kvm/book3s_hv_ras.c for |
| 216 | * more details |
| 217 | */ |
| 218 | struct sibling_subcore_state *sibling_subcore_state; |
| 219 | #endif |
Alexander Graf | 4b7ae55 | 2009-10-30 05:47:22 +0000 | [diff] [blame] | 220 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | }; |
| 222 | |
Aneesh Kumar K.V | 52b1e66 | 2017-03-22 09:06:49 +0530 | [diff] [blame] | 223 | extern void copy_mm_to_paca(struct mm_struct *mm); |
Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 224 | extern struct paca_struct *paca; |
Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 225 | extern void initialise_paca(struct paca_struct *new_paca, int cpu); |
Matt Evans | fc53b42 | 2010-07-07 21:55:37 +0000 | [diff] [blame] | 226 | extern void setup_paca(struct paca_struct *new_paca); |
Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 227 | extern void allocate_pacas(void); |
| 228 | extern void free_unused_pacas(void); |
| 229 | |
| 230 | #else /* CONFIG_PPC64 */ |
| 231 | |
| 232 | static inline void allocate_pacas(void) { }; |
| 233 | static inline void free_unused_pacas(void) { }; |
| 234 | |
| 235 | #endif /* CONFIG_PPC64 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | |
Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 237 | #endif /* __KERNEL__ */ |
David Gibson | 8882a4d | 2005-11-09 13:38:01 +1100 | [diff] [blame] | 238 | #endif /* _ASM_POWERPC_PACA_H */ |