blob: a4ea09665b83f72551117231ccd2445b3b4da4f6 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/of_gpio.h>
17#include <linux/pm_runtime.h>
18
19#include <video/exynos5433_decon.h>
20
21#include "exynos_drm_drv.h"
22#include "exynos_drm_crtc.h"
23#include "exynos_drm_plane.h"
24#include "exynos_drm_iommu.h"
25
26#define WINDOWS_NR 3
27#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
28
29struct decon_context {
30 struct device *dev;
31 struct drm_device *drm_dev;
32 struct exynos_drm_crtc *crtc;
33 struct exynos_drm_plane planes[WINDOWS_NR];
34 void __iomem *addr;
35 struct clk *clks[6];
36 unsigned int default_win;
37 unsigned long irq_flags;
38 int pipe;
39 bool suspended;
40
41#define BIT_CLKS_ENABLED 0
42#define BIT_IRQS_ENABLED 1
43 unsigned long enabled;
44 bool i80_if;
45 atomic_t win_updated;
46};
47
48static const char * const decon_clks_name[] = {
49 "aclk_decon",
50 "aclk_smmu_decon0x",
51 "aclk_xiu_decon0x",
52 "pclk_smmu_decon0x",
53 "sclk_decon_vclk",
54 "sclk_decon_eclk",
55};
56
57static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
58{
59 struct decon_context *ctx = crtc->ctx;
60 u32 val;
61
62 if (ctx->suspended)
63 return -EPERM;
64
65 if (test_and_set_bit(0, &ctx->irq_flags)) {
66 val = VIDINTCON0_INTEN;
67 if (ctx->i80_if)
68 val |= VIDINTCON0_FRAMEDONE;
69 else
70 val |= VIDINTCON0_INTFRMEN;
71
72 writel(val, ctx->addr + DECON_VIDINTCON0);
73 }
74
75 return 0;
76}
77
78static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
79{
80 struct decon_context *ctx = crtc->ctx;
81
82 if (ctx->suspended)
83 return;
84
85 if (test_and_clear_bit(0, &ctx->irq_flags))
86 writel(0, ctx->addr + DECON_VIDINTCON0);
87}
88
89static void decon_setup_trigger(struct decon_context *ctx)
90{
91 u32 val = TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
92 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN;
93 writel(val, ctx->addr + DECON_TRIGCON);
94}
95
96static void decon_commit(struct exynos_drm_crtc *crtc)
97{
98 struct decon_context *ctx = crtc->ctx;
99 struct drm_display_mode *mode = &crtc->base.mode;
100 u32 val;
101
102 if (ctx->suspended)
103 return;
104
105 /* enable clock gate */
106 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
107 writel(val, ctx->addr + DECON_CMU);
108
109 /* lcd on and use command if */
110 val = VIDOUT_LCD_ON;
111 if (ctx->i80_if)
112 val |= VIDOUT_COMMAND_IF;
113 else
114 val |= VIDOUT_RGB_IF;
115 writel(val, ctx->addr + DECON_VIDOUTCON0);
116
117 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
118 VIDTCON2_HOZVAL(mode->hdisplay - 1);
119 writel(val, ctx->addr + DECON_VIDTCON2);
120
121 if (!ctx->i80_if) {
122 val = VIDTCON00_VBPD_F(
123 mode->crtc_vtotal - mode->crtc_vsync_end) |
124 VIDTCON00_VFPD_F(
125 mode->crtc_vsync_start - mode->crtc_vdisplay);
126 writel(val, ctx->addr + DECON_VIDTCON00);
127
128 val = VIDTCON01_VSPW_F(
129 mode->crtc_vsync_end - mode->crtc_vsync_start);
130 writel(val, ctx->addr + DECON_VIDTCON01);
131
132 val = VIDTCON10_HBPD_F(
133 mode->crtc_htotal - mode->crtc_hsync_end) |
134 VIDTCON10_HFPD_F(
135 mode->crtc_hsync_start - mode->crtc_hdisplay);
136 writel(val, ctx->addr + DECON_VIDTCON10);
137
138 val = VIDTCON11_HSPW_F(
139 mode->crtc_hsync_end - mode->crtc_hsync_start);
140 writel(val, ctx->addr + DECON_VIDTCON11);
141 }
142
143 decon_setup_trigger(ctx);
144
145 /* enable output and display signal */
146 val = VIDCON0_ENVID | VIDCON0_ENVID_F;
147 writel(val, ctx->addr + DECON_VIDCON0);
148}
149
150#define COORDINATE_X(x) (((x) & 0xfff) << 12)
151#define COORDINATE_Y(x) ((x) & 0xfff)
152#define OFFSIZE(x) (((x) & 0x3fff) << 14)
153#define PAGEWIDTH(x) ((x) & 0x3fff)
154
155static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win)
156{
157 struct exynos_drm_plane *plane = &ctx->planes[win];
158 unsigned long val;
159
160 val = readl(ctx->addr + DECON_WINCONx(win));
161 val &= ~WINCONx_BPPMODE_MASK;
162
163 switch (plane->pixel_format) {
164 case DRM_FORMAT_XRGB1555:
165 val |= WINCONx_BPPMODE_16BPP_I1555;
166 val |= WINCONx_HAWSWP_F;
167 val |= WINCONx_BURSTLEN_16WORD;
168 break;
169 case DRM_FORMAT_RGB565:
170 val |= WINCONx_BPPMODE_16BPP_565;
171 val |= WINCONx_HAWSWP_F;
172 val |= WINCONx_BURSTLEN_16WORD;
173 break;
174 case DRM_FORMAT_XRGB8888:
175 val |= WINCONx_BPPMODE_24BPP_888;
176 val |= WINCONx_WSWP_F;
177 val |= WINCONx_BURSTLEN_16WORD;
178 break;
179 case DRM_FORMAT_ARGB8888:
180 val |= WINCONx_BPPMODE_32BPP_A8888;
181 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
182 val |= WINCONx_BURSTLEN_16WORD;
183 break;
184 default:
185 DRM_ERROR("Proper pixel format is not set\n");
186 return;
187 }
188
189 DRM_DEBUG_KMS("bpp = %u\n", plane->bpp);
190
191 /*
192 * In case of exynos, setting dma-burst to 16Word causes permanent
193 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
194 * switching which is based on plane size is not recommended as
195 * plane size varies a lot towards the end of the screen and rapid
196 * movement causes unstable DMA which results into iommu crash/tear.
197 */
198
199 if (plane->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
200 val &= ~WINCONx_BURSTLEN_MASK;
201 val |= WINCONx_BURSTLEN_8WORD;
202 }
203
204 writel(val, ctx->addr + DECON_WINCONx(win));
205}
206
207static void decon_shadow_protect_win(struct decon_context *ctx, int win,
208 bool protect)
209{
210 u32 val;
211
212 val = readl(ctx->addr + DECON_SHADOWCON);
213
214 if (protect)
215 val |= SHADOWCON_Wx_PROTECT(win);
216 else
217 val &= ~SHADOWCON_Wx_PROTECT(win);
218
219 writel(val, ctx->addr + DECON_SHADOWCON);
220}
221
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900222static void decon_update_plane(struct exynos_drm_crtc *crtc,
223 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900224{
225 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900226 unsigned int win = plane->zpos;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900227 u32 val;
228
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900229 if (ctx->suspended)
230 return;
231
232 decon_shadow_protect_win(ctx, win, true);
233
234 val = COORDINATE_X(plane->crtc_x) | COORDINATE_Y(plane->crtc_y);
235 writel(val, ctx->addr + DECON_VIDOSDxA(win));
236
237 val = COORDINATE_X(plane->crtc_x + plane->crtc_width - 1) |
238 COORDINATE_Y(plane->crtc_y + plane->crtc_height - 1);
239 writel(val, ctx->addr + DECON_VIDOSDxB(win));
240
241 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
242 VIDOSD_Wx_ALPHA_B_F(0x0);
243 writel(val, ctx->addr + DECON_VIDOSDxC(win));
244
245 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
246 VIDOSD_Wx_ALPHA_B_F(0x0);
247 writel(val, ctx->addr + DECON_VIDOSDxD(win));
248
249 writel(plane->dma_addr[0], ctx->addr + DECON_VIDW0xADD0B0(win));
250
251 val = plane->dma_addr[0] + plane->pitch * plane->crtc_height;
252 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
253
254 val = OFFSIZE(plane->pitch - plane->crtc_width * (plane->bpp >> 3))
255 | PAGEWIDTH(plane->crtc_width * (plane->bpp >> 3));
256 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
257
258 decon_win_set_pixfmt(ctx, win);
259
260 /* window enable */
261 val = readl(ctx->addr + DECON_WINCONx(win));
262 val |= WINCONx_ENWIN_F;
263 writel(val, ctx->addr + DECON_WINCONx(win));
264
265 decon_shadow_protect_win(ctx, win, false);
266
267 /* standalone update */
268 val = readl(ctx->addr + DECON_UPDATE);
269 val |= STANDALONE_UPDATE_F;
270 writel(val, ctx->addr + DECON_UPDATE);
271
272 if (ctx->i80_if)
273 atomic_set(&ctx->win_updated, 1);
274}
275
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900276static void decon_disable_plane(struct exynos_drm_crtc *crtc,
277 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900278{
279 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900280 unsigned int win = plane->zpos;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900281 u32 val;
282
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900283 if (ctx->suspended)
284 return;
285
286 decon_shadow_protect_win(ctx, win, true);
287
288 /* window disable */
289 val = readl(ctx->addr + DECON_WINCONx(win));
290 val &= ~WINCONx_ENWIN_F;
291 writel(val, ctx->addr + DECON_WINCONx(win));
292
293 decon_shadow_protect_win(ctx, win, false);
294
295 /* standalone update */
296 val = readl(ctx->addr + DECON_UPDATE);
297 val |= STANDALONE_UPDATE_F;
298 writel(val, ctx->addr + DECON_UPDATE);
299}
300
301static void decon_swreset(struct decon_context *ctx)
302{
303 unsigned int tries;
304
305 writel(0, ctx->addr + DECON_VIDCON0);
306 for (tries = 2000; tries; --tries) {
307 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
308 break;
309 udelay(10);
310 }
311
312 WARN(tries == 0, "failed to disable DECON\n");
313
314 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
315 for (tries = 2000; tries; --tries) {
316 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
317 break;
318 udelay(10);
319 }
320
321 WARN(tries == 0, "failed to software reset DECON\n");
322}
323
324static void decon_enable(struct exynos_drm_crtc *crtc)
325{
326 struct decon_context *ctx = crtc->ctx;
327 int ret;
328 int i;
329
330 if (!ctx->suspended)
331 return;
332
333 ctx->suspended = false;
334
335 pm_runtime_get_sync(ctx->dev);
336
337 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
338 ret = clk_prepare_enable(ctx->clks[i]);
339 if (ret < 0)
340 goto err;
341 }
342
343 set_bit(BIT_CLKS_ENABLED, &ctx->enabled);
344
345 /* if vblank was enabled status, enable it again. */
346 if (test_and_clear_bit(0, &ctx->irq_flags))
347 decon_enable_vblank(ctx->crtc);
348
349 decon_commit(ctx->crtc);
350
351 return;
352err:
353 while (--i >= 0)
354 clk_disable_unprepare(ctx->clks[i]);
355
356 ctx->suspended = true;
357}
358
359static void decon_disable(struct exynos_drm_crtc *crtc)
360{
361 struct decon_context *ctx = crtc->ctx;
362 int i;
363
364 if (ctx->suspended)
365 return;
366
367 /*
368 * We need to make sure that all windows are disabled before we
369 * suspend that connector. Otherwise we might try to scan from
370 * a destroyed buffer later.
371 */
372 for (i = 0; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900373 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900374
375 decon_swreset(ctx);
376
377 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
378 clk_disable_unprepare(ctx->clks[i]);
379
380 clear_bit(BIT_CLKS_ENABLED, &ctx->enabled);
381
382 pm_runtime_put_sync(ctx->dev);
383
384 ctx->suspended = true;
385}
386
387void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
388{
389 struct decon_context *ctx = crtc->ctx;
390 u32 val;
391
392 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
393 return;
394
395 if (atomic_add_unless(&ctx->win_updated, -1, 0)) {
396 /* trigger */
397 val = readl(ctx->addr + DECON_TRIGCON);
398 val |= TRIGCON_SWTRIGCMD;
399 writel(val, ctx->addr + DECON_TRIGCON);
400 }
401
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300402 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900403}
404
405static void decon_clear_channels(struct exynos_drm_crtc *crtc)
406{
407 struct decon_context *ctx = crtc->ctx;
408 int win, i, ret;
409 u32 val;
410
411 DRM_DEBUG_KMS("%s\n", __FILE__);
412
413 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
414 ret = clk_prepare_enable(ctx->clks[i]);
415 if (ret < 0)
416 goto err;
417 }
418
419 for (win = 0; win < WINDOWS_NR; win++) {
420 /* shadow update disable */
421 val = readl(ctx->addr + DECON_SHADOWCON);
422 val |= SHADOWCON_Wx_PROTECT(win);
423 writel(val, ctx->addr + DECON_SHADOWCON);
424
425 /* window disable */
426 val = readl(ctx->addr + DECON_WINCONx(win));
427 val &= ~WINCONx_ENWIN_F;
428 writel(val, ctx->addr + DECON_WINCONx(win));
429
430 /* shadow update enable */
431 val = readl(ctx->addr + DECON_SHADOWCON);
432 val &= ~SHADOWCON_Wx_PROTECT(win);
433 writel(val, ctx->addr + DECON_SHADOWCON);
434
435 /* standalone update */
436 val = readl(ctx->addr + DECON_UPDATE);
437 val |= STANDALONE_UPDATE_F;
438 writel(val, ctx->addr + DECON_UPDATE);
439 }
440 /* TODO: wait for possible vsync */
441 msleep(50);
442
443err:
444 while (--i >= 0)
445 clk_disable_unprepare(ctx->clks[i]);
446}
447
448static struct exynos_drm_crtc_ops decon_crtc_ops = {
449 .enable = decon_enable,
450 .disable = decon_disable,
451 .commit = decon_commit,
452 .enable_vblank = decon_enable_vblank,
453 .disable_vblank = decon_disable_vblank,
454 .commit = decon_commit,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900455 .update_plane = decon_update_plane,
456 .disable_plane = decon_disable_plane,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900457 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900458};
459
460static int decon_bind(struct device *dev, struct device *master, void *data)
461{
462 struct decon_context *ctx = dev_get_drvdata(dev);
463 struct drm_device *drm_dev = data;
464 struct exynos_drm_private *priv = drm_dev->dev_private;
465 struct exynos_drm_plane *exynos_plane;
466 enum drm_plane_type type;
467 unsigned int zpos;
468 int ret;
469
470 ctx->drm_dev = drm_dev;
471 ctx->pipe = priv->pipe++;
472
473 for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
474 type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
475 DRM_PLANE_TYPE_OVERLAY;
476 ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
477 1 << ctx->pipe, type, zpos);
478 if (ret)
479 return ret;
480 }
481
482 exynos_plane = &ctx->planes[ctx->default_win];
483 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
484 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
485 &decon_crtc_ops, ctx);
486 if (IS_ERR(ctx->crtc)) {
487 ret = PTR_ERR(ctx->crtc);
488 goto err;
489 }
490
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900491 decon_clear_channels(ctx->crtc);
492
493 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900494 if (ret)
495 goto err;
496
497 return ret;
498err:
499 priv->pipe--;
500 return ret;
501}
502
503static void decon_unbind(struct device *dev, struct device *master, void *data)
504{
505 struct decon_context *ctx = dev_get_drvdata(dev);
506
507 decon_disable(ctx->crtc);
508
509 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900510 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900511}
512
513static const struct component_ops decon_component_ops = {
514 .bind = decon_bind,
515 .unbind = decon_unbind,
516};
517
518static irqreturn_t decon_vsync_irq_handler(int irq, void *dev_id)
519{
520 struct decon_context *ctx = dev_id;
521 u32 val;
522
523 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
524 goto out;
525
526 val = readl(ctx->addr + DECON_VIDINTCON1);
527 if (val & VIDINTCON1_INTFRMPEND) {
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300528 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900529
530 /* clear */
531 writel(VIDINTCON1_INTFRMPEND, ctx->addr + DECON_VIDINTCON1);
532 }
533
534out:
535 return IRQ_HANDLED;
536}
537
538static irqreturn_t decon_lcd_sys_irq_handler(int irq, void *dev_id)
539{
540 struct decon_context *ctx = dev_id;
541 u32 val;
542
543 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
544 goto out;
545
546 val = readl(ctx->addr + DECON_VIDINTCON1);
547 if (val & VIDINTCON1_INTFRMDONEPEND) {
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300548 exynos_drm_crtc_finish_pageflip(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900549
550 /* clear */
551 writel(VIDINTCON1_INTFRMDONEPEND,
552 ctx->addr + DECON_VIDINTCON1);
553 }
554
555out:
556 return IRQ_HANDLED;
557}
558
559static int exynos5433_decon_probe(struct platform_device *pdev)
560{
561 struct device *dev = &pdev->dev;
562 struct decon_context *ctx;
563 struct resource *res;
564 int ret;
565 int i;
566
567 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
568 if (!ctx)
569 return -ENOMEM;
570
571 ctx->default_win = 0;
572 ctx->suspended = true;
573 ctx->dev = dev;
574 if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
575 ctx->i80_if = true;
576
577 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
578 struct clk *clk;
579
580 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
581 if (IS_ERR(clk))
582 return PTR_ERR(clk);
583
584 ctx->clks[i] = clk;
585 }
586
587 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
588 if (!res) {
589 dev_err(dev, "cannot find IO resource\n");
590 return -ENXIO;
591 }
592
593 ctx->addr = devm_ioremap_resource(dev, res);
594 if (IS_ERR(ctx->addr)) {
595 dev_err(dev, "ioremap failed\n");
596 return PTR_ERR(ctx->addr);
597 }
598
599 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
600 ctx->i80_if ? "lcd_sys" : "vsync");
601 if (!res) {
602 dev_err(dev, "cannot find IRQ resource\n");
603 return -ENXIO;
604 }
605
606 ret = devm_request_irq(dev, res->start, ctx->i80_if ?
607 decon_lcd_sys_irq_handler : decon_vsync_irq_handler, 0,
608 "drm_decon", ctx);
609 if (ret < 0) {
610 dev_err(dev, "lcd_sys irq request failed\n");
611 return ret;
612 }
613
614 platform_set_drvdata(pdev, ctx);
615
616 pm_runtime_enable(dev);
617
618 ret = component_add(dev, &decon_component_ops);
619 if (ret)
620 goto err_disable_pm_runtime;
621
622 return 0;
623
624err_disable_pm_runtime:
625 pm_runtime_disable(dev);
626
627 return ret;
628}
629
630static int exynos5433_decon_remove(struct platform_device *pdev)
631{
632 pm_runtime_disable(&pdev->dev);
633
634 component_del(&pdev->dev, &decon_component_ops);
635
636 return 0;
637}
638
639static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
640 { .compatible = "samsung,exynos5433-decon" },
641 {},
642};
643MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
644
645struct platform_driver exynos5433_decon_driver = {
646 .probe = exynos5433_decon_probe,
647 .remove = exynos5433_decon_remove,
648 .driver = {
649 .name = "exynos5433-decon",
650 .of_match_table = exynos5433_decon_driver_dt_match,
651 },
652};