blob: 86e2ea8287a770cb621d412ac63b38cb6585bbc1 [file] [log] [blame]
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -07001/*
2 * Copyright (c) 2016 Google, Inc
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 or later as
6 * published by the Free Software Foundation.
7 */
8
9#include <linux/clk.h>
Patrick Venture7ed1c5e2017-05-30 12:42:01 -070010#include <linux/errno.h>
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -070011#include <linux/gpio/consumer.h>
12#include <linux/delay.h>
13#include <linux/hwmon.h>
14#include <linux/hwmon-sysfs.h>
15#include <linux/io.h>
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/of_platform.h>
19#include <linux/of_device.h>
20#include <linux/platform_device.h>
21#include <linux/sysfs.h>
22#include <linux/regmap.h>
23
24/* ASPEED PWM & FAN Tach Register Definition */
25#define ASPEED_PTCR_CTRL 0x00
26#define ASPEED_PTCR_CLK_CTRL 0x04
27#define ASPEED_PTCR_DUTY0_CTRL 0x08
28#define ASPEED_PTCR_DUTY1_CTRL 0x0c
29#define ASPEED_PTCR_TYPEM_CTRL 0x10
30#define ASPEED_PTCR_TYPEM_CTRL1 0x14
31#define ASPEED_PTCR_TYPEN_CTRL 0x18
32#define ASPEED_PTCR_TYPEN_CTRL1 0x1c
33#define ASPEED_PTCR_TACH_SOURCE 0x20
34#define ASPEED_PTCR_TRIGGER 0x28
35#define ASPEED_PTCR_RESULT 0x2c
36#define ASPEED_PTCR_INTR_CTRL 0x30
37#define ASPEED_PTCR_INTR_STS 0x34
38#define ASPEED_PTCR_TYPEM_LIMIT 0x38
39#define ASPEED_PTCR_TYPEN_LIMIT 0x3C
40#define ASPEED_PTCR_CTRL_EXT 0x40
41#define ASPEED_PTCR_CLK_CTRL_EXT 0x44
42#define ASPEED_PTCR_DUTY2_CTRL 0x48
43#define ASPEED_PTCR_DUTY3_CTRL 0x4c
44#define ASPEED_PTCR_TYPEO_CTRL 0x50
45#define ASPEED_PTCR_TYPEO_CTRL1 0x54
46#define ASPEED_PTCR_TACH_SOURCE_EXT 0x60
47#define ASPEED_PTCR_TYPEO_LIMIT 0x78
48
49/* ASPEED_PTCR_CTRL : 0x00 - General Control Register */
50#define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1 15
51#define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2 6
52#define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK (BIT(7) | BIT(15))
53
54#define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1 14
55#define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2 5
56#define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK (BIT(6) | BIT(14))
57
58#define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1 13
59#define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2 4
60#define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK (BIT(5) | BIT(13))
61
62#define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1 12
63#define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2 3
64#define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK (BIT(4) | BIT(12))
65
66#define ASPEED_PTCR_CTRL_FAN_NUM_EN(x) BIT(16 + (x))
67
68#define ASPEED_PTCR_CTRL_PWMD_EN BIT(11)
69#define ASPEED_PTCR_CTRL_PWMC_EN BIT(10)
70#define ASPEED_PTCR_CTRL_PWMB_EN BIT(9)
71#define ASPEED_PTCR_CTRL_PWMA_EN BIT(8)
72
73#define ASPEED_PTCR_CTRL_CLK_SRC BIT(1)
74#define ASPEED_PTCR_CTRL_CLK_EN BIT(0)
75
76/* ASPEED_PTCR_CLK_CTRL : 0x04 - Clock Control Register */
77/* TYPE N */
78#define ASPEED_PTCR_CLK_CTRL_TYPEN_MASK GENMASK(31, 16)
79#define ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT 24
80#define ASPEED_PTCR_CLK_CTRL_TYPEN_H 20
81#define ASPEED_PTCR_CLK_CTRL_TYPEN_L 16
82/* TYPE M */
83#define ASPEED_PTCR_CLK_CTRL_TYPEM_MASK GENMASK(15, 0)
84#define ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT 8
85#define ASPEED_PTCR_CLK_CTRL_TYPEM_H 4
86#define ASPEED_PTCR_CLK_CTRL_TYPEM_L 0
87
88/*
89 * ASPEED_PTCR_DUTY_CTRL/1/2/3 : 0x08/0x0C/0x48/0x4C - PWM-FAN duty control
90 * 0/1/2/3 register
91 */
92#define DUTY_CTRL_PWM2_FALL_POINT 24
93#define DUTY_CTRL_PWM2_RISE_POINT 16
94#define DUTY_CTRL_PWM2_RISE_FALL_MASK GENMASK(31, 16)
95#define DUTY_CTRL_PWM1_FALL_POINT 8
96#define DUTY_CTRL_PWM1_RISE_POINT 0
97#define DUTY_CTRL_PWM1_RISE_FALL_MASK GENMASK(15, 0)
98
99/* ASPEED_PTCR_TYPEM_CTRL : 0x10/0x18/0x50 - Type M/N/O Ctrl 0 Register */
100#define TYPE_CTRL_FAN_MASK (GENMASK(5, 1) | GENMASK(31, 16))
101#define TYPE_CTRL_FAN1_MASK GENMASK(31, 0)
102#define TYPE_CTRL_FAN_PERIOD 16
103#define TYPE_CTRL_FAN_MODE 4
104#define TYPE_CTRL_FAN_DIVISION 1
105#define TYPE_CTRL_FAN_TYPE_EN 1
106
107/* ASPEED_PTCR_TACH_SOURCE : 0x20/0x60 - Tach Source Register */
108/* bit [0,1] at 0x20, bit [2] at 0x60 */
109#define TACH_PWM_SOURCE_BIT01(x) ((x) * 2)
110#define TACH_PWM_SOURCE_BIT2(x) ((x) * 2)
111#define TACH_PWM_SOURCE_MASK_BIT01(x) (0x3 << ((x) * 2))
112#define TACH_PWM_SOURCE_MASK_BIT2(x) BIT((x) * 2)
113
114/* ASPEED_PTCR_RESULT : 0x2c - Result Register */
115#define RESULT_STATUS_MASK BIT(31)
116#define RESULT_VALUE_MASK 0xfffff
117
118/* ASPEED_PTCR_CTRL_EXT : 0x40 - General Control Extension #1 Register */
119#define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1 15
120#define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2 6
121#define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK (BIT(7) | BIT(15))
122
123#define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1 14
124#define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2 5
125#define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK (BIT(6) | BIT(14))
126
127#define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1 13
128#define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2 4
129#define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK (BIT(5) | BIT(13))
130
131#define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1 12
132#define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2 3
133#define ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK (BIT(4) | BIT(12))
134
135#define ASPEED_PTCR_CTRL_PWMH_EN BIT(11)
136#define ASPEED_PTCR_CTRL_PWMG_EN BIT(10)
137#define ASPEED_PTCR_CTRL_PWMF_EN BIT(9)
138#define ASPEED_PTCR_CTRL_PWME_EN BIT(8)
139
140/* ASPEED_PTCR_CLK_EXT_CTRL : 0x44 - Clock Control Extension #1 Register */
141/* TYPE O */
142#define ASPEED_PTCR_CLK_CTRL_TYPEO_MASK GENMASK(15, 0)
143#define ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT 8
144#define ASPEED_PTCR_CLK_CTRL_TYPEO_H 4
145#define ASPEED_PTCR_CLK_CTRL_TYPEO_L 0
146
147#define PWM_MAX 255
148
Patrick Venture1e276292017-06-01 07:25:33 -0700149#define BOTH_EDGES 0x02 /* 10b */
150
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700151#define M_PWM_DIV_H 0x00
152#define M_PWM_DIV_L 0x05
153#define M_PWM_PERIOD 0x5F
154#define M_TACH_CLK_DIV 0x00
Patrick Venture1e276292017-06-01 07:25:33 -0700155/*
156 * 5:4 Type N fan tach mode selection bit:
157 * 00: falling
158 * 01: rising
159 * 10: both
160 * 11: reserved.
161 */
162#define M_TACH_MODE 0x02 /* 10b */
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700163#define M_TACH_UNIT 0x1000
164#define INIT_FAN_CTRL 0xFF
165
166struct aspeed_pwm_tacho_data {
167 struct regmap *regmap;
168 unsigned long clk_freq;
169 bool pwm_present[8];
170 bool fan_tach_present[16];
171 u8 type_pwm_clock_unit[3];
172 u8 type_pwm_clock_division_h[3];
173 u8 type_pwm_clock_division_l[3];
174 u8 type_fan_tach_clock_division[3];
Patrick Venture1e276292017-06-01 07:25:33 -0700175 u8 type_fan_tach_mode[3];
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700176 u16 type_fan_tach_unit[3];
177 u8 pwm_port_type[8];
178 u8 pwm_port_fan_ctrl[8];
179 u8 fan_tach_ch_source[16];
180 const struct attribute_group *groups[3];
181};
182
183enum type { TYPEM, TYPEN, TYPEO };
184
185struct type_params {
186 u32 l_value;
187 u32 h_value;
188 u32 unit_value;
189 u32 clk_ctrl_mask;
190 u32 clk_ctrl_reg;
191 u32 ctrl_reg;
192 u32 ctrl_reg1;
193};
194
195static const struct type_params type_params[] = {
196 [TYPEM] = {
197 .l_value = ASPEED_PTCR_CLK_CTRL_TYPEM_L,
198 .h_value = ASPEED_PTCR_CLK_CTRL_TYPEM_H,
199 .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT,
200 .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEM_MASK,
201 .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
202 .ctrl_reg = ASPEED_PTCR_TYPEM_CTRL,
203 .ctrl_reg1 = ASPEED_PTCR_TYPEM_CTRL1,
204 },
205 [TYPEN] = {
206 .l_value = ASPEED_PTCR_CLK_CTRL_TYPEN_L,
207 .h_value = ASPEED_PTCR_CLK_CTRL_TYPEN_H,
208 .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT,
209 .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEN_MASK,
210 .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
211 .ctrl_reg = ASPEED_PTCR_TYPEN_CTRL,
212 .ctrl_reg1 = ASPEED_PTCR_TYPEN_CTRL1,
213 },
214 [TYPEO] = {
215 .l_value = ASPEED_PTCR_CLK_CTRL_TYPEO_L,
216 .h_value = ASPEED_PTCR_CLK_CTRL_TYPEO_H,
217 .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT,
218 .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEO_MASK,
219 .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL_EXT,
220 .ctrl_reg = ASPEED_PTCR_TYPEO_CTRL,
221 .ctrl_reg1 = ASPEED_PTCR_TYPEO_CTRL1,
222 }
223};
224
225enum pwm_port { PWMA, PWMB, PWMC, PWMD, PWME, PWMF, PWMG, PWMH };
226
227struct pwm_port_params {
228 u32 pwm_en;
229 u32 ctrl_reg;
230 u32 type_part1;
231 u32 type_part2;
232 u32 type_mask;
233 u32 duty_ctrl_rise_point;
234 u32 duty_ctrl_fall_point;
235 u32 duty_ctrl_reg;
236 u32 duty_ctrl_rise_fall_mask;
237};
238
239static const struct pwm_port_params pwm_port_params[] = {
240 [PWMA] = {
241 .pwm_en = ASPEED_PTCR_CTRL_PWMA_EN,
242 .ctrl_reg = ASPEED_PTCR_CTRL,
243 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1,
244 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2,
245 .type_mask = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK,
246 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
247 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
248 .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
249 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
250 },
251 [PWMB] = {
252 .pwm_en = ASPEED_PTCR_CTRL_PWMB_EN,
253 .ctrl_reg = ASPEED_PTCR_CTRL,
254 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1,
255 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2,
256 .type_mask = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK,
257 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
258 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
259 .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
260 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
261 },
262 [PWMC] = {
263 .pwm_en = ASPEED_PTCR_CTRL_PWMC_EN,
264 .ctrl_reg = ASPEED_PTCR_CTRL,
265 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1,
266 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2,
267 .type_mask = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK,
268 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
269 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
270 .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
271 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
272 },
273 [PWMD] = {
274 .pwm_en = ASPEED_PTCR_CTRL_PWMD_EN,
275 .ctrl_reg = ASPEED_PTCR_CTRL,
276 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1,
277 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2,
278 .type_mask = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK,
279 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
280 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
281 .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
282 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
283 },
284 [PWME] = {
285 .pwm_en = ASPEED_PTCR_CTRL_PWME_EN,
286 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
287 .type_part1 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1,
288 .type_part2 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2,
289 .type_mask = ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK,
290 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
291 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
292 .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
293 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
294 },
295 [PWMF] = {
296 .pwm_en = ASPEED_PTCR_CTRL_PWMF_EN,
297 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
298 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1,
299 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2,
300 .type_mask = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK,
301 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
302 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
303 .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
304 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
305 },
306 [PWMG] = {
307 .pwm_en = ASPEED_PTCR_CTRL_PWMG_EN,
308 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
309 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1,
310 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2,
311 .type_mask = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK,
312 .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
313 .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
314 .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
315 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
316 },
317 [PWMH] = {
318 .pwm_en = ASPEED_PTCR_CTRL_PWMH_EN,
319 .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
320 .type_part1 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1,
321 .type_part2 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2,
322 .type_mask = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK,
323 .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
324 .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
325 .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
326 .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
327 }
328};
329
330static int regmap_aspeed_pwm_tacho_reg_write(void *context, unsigned int reg,
331 unsigned int val)
332{
333 void __iomem *regs = (void __iomem *)context;
334
335 writel(val, regs + reg);
336 return 0;
337}
338
339static int regmap_aspeed_pwm_tacho_reg_read(void *context, unsigned int reg,
340 unsigned int *val)
341{
342 void __iomem *regs = (void __iomem *)context;
343
344 *val = readl(regs + reg);
345 return 0;
346}
347
348static const struct regmap_config aspeed_pwm_tacho_regmap_config = {
349 .reg_bits = 32,
350 .val_bits = 32,
351 .reg_stride = 4,
352 .max_register = ASPEED_PTCR_TYPEO_LIMIT,
353 .reg_write = regmap_aspeed_pwm_tacho_reg_write,
354 .reg_read = regmap_aspeed_pwm_tacho_reg_read,
355 .fast_io = true,
356};
357
358static void aspeed_set_clock_enable(struct regmap *regmap, bool val)
359{
360 regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
361 ASPEED_PTCR_CTRL_CLK_EN,
362 val ? ASPEED_PTCR_CTRL_CLK_EN : 0);
363}
364
365static void aspeed_set_clock_source(struct regmap *regmap, int val)
366{
367 regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
368 ASPEED_PTCR_CTRL_CLK_SRC,
369 val ? ASPEED_PTCR_CTRL_CLK_SRC : 0);
370}
371
372static void aspeed_set_pwm_clock_values(struct regmap *regmap, u8 type,
373 u8 div_high, u8 div_low, u8 unit)
374{
375 u32 reg_value = ((div_high << type_params[type].h_value) |
376 (div_low << type_params[type].l_value) |
377 (unit << type_params[type].unit_value));
378
379 regmap_update_bits(regmap, type_params[type].clk_ctrl_reg,
380 type_params[type].clk_ctrl_mask, reg_value);
381}
382
383static void aspeed_set_pwm_port_enable(struct regmap *regmap, u8 pwm_port,
384 bool enable)
385{
386 regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
387 pwm_port_params[pwm_port].pwm_en,
388 enable ? pwm_port_params[pwm_port].pwm_en : 0);
389}
390
391static void aspeed_set_pwm_port_type(struct regmap *regmap,
392 u8 pwm_port, u8 type)
393{
394 u32 reg_value = (type & 0x1) << pwm_port_params[pwm_port].type_part1;
395
396 reg_value |= (type & 0x2) << pwm_port_params[pwm_port].type_part2;
397
398 regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
399 pwm_port_params[pwm_port].type_mask, reg_value);
400}
401
402static void aspeed_set_pwm_port_duty_rising_falling(struct regmap *regmap,
403 u8 pwm_port, u8 rising,
404 u8 falling)
405{
406 u32 reg_value = (rising <<
407 pwm_port_params[pwm_port].duty_ctrl_rise_point);
408 reg_value |= (falling <<
409 pwm_port_params[pwm_port].duty_ctrl_fall_point);
410
411 regmap_update_bits(regmap, pwm_port_params[pwm_port].duty_ctrl_reg,
412 pwm_port_params[pwm_port].duty_ctrl_rise_fall_mask,
413 reg_value);
414}
415
416static void aspeed_set_tacho_type_enable(struct regmap *regmap, u8 type,
417 bool enable)
418{
419 regmap_update_bits(regmap, type_params[type].ctrl_reg,
420 TYPE_CTRL_FAN_TYPE_EN,
421 enable ? TYPE_CTRL_FAN_TYPE_EN : 0);
422}
423
424static void aspeed_set_tacho_type_values(struct regmap *regmap, u8 type,
425 u8 mode, u16 unit, u8 division)
426{
427 u32 reg_value = ((mode << TYPE_CTRL_FAN_MODE) |
428 (unit << TYPE_CTRL_FAN_PERIOD) |
429 (division << TYPE_CTRL_FAN_DIVISION));
430
431 regmap_update_bits(regmap, type_params[type].ctrl_reg,
432 TYPE_CTRL_FAN_MASK, reg_value);
433 regmap_update_bits(regmap, type_params[type].ctrl_reg1,
434 TYPE_CTRL_FAN1_MASK, unit << 16);
435}
436
437static void aspeed_set_fan_tach_ch_enable(struct regmap *regmap, u8 fan_tach_ch,
438 bool enable)
439{
440 regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
441 ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch),
442 enable ?
443 ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch) : 0);
444}
445
446static void aspeed_set_fan_tach_ch_source(struct regmap *regmap, u8 fan_tach_ch,
447 u8 fan_tach_ch_source)
448{
449 u32 reg_value1 = ((fan_tach_ch_source & 0x3) <<
450 TACH_PWM_SOURCE_BIT01(fan_tach_ch));
451 u32 reg_value2 = (((fan_tach_ch_source & 0x4) >> 2) <<
452 TACH_PWM_SOURCE_BIT2(fan_tach_ch));
453
454 regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE,
455 TACH_PWM_SOURCE_MASK_BIT01(fan_tach_ch),
456 reg_value1);
457
458 regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE_EXT,
459 TACH_PWM_SOURCE_MASK_BIT2(fan_tach_ch),
460 reg_value2);
461}
462
463static void aspeed_set_pwm_port_fan_ctrl(struct aspeed_pwm_tacho_data *priv,
464 u8 index, u8 fan_ctrl)
465{
466 u16 period, dc_time_on;
467
468 period = priv->type_pwm_clock_unit[priv->pwm_port_type[index]];
469 period += 1;
470 dc_time_on = (fan_ctrl * period) / PWM_MAX;
471
472 if (dc_time_on == 0) {
473 aspeed_set_pwm_port_enable(priv->regmap, index, false);
474 } else {
475 if (dc_time_on == period)
476 dc_time_on = 0;
477
478 aspeed_set_pwm_port_duty_rising_falling(priv->regmap, index, 0,
479 dc_time_on);
480 aspeed_set_pwm_port_enable(priv->regmap, index, true);
481 }
482}
483
484static u32 aspeed_get_fan_tach_ch_measure_period(struct aspeed_pwm_tacho_data
485 *priv, u8 type)
486{
487 u32 clk;
488 u16 tacho_unit;
489 u8 clk_unit, div_h, div_l, tacho_div;
490
491 clk = priv->clk_freq;
492 clk_unit = priv->type_pwm_clock_unit[type];
493 div_h = priv->type_pwm_clock_division_h[type];
494 div_h = 0x1 << div_h;
495 div_l = priv->type_pwm_clock_division_l[type];
496 if (div_l == 0)
497 div_l = 1;
498 else
499 div_l = div_l * 2;
500
501 tacho_unit = priv->type_fan_tach_unit[type];
502 tacho_div = priv->type_fan_tach_clock_division[type];
503
504 tacho_div = 0x4 << (tacho_div * 2);
505 return clk / (clk_unit * div_h * div_l * tacho_div * tacho_unit);
506}
507
Patrick Venture7ed1c5e2017-05-30 12:42:01 -0700508static int aspeed_get_fan_tach_ch_rpm(struct aspeed_pwm_tacho_data *priv,
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700509 u8 fan_tach_ch)
510{
511 u32 raw_data, tach_div, clk_source, sec, val;
Patrick Venture1e276292017-06-01 07:25:33 -0700512 u8 fan_tach_ch_source, type, mode, both;
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700513
514 regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0);
515 regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0x1 << fan_tach_ch);
516
517 fan_tach_ch_source = priv->fan_tach_ch_source[fan_tach_ch];
518 type = priv->pwm_port_type[fan_tach_ch_source];
519
520 sec = (1000 / aspeed_get_fan_tach_ch_measure_period(priv, type));
521 msleep(sec);
522
523 regmap_read(priv->regmap, ASPEED_PTCR_RESULT, &val);
Patrick Venture7ed1c5e2017-05-30 12:42:01 -0700524 if (!(val & RESULT_STATUS_MASK))
525 return -ETIMEDOUT;
526
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700527 raw_data = val & RESULT_VALUE_MASK;
528 tach_div = priv->type_fan_tach_clock_division[type];
Patrick Venture1e276292017-06-01 07:25:33 -0700529 /*
530 * We need the mode to determine if the raw_data is double (from
531 * counting both edges).
532 */
533 mode = priv->type_fan_tach_mode[type];
534 both = (mode & BOTH_EDGES) ? 1 : 0;
535
536 tach_div = (0x4 << both) << (tach_div * 2);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700537 clk_source = priv->clk_freq;
538
539 if (raw_data == 0)
540 return 0;
541
542 return (clk_source * 60) / (2 * raw_data * tach_div);
543}
544
545static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
546 const char *buf, size_t count)
547{
548 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
549 int index = sensor_attr->index;
550 int ret;
551 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
552 long fan_ctrl;
553
554 ret = kstrtol(buf, 10, &fan_ctrl);
555 if (ret != 0)
556 return ret;
557
558 if (fan_ctrl < 0 || fan_ctrl > PWM_MAX)
559 return -EINVAL;
560
561 if (priv->pwm_port_fan_ctrl[index] == fan_ctrl)
562 return count;
563
564 priv->pwm_port_fan_ctrl[index] = fan_ctrl;
565 aspeed_set_pwm_port_fan_ctrl(priv, index, fan_ctrl);
566
567 return count;
568}
569
570static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
571 char *buf)
572{
573 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
574 int index = sensor_attr->index;
575 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
576
577 return sprintf(buf, "%u\n", priv->pwm_port_fan_ctrl[index]);
578}
579
580static ssize_t show_rpm(struct device *dev, struct device_attribute *attr,
581 char *buf)
582{
583 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
584 int index = sensor_attr->index;
Patrick Venture7ed1c5e2017-05-30 12:42:01 -0700585 int rpm;
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700586 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
587
588 rpm = aspeed_get_fan_tach_ch_rpm(priv, index);
Patrick Venture7ed1c5e2017-05-30 12:42:01 -0700589 if (rpm < 0)
590 return rpm;
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700591
Patrick Venture7ed1c5e2017-05-30 12:42:01 -0700592 return sprintf(buf, "%d\n", rpm);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700593}
594
595static umode_t pwm_is_visible(struct kobject *kobj,
596 struct attribute *a, int index)
597{
598 struct device *dev = container_of(kobj, struct device, kobj);
599 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
600
601 if (!priv->pwm_present[index])
602 return 0;
603 return a->mode;
604}
605
606static umode_t fan_dev_is_visible(struct kobject *kobj,
607 struct attribute *a, int index)
608{
609 struct device *dev = container_of(kobj, struct device, kobj);
610 struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
611
612 if (!priv->fan_tach_present[index])
613 return 0;
614 return a->mode;
615}
616
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700617static SENSOR_DEVICE_ATTR(pwm1, 0644,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700618 show_pwm, set_pwm, 0);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700619static SENSOR_DEVICE_ATTR(pwm2, 0644,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700620 show_pwm, set_pwm, 1);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700621static SENSOR_DEVICE_ATTR(pwm3, 0644,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700622 show_pwm, set_pwm, 2);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700623static SENSOR_DEVICE_ATTR(pwm4, 0644,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700624 show_pwm, set_pwm, 3);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700625static SENSOR_DEVICE_ATTR(pwm5, 0644,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700626 show_pwm, set_pwm, 4);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700627static SENSOR_DEVICE_ATTR(pwm6, 0644,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700628 show_pwm, set_pwm, 5);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700629static SENSOR_DEVICE_ATTR(pwm7, 0644,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700630 show_pwm, set_pwm, 6);
631static SENSOR_DEVICE_ATTR(pwm8, 0644,
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700632 show_pwm, set_pwm, 7);
633static struct attribute *pwm_dev_attrs[] = {
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700634 &sensor_dev_attr_pwm1.dev_attr.attr,
635 &sensor_dev_attr_pwm2.dev_attr.attr,
636 &sensor_dev_attr_pwm3.dev_attr.attr,
637 &sensor_dev_attr_pwm4.dev_attr.attr,
638 &sensor_dev_attr_pwm5.dev_attr.attr,
639 &sensor_dev_attr_pwm6.dev_attr.attr,
640 &sensor_dev_attr_pwm7.dev_attr.attr,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700641 &sensor_dev_attr_pwm8.dev_attr.attr,
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700642 NULL,
643};
644
645static const struct attribute_group pwm_dev_group = {
646 .attrs = pwm_dev_attrs,
647 .is_visible = pwm_is_visible,
648};
649
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700650static SENSOR_DEVICE_ATTR(fan1_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700651 show_rpm, NULL, 0);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700652static SENSOR_DEVICE_ATTR(fan2_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700653 show_rpm, NULL, 1);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700654static SENSOR_DEVICE_ATTR(fan3_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700655 show_rpm, NULL, 2);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700656static SENSOR_DEVICE_ATTR(fan4_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700657 show_rpm, NULL, 3);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700658static SENSOR_DEVICE_ATTR(fan5_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700659 show_rpm, NULL, 4);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700660static SENSOR_DEVICE_ATTR(fan6_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700661 show_rpm, NULL, 5);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700662static SENSOR_DEVICE_ATTR(fan7_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700663 show_rpm, NULL, 6);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700664static SENSOR_DEVICE_ATTR(fan8_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700665 show_rpm, NULL, 7);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700666static SENSOR_DEVICE_ATTR(fan9_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700667 show_rpm, NULL, 8);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700668static SENSOR_DEVICE_ATTR(fan10_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700669 show_rpm, NULL, 9);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700670static SENSOR_DEVICE_ATTR(fan11_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700671 show_rpm, NULL, 10);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700672static SENSOR_DEVICE_ATTR(fan12_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700673 show_rpm, NULL, 11);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700674static SENSOR_DEVICE_ATTR(fan13_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700675 show_rpm, NULL, 12);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700676static SENSOR_DEVICE_ATTR(fan14_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700677 show_rpm, NULL, 13);
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700678static SENSOR_DEVICE_ATTR(fan15_input, 0444,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700679 show_rpm, NULL, 14);
680static SENSOR_DEVICE_ATTR(fan16_input, 0444,
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700681 show_rpm, NULL, 15);
682static struct attribute *fan_dev_attrs[] = {
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700683 &sensor_dev_attr_fan1_input.dev_attr.attr,
684 &sensor_dev_attr_fan2_input.dev_attr.attr,
685 &sensor_dev_attr_fan3_input.dev_attr.attr,
686 &sensor_dev_attr_fan4_input.dev_attr.attr,
687 &sensor_dev_attr_fan5_input.dev_attr.attr,
688 &sensor_dev_attr_fan6_input.dev_attr.attr,
689 &sensor_dev_attr_fan7_input.dev_attr.attr,
690 &sensor_dev_attr_fan8_input.dev_attr.attr,
691 &sensor_dev_attr_fan9_input.dev_attr.attr,
692 &sensor_dev_attr_fan10_input.dev_attr.attr,
693 &sensor_dev_attr_fan11_input.dev_attr.attr,
694 &sensor_dev_attr_fan12_input.dev_attr.attr,
695 &sensor_dev_attr_fan13_input.dev_attr.attr,
696 &sensor_dev_attr_fan14_input.dev_attr.attr,
697 &sensor_dev_attr_fan15_input.dev_attr.attr,
Stefan Schaeckeler5f348fa2017-06-02 12:43:28 -0700698 &sensor_dev_attr_fan16_input.dev_attr.attr,
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700699 NULL
700};
701
702static const struct attribute_group fan_dev_group = {
703 .attrs = fan_dev_attrs,
704 .is_visible = fan_dev_is_visible,
705};
706
707/*
708 * The clock type is type M :
709 * The PWM frequency = 24MHz / (type M clock division L bit *
710 * type M clock division H bit * (type M PWM period bit + 1))
711 */
712static void aspeed_create_type(struct aspeed_pwm_tacho_data *priv)
713{
714 priv->type_pwm_clock_division_h[TYPEM] = M_PWM_DIV_H;
715 priv->type_pwm_clock_division_l[TYPEM] = M_PWM_DIV_L;
716 priv->type_pwm_clock_unit[TYPEM] = M_PWM_PERIOD;
717 aspeed_set_pwm_clock_values(priv->regmap, TYPEM, M_PWM_DIV_H,
718 M_PWM_DIV_L, M_PWM_PERIOD);
719 aspeed_set_tacho_type_enable(priv->regmap, TYPEM, true);
720 priv->type_fan_tach_clock_division[TYPEM] = M_TACH_CLK_DIV;
721 priv->type_fan_tach_unit[TYPEM] = M_TACH_UNIT;
Patrick Venture1e276292017-06-01 07:25:33 -0700722 priv->type_fan_tach_mode[TYPEM] = M_TACH_MODE;
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700723 aspeed_set_tacho_type_values(priv->regmap, TYPEM, M_TACH_MODE,
724 M_TACH_UNIT, M_TACH_CLK_DIV);
725}
726
727static void aspeed_create_pwm_port(struct aspeed_pwm_tacho_data *priv,
728 u8 pwm_port)
729{
730 aspeed_set_pwm_port_enable(priv->regmap, pwm_port, true);
731 priv->pwm_present[pwm_port] = true;
732
733 priv->pwm_port_type[pwm_port] = TYPEM;
734 aspeed_set_pwm_port_type(priv->regmap, pwm_port, TYPEM);
735
736 priv->pwm_port_fan_ctrl[pwm_port] = INIT_FAN_CTRL;
737 aspeed_set_pwm_port_fan_ctrl(priv, pwm_port, INIT_FAN_CTRL);
738}
739
740static void aspeed_create_fan_tach_channel(struct aspeed_pwm_tacho_data *priv,
741 u8 *fan_tach_ch,
742 int count,
743 u8 pwm_source)
744{
745 u8 val, index;
746
747 for (val = 0; val < count; val++) {
748 index = fan_tach_ch[val];
749 aspeed_set_fan_tach_ch_enable(priv->regmap, index, true);
750 priv->fan_tach_present[index] = true;
751 priv->fan_tach_ch_source[index] = pwm_source;
752 aspeed_set_fan_tach_ch_source(priv->regmap, index, pwm_source);
753 }
754}
755
756static int aspeed_create_fan(struct device *dev,
757 struct device_node *child,
758 struct aspeed_pwm_tacho_data *priv)
759{
760 u8 *fan_tach_ch;
761 u32 pwm_port;
762 int ret, count;
763
764 ret = of_property_read_u32(child, "reg", &pwm_port);
765 if (ret)
766 return ret;
767 aspeed_create_pwm_port(priv, (u8)pwm_port);
768
769 count = of_property_count_u8_elems(child, "aspeed,fan-tach-ch");
770 if (count < 1)
771 return -EINVAL;
772 fan_tach_ch = devm_kzalloc(dev, sizeof(*fan_tach_ch) * count,
773 GFP_KERNEL);
774 if (!fan_tach_ch)
775 return -ENOMEM;
776 ret = of_property_read_u8_array(child, "aspeed,fan-tach-ch",
777 fan_tach_ch, count);
778 if (ret)
779 return ret;
780 aspeed_create_fan_tach_channel(priv, fan_tach_ch, count, pwm_port);
781
782 return 0;
783}
784
785static int aspeed_pwm_tacho_probe(struct platform_device *pdev)
786{
787 struct device *dev = &pdev->dev;
788 struct device_node *np, *child;
789 struct aspeed_pwm_tacho_data *priv;
790 void __iomem *regs;
791 struct resource *res;
792 struct device *hwmon;
793 struct clk *clk;
794 int ret;
795
796 np = dev->of_node;
797
798 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
799 if (!res)
800 return -ENOENT;
801 regs = devm_ioremap_resource(dev, res);
802 if (IS_ERR(regs))
803 return PTR_ERR(regs);
804 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
805 if (!priv)
806 return -ENOMEM;
807 priv->regmap = devm_regmap_init(dev, NULL, (__force void *)regs,
808 &aspeed_pwm_tacho_regmap_config);
809 if (IS_ERR(priv->regmap))
810 return PTR_ERR(priv->regmap);
811 regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE, 0);
812 regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE_EXT, 0);
813
814 clk = devm_clk_get(dev, NULL);
815 if (IS_ERR(clk))
816 return -ENODEV;
817 priv->clk_freq = clk_get_rate(clk);
818 aspeed_set_clock_enable(priv->regmap, true);
819 aspeed_set_clock_source(priv->regmap, 0);
820
821 aspeed_create_type(priv);
822
823 for_each_child_of_node(np, child) {
824 ret = aspeed_create_fan(dev, child, priv);
825 of_node_put(child);
826 if (ret)
827 return ret;
828 }
Jaghathiswari Rankappagounder Natarajan2d7a5482017-04-04 17:52:41 -0700829
830 priv->groups[0] = &pwm_dev_group;
831 priv->groups[1] = &fan_dev_group;
832 priv->groups[2] = NULL;
833 hwmon = devm_hwmon_device_register_with_groups(dev,
834 "aspeed_pwm_tacho",
835 priv, priv->groups);
836 return PTR_ERR_OR_ZERO(hwmon);
837}
838
839static const struct of_device_id of_pwm_tacho_match_table[] = {
840 { .compatible = "aspeed,ast2400-pwm-tacho", },
841 { .compatible = "aspeed,ast2500-pwm-tacho", },
842 {},
843};
844MODULE_DEVICE_TABLE(of, of_pwm_tacho_match_table);
845
846static struct platform_driver aspeed_pwm_tacho_driver = {
847 .probe = aspeed_pwm_tacho_probe,
848 .driver = {
849 .name = "aspeed_pwm_tacho",
850 .of_match_table = of_pwm_tacho_match_table,
851 },
852};
853
854module_platform_driver(aspeed_pwm_tacho_driver);
855
856MODULE_AUTHOR("Jaghathiswari Rankappagounder Natarajan <jaghu@google.com>");
857MODULE_DESCRIPTION("ASPEED PWM and Fan Tacho device driver");
858MODULE_LICENSE("GPL");