blob: 5c646d5f7bb83e9b3492c33401ae5de810ced7d5 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Finger9003a4a2012-01-07 20:46:44 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050033#include "../regd.h"
Larry Finger0c817332010-12-08 11:12:31 -060034#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
John W. Linville5c405b52010-12-16 15:43:36 -050037#include "reg.h"
38#include "def.h"
39#include "phy.h"
Larry Finger9f087a92014-09-26 16:40:26 -050040#include "../rtl8192c/dm_common.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050041#include "../rtl8192c/fw_common.h"
Larry Finger9f087a92014-09-26 16:40:26 -050042#include "../rtl8192c/phy_common.h"
John W. Linville5c405b52010-12-16 15:43:36 -050043#include "dm.h"
John W. Linville5c405b52010-12-16 15:43:36 -050044#include "led.h"
45#include "hw.h"
Larry Finger0c817332010-12-08 11:12:31 -060046
47#define LLT_CONFIG 5
48
49static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
50 u8 set_bits, u8 clear_bits)
51{
52 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
53 struct rtl_priv *rtlpriv = rtl_priv(hw);
54
55 rtlpci->reg_bcn_ctrl_val |= set_bits;
56 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
57
Larry Finger9f087a92014-09-26 16:40:26 -050058 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
Larry Finger0c817332010-12-08 11:12:31 -060059}
60
61static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
62{
63 struct rtl_priv *rtlpriv = rtl_priv(hw);
64 u8 tmp1byte;
65
66 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
67 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
68 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
69 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
70 tmp1byte &= ~(BIT(0));
71 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
72}
73
74static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
75{
76 struct rtl_priv *rtlpriv = rtl_priv(hw);
77 u8 tmp1byte;
78
79 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
80 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
81 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
82 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
83 tmp1byte |= BIT(0);
84 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
85}
86
87static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
88{
89 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
90}
91
92static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
93{
94 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
95}
96
97void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
98{
99 struct rtl_priv *rtlpriv = rtl_priv(hw);
100 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
101 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
102
103 switch (variable) {
104 case HW_VAR_RCR:
105 *((u32 *) (val)) = rtlpci->receive_config;
106 break;
107 case HW_VAR_RF_STATE:
108 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
109 break;
110 case HW_VAR_FWLPS_RF_ON:{
111 enum rf_pwrstate rfState;
112 u32 val_rcr;
113
114 rtlpriv->cfg->ops->get_hw_reg(hw,
115 HW_VAR_RF_STATE,
116 (u8 *) (&rfState));
117 if (rfState == ERFOFF) {
118 *((bool *) (val)) = true;
119 } else {
120 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
121 val_rcr &= 0x00070000;
122 if (val_rcr)
123 *((bool *) (val)) = false;
124 else
125 *((bool *) (val)) = true;
126 }
127 break;
128 }
129 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600130 *((bool *) (val)) = ppsc->fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -0600131 break;
132 case HW_VAR_CORRECT_TSF:{
133 u64 tsf;
134 u32 *ptsf_low = (u32 *)&tsf;
135 u32 *ptsf_high = ((u32 *)&tsf) + 1;
136
137 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
138 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
139
140 *((u64 *) (val)) = tsf;
141
142 break;
143 }
Larry Finger0c817332010-12-08 11:12:31 -0600144 default:
145 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800146 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600147 break;
148 }
149}
150
151void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
152{
153 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500154 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600155 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
156 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
157 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
158 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
159 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
160 u8 idx;
161
162 switch (variable) {
163 case HW_VAR_ETHER_ADDR:{
164 for (idx = 0; idx < ETH_ALEN; idx++) {
165 rtl_write_byte(rtlpriv, (REG_MACID + idx),
166 val[idx]);
167 }
168 break;
169 }
170 case HW_VAR_BASIC_RATE:{
Larry Finger7ea47242011-02-19 16:28:57 -0600171 u16 rate_cfg = ((u16 *) val)[0];
Larry Finger0c817332010-12-08 11:12:31 -0600172 u8 rate_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -0600173 rate_cfg &= 0x15f;
174 rate_cfg |= 0x01;
175 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
Larry Finger0c817332010-12-08 11:12:31 -0600176 rtl_write_byte(rtlpriv, REG_RRSR + 1,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500177 (rate_cfg >> 8) & 0xff);
Larry Finger7ea47242011-02-19 16:28:57 -0600178 while (rate_cfg > 0x1) {
179 rate_cfg = (rate_cfg >> 1);
Larry Finger0c817332010-12-08 11:12:31 -0600180 rate_index++;
181 }
182 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
183 rate_index);
184 break;
185 }
186 case HW_VAR_BSSID:{
187 for (idx = 0; idx < ETH_ALEN; idx++) {
188 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
189 val[idx]);
190 }
191 break;
192 }
193 case HW_VAR_SIFS:{
194 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
195 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
196
197 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
198 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
199
200 if (!mac->ht_enable)
201 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
202 0x0e0e);
203 else
204 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
205 *((u16 *) val));
206 break;
207 }
208 case HW_VAR_SLOT_TIME:{
209 u8 e_aci;
210
211 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800212 "HW_VAR_SLOT_TIME %x\n", val[0]);
Larry Finger0c817332010-12-08 11:12:31 -0600213
214 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
215
216 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
217 rtlpriv->cfg->ops->set_hw_reg(hw,
218 HW_VAR_AC_PARAM,
Joe Perches2c208892012-06-04 12:44:17 +0000219 &e_aci);
Larry Finger0c817332010-12-08 11:12:31 -0600220 }
221 break;
222 }
223 case HW_VAR_ACK_PREAMBLE:{
224 u8 reg_tmp;
Joe Perches2c208892012-06-04 12:44:17 +0000225 u8 short_preamble = (bool)*val;
Larry Finger0c817332010-12-08 11:12:31 -0600226 reg_tmp = (mac->cur_40_prime_sc) << 5;
227 if (short_preamble)
228 reg_tmp |= 0x80;
229
230 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
231 break;
232 }
233 case HW_VAR_AMPDU_MIN_SPACE:{
234 u8 min_spacing_to_set;
235 u8 sec_min_space;
236
Joe Perches2c208892012-06-04 12:44:17 +0000237 min_spacing_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600238 if (min_spacing_to_set <= 7) {
239 sec_min_space = 0;
240
241 if (min_spacing_to_set < sec_min_space)
242 min_spacing_to_set = sec_min_space;
243
244 mac->min_space_cfg = ((mac->min_space_cfg &
245 0xf8) |
246 min_spacing_to_set);
247
248 *val = min_spacing_to_set;
249
250 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800251 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
252 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600253
254 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
255 mac->min_space_cfg);
256 }
257 break;
258 }
259 case HW_VAR_SHORTGI_DENSITY:{
260 u8 density_to_set;
261
Joe Perches2c208892012-06-04 12:44:17 +0000262 density_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600263 mac->min_space_cfg |= (density_to_set << 3);
264
265 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800266 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
267 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600268
269 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
270 mac->min_space_cfg);
271
272 break;
273 }
274 case HW_VAR_AMPDU_FACTOR:{
Chaoming_Lif73b2792011-04-25 12:53:50 -0500275 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
276 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
Larry Finger0c817332010-12-08 11:12:31 -0600277
278 u8 factor_toset;
279 u8 *p_regtoset = NULL;
280 u8 index = 0;
281
Chaoming_Lif73b2792011-04-25 12:53:50 -0500282 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
283 (rtlpcipriv->bt_coexist.bt_coexist_type ==
284 BT_CSR_BC4))
285 p_regtoset = regtoset_bt;
286 else
287 p_regtoset = regtoset_normal;
Larry Finger0c817332010-12-08 11:12:31 -0600288
Joe Perches2c208892012-06-04 12:44:17 +0000289 factor_toset = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600290 if (factor_toset <= 3) {
291 factor_toset = (1 << (factor_toset + 2));
292 if (factor_toset > 0xf)
293 factor_toset = 0xf;
294
295 for (index = 0; index < 4; index++) {
296 if ((p_regtoset[index] & 0xf0) >
297 (factor_toset << 4))
298 p_regtoset[index] =
299 (p_regtoset[index] & 0x0f) |
300 (factor_toset << 4);
301
302 if ((p_regtoset[index] & 0x0f) >
303 factor_toset)
304 p_regtoset[index] =
305 (p_regtoset[index] & 0xf0) |
306 (factor_toset);
307
308 rtl_write_byte(rtlpriv,
309 (REG_AGGLEN_LMT + index),
310 p_regtoset[index]);
311
312 }
313
314 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800315 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
316 factor_toset);
Larry Finger0c817332010-12-08 11:12:31 -0600317 }
318 break;
319 }
320 case HW_VAR_AC_PARAM:{
Joe Perches2c208892012-06-04 12:44:17 +0000321 u8 e_aci = *(val);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500322 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600323
Larry Finger2cddad32014-02-28 15:16:46 -0600324 if (rtlpci->acm_method != EACMWAY2_SW)
Larry Finger0c817332010-12-08 11:12:31 -0600325 rtlpriv->cfg->ops->set_hw_reg(hw,
326 HW_VAR_ACM_CTRL,
Joe Perches2c208892012-06-04 12:44:17 +0000327 (&e_aci));
Larry Finger0c817332010-12-08 11:12:31 -0600328 break;
329 }
330 case HW_VAR_ACM_CTRL:{
Joe Perches2c208892012-06-04 12:44:17 +0000331 u8 e_aci = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600332 union aci_aifsn *p_aci_aifsn =
333 (union aci_aifsn *)(&(mac->ac[0].aifs));
334 u8 acm = p_aci_aifsn->f.acm;
335 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
336
337 acm_ctrl =
338 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
339
340 if (acm) {
341 switch (e_aci) {
342 case AC0_BE:
343 acm_ctrl |= AcmHw_BeqEn;
344 break;
345 case AC2_VI:
346 acm_ctrl |= AcmHw_ViqEn;
347 break;
348 case AC3_VO:
349 acm_ctrl |= AcmHw_VoqEn;
350 break;
351 default:
352 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800353 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
354 acm);
Larry Finger0c817332010-12-08 11:12:31 -0600355 break;
356 }
357 } else {
358 switch (e_aci) {
359 case AC0_BE:
360 acm_ctrl &= (~AcmHw_BeqEn);
361 break;
362 case AC2_VI:
363 acm_ctrl &= (~AcmHw_ViqEn);
364 break;
365 case AC3_VO:
366 acm_ctrl &= (~AcmHw_BeqEn);
367 break;
368 default:
369 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800370 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600371 break;
372 }
373 }
374
375 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -0800376 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
377 acm_ctrl);
Larry Finger0c817332010-12-08 11:12:31 -0600378 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
379 break;
380 }
381 case HW_VAR_RCR:{
382 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
383 rtlpci->receive_config = ((u32 *) (val))[0];
384 break;
385 }
386 case HW_VAR_RETRY_LIMIT:{
Joe Perches2c208892012-06-04 12:44:17 +0000387 u8 retry_limit = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600388
389 rtl_write_word(rtlpriv, REG_RL,
390 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
391 retry_limit << RETRY_LIMIT_LONG_SHIFT);
392 break;
393 }
394 case HW_VAR_DUAL_TSF_RST:
395 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
396 break;
397 case HW_VAR_EFUSE_BYTES:
398 rtlefuse->efuse_usedbytes = *((u16 *) val);
399 break;
400 case HW_VAR_EFUSE_USAGE:
Joe Perches2c208892012-06-04 12:44:17 +0000401 rtlefuse->efuse_usedpercentage = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600402 break;
403 case HW_VAR_IO_CMD:
404 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
405 break;
406 case HW_VAR_WPA_CONFIG:
Joe Perches2c208892012-06-04 12:44:17 +0000407 rtl_write_byte(rtlpriv, REG_SECCFG, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600408 break;
409 case HW_VAR_SET_RPWM:{
410 u8 rpwm_val;
411
412 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
413 udelay(1);
414
415 if (rpwm_val & BIT(7)) {
Joe Perches2c208892012-06-04 12:44:17 +0000416 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600417 } else {
418 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
Joe Perches2c208892012-06-04 12:44:17 +0000419 *val | BIT(7));
Larry Finger0c817332010-12-08 11:12:31 -0600420 }
421
422 break;
423 }
424 case HW_VAR_H2C_FW_PWRMODE:{
Joe Perches2c208892012-06-04 12:44:17 +0000425 u8 psmode = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600426
427 if ((psmode != FW_PS_ACTIVE_MODE) &&
428 (!IS_92C_SERIAL(rtlhal->version))) {
429 rtl92c_dm_rf_saving(hw, true);
430 }
431
Joe Perches2c208892012-06-04 12:44:17 +0000432 rtl92c_set_fw_pwrmode_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600433 break;
434 }
435 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600436 ppsc->fw_current_inpsmode = *((bool *) val);
Larry Finger0c817332010-12-08 11:12:31 -0600437 break;
438 case HW_VAR_H2C_FW_JOINBSSRPT:{
Joe Perches2c208892012-06-04 12:44:17 +0000439 u8 mstatus = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600440 u8 tmp_regcr, tmp_reg422;
Larry Finger7ea47242011-02-19 16:28:57 -0600441 bool recover = false;
Larry Finger0c817332010-12-08 11:12:31 -0600442
443 if (mstatus == RT_MEDIA_CONNECT) {
444 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
445 NULL);
446
447 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
448 rtl_write_byte(rtlpriv, REG_CR + 1,
449 (tmp_regcr | BIT(0)));
450
451 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
452 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
453
454 tmp_reg422 =
455 rtl_read_byte(rtlpriv,
456 REG_FWHW_TXQ_CTRL + 2);
457 if (tmp_reg422 & BIT(6))
Larry Finger7ea47242011-02-19 16:28:57 -0600458 recover = true;
Larry Finger0c817332010-12-08 11:12:31 -0600459 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
460 tmp_reg422 & (~BIT(6)));
461
Karsten Wiese4f2b2442014-10-22 15:47:34 +0200462 rtl92c_set_fw_rsvdpagepkt(hw, NULL);
Larry Finger0c817332010-12-08 11:12:31 -0600463
464 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
465 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
466
Larry Finger7ea47242011-02-19 16:28:57 -0600467 if (recover) {
Larry Finger0c817332010-12-08 11:12:31 -0600468 rtl_write_byte(rtlpriv,
469 REG_FWHW_TXQ_CTRL + 2,
470 tmp_reg422);
471 }
472
473 rtl_write_byte(rtlpriv, REG_CR + 1,
474 (tmp_regcr & ~(BIT(0))));
475 }
Joe Perches2c208892012-06-04 12:44:17 +0000476 rtl92c_set_fw_joinbss_report_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600477
478 break;
479 }
Larry Finger3a16b412013-03-24 22:06:40 -0500480 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
Joe Perches1851cb42014-03-24 13:15:40 -0700481 rtl92c_set_p2p_ps_offload_cmd(hw, *val);
Larry Finger3a16b412013-03-24 22:06:40 -0500482 break;
Larry Finger0c817332010-12-08 11:12:31 -0600483 case HW_VAR_AID:{
484 u16 u2btmp;
485 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
486 u2btmp &= 0xC000;
487 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
488 mac->assoc_id));
489
490 break;
491 }
492 case HW_VAR_CORRECT_TSF:{
Joe Perches2c208892012-06-04 12:44:17 +0000493 u8 btype_ibss = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600494
Mike McCormacke10542c2011-06-20 10:47:51 +0900495 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600496 _rtl92ce_stop_tx_beacon(hw);
497
498 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
499
500 rtl_write_dword(rtlpriv, REG_TSFTR,
501 (u32) (mac->tsf & 0xffffffff));
502 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500503 (u32) ((mac->tsf >> 32) & 0xffffffff));
Larry Finger0c817332010-12-08 11:12:31 -0600504
505 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
506
Mike McCormacke10542c2011-06-20 10:47:51 +0900507 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600508 _rtl92ce_resume_tx_beacon(hw);
509
510 break;
511
512 }
Larry Finger3a16b412013-03-24 22:06:40 -0500513 case HW_VAR_FW_LPS_ACTION: {
514 bool enter_fwlps = *((bool *)val);
515 u8 rpwm_val, fw_pwrmode;
516 bool fw_current_inps;
517
518 if (enter_fwlps) {
519 rpwm_val = 0x02; /* RF off */
520 fw_current_inps = true;
521 rtlpriv->cfg->ops->set_hw_reg(hw,
522 HW_VAR_FW_PSMODE_STATUS,
523 (u8 *)(&fw_current_inps));
524 rtlpriv->cfg->ops->set_hw_reg(hw,
525 HW_VAR_H2C_FW_PWRMODE,
Joe Perches1851cb42014-03-24 13:15:40 -0700526 &ppsc->fwctrl_psmode);
Larry Finger3a16b412013-03-24 22:06:40 -0500527
528 rtlpriv->cfg->ops->set_hw_reg(hw,
Joe Perches1851cb42014-03-24 13:15:40 -0700529 HW_VAR_SET_RPWM,
530 &rpwm_val);
Larry Finger3a16b412013-03-24 22:06:40 -0500531 } else {
532 rpwm_val = 0x0C; /* RF on */
533 fw_pwrmode = FW_PS_ACTIVE_MODE;
534 fw_current_inps = false;
535 rtlpriv->cfg->ops->set_hw_reg(hw,
Joe Perches1851cb42014-03-24 13:15:40 -0700536 HW_VAR_SET_RPWM,
537 &rpwm_val);
Larry Finger3a16b412013-03-24 22:06:40 -0500538 rtlpriv->cfg->ops->set_hw_reg(hw,
539 HW_VAR_H2C_FW_PWRMODE,
Joe Perches1851cb42014-03-24 13:15:40 -0700540 &fw_pwrmode);
Larry Finger3a16b412013-03-24 22:06:40 -0500541
542 rtlpriv->cfg->ops->set_hw_reg(hw,
543 HW_VAR_FW_PSMODE_STATUS,
544 (u8 *)(&fw_current_inps));
545 }
546 break; }
Larry Finger2d9d5322014-03-05 17:25:59 -0600547 case HW_VAR_KEEP_ALIVE:
548 break;
Larry Finger0c817332010-12-08 11:12:31 -0600549 default:
Joe Perchesf30d7502012-01-04 19:40:41 -0800550 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Larry Finger2d9d5322014-03-05 17:25:59 -0600551 "switch case %d not processed\n", variable);
Larry Finger0c817332010-12-08 11:12:31 -0600552 break;
553 }
554}
555
556static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
557{
558 struct rtl_priv *rtlpriv = rtl_priv(hw);
559 bool status = true;
560 long count = 0;
561 u32 value = _LLT_INIT_ADDR(address) |
562 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
563
564 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
565
566 do {
567 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
568 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
569 break;
570
571 if (count > POLLING_LLT_THRESHOLD) {
572 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800573 "Failed to polling write LLT done at address %d!\n",
574 address);
Larry Finger0c817332010-12-08 11:12:31 -0600575 status = false;
576 break;
577 }
578 } while (++count);
579
580 return status;
581}
582
583static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
584{
585 struct rtl_priv *rtlpriv = rtl_priv(hw);
586 unsigned short i;
587 u8 txpktbuf_bndy;
588 u8 maxPage;
589 bool status;
590
591#if LLT_CONFIG == 1
592 maxPage = 255;
593 txpktbuf_bndy = 252;
594#elif LLT_CONFIG == 2
595 maxPage = 127;
596 txpktbuf_bndy = 124;
597#elif LLT_CONFIG == 3
598 maxPage = 255;
599 txpktbuf_bndy = 174;
600#elif LLT_CONFIG == 4
601 maxPage = 255;
602 txpktbuf_bndy = 246;
603#elif LLT_CONFIG == 5
604 maxPage = 255;
605 txpktbuf_bndy = 246;
606#endif
607
608#if LLT_CONFIG == 1
609 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
610 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
611#elif LLT_CONFIG == 2
612 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
613#elif LLT_CONFIG == 3
614 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
615#elif LLT_CONFIG == 4
616 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
617#elif LLT_CONFIG == 5
618 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
619
620 rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
621#endif
622
623 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
624 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
625
626 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
627 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
628
629 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
630 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
631 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
632
633 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
634 status = _rtl92ce_llt_write(hw, i, i + 1);
635 if (true != status)
636 return status;
637 }
638
639 status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
640 if (true != status)
641 return status;
642
643 for (i = txpktbuf_bndy; i < maxPage; i++) {
644 status = _rtl92ce_llt_write(hw, i, (i + 1));
645 if (true != status)
646 return status;
647 }
648
649 status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
650 if (true != status)
651 return status;
652
653 return true;
654}
655
656static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
657{
658 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
659 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
660 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
661 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
662
663 if (rtlpci->up_first_time)
664 return;
665
666 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
667 rtl92ce_sw_led_on(hw, pLed0);
668 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
669 rtl92ce_sw_led_on(hw, pLed0);
670 else
671 rtl92ce_sw_led_off(hw, pLed0);
Larry Finger0c817332010-12-08 11:12:31 -0600672}
673
674static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
675{
676 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500677 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600678 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
679 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
680
681 unsigned char bytetmp;
682 unsigned short wordtmp;
683 u16 retry;
684
685 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500686 if (rtlpcipriv->bt_coexist.bt_coexistence) {
687 u32 value32;
688 value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
689 value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
690 rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
691 }
Larry Finger0c817332010-12-08 11:12:31 -0600692 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
693 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
694
Chaoming_Lif73b2792011-04-25 12:53:50 -0500695 if (rtlpcipriv->bt_coexist.bt_coexistence) {
696 u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
697
698 u4b_tmp &= (~0x00024800);
699 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
700 }
701
Larry Finger0c817332010-12-08 11:12:31 -0600702 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
703 udelay(2);
704
705 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
706 udelay(2);
707
708 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
709 udelay(2);
710
711 retry = 0;
Joe Perchesf30d7502012-01-04 19:40:41 -0800712 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
713 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600714
715 while ((bytetmp & BIT(0)) && retry < 1000) {
716 retry++;
717 udelay(50);
718 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
Joe Perchesf30d7502012-01-04 19:40:41 -0800719 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
720 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600721 udelay(50);
722 }
723
724 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
725
726 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
727 udelay(2);
728
Chaoming_Lif73b2792011-04-25 12:53:50 -0500729 if (rtlpcipriv->bt_coexist.bt_coexistence) {
730 bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
731 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
732 }
733
Larry Finger0c817332010-12-08 11:12:31 -0600734 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
735
Joe Perches23677ce2012-02-09 11:17:23 +0000736 if (!_rtl92ce_llt_table_init(hw))
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700737 return false;
Larry Finger0c817332010-12-08 11:12:31 -0600738
739 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
740 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
741
742 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
743
744 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
745 wordtmp &= 0xf;
746 wordtmp |= 0xF771;
747 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
748
749 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
750 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
751 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
752
753 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
754
755 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
756 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
757 DMA_BIT_MASK(32));
758 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
759 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
760 DMA_BIT_MASK(32));
761 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
762 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
763 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
764 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
765 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
766 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
767 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
768 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
769 rtl_write_dword(rtlpriv, REG_HQ_DESA,
770 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
771 DMA_BIT_MASK(32));
772 rtl_write_dword(rtlpriv, REG_RX_DESA,
773 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
774 DMA_BIT_MASK(32));
775
776 if (IS_92C_SERIAL(rtlhal->version))
777 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
778 else
779 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
780
781 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
782
783 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
784 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
785 do {
786 retry++;
787 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
788 } while ((retry < 200) && (bytetmp & BIT(7)));
789
790 _rtl92ce_gen_refresh_led_state(hw);
791
792 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
793
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700794 return true;
Larry Finger0c817332010-12-08 11:12:31 -0600795}
796
797static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
798{
799 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
800 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500801 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600802 u8 reg_bw_opmode;
Larry Finger6c0d4982011-05-22 20:54:37 -0500803 u32 reg_prsr;
Larry Finger0c817332010-12-08 11:12:31 -0600804
805 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Finger0c817332010-12-08 11:12:31 -0600806 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
807
808 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
809
810 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
811
812 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
813
814 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
815
816 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
817
818 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
819
820 rtl_write_word(rtlpriv, REG_RL, 0x0707);
821
822 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
823
824 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
825
826 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
827 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
828 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
829 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
830
Chaoming_Lif73b2792011-04-25 12:53:50 -0500831 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
832 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
833 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
834 else
835 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
Larry Finger0c817332010-12-08 11:12:31 -0600836
837 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
838
839 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
840
841 rtlpci->reg_bcn_ctrl_val = 0x1f;
842 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
843
844 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
845
846 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
847
848 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
849 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
850
Chaoming_Lif73b2792011-04-25 12:53:50 -0500851 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
852 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
853 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
854 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
855 } else {
856 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
857 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
858 }
Larry Finger0c817332010-12-08 11:12:31 -0600859
Chaoming_Lif73b2792011-04-25 12:53:50 -0500860 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
861 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
862 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
863 else
864 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
Larry Finger0c817332010-12-08 11:12:31 -0600865
866 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
867
868 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
869 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
870
871 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
872
873 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
874
875 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
876 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
877
878}
879
880static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
881{
882 struct rtl_priv *rtlpriv = rtl_priv(hw);
883 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
884
885 rtl_write_byte(rtlpriv, 0x34b, 0x93);
886 rtl_write_word(rtlpriv, 0x350, 0x870c);
887 rtl_write_byte(rtlpriv, 0x352, 0x1);
888
Larry Finger7ea47242011-02-19 16:28:57 -0600889 if (ppsc->support_backdoor)
Larry Finger0c817332010-12-08 11:12:31 -0600890 rtl_write_byte(rtlpriv, 0x349, 0x1b);
891 else
892 rtl_write_byte(rtlpriv, 0x349, 0x03);
893
894 rtl_write_word(rtlpriv, 0x350, 0x2718);
895 rtl_write_byte(rtlpriv, 0x352, 0x1);
896}
897
898void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
899{
900 struct rtl_priv *rtlpriv = rtl_priv(hw);
901 u8 sec_reg_value;
902
903 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800904 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
905 rtlpriv->sec.pairwise_enc_algorithm,
906 rtlpriv->sec.group_enc_algorithm);
Larry Finger0c817332010-12-08 11:12:31 -0600907
908 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800909 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
910 "not open hw encryption\n");
Larry Finger0c817332010-12-08 11:12:31 -0600911 return;
912 }
913
914 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
915
916 if (rtlpriv->sec.use_defaultkey) {
917 sec_reg_value |= SCR_TxUseDK;
918 sec_reg_value |= SCR_RxUseDK;
919 }
920
921 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
922
923 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
924
925 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800926 "The SECR-value %x\n", sec_reg_value);
Larry Finger0c817332010-12-08 11:12:31 -0600927
928 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
929
930}
931
932int rtl92ce_hw_init(struct ieee80211_hw *hw)
933{
934 struct rtl_priv *rtlpriv = rtl_priv(hw);
935 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
936 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
937 struct rtl_phy *rtlphy = &(rtlpriv->phy);
938 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
939 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600940 bool rtstatus = true;
941 bool is92c;
942 int err;
943 u8 tmp_u1b;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500944 unsigned long flags;
Larry Finger0c817332010-12-08 11:12:31 -0600945
946 rtlpci->being_init_adapter = true;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500947
948 /* Since this function can take a very long time (up to 350 ms)
949 * and can be called with irqs disabled, reenable the irqs
950 * to let the other devices continue being serviced.
951 *
952 * It is safe doing so since our own interrupts will only be enabled
953 * in a subsequent step.
954 */
955 local_save_flags(flags);
956 local_irq_enable();
957
Larry Finger9a1dce32014-12-10 14:38:29 -0600958 rtlhal->fw_ready = false;
Larry Finger0c817332010-12-08 11:12:31 -0600959 rtlpriv->intf_ops->disable_aspm(hw);
960 rtstatus = _rtl92ce_init_mac(hw);
Joe Perches23677ce2012-02-09 11:17:23 +0000961 if (!rtstatus) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800962 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600963 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500964 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600965 }
966
967 err = rtl92c_download_fw(hw);
968 if (err) {
969 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800970 "Failed to download FW. Init HW without FW now..\n");
Larry Finger0c817332010-12-08 11:12:31 -0600971 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500972 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600973 }
974
Larry Finger9a1dce32014-12-10 14:38:29 -0600975 rtlhal->fw_ready = true;
Larry Finger0c817332010-12-08 11:12:31 -0600976 rtlhal->last_hmeboxnum = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500977 rtl92c_phy_mac_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500978 /* because last function modify RCR, so we update
979 * rcr var here, or TP will unstable for receive_config
980 * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
981 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
982 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
983 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
984 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500985 rtl92c_phy_bb_config(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600986 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
987 rtl92c_phy_rf_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500988 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
989 !IS_92C_SERIAL(rtlhal->version)) {
990 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
991 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
Larry Finger9f087a92014-09-26 16:40:26 -0500992 } else if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version)) {
Larry Finger0bd899e2012-10-25 13:46:30 -0500993 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
994 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
995 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
996 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
997 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
998 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
999 }
Larry Finger0c817332010-12-08 11:12:31 -06001000 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1001 RF_CHNLBW, RFREG_OFFSET_MASK);
1002 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
1003 RF_CHNLBW, RFREG_OFFSET_MASK);
1004 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1005 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1006 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
1007 _rtl92ce_hw_configure(hw);
1008 rtl_cam_reset_all_entry(hw);
1009 rtl92ce_enable_hw_security_config(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001010
Larry Finger0c817332010-12-08 11:12:31 -06001011 ppsc->rfpwr_state = ERFON;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001012
Larry Finger0c817332010-12-08 11:12:31 -06001013 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1014 _rtl92ce_enable_aspm_back_door(hw);
1015 rtlpriv->intf_ops->enable_aspm(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001016
1017 rtl8192ce_bt_hw_init(hw);
1018
Larry Finger0c817332010-12-08 11:12:31 -06001019 if (ppsc->rfpwr_state == ERFON) {
1020 rtl92c_phy_set_rfpath_switch(hw, 1);
Larry Finger0bd899e2012-10-25 13:46:30 -05001021 if (rtlphy->iqk_initialized) {
Larry Finger0c817332010-12-08 11:12:31 -06001022 rtl92c_phy_iq_calibrate(hw, true);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001023 } else {
Larry Finger0c817332010-12-08 11:12:31 -06001024 rtl92c_phy_iq_calibrate(hw, false);
Larry Finger0bd899e2012-10-25 13:46:30 -05001025 rtlphy->iqk_initialized = true;
Larry Finger0c817332010-12-08 11:12:31 -06001026 }
1027
1028 rtl92c_dm_check_txpower_tracking(hw);
1029 rtl92c_phy_lc_calibrate(hw);
1030 }
1031
1032 is92c = IS_92C_SERIAL(rtlhal->version);
1033 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1034 if (!(tmp_u1b & BIT(0))) {
1035 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001036 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
Larry Finger0c817332010-12-08 11:12:31 -06001037 }
1038
1039 if (!(tmp_u1b & BIT(1)) && is92c) {
1040 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001041 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
Larry Finger0c817332010-12-08 11:12:31 -06001042 }
1043
1044 if (!(tmp_u1b & BIT(4))) {
1045 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1046 tmp_u1b &= 0x0F;
1047 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1048 udelay(10);
1049 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
Joe Perchesf30d7502012-01-04 19:40:41 -08001050 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
Larry Finger0c817332010-12-08 11:12:31 -06001051 }
1052 rtl92c_dm_init(hw);
Olivier Langloisf78bccd2014-02-01 01:11:09 -05001053exit:
1054 local_irq_restore(flags);
Larry Finger0c817332010-12-08 11:12:31 -06001055 rtlpci->being_init_adapter = false;
1056 return err;
1057}
1058
1059static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
1060{
1061 struct rtl_priv *rtlpriv = rtl_priv(hw);
1062 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1063 enum version_8192c version = VERSION_UNKNOWN;
1064 u32 value32;
Joe Perches07839b12012-01-06 11:31:43 -08001065 const char *versionid;
Larry Finger0c817332010-12-08 11:12:31 -06001066
1067 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1068 if (value32 & TRP_VAUX_EN) {
1069 version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
1070 VERSION_A_CHIP_88C;
1071 } else {
Larry Finger022e1d02012-09-11 11:11:13 -05001072 version = (enum version_8192c) (CHIP_VER_B |
1073 ((value32 & TYPE_ID) ? CHIP_92C_BITMASK : 0) |
1074 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1075 if ((!IS_CHIP_VENDOR_UMC(version)) && (value32 &
1076 CHIP_VER_RTL_MASK)) {
1077 version = (enum version_8192c)(version |
1078 ((((value32 & CHIP_VER_RTL_MASK) == BIT(12))
1079 ? CHIP_VENDOR_UMC_B_CUT : CHIP_UNKNOWN) |
1080 CHIP_VENDOR_UMC));
1081 }
Larry Finger0bd899e2012-10-25 13:46:30 -05001082 if (IS_92C_SERIAL(version)) {
1083 value32 = rtl_read_dword(rtlpriv, REG_HPON_FSM);
1084 version = (enum version_8192c)(version |
1085 ((CHIP_BONDING_IDENTIFIER(value32)
1086 == CHIP_BONDING_92C_1T2R) ?
1087 RF_TYPE_1T2R : 0));
1088 }
Larry Finger0c817332010-12-08 11:12:31 -06001089 }
1090
1091 switch (version) {
1092 case VERSION_B_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001093 versionid = "B_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001094 break;
1095 case VERSION_B_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001096 versionid = "B_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001097 break;
1098 case VERSION_A_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001099 versionid = "A_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001100 break;
1101 case VERSION_A_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001102 versionid = "A_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001103 break;
Larry Finger0bd899e2012-10-25 13:46:30 -05001104 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT:
1105 versionid = "A_CUT_92C_1T2R";
1106 break;
1107 case VERSION_NORMAL_UMC_CHIP_92C_A_CUT:
1108 versionid = "A_CUT_92C";
1109 break;
1110 case VERSION_NORMAL_UMC_CHIP_88C_A_CUT:
1111 versionid = "A_CUT_88C";
1112 break;
1113 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT:
1114 versionid = "B_CUT_92C_1T2R";
1115 break;
1116 case VERSION_NORMAL_UMC_CHIP_92C_B_CUT:
1117 versionid = "B_CUT_92C";
1118 break;
1119 case VERSION_NORMAL_UMC_CHIP_88C_B_CUT:
1120 versionid = "B_CUT_88C";
1121 break;
Larry Finger0c817332010-12-08 11:12:31 -06001122 default:
Joe Perches07839b12012-01-06 11:31:43 -08001123 versionid = "Unknown. Bug?";
Larry Finger0c817332010-12-08 11:12:31 -06001124 break;
1125 }
1126
Larry Finger0bd899e2012-10-25 13:46:30 -05001127 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perches07839b12012-01-06 11:31:43 -08001128 "Chip Version ID: %s\n", versionid);
1129
Larry Finger0c817332010-12-08 11:12:31 -06001130 switch (version & 0x3) {
1131 case CHIP_88C:
1132 rtlphy->rf_type = RF_1T1R;
1133 break;
1134 case CHIP_92C:
1135 rtlphy->rf_type = RF_2T2R;
1136 break;
1137 case CHIP_92C_1T2R:
1138 rtlphy->rf_type = RF_1T2R;
1139 break;
1140 default:
1141 rtlphy->rf_type = RF_1T1R;
1142 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001143 "ERROR RF_Type is set!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001144 break;
1145 }
1146
Joe Perchesf30d7502012-01-04 19:40:41 -08001147 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1148 rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
Larry Finger0c817332010-12-08 11:12:31 -06001149
1150 return version;
1151}
1152
1153static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
1154 enum nl80211_iftype type)
1155{
1156 struct rtl_priv *rtlpriv = rtl_priv(hw);
1157 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1158 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1159 bt_msr &= 0xfc;
1160
1161 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1162 type == NL80211_IFTYPE_STATION) {
1163 _rtl92ce_stop_tx_beacon(hw);
1164 _rtl92ce_enable_bcn_sub_func(hw);
Larry Finger3a16b412013-03-24 22:06:40 -05001165 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP ||
1166 type == NL80211_IFTYPE_MESH_POINT) {
Larry Finger0c817332010-12-08 11:12:31 -06001167 _rtl92ce_resume_tx_beacon(hw);
1168 _rtl92ce_disable_bcn_sub_func(hw);
1169 } else {
1170 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001171 "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
1172 type);
Larry Finger0c817332010-12-08 11:12:31 -06001173 }
1174
1175 switch (type) {
1176 case NL80211_IFTYPE_UNSPECIFIED:
1177 bt_msr |= MSR_NOLINK;
1178 ledaction = LED_CTL_LINK;
1179 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001180 "Set Network type to NO LINK!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001181 break;
1182 case NL80211_IFTYPE_ADHOC:
1183 bt_msr |= MSR_ADHOC;
1184 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001185 "Set Network type to Ad Hoc!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001186 break;
1187 case NL80211_IFTYPE_STATION:
1188 bt_msr |= MSR_INFRA;
1189 ledaction = LED_CTL_LINK;
1190 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001191 "Set Network type to STA!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001192 break;
1193 case NL80211_IFTYPE_AP:
1194 bt_msr |= MSR_AP;
1195 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001196 "Set Network type to AP!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001197 break;
Larry Finger3a16b412013-03-24 22:06:40 -05001198 case NL80211_IFTYPE_MESH_POINT:
1199 bt_msr |= MSR_ADHOC;
1200 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1201 "Set Network type to Mesh Point!\n");
1202 break;
Larry Finger0c817332010-12-08 11:12:31 -06001203 default:
1204 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001205 "Network type %d not supported!\n", type);
Larry Finger0c817332010-12-08 11:12:31 -06001206 return 1;
Larry Finger0c817332010-12-08 11:12:31 -06001207
1208 }
1209
1210 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1211 rtlpriv->cfg->ops->led_control(hw, ledaction);
Rickard Strandqvist965ec742014-06-23 23:53:55 +02001212 if ((bt_msr & MSR_MASK) == MSR_AP)
Larry Finger0c817332010-12-08 11:12:31 -06001213 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1214 else
1215 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1216 return 0;
1217}
1218
Chaoming_Lif73b2792011-04-25 12:53:50 -05001219void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
Larry Finger0c817332010-12-08 11:12:31 -06001220{
1221 struct rtl_priv *rtlpriv = rtl_priv(hw);
Peter Wue51048c2014-02-14 19:03:44 +01001222 u32 reg_rcr;
Larry Finger0c817332010-12-08 11:12:31 -06001223
Chaoming_Lif73b2792011-04-25 12:53:50 -05001224 if (rtlpriv->psc.rfpwr_state != ERFON)
1225 return;
Larry Finger0c817332010-12-08 11:12:31 -06001226
Peter Wue51048c2014-02-14 19:03:44 +01001227 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1228
Mike McCormacke10542c2011-06-20 10:47:51 +09001229 if (check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001230 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1231 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1232 (u8 *) (&reg_rcr));
1233 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
Joe Perches23677ce2012-02-09 11:17:23 +00001234 } else if (!check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001235 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1236 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
1237 rtlpriv->cfg->ops->set_hw_reg(hw,
1238 HW_VAR_RCR, (u8 *) (&reg_rcr));
1239 }
Chaoming_Lif73b2792011-04-25 12:53:50 -05001240
Larry Finger0c817332010-12-08 11:12:31 -06001241}
1242
1243int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1244{
Chaoming_Lif73b2792011-04-25 12:53:50 -05001245 struct rtl_priv *rtlpriv = rtl_priv(hw);
1246
Larry Finger0c817332010-12-08 11:12:31 -06001247 if (_rtl92ce_set_media_status(hw, type))
1248 return -EOPNOTSUPP;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001249
1250 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
Larry Finger3a16b412013-03-24 22:06:40 -05001251 if (type != NL80211_IFTYPE_AP &&
1252 type != NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001253 rtl92ce_set_check_bssid(hw, true);
1254 } else {
1255 rtl92ce_set_check_bssid(hw, false);
1256 }
1257
Larry Finger0c817332010-12-08 11:12:31 -06001258 return 0;
1259}
1260
Chaoming_Lif73b2792011-04-25 12:53:50 -05001261/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
Larry Finger0c817332010-12-08 11:12:31 -06001262void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
1263{
1264 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001265 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001266 switch (aci) {
1267 case AC1_BK:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001268 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
Larry Finger0c817332010-12-08 11:12:31 -06001269 break;
1270 case AC0_BE:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001271 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
Larry Finger0c817332010-12-08 11:12:31 -06001272 break;
1273 case AC2_VI:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001274 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
Larry Finger0c817332010-12-08 11:12:31 -06001275 break;
1276 case AC3_VO:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001277 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
Larry Finger0c817332010-12-08 11:12:31 -06001278 break;
1279 default:
Joe Perches9d833ed2012-01-04 19:40:43 -08001280 RT_ASSERT(false, "invalid aci: %d !\n", aci);
Larry Finger0c817332010-12-08 11:12:31 -06001281 break;
1282 }
1283}
1284
1285void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
1286{
1287 struct rtl_priv *rtlpriv = rtl_priv(hw);
1288 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1289
1290 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1291 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
Larry Finger87141db2014-11-28 10:41:16 -06001292 rtlpci->irq_enabled = true;
Larry Finger0c817332010-12-08 11:12:31 -06001293}
1294
1295void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
1296{
1297 struct rtl_priv *rtlpriv = rtl_priv(hw);
1298 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1299
1300 rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1301 rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
Larry Finger87141db2014-11-28 10:41:16 -06001302 rtlpci->irq_enabled = false;
Larry Finger0c817332010-12-08 11:12:31 -06001303}
1304
1305static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
1306{
1307 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001308 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001309 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
Larry Finger0c817332010-12-08 11:12:31 -06001310 u8 u1b_tmp;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001311 u32 u4b_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001312
1313 rtlpriv->intf_ops->enable_aspm(hw);
1314 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1315 rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1316 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1317 rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1318 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1319 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
Larry Fingerb0302ab2012-01-30 09:54:49 -06001320 if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
Larry Finger0c817332010-12-08 11:12:31 -06001321 rtl92c_firmware_selfreset(hw);
1322 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1323 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1324 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1325 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001326 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1327 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
1328 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
1329 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
1330 (u1b_tmp << 8));
1331 } else {
1332 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
1333 (u1b_tmp << 8));
1334 }
Larry Finger0c817332010-12-08 11:12:31 -06001335 rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1336 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1337 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
Larry Finger9f087a92014-09-26 16:40:26 -05001338 if (!IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version))
Larry Finger0bd899e2012-10-25 13:46:30 -05001339 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001340 if (rtlpcipriv->bt_coexist.bt_coexistence) {
1341 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
1342 u4b_tmp |= 0x03824800;
1343 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
1344 } else {
1345 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1346 }
1347
Larry Finger0c817332010-12-08 11:12:31 -06001348 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1349 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1350}
1351
1352void rtl92ce_card_disable(struct ieee80211_hw *hw)
1353{
1354 struct rtl_priv *rtlpriv = rtl_priv(hw);
1355 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1356 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1357 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1358 enum nl80211_iftype opmode;
1359
1360 mac->link_state = MAC80211_NOLINK;
1361 opmode = NL80211_IFTYPE_UNSPECIFIED;
1362 _rtl92ce_set_media_status(hw, opmode);
1363 if (rtlpci->driver_is_goingto_unload ||
1364 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1365 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1366 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1367 _rtl92ce_poweroff_adapter(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001368
1369 /* after power off we should do iqk again */
1370 rtlpriv->phy.iqk_initialized = false;
Larry Finger0c817332010-12-08 11:12:31 -06001371}
1372
1373void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
1374 u32 *p_inta, u32 *p_intb)
1375{
1376 struct rtl_priv *rtlpriv = rtl_priv(hw);
1377 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1378
1379 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1380 rtl_write_dword(rtlpriv, ISR, *p_inta);
1381
1382 /*
1383 * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1384 * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
1385 */
1386}
1387
1388void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
1389{
1390
1391 struct rtl_priv *rtlpriv = rtl_priv(hw);
1392 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1393 u16 bcn_interval, atim_window;
1394
1395 bcn_interval = mac->beacon_interval;
1396 atim_window = 2; /*FIX MERGE */
1397 rtl92ce_disable_interrupt(hw);
1398 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1399 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1400 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1401 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1402 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1403 rtl_write_byte(rtlpriv, 0x606, 0x30);
1404 rtl92ce_enable_interrupt(hw);
1405}
1406
1407void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
1408{
1409 struct rtl_priv *rtlpriv = rtl_priv(hw);
1410 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1411 u16 bcn_interval = mac->beacon_interval;
1412
1413 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001414 "beacon_interval:%d\n", bcn_interval);
Larry Finger0c817332010-12-08 11:12:31 -06001415 rtl92ce_disable_interrupt(hw);
1416 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1417 rtl92ce_enable_interrupt(hw);
1418}
1419
1420void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
1421 u32 add_msr, u32 rm_msr)
1422{
1423 struct rtl_priv *rtlpriv = rtl_priv(hw);
1424 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1425
Joe Perchesf30d7502012-01-04 19:40:41 -08001426 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1427 add_msr, rm_msr);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001428
Larry Finger0c817332010-12-08 11:12:31 -06001429 if (add_msr)
1430 rtlpci->irq_mask[0] |= add_msr;
1431 if (rm_msr)
1432 rtlpci->irq_mask[0] &= (~rm_msr);
1433 rtl92ce_disable_interrupt(hw);
1434 rtl92ce_enable_interrupt(hw);
1435}
1436
Larry Finger0c817332010-12-08 11:12:31 -06001437static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1438 bool autoload_fail,
1439 u8 *hwinfo)
1440{
1441 struct rtl_priv *rtlpriv = rtl_priv(hw);
1442 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1443 u8 rf_path, index, tempval;
1444 u16 i;
1445
1446 for (rf_path = 0; rf_path < 2; rf_path++) {
1447 for (i = 0; i < 3; i++) {
1448 if (!autoload_fail) {
1449 rtlefuse->
1450 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1451 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1452 rtlefuse->
1453 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1454 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
1455 i];
1456 } else {
1457 rtlefuse->
1458 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1459 EEPROM_DEFAULT_TXPOWERLEVEL;
1460 rtlefuse->
1461 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1462 EEPROM_DEFAULT_TXPOWERLEVEL;
1463 }
1464 }
1465 }
1466
1467 for (i = 0; i < 3; i++) {
1468 if (!autoload_fail)
1469 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1470 else
1471 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001472 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001473 (tempval & 0xf);
Larry Fingerda17fcf2012-10-25 13:46:31 -05001474 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001475 ((tempval & 0xf0) >> 4);
1476 }
1477
1478 for (rf_path = 0; rf_path < 2; rf_path++)
1479 for (i = 0; i < 3; i++)
1480 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001481 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
1482 rf_path, i,
1483 rtlefuse->
1484 eeprom_chnlarea_txpwr_cck[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001485 for (rf_path = 0; rf_path < 2; rf_path++)
1486 for (i = 0; i < 3; i++)
1487 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001488 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1489 rf_path, i,
1490 rtlefuse->
1491 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001492 for (rf_path = 0; rf_path < 2; rf_path++)
1493 for (i = 0; i < 3; i++)
1494 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001495 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1496 rf_path, i,
1497 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001498 eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001499
1500 for (rf_path = 0; rf_path < 2; rf_path++) {
1501 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -05001502 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001503
1504 rtlefuse->txpwrlevel_cck[rf_path][i] =
1505 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
1506 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1507 rtlefuse->
1508 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
1509
1510 if ((rtlefuse->
1511 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
1512 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001513 eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
Larry Finger0c817332010-12-08 11:12:31 -06001514 > 0) {
1515 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1516 rtlefuse->
1517 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
1518 [index] -
1519 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001520 eprom_chnl_txpwr_ht40_2sdf[rf_path]
Larry Finger0c817332010-12-08 11:12:31 -06001521 [index];
1522 } else {
1523 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1524 }
1525 }
1526
1527 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -05001528 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001529 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1530 rf_path, i,
1531 rtlefuse->txpwrlevel_cck[rf_path][i],
1532 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1533 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001534 }
1535 }
1536
1537 for (i = 0; i < 3; i++) {
1538 if (!autoload_fail) {
1539 rtlefuse->eeprom_pwrlimit_ht40[i] =
1540 hwinfo[EEPROM_TXPWR_GROUP + i];
1541 rtlefuse->eeprom_pwrlimit_ht20[i] =
1542 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1543 } else {
1544 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1545 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1546 }
1547 }
1548
1549 for (rf_path = 0; rf_path < 2; rf_path++) {
1550 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -05001551 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001552
1553 if (rf_path == RF90_PATH_A) {
1554 rtlefuse->pwrgroup_ht20[rf_path][i] =
1555 (rtlefuse->eeprom_pwrlimit_ht20[index]
1556 & 0xf);
1557 rtlefuse->pwrgroup_ht40[rf_path][i] =
1558 (rtlefuse->eeprom_pwrlimit_ht40[index]
1559 & 0xf);
1560 } else if (rf_path == RF90_PATH_B) {
1561 rtlefuse->pwrgroup_ht20[rf_path][i] =
1562 ((rtlefuse->eeprom_pwrlimit_ht20[index]
1563 & 0xf0) >> 4);
1564 rtlefuse->pwrgroup_ht40[rf_path][i] =
1565 ((rtlefuse->eeprom_pwrlimit_ht40[index]
1566 & 0xf0) >> 4);
1567 }
1568
Larry Fingere6deaf82013-03-24 22:06:55 -05001569 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001570 "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1571 rf_path, i,
1572 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -05001573 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001574 "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1575 rf_path, i,
1576 rtlefuse->pwrgroup_ht40[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001577 }
1578 }
1579
1580 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -05001581 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001582
1583 if (!autoload_fail)
1584 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1585 else
1586 tempval = EEPROM_DEFAULT_HT20_DIFF;
1587
1588 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1589 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1590 ((tempval >> 4) & 0xF);
1591
1592 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1593 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1594
1595 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1596 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1597
Larry Finger9f087a92014-09-26 16:40:26 -05001598 index = rtl92c_get_chnl_group((u8)i);
Larry Finger0c817332010-12-08 11:12:31 -06001599
1600 if (!autoload_fail)
1601 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1602 else
1603 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1604
1605 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1606 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1607 ((tempval >> 4) & 0xF);
1608 }
1609
1610 rtlefuse->legacy_ht_txpowerdiff =
1611 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1612
1613 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001614 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001615 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
1616 i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001617 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001618 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001619 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
1620 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001621 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001622 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001623 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
1624 i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001625 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001626 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001627 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
1628 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001629
1630 if (!autoload_fail)
1631 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1632 else
1633 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -05001634 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001635 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
Larry Finger0c817332010-12-08 11:12:31 -06001636
1637 if (!autoload_fail) {
1638 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1639 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
1640 } else {
1641 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1642 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
1643 }
Larry Fingere6deaf82013-03-24 22:06:55 -05001644 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
Joe Perches4c488692012-01-04 19:40:42 -08001645 rtlefuse->eeprom_tssi[RF90_PATH_A],
1646 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Larry Finger0c817332010-12-08 11:12:31 -06001647
1648 if (!autoload_fail)
1649 tempval = hwinfo[EEPROM_THERMAL_METER];
1650 else
1651 tempval = EEPROM_DEFAULT_THERMALMETER;
1652 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1653
1654 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
Larry Finger7ea47242011-02-19 16:28:57 -06001655 rtlefuse->apk_thermalmeterignore = true;
Larry Finger0c817332010-12-08 11:12:31 -06001656
1657 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -05001658 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001659 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
Larry Finger0c817332010-12-08 11:12:31 -06001660}
1661
1662static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
1663{
1664 struct rtl_priv *rtlpriv = rtl_priv(hw);
1665 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1666 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1667 u16 i, usvalue;
1668 u8 hwinfo[HWSET_MAX_SIZE];
1669 u16 eeprom_id;
1670
1671 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1672 rtl_efuse_shadow_map_update(hw);
1673
1674 memcpy((void *)hwinfo,
1675 (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1676 HWSET_MAX_SIZE);
1677 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1678 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001679 "RTL819X Not boot from eeprom, check it !!");
Larry Finger0c817332010-12-08 11:12:31 -06001680 }
1681
Joe Perchesaf086872012-01-04 19:40:40 -08001682 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
Larry Finger0c817332010-12-08 11:12:31 -06001683 hwinfo, HWSET_MAX_SIZE);
1684
1685 eeprom_id = *((u16 *)&hwinfo[0]);
1686 if (eeprom_id != RTL8190_EEPROM_ID) {
1687 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001688 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
Larry Finger0c817332010-12-08 11:12:31 -06001689 rtlefuse->autoload_failflag = true;
1690 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001691 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001692 rtlefuse->autoload_failflag = false;
1693 }
1694
Mike McCormacke10542c2011-06-20 10:47:51 +09001695 if (rtlefuse->autoload_failflag)
Larry Finger0c817332010-12-08 11:12:31 -06001696 return;
1697
Larry Finger3a16b412013-03-24 22:06:40 -05001698 rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
1699 rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
1700 rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
1701 rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
1702 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1703 "EEPROMId = 0x%4x\n", eeprom_id);
1704 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1705 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1706 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1707 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1708 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1709 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1710 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1711 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1712
Larry Finger0c817332010-12-08 11:12:31 -06001713 for (i = 0; i < 6; i += 2) {
1714 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1715 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1716 }
1717
Joe Perchesf30d7502012-01-04 19:40:41 -08001718 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
Larry Finger0c817332010-12-08 11:12:31 -06001719
1720 _rtl92ce_read_txpower_info_from_hwpg(hw,
1721 rtlefuse->autoload_failflag,
1722 hwinfo);
1723
Chaoming_Lif73b2792011-04-25 12:53:50 -05001724 rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
1725 rtlefuse->autoload_failflag,
1726 hwinfo);
1727
Joe Perches2c208892012-06-04 12:44:17 +00001728 rtlefuse->eeprom_channelplan = *&hwinfo[EEPROM_CHANNELPLAN];
Larry Finger0c817332010-12-08 11:12:31 -06001729 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
Larry Finger7ea47242011-02-19 16:28:57 -06001730 rtlefuse->txpwr_fromeprom = true;
Joe Perches2c208892012-06-04 12:44:17 +00001731 rtlefuse->eeprom_oemid = *&hwinfo[EEPROM_CUSTOMER_ID];
Larry Finger0c817332010-12-08 11:12:31 -06001732
1733 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001734 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
Larry Finger0c817332010-12-08 11:12:31 -06001735
Chaoming_Lif73b2792011-04-25 12:53:50 -05001736 /* set channel paln to world wide 13 */
1737 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1738
Larry Finger0c817332010-12-08 11:12:31 -06001739 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1740 switch (rtlefuse->eeprom_oemid) {
1741 case EEPROM_CID_DEFAULT:
1742 if (rtlefuse->eeprom_did == 0x8176) {
1743 if ((rtlefuse->eeprom_svid == 0x103C &&
1744 rtlefuse->eeprom_smid == 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -06001745 rtlhal->oem_id = RT_CID_819X_HP;
Larry Finger0c817332010-12-08 11:12:31 -06001746 else
1747 rtlhal->oem_id = RT_CID_DEFAULT;
1748 } else {
1749 rtlhal->oem_id = RT_CID_DEFAULT;
1750 }
1751 break;
1752 case EEPROM_CID_TOSHIBA:
1753 rtlhal->oem_id = RT_CID_TOSHIBA;
1754 break;
1755 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -06001756 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Finger0c817332010-12-08 11:12:31 -06001757 break;
1758 case EEPROM_CID_WHQL:
1759 default:
1760 rtlhal->oem_id = RT_CID_DEFAULT;
1761 break;
1762
1763 }
1764 }
1765
1766}
1767
1768static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
1769{
1770 struct rtl_priv *rtlpriv = rtl_priv(hw);
1771 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1772 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1773
1774 switch (rtlhal->oem_id) {
Larry Finger2cddad32014-02-28 15:16:46 -06001775 case RT_CID_819X_HP:
Larry Finger7ea47242011-02-19 16:28:57 -06001776 pcipriv->ledctl.led_opendrain = true;
Larry Finger0c817332010-12-08 11:12:31 -06001777 break;
Larry Finger2cddad32014-02-28 15:16:46 -06001778 case RT_CID_819X_LENOVO:
Larry Finger0c817332010-12-08 11:12:31 -06001779 case RT_CID_DEFAULT:
1780 case RT_CID_TOSHIBA:
1781 case RT_CID_CCX:
Larry Finger2cddad32014-02-28 15:16:46 -06001782 case RT_CID_819X_ACER:
Larry Finger0c817332010-12-08 11:12:31 -06001783 case RT_CID_WHQL:
1784 default:
1785 break;
1786 }
1787 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001788 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
Larry Finger0c817332010-12-08 11:12:31 -06001789}
1790
1791void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
1792{
1793 struct rtl_priv *rtlpriv = rtl_priv(hw);
1794 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1795 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1796 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1797 u8 tmp_u1b;
1798
1799 rtlhal->version = _rtl92ce_read_chip_version(hw);
1800 if (get_rf_type(rtlphy) == RF_1T1R)
Larry Finger7ea47242011-02-19 16:28:57 -06001801 rtlpriv->dm.rfpath_rxenable[0] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001802 else
Larry Finger7ea47242011-02-19 16:28:57 -06001803 rtlpriv->dm.rfpath_rxenable[0] =
1804 rtlpriv->dm.rfpath_rxenable[1] = true;
Joe Perchesf30d7502012-01-04 19:40:41 -08001805 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1806 rtlhal->version);
Larry Finger0c817332010-12-08 11:12:31 -06001807 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1808 if (tmp_u1b & BIT(4)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001809 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
Larry Finger0c817332010-12-08 11:12:31 -06001810 rtlefuse->epromtype = EEPROM_93C46;
1811 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001812 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
Larry Finger0c817332010-12-08 11:12:31 -06001813 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1814 }
1815 if (tmp_u1b & BIT(5)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001816 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001817 rtlefuse->autoload_failflag = false;
1818 _rtl92ce_read_adapter_info(hw);
1819 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001820 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001821 }
Larry Finger0c817332010-12-08 11:12:31 -06001822 _rtl92ce_hal_customized_behavior(hw);
1823}
1824
Chaoming_Lif73b2792011-04-25 12:53:50 -05001825static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
1826 struct ieee80211_sta *sta)
Larry Finger0c817332010-12-08 11:12:31 -06001827{
1828 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001829 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001830 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1831 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001832 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1833 u32 ratr_value;
Larry Finger0c817332010-12-08 11:12:31 -06001834 u8 ratr_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001835 u8 nmode = mac->ht_enable;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001836 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001837 u16 shortgi_rate;
1838 u32 tmp_ratr_value;
Larry Finger7ea47242011-02-19 16:28:57 -06001839 u8 curtxbw_40mhz = mac->bw_40;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001840 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1841 1 : 0;
1842 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1843 1 : 0;
Larry Finger0c817332010-12-08 11:12:31 -06001844 enum wireless_mode wirelessmode = mac->mode;
1845
Chaoming_Lif73b2792011-04-25 12:53:50 -05001846 if (rtlhal->current_bandtype == BAND_ON_5G)
1847 ratr_value = sta->supp_rates[1] << 4;
1848 else
1849 ratr_value = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001850 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1851 ratr_value = 0xfff;
1852
Chaoming_Lif73b2792011-04-25 12:53:50 -05001853 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1854 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001855 switch (wirelessmode) {
1856 case WIRELESS_MODE_B:
1857 if (ratr_value & 0x0000000c)
1858 ratr_value &= 0x0000000d;
1859 else
1860 ratr_value &= 0x0000000f;
1861 break;
1862 case WIRELESS_MODE_G:
1863 ratr_value &= 0x00000FF5;
1864 break;
1865 case WIRELESS_MODE_N_24G:
1866 case WIRELESS_MODE_N_5G:
Larry Finger7ea47242011-02-19 16:28:57 -06001867 nmode = 1;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001868 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001869 ratr_value &= 0x0007F005;
1870 } else {
1871 u32 ratr_mask;
1872
1873 if (get_rf_type(rtlphy) == RF_1T2R ||
1874 get_rf_type(rtlphy) == RF_1T1R)
1875 ratr_mask = 0x000ff005;
1876 else
1877 ratr_mask = 0x0f0ff005;
1878
1879 ratr_value &= ratr_mask;
1880 }
1881 break;
1882 default:
1883 if (rtlphy->rf_type == RF_1T2R)
1884 ratr_value &= 0x000ff0ff;
1885 else
1886 ratr_value &= 0x0f0ff0ff;
1887
1888 break;
1889 }
1890
Chaoming_Lif73b2792011-04-25 12:53:50 -05001891 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1892 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1893 (rtlpcipriv->bt_coexist.bt_cur_state) &&
1894 (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
1895 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
1896 (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
1897 ratr_value &= 0x0fffcfc0;
1898 else
1899 ratr_value &= 0x0FFFFFFF;
Larry Finger0c817332010-12-08 11:12:31 -06001900
Chaoming_Lif73b2792011-04-25 12:53:50 -05001901 if (nmode && ((curtxbw_40mhz &&
1902 curshortgi_40mhz) || (!curtxbw_40mhz &&
1903 curshortgi_20mhz))) {
Larry Finger0c817332010-12-08 11:12:31 -06001904
1905 ratr_value |= 0x10000000;
1906 tmp_ratr_value = (ratr_value >> 12);
1907
1908 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1909 if ((1 << shortgi_rate) & tmp_ratr_value)
1910 break;
1911 }
1912
1913 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1914 (shortgi_rate << 4) | (shortgi_rate);
1915 }
1916
1917 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1918
Joe Perchesf30d7502012-01-04 19:40:41 -08001919 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1920 rtl_read_dword(rtlpriv, REG_ARFR0));
Larry Finger0c817332010-12-08 11:12:31 -06001921}
1922
Chaoming_Lif73b2792011-04-25 12:53:50 -05001923static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
1924 struct ieee80211_sta *sta, u8 rssi_level)
Larry Finger0c817332010-12-08 11:12:31 -06001925{
1926 struct rtl_priv *rtlpriv = rtl_priv(hw);
1927 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1928 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001929 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1930 struct rtl_sta_info *sta_entry = NULL;
1931 u32 ratr_bitmap;
Larry Finger0c817332010-12-08 11:12:31 -06001932 u8 ratr_index;
Johannes Berge1a0c6b2013-02-07 11:47:44 +01001933 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
1934 u8 curshortgi_40mhz = curtxbw_40mhz &&
1935 (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
Chaoming_Lif73b2792011-04-25 12:53:50 -05001936 1 : 0;
1937 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1938 1 : 0;
1939 enum wireless_mode wirelessmode = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001940 bool shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001941 u8 rate_mask[5];
1942 u8 macid = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001943 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001944
Chaoming_Lif73b2792011-04-25 12:53:50 -05001945 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1946 wirelessmode = sta_entry->wireless_mode;
Larry Finger3a16b412013-03-24 22:06:40 -05001947 if (mac->opmode == NL80211_IFTYPE_STATION ||
1948 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001949 curtxbw_40mhz = mac->bw_40;
1950 else if (mac->opmode == NL80211_IFTYPE_AP ||
1951 mac->opmode == NL80211_IFTYPE_ADHOC)
1952 macid = sta->aid + 1;
1953
1954 if (rtlhal->current_bandtype == BAND_ON_5G)
1955 ratr_bitmap = sta->supp_rates[1] << 4;
1956 else
1957 ratr_bitmap = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001958 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1959 ratr_bitmap = 0xfff;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001960 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1961 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001962 switch (wirelessmode) {
1963 case WIRELESS_MODE_B:
1964 ratr_index = RATR_INX_WIRELESS_B;
1965 if (ratr_bitmap & 0x0000000c)
1966 ratr_bitmap &= 0x0000000d;
1967 else
1968 ratr_bitmap &= 0x0000000f;
1969 break;
1970 case WIRELESS_MODE_G:
1971 ratr_index = RATR_INX_WIRELESS_GB;
1972
1973 if (rssi_level == 1)
1974 ratr_bitmap &= 0x00000f00;
1975 else if (rssi_level == 2)
1976 ratr_bitmap &= 0x00000ff0;
1977 else
1978 ratr_bitmap &= 0x00000ff5;
1979 break;
1980 case WIRELESS_MODE_A:
1981 ratr_index = RATR_INX_WIRELESS_A;
1982 ratr_bitmap &= 0x00000ff0;
1983 break;
1984 case WIRELESS_MODE_N_24G:
1985 case WIRELESS_MODE_N_5G:
1986 ratr_index = RATR_INX_WIRELESS_NGB;
1987
Chaoming_Lif73b2792011-04-25 12:53:50 -05001988 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001989 if (rssi_level == 1)
1990 ratr_bitmap &= 0x00070000;
1991 else if (rssi_level == 2)
1992 ratr_bitmap &= 0x0007f000;
1993 else
1994 ratr_bitmap &= 0x0007f005;
1995 } else {
1996 if (rtlphy->rf_type == RF_1T2R ||
1997 rtlphy->rf_type == RF_1T1R) {
Larry Finger7ea47242011-02-19 16:28:57 -06001998 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001999 if (rssi_level == 1)
2000 ratr_bitmap &= 0x000f0000;
2001 else if (rssi_level == 2)
2002 ratr_bitmap &= 0x000ff000;
2003 else
2004 ratr_bitmap &= 0x000ff015;
2005 } else {
2006 if (rssi_level == 1)
2007 ratr_bitmap &= 0x000f0000;
2008 else if (rssi_level == 2)
2009 ratr_bitmap &= 0x000ff000;
2010 else
2011 ratr_bitmap &= 0x000ff005;
2012 }
2013 } else {
Larry Finger7ea47242011-02-19 16:28:57 -06002014 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06002015 if (rssi_level == 1)
2016 ratr_bitmap &= 0x0f0f0000;
2017 else if (rssi_level == 2)
2018 ratr_bitmap &= 0x0f0ff000;
2019 else
2020 ratr_bitmap &= 0x0f0ff015;
2021 } else {
2022 if (rssi_level == 1)
2023 ratr_bitmap &= 0x0f0f0000;
2024 else if (rssi_level == 2)
2025 ratr_bitmap &= 0x0f0ff000;
2026 else
2027 ratr_bitmap &= 0x0f0ff005;
2028 }
2029 }
2030 }
2031
Larry Finger7ea47242011-02-19 16:28:57 -06002032 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2033 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger0c817332010-12-08 11:12:31 -06002034
2035 if (macid == 0)
Larry Finger7ea47242011-02-19 16:28:57 -06002036 shortgi = true;
Larry Finger0c817332010-12-08 11:12:31 -06002037 else if (macid == 1)
Larry Finger7ea47242011-02-19 16:28:57 -06002038 shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06002039 }
2040 break;
2041 default:
2042 ratr_index = RATR_INX_WIRELESS_NGB;
2043
2044 if (rtlphy->rf_type == RF_1T2R)
2045 ratr_bitmap &= 0x000ff0ff;
2046 else
2047 ratr_bitmap &= 0x0f0ff0ff;
2048 break;
2049 }
Larry Finger0bd899e2012-10-25 13:46:30 -05002050 sta_entry->ratr_index = ratr_index;
2051
Larry Finger0c817332010-12-08 11:12:31 -06002052 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002053 "ratr_bitmap :%x\n", ratr_bitmap);
Larry Finger8e2c4062012-08-31 15:39:00 -05002054 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2055 (ratr_index << 28);
Larry Finger7ea47242011-02-19 16:28:57 -06002056 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Joe Perchesf30d7502012-01-04 19:40:41 -08002057 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Andy Shevchenkoed9f0ed2012-10-02 17:19:44 +03002058 "Rate_index:%x, ratr_val:%x, %5phC\n",
2059 ratr_index, ratr_bitmap, rate_mask);
Larry Finger0c817332010-12-08 11:12:31 -06002060 rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002061
2062 if (macid != 0)
2063 sta_entry->ratr_index = ratr_index;
2064}
2065
2066void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
2067 struct ieee80211_sta *sta, u8 rssi_level)
2068{
2069 struct rtl_priv *rtlpriv = rtl_priv(hw);
2070
2071 if (rtlpriv->dm.useramask)
2072 rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
2073 else
2074 rtl92ce_update_hal_rate_table(hw, sta);
Larry Finger0c817332010-12-08 11:12:31 -06002075}
2076
2077void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
2078{
2079 struct rtl_priv *rtlpriv = rtl_priv(hw);
2080 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2081 u16 sifs_timer;
2082
2083 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
Joe Perches2c208892012-06-04 12:44:17 +00002084 &mac->slot_time);
Larry Finger0c817332010-12-08 11:12:31 -06002085 if (!mac->ht_enable)
2086 sifs_timer = 0x0a0a;
2087 else
2088 sifs_timer = 0x1010;
2089 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2090}
2091
Chaoming_Lif73b2792011-04-25 12:53:50 -05002092bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
Larry Finger0c817332010-12-08 11:12:31 -06002093{
2094 struct rtl_priv *rtlpriv = rtl_priv(hw);
2095 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2096 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger6c0d4982011-05-22 20:54:37 -05002097 enum rf_pwrstate e_rfpowerstate_toset;
Larry Finger0c817332010-12-08 11:12:31 -06002098 u8 u1tmp;
Larry Finger7ea47242011-02-19 16:28:57 -06002099 bool actuallyset = false;
Larry Finger0c817332010-12-08 11:12:31 -06002100 unsigned long flag;
2101
Chaoming_Lif73b2792011-04-25 12:53:50 -05002102 if (rtlpci->being_init_adapter)
Larry Finger0c817332010-12-08 11:12:31 -06002103 return false;
2104
Larry Finger7ea47242011-02-19 16:28:57 -06002105 if (ppsc->swrf_processing)
Larry Finger0c817332010-12-08 11:12:31 -06002106 return false;
2107
2108 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2109 if (ppsc->rfchange_inprogress) {
2110 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2111 return false;
2112 } else {
2113 ppsc->rfchange_inprogress = true;
2114 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2115 }
2116
Larry Finger0c817332010-12-08 11:12:31 -06002117 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
2118 REG_MAC_PINMUX_CFG)&~(BIT(3)));
2119
2120 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2121 e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
2122
Mike McCormacke10542c2011-06-20 10:47:51 +09002123 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Larry Finger0c817332010-12-08 11:12:31 -06002124 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002125 "GPIOChangeRF - HW Radio ON, RF ON\n");
Larry Finger0c817332010-12-08 11:12:31 -06002126
2127 e_rfpowerstate_toset = ERFON;
Larry Finger7ea47242011-02-19 16:28:57 -06002128 ppsc->hwradiooff = false;
2129 actuallyset = true;
Joe Perches23677ce2012-02-09 11:17:23 +00002130 } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
Larry Finger0c817332010-12-08 11:12:31 -06002131 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002132 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
Larry Finger0c817332010-12-08 11:12:31 -06002133
2134 e_rfpowerstate_toset = ERFOFF;
Larry Finger7ea47242011-02-19 16:28:57 -06002135 ppsc->hwradiooff = true;
2136 actuallyset = true;
Larry Finger0c817332010-12-08 11:12:31 -06002137 }
2138
Larry Finger7ea47242011-02-19 16:28:57 -06002139 if (actuallyset) {
Larry Finger0c817332010-12-08 11:12:31 -06002140 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2141 ppsc->rfchange_inprogress = false;
2142 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2143 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002144 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2145 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2146
Larry Finger0c817332010-12-08 11:12:31 -06002147 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2148 ppsc->rfchange_inprogress = false;
2149 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2150 }
2151
2152 *valid = 1;
Larry Finger7ea47242011-02-19 16:28:57 -06002153 return !ppsc->hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06002154
2155}
2156
2157void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
2158 u8 *p_macaddr, bool is_group, u8 enc_algo,
2159 bool is_wepkey, bool clear_all)
2160{
2161 struct rtl_priv *rtlpriv = rtl_priv(hw);
2162 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2163 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2164 u8 *macaddr = p_macaddr;
2165 u32 entry_id = 0;
2166 bool is_pairwise = false;
2167
2168 static u8 cam_const_addr[4][6] = {
2169 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2170 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2171 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2172 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2173 };
2174 static u8 cam_const_broad[] = {
2175 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2176 };
2177
2178 if (clear_all) {
2179 u8 idx = 0;
2180 u8 cam_offset = 0;
2181 u8 clear_number = 5;
2182
Joe Perchesf30d7502012-01-04 19:40:41 -08002183 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
Larry Finger0c817332010-12-08 11:12:31 -06002184
2185 for (idx = 0; idx < clear_number; idx++) {
2186 rtl_cam_mark_invalid(hw, cam_offset + idx);
2187 rtl_cam_empty_entry(hw, cam_offset + idx);
2188
2189 if (idx < 5) {
2190 memset(rtlpriv->sec.key_buf[idx], 0,
2191 MAX_KEY_LEN);
2192 rtlpriv->sec.key_len[idx] = 0;
2193 }
2194 }
2195
2196 } else {
2197 switch (enc_algo) {
2198 case WEP40_ENCRYPTION:
2199 enc_algo = CAM_WEP40;
2200 break;
2201 case WEP104_ENCRYPTION:
2202 enc_algo = CAM_WEP104;
2203 break;
2204 case TKIP_ENCRYPTION:
2205 enc_algo = CAM_TKIP;
2206 break;
2207 case AESCCMP_ENCRYPTION:
2208 enc_algo = CAM_AES;
2209 break;
2210 default:
Joe Perchesf30d7502012-01-04 19:40:41 -08002211 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2212 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -06002213 enc_algo = CAM_TKIP;
2214 break;
2215 }
2216
2217 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2218 macaddr = cam_const_addr[key_index];
2219 entry_id = key_index;
2220 } else {
2221 if (is_group) {
2222 macaddr = cam_const_broad;
2223 entry_id = key_index;
2224 } else {
Larry Finger3a16b412013-03-24 22:06:40 -05002225 if (mac->opmode == NL80211_IFTYPE_AP ||
2226 mac->opmode == NL80211_IFTYPE_MESH_POINT) {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002227 entry_id = rtl_cam_get_free_entry(hw,
2228 p_macaddr);
2229 if (entry_id >= TOTAL_CAM_ENTRY) {
2230 RT_TRACE(rtlpriv, COMP_SEC,
Joe Perchesf30d7502012-01-04 19:40:41 -08002231 DBG_EMERG,
2232 "Can not find free hw security cam entry\n");
Chaoming_Lif73b2792011-04-25 12:53:50 -05002233 return;
2234 }
2235 } else {
2236 entry_id = CAM_PAIRWISE_KEY_POSITION;
2237 }
2238
Larry Finger0c817332010-12-08 11:12:31 -06002239 key_index = PAIRWISE_KEYIDX;
Larry Finger0c817332010-12-08 11:12:31 -06002240 is_pairwise = true;
2241 }
2242 }
2243
2244 if (rtlpriv->sec.key_len[key_index] == 0) {
2245 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002246 "delete one entry, entry_id is %d\n",
2247 entry_id);
Larry Finger3a16b412013-03-24 22:06:40 -05002248 if (mac->opmode == NL80211_IFTYPE_AP ||
2249 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002250 rtl_cam_del_entry(hw, p_macaddr);
Larry Finger0c817332010-12-08 11:12:31 -06002251 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2252 } else {
2253 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002254 "The insert KEY length is %d\n",
2255 rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
Larry Finger0c817332010-12-08 11:12:31 -06002256 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002257 "The insert KEY is %x %x\n",
2258 rtlpriv->sec.key_buf[0][0],
2259 rtlpriv->sec.key_buf[0][1]);
Larry Finger0c817332010-12-08 11:12:31 -06002260
2261 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002262 "add one entry\n");
Larry Finger0c817332010-12-08 11:12:31 -06002263 if (is_pairwise) {
2264 RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesaf086872012-01-04 19:40:40 -08002265 "Pairwise Key content",
Larry Finger0c817332010-12-08 11:12:31 -06002266 rtlpriv->sec.pairwise_key,
2267 rtlpriv->sec.
2268 key_len[PAIRWISE_KEYIDX]);
2269
2270 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002271 "set Pairwise key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002272
2273 rtl_cam_add_one_entry(hw, macaddr, key_index,
2274 entry_id, enc_algo,
2275 CAM_CONFIG_NO_USEDK,
2276 rtlpriv->sec.
2277 key_buf[key_index]);
2278 } else {
2279 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002280 "set group key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002281
2282 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2283 rtl_cam_add_one_entry(hw,
2284 rtlefuse->dev_addr,
2285 PAIRWISE_KEYIDX,
2286 CAM_PAIRWISE_KEY_POSITION,
2287 enc_algo,
2288 CAM_CONFIG_NO_USEDK,
2289 rtlpriv->sec.key_buf
2290 [entry_id]);
2291 }
2292
2293 rtl_cam_add_one_entry(hw, macaddr, key_index,
2294 entry_id, enc_algo,
2295 CAM_CONFIG_NO_USEDK,
2296 rtlpriv->sec.key_buf[entry_id]);
2297 }
2298
2299 }
2300 }
2301}
Chaoming_Lif73b2792011-04-25 12:53:50 -05002302
Larry Fingerd3bb1422011-04-25 13:23:20 -05002303static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002304{
2305 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2306
2307 rtlpcipriv->bt_coexist.bt_coexistence =
2308 rtlpcipriv->bt_coexist.eeprom_bt_coexist;
2309 rtlpcipriv->bt_coexist.bt_ant_num =
2310 rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
2311 rtlpcipriv->bt_coexist.bt_coexist_type =
2312 rtlpcipriv->bt_coexist.eeprom_bt_type;
2313
2314 if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
2315 rtlpcipriv->bt_coexist.bt_ant_isolation =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002316 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002317 else
2318 rtlpcipriv->bt_coexist.bt_ant_isolation =
2319 rtlpcipriv->bt_coexist.reg_bt_iso;
2320
2321 rtlpcipriv->bt_coexist.bt_radio_shared_type =
2322 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
2323
2324 if (rtlpcipriv->bt_coexist.bt_coexistence) {
2325
2326 if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
2327 rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
2328 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
2329 rtlpcipriv->bt_coexist.bt_service = BT_SCO;
2330 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
2331 rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
2332 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
2333 rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
2334 else
2335 rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
2336
2337 rtlpcipriv->bt_coexist.bt_edca_ul = 0;
2338 rtlpcipriv->bt_coexist.bt_edca_dl = 0;
2339 rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
2340 }
2341}
2342
2343void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2344 bool auto_load_fail, u8 *hwinfo)
2345{
2346 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002347 u8 val;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002348
2349 if (!auto_load_fail) {
2350 rtlpcipriv->bt_coexist.eeprom_bt_coexist =
2351 ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002352 val = hwinfo[RF_OPTION4];
2353 rtlpcipriv->bt_coexist.eeprom_bt_type = ((val & 0xe) >> 1);
2354 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (val & 0x1);
2355 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = ((val & 0x10) >> 4);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002356 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002357 ((val & 0x20) >> 5);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002358 } else {
2359 rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
2360 rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
2361 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002362 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002363 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2364 }
2365
2366 rtl8192ce_bt_var_init(hw);
2367}
2368
2369void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
2370{
2371 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2372
2373 /* 0:Low, 1:High, 2:From Efuse. */
2374 rtlpcipriv->bt_coexist.reg_bt_iso = 2;
2375 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2376 rtlpcipriv->bt_coexist.reg_bt_sco = 3;
2377 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2378 rtlpcipriv->bt_coexist.reg_bt_sco = 0;
2379}
2380
2381
2382void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
2383{
2384 struct rtl_priv *rtlpriv = rtl_priv(hw);
2385 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2386 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2387
2388 u8 u1_tmp;
2389
2390 if (rtlpcipriv->bt_coexist.bt_coexistence &&
2391 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
2392 rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
2393
2394 if (rtlpcipriv->bt_coexist.bt_ant_isolation)
2395 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2396
2397 u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
2398 BIT_OFFSET_LEN_MASK_32(0, 1);
2399 u1_tmp = u1_tmp |
2400 ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
2401 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
2402 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
2403 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
2404 rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2405
2406 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2407 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2408 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2409
2410 /* Config to 1T1R. */
2411 if (rtlphy->rf_type == RF_1T1R) {
2412 u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2413 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2414 rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2415
2416 u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2417 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2418 rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2419 }
2420 }
2421}
2422
2423void rtl92ce_suspend(struct ieee80211_hw *hw)
2424{
2425}
2426
2427void rtl92ce_resume(struct ieee80211_hw *hw)
2428{
2429}