blob: 5d1a64398169494b9498efaa4b6a911bd64bc08f [file] [log] [blame]
Greg Rose92915f72010-01-09 02:24:10 +00001/*******************************************************************************
2
3 Intel 82599 Virtual Function driver
Greg Rose66c87bd2010-11-16 19:26:43 -08004 Copyright(c) 1999 - 2010 Intel Corporation.
Greg Rose92915f72010-01-09 02:24:10 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/******************************************************************************
30 Copyright (c)2006 - 2007 Myricom, Inc. for some LRO specific code
31******************************************************************************/
Jeff Kirsherdbd96362011-10-21 19:38:18 +000032
33#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
34
Greg Rose92915f72010-01-09 02:24:10 +000035#include <linux/types.h>
Jiri Pirkodadcd652011-07-21 03:25:09 +000036#include <linux/bitops.h>
Greg Rose92915f72010-01-09 02:24:10 +000037#include <linux/module.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/vmalloc.h>
41#include <linux/string.h>
42#include <linux/in.h>
43#include <linux/ip.h>
44#include <linux/tcp.h>
45#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090046#include <linux/slab.h>
Greg Rose92915f72010-01-09 02:24:10 +000047#include <net/checksum.h>
48#include <net/ip6_checksum.h>
49#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000050#include <linux/if.h>
Greg Rose92915f72010-01-09 02:24:10 +000051#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040052#include <linux/prefetch.h>
Greg Rose92915f72010-01-09 02:24:10 +000053
54#include "ixgbevf.h"
55
56char ixgbevf_driver_name[] = "ixgbevf";
57static const char ixgbevf_driver_string[] =
Greg Rose422e05d2011-03-12 02:01:29 +000058 "Intel(R) 10 Gigabit PCI Express Virtual Function Network Driver";
Greg Rose92915f72010-01-09 02:24:10 +000059
Greg Rosec1a7e1e2011-10-20 04:14:49 +000060#define DRV_VERSION "2.2.0-k"
Greg Rose92915f72010-01-09 02:24:10 +000061const char ixgbevf_driver_version[] = DRV_VERSION;
Greg Rose66c87bd2010-11-16 19:26:43 -080062static char ixgbevf_copyright[] =
63 "Copyright (c) 2009 - 2010 Intel Corporation.";
Greg Rose92915f72010-01-09 02:24:10 +000064
65static const struct ixgbevf_info *ixgbevf_info_tbl[] = {
Greg Rose2316aa22010-12-02 07:12:26 +000066 [board_82599_vf] = &ixgbevf_82599_vf_info,
67 [board_X540_vf] = &ixgbevf_X540_vf_info,
Greg Rose92915f72010-01-09 02:24:10 +000068};
69
70/* ixgbevf_pci_tbl - PCI Device ID Table
71 *
72 * Wildcard entries (PCI_ANY_ID) should come last
73 * Last entry must be all 0s
74 *
75 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
76 * Class, Class Mask, private data (not used) }
77 */
78static struct pci_device_id ixgbevf_pci_tbl[] = {
79 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_VF),
80 board_82599_vf},
Greg Rose2316aa22010-12-02 07:12:26 +000081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540_VF),
82 board_X540_vf},
Greg Rose92915f72010-01-09 02:24:10 +000083
84 /* required last entry */
85 {0, }
86};
87MODULE_DEVICE_TABLE(pci, ixgbevf_pci_tbl);
88
89MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
90MODULE_DESCRIPTION("Intel(R) 82599 Virtual Function Driver");
91MODULE_LICENSE("GPL");
92MODULE_VERSION(DRV_VERSION);
93
94#define DEFAULT_DEBUG_LEVEL_SHIFT 3
95
96/* forward decls */
97static void ixgbevf_set_itr_msix(struct ixgbevf_q_vector *q_vector);
98static void ixgbevf_write_eitr(struct ixgbevf_adapter *adapter, int v_idx,
99 u32 itr_reg);
100
101static inline void ixgbevf_release_rx_desc(struct ixgbe_hw *hw,
102 struct ixgbevf_ring *rx_ring,
103 u32 val)
104{
105 /*
106 * Force memory writes to complete before letting h/w
107 * know there are new descriptors to fetch. (Only
108 * applicable for weak-ordered memory model archs,
109 * such as IA-64).
110 */
111 wmb();
112 IXGBE_WRITE_REG(hw, IXGBE_VFRDT(rx_ring->reg_idx), val);
113}
114
115/*
Greg Rose65d676c2011-02-03 06:54:13 +0000116 * ixgbevf_set_ivar - set IVAR registers - maps interrupt causes to vectors
Greg Rose92915f72010-01-09 02:24:10 +0000117 * @adapter: pointer to adapter struct
118 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
119 * @queue: queue to map the corresponding interrupt to
120 * @msix_vector: the vector to map to the corresponding queue
121 *
122 */
123static void ixgbevf_set_ivar(struct ixgbevf_adapter *adapter, s8 direction,
124 u8 queue, u8 msix_vector)
125{
126 u32 ivar, index;
127 struct ixgbe_hw *hw = &adapter->hw;
128 if (direction == -1) {
129 /* other causes */
130 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
131 ivar = IXGBE_READ_REG(hw, IXGBE_VTIVAR_MISC);
132 ivar &= ~0xFF;
133 ivar |= msix_vector;
134 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR_MISC, ivar);
135 } else {
136 /* tx or rx causes */
137 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
138 index = ((16 * (queue & 1)) + (8 * direction));
139 ivar = IXGBE_READ_REG(hw, IXGBE_VTIVAR(queue >> 1));
140 ivar &= ~(0xFF << index);
141 ivar |= (msix_vector << index);
142 IXGBE_WRITE_REG(hw, IXGBE_VTIVAR(queue >> 1), ivar);
143 }
144}
145
146static void ixgbevf_unmap_and_free_tx_resource(struct ixgbevf_adapter *adapter,
147 struct ixgbevf_tx_buffer
148 *tx_buffer_info)
149{
150 if (tx_buffer_info->dma) {
151 if (tx_buffer_info->mapped_as_page)
Nick Nunley2a1f8792010-04-27 13:10:50 +0000152 dma_unmap_page(&adapter->pdev->dev,
Greg Rose92915f72010-01-09 02:24:10 +0000153 tx_buffer_info->dma,
154 tx_buffer_info->length,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000155 DMA_TO_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000156 else
Nick Nunley2a1f8792010-04-27 13:10:50 +0000157 dma_unmap_single(&adapter->pdev->dev,
Greg Rose92915f72010-01-09 02:24:10 +0000158 tx_buffer_info->dma,
159 tx_buffer_info->length,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000160 DMA_TO_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000161 tx_buffer_info->dma = 0;
162 }
163 if (tx_buffer_info->skb) {
164 dev_kfree_skb_any(tx_buffer_info->skb);
165 tx_buffer_info->skb = NULL;
166 }
167 tx_buffer_info->time_stamp = 0;
168 /* tx_buffer_info must be completely set up in the transmit path */
169}
170
Greg Rose92915f72010-01-09 02:24:10 +0000171#define IXGBE_MAX_TXD_PWR 14
172#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
173
174/* Tx Descriptors needed, worst case */
175#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
176 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
177#ifdef MAX_SKB_FRAGS
178#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
179 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
180#else
181#define DESC_NEEDED TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD)
182#endif
183
184static void ixgbevf_tx_timeout(struct net_device *netdev);
185
186/**
187 * ixgbevf_clean_tx_irq - Reclaim resources after transmit completes
188 * @adapter: board private structure
189 * @tx_ring: tx ring to clean
190 **/
191static bool ixgbevf_clean_tx_irq(struct ixgbevf_adapter *adapter,
192 struct ixgbevf_ring *tx_ring)
193{
194 struct net_device *netdev = adapter->netdev;
195 struct ixgbe_hw *hw = &adapter->hw;
196 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
197 struct ixgbevf_tx_buffer *tx_buffer_info;
198 unsigned int i, eop, count = 0;
199 unsigned int total_bytes = 0, total_packets = 0;
200
201 i = tx_ring->next_to_clean;
202 eop = tx_ring->tx_buffer_info[i].next_to_watch;
203 eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
204
205 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
206 (count < tx_ring->work_limit)) {
207 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000208 rmb(); /* read buffer_info after eop_desc */
Greg Rose98b9e482011-06-03 03:53:24 +0000209 /* eop could change between read and DD-check */
210 if (unlikely(eop != tx_ring->tx_buffer_info[i].next_to_watch))
211 goto cont_loop;
Greg Rose92915f72010-01-09 02:24:10 +0000212 for ( ; !cleaned; count++) {
213 struct sk_buff *skb;
214 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
215 tx_buffer_info = &tx_ring->tx_buffer_info[i];
216 cleaned = (i == eop);
217 skb = tx_buffer_info->skb;
218
219 if (cleaned && skb) {
220 unsigned int segs, bytecount;
221
222 /* gso_segs is currently only valid for tcp */
223 segs = skb_shinfo(skb)->gso_segs ?: 1;
224 /* multiply data chunks by size of headers */
225 bytecount = ((segs - 1) * skb_headlen(skb)) +
226 skb->len;
227 total_packets += segs;
228 total_bytes += bytecount;
229 }
230
231 ixgbevf_unmap_and_free_tx_resource(adapter,
232 tx_buffer_info);
233
234 tx_desc->wb.status = 0;
235
236 i++;
237 if (i == tx_ring->count)
238 i = 0;
239 }
240
Greg Rose98b9e482011-06-03 03:53:24 +0000241cont_loop:
Greg Rose92915f72010-01-09 02:24:10 +0000242 eop = tx_ring->tx_buffer_info[i].next_to_watch;
243 eop_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
244 }
245
246 tx_ring->next_to_clean = i;
247
248#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
249 if (unlikely(count && netif_carrier_ok(netdev) &&
250 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
251 /* Make sure that anybody stopping the queue after this
252 * sees the new next_to_clean.
253 */
254 smp_mb();
255#ifdef HAVE_TX_MQ
256 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
257 !test_bit(__IXGBEVF_DOWN, &adapter->state)) {
258 netif_wake_subqueue(netdev, tx_ring->queue_index);
259 ++adapter->restart_queue;
260 }
261#else
262 if (netif_queue_stopped(netdev) &&
263 !test_bit(__IXGBEVF_DOWN, &adapter->state)) {
264 netif_wake_queue(netdev);
265 ++adapter->restart_queue;
266 }
267#endif
268 }
269
Greg Rose92915f72010-01-09 02:24:10 +0000270 /* re-arm the interrupt */
271 if ((count >= tx_ring->work_limit) &&
272 (!test_bit(__IXGBEVF_DOWN, &adapter->state))) {
273 IXGBE_WRITE_REG(hw, IXGBE_VTEICS, tx_ring->v_idx);
274 }
275
Eric Dumazet4197aa72011-06-22 05:01:35 +0000276 u64_stats_update_begin(&tx_ring->syncp);
Greg Rose92915f72010-01-09 02:24:10 +0000277 tx_ring->total_bytes += total_bytes;
278 tx_ring->total_packets += total_packets;
Eric Dumazet4197aa72011-06-22 05:01:35 +0000279 u64_stats_update_end(&tx_ring->syncp);
Greg Rose92915f72010-01-09 02:24:10 +0000280
Eric Dumazet807540b2010-09-23 05:40:09 +0000281 return count < tx_ring->work_limit;
Greg Rose92915f72010-01-09 02:24:10 +0000282}
283
284/**
285 * ixgbevf_receive_skb - Send a completed packet up the stack
286 * @q_vector: structure containing interrupt and ring information
287 * @skb: packet to send up
288 * @status: hardware indication of status of receive
289 * @rx_ring: rx descriptor ring (for a specific queue) to setup
290 * @rx_desc: rx descriptor
291 **/
292static void ixgbevf_receive_skb(struct ixgbevf_q_vector *q_vector,
293 struct sk_buff *skb, u8 status,
294 struct ixgbevf_ring *ring,
295 union ixgbe_adv_rx_desc *rx_desc)
296{
297 struct ixgbevf_adapter *adapter = q_vector->adapter;
298 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
Greg Rosedd1ed3b2011-08-27 02:06:25 +0000299 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Greg Rose92915f72010-01-09 02:24:10 +0000300
Greg Rosedd1ed3b2011-08-27 02:06:25 +0000301 if (is_vlan && test_bit(tag, adapter->active_vlans))
Jiri Pirkodadcd652011-07-21 03:25:09 +0000302 __vlan_hwaccel_put_tag(skb, tag);
Jiri Pirkodadcd652011-07-21 03:25:09 +0000303
304 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
305 napi_gro_receive(&q_vector->napi, skb);
306 else
307 netif_rx(skb);
Greg Rose92915f72010-01-09 02:24:10 +0000308}
309
310/**
311 * ixgbevf_rx_checksum - indicate in skb if hw indicated a good cksum
312 * @adapter: address of board private structure
313 * @status_err: hardware indication of status of receive
314 * @skb: skb currently being received and modified
315 **/
316static inline void ixgbevf_rx_checksum(struct ixgbevf_adapter *adapter,
317 u32 status_err, struct sk_buff *skb)
318{
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700319 skb_checksum_none_assert(skb);
Greg Rose92915f72010-01-09 02:24:10 +0000320
321 /* Rx csum disabled */
322 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
323 return;
324
325 /* if IP and error */
326 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
327 (status_err & IXGBE_RXDADV_ERR_IPE)) {
328 adapter->hw_csum_rx_error++;
329 return;
330 }
331
332 if (!(status_err & IXGBE_RXD_STAT_L4CS))
333 return;
334
335 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
336 adapter->hw_csum_rx_error++;
337 return;
338 }
339
340 /* It must be a TCP or UDP packet with a valid checksum */
341 skb->ip_summed = CHECKSUM_UNNECESSARY;
342 adapter->hw_csum_rx_good++;
343}
344
345/**
346 * ixgbevf_alloc_rx_buffers - Replace used receive buffers; packet split
347 * @adapter: address of board private structure
348 **/
349static void ixgbevf_alloc_rx_buffers(struct ixgbevf_adapter *adapter,
350 struct ixgbevf_ring *rx_ring,
351 int cleaned_count)
352{
353 struct pci_dev *pdev = adapter->pdev;
354 union ixgbe_adv_rx_desc *rx_desc;
355 struct ixgbevf_rx_buffer *bi;
356 struct sk_buff *skb;
357 unsigned int i;
358 unsigned int bufsz = rx_ring->rx_buf_len + NET_IP_ALIGN;
359
360 i = rx_ring->next_to_use;
361 bi = &rx_ring->rx_buffer_info[i];
362
363 while (cleaned_count--) {
364 rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
365
366 if (!bi->page_dma &&
367 (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)) {
368 if (!bi->page) {
Eric Dumazet1f2149c2011-11-22 10:57:41 +0000369 bi->page = alloc_page(GFP_ATOMIC | __GFP_COLD);
Greg Rose92915f72010-01-09 02:24:10 +0000370 if (!bi->page) {
371 adapter->alloc_rx_page_failed++;
372 goto no_buffers;
373 }
374 bi->page_offset = 0;
375 } else {
376 /* use a half page if we're re-using */
377 bi->page_offset ^= (PAGE_SIZE / 2);
378 }
379
Nick Nunley2a1f8792010-04-27 13:10:50 +0000380 bi->page_dma = dma_map_page(&pdev->dev, bi->page,
Greg Rose92915f72010-01-09 02:24:10 +0000381 bi->page_offset,
382 (PAGE_SIZE / 2),
Nick Nunley2a1f8792010-04-27 13:10:50 +0000383 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000384 }
385
386 skb = bi->skb;
387 if (!skb) {
388 skb = netdev_alloc_skb(adapter->netdev,
389 bufsz);
390
391 if (!skb) {
392 adapter->alloc_rx_buff_failed++;
393 goto no_buffers;
394 }
395
396 /*
397 * Make buffer alignment 2 beyond a 16 byte boundary
398 * this will result in a 16 byte aligned IP header after
399 * the 14 byte MAC header is removed
400 */
401 skb_reserve(skb, NET_IP_ALIGN);
402
403 bi->skb = skb;
404 }
405 if (!bi->dma) {
Nick Nunley2a1f8792010-04-27 13:10:50 +0000406 bi->dma = dma_map_single(&pdev->dev, skb->data,
Greg Rose92915f72010-01-09 02:24:10 +0000407 rx_ring->rx_buf_len,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000408 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000409 }
410 /* Refresh the desc even if buffer_addrs didn't change because
411 * each write-back erases this info. */
412 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
413 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
414 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
415 } else {
416 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
417 }
418
419 i++;
420 if (i == rx_ring->count)
421 i = 0;
422 bi = &rx_ring->rx_buffer_info[i];
423 }
424
425no_buffers:
426 if (rx_ring->next_to_use != i) {
427 rx_ring->next_to_use = i;
428 if (i-- == 0)
429 i = (rx_ring->count - 1);
430
431 ixgbevf_release_rx_desc(&adapter->hw, rx_ring, i);
432 }
433}
434
435static inline void ixgbevf_irq_enable_queues(struct ixgbevf_adapter *adapter,
436 u64 qmask)
437{
438 u32 mask;
439 struct ixgbe_hw *hw = &adapter->hw;
440
441 mask = (qmask & 0xFFFFFFFF);
442 IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
443}
444
445static inline u16 ixgbevf_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
446{
447 return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
448}
449
450static inline u16 ixgbevf_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
451{
452 return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
453}
454
455static bool ixgbevf_clean_rx_irq(struct ixgbevf_q_vector *q_vector,
456 struct ixgbevf_ring *rx_ring,
457 int *work_done, int work_to_do)
458{
459 struct ixgbevf_adapter *adapter = q_vector->adapter;
460 struct pci_dev *pdev = adapter->pdev;
461 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
462 struct ixgbevf_rx_buffer *rx_buffer_info, *next_buffer;
463 struct sk_buff *skb;
464 unsigned int i;
465 u32 len, staterr;
466 u16 hdr_info;
467 bool cleaned = false;
468 int cleaned_count = 0;
469 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
470
471 i = rx_ring->next_to_clean;
472 rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
473 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
474 rx_buffer_info = &rx_ring->rx_buffer_info[i];
475
476 while (staterr & IXGBE_RXD_STAT_DD) {
477 u32 upper_len = 0;
478 if (*work_done >= work_to_do)
479 break;
480 (*work_done)++;
481
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000482 rmb(); /* read descriptor and rx_buffer_info after status DD */
Greg Rose92915f72010-01-09 02:24:10 +0000483 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
484 hdr_info = le16_to_cpu(ixgbevf_get_hdr_info(rx_desc));
485 len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
486 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
487 if (hdr_info & IXGBE_RXDADV_SPH)
488 adapter->rx_hdr_split++;
489 if (len > IXGBEVF_RX_HDR_SIZE)
490 len = IXGBEVF_RX_HDR_SIZE;
491 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
492 } else {
493 len = le16_to_cpu(rx_desc->wb.upper.length);
494 }
495 cleaned = true;
496 skb = rx_buffer_info->skb;
497 prefetch(skb->data - NET_IP_ALIGN);
498 rx_buffer_info->skb = NULL;
499
500 if (rx_buffer_info->dma) {
Nick Nunley2a1f8792010-04-27 13:10:50 +0000501 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Greg Rose92915f72010-01-09 02:24:10 +0000502 rx_ring->rx_buf_len,
Nick Nunley2a1f8792010-04-27 13:10:50 +0000503 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000504 rx_buffer_info->dma = 0;
505 skb_put(skb, len);
506 }
507
508 if (upper_len) {
Nick Nunley2a1f8792010-04-27 13:10:50 +0000509 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
510 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +0000511 rx_buffer_info->page_dma = 0;
512 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
513 rx_buffer_info->page,
514 rx_buffer_info->page_offset,
515 upper_len);
516
517 if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
518 (page_count(rx_buffer_info->page) != 1))
519 rx_buffer_info->page = NULL;
520 else
521 get_page(rx_buffer_info->page);
522
523 skb->len += upper_len;
524 skb->data_len += upper_len;
525 skb->truesize += upper_len;
526 }
527
528 i++;
529 if (i == rx_ring->count)
530 i = 0;
531
532 next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
533 prefetch(next_rxd);
534 cleaned_count++;
535
536 next_buffer = &rx_ring->rx_buffer_info[i];
537
538 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
539 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
540 rx_buffer_info->skb = next_buffer->skb;
541 rx_buffer_info->dma = next_buffer->dma;
542 next_buffer->skb = skb;
543 next_buffer->dma = 0;
544 } else {
545 skb->next = next_buffer->skb;
546 skb->next->prev = skb;
547 }
548 adapter->non_eop_descs++;
549 goto next_desc;
550 }
551
552 /* ERR_MASK will only have valid bits if EOP set */
553 if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
554 dev_kfree_skb_irq(skb);
555 goto next_desc;
556 }
557
558 ixgbevf_rx_checksum(adapter, staterr, skb);
559
560 /* probably a little skewed due to removing CRC */
561 total_rx_bytes += skb->len;
562 total_rx_packets++;
563
564 /*
565 * Work around issue of some types of VM to VM loop back
566 * packets not getting split correctly
567 */
568 if (staterr & IXGBE_RXD_STAT_LB) {
Eric Dumazete743d312010-04-14 15:59:40 -0700569 u32 header_fixup_len = skb_headlen(skb);
Greg Rose92915f72010-01-09 02:24:10 +0000570 if (header_fixup_len < 14)
571 skb_push(skb, header_fixup_len);
572 }
573 skb->protocol = eth_type_trans(skb, adapter->netdev);
574
575 ixgbevf_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Greg Rose92915f72010-01-09 02:24:10 +0000576
577next_desc:
578 rx_desc->wb.upper.status_error = 0;
579
580 /* return some buffers to hardware, one at a time is too slow */
581 if (cleaned_count >= IXGBEVF_RX_BUFFER_WRITE) {
582 ixgbevf_alloc_rx_buffers(adapter, rx_ring,
583 cleaned_count);
584 cleaned_count = 0;
585 }
586
587 /* use prefetched values */
588 rx_desc = next_rxd;
589 rx_buffer_info = &rx_ring->rx_buffer_info[i];
590
591 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
592 }
593
594 rx_ring->next_to_clean = i;
595 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
596
597 if (cleaned_count)
598 ixgbevf_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
599
Eric Dumazet4197aa72011-06-22 05:01:35 +0000600 u64_stats_update_begin(&rx_ring->syncp);
Greg Rose92915f72010-01-09 02:24:10 +0000601 rx_ring->total_packets += total_rx_packets;
602 rx_ring->total_bytes += total_rx_bytes;
Eric Dumazet4197aa72011-06-22 05:01:35 +0000603 u64_stats_update_end(&rx_ring->syncp);
Greg Rose92915f72010-01-09 02:24:10 +0000604
605 return cleaned;
606}
607
608/**
609 * ixgbevf_clean_rxonly - msix (aka one shot) rx clean routine
610 * @napi: napi struct with our devices info in it
611 * @budget: amount of work driver is allowed to do this pass, in packets
612 *
613 * This function is optimized for cleaning one queue only on a single
614 * q_vector!!!
615 **/
616static int ixgbevf_clean_rxonly(struct napi_struct *napi, int budget)
617{
618 struct ixgbevf_q_vector *q_vector =
619 container_of(napi, struct ixgbevf_q_vector, napi);
620 struct ixgbevf_adapter *adapter = q_vector->adapter;
621 struct ixgbevf_ring *rx_ring = NULL;
622 int work_done = 0;
623 long r_idx;
624
625 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
626 rx_ring = &(adapter->rx_ring[r_idx]);
627
628 ixgbevf_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
629
630 /* If all Rx work done, exit the polling mode */
631 if (work_done < budget) {
632 napi_complete(napi);
633 if (adapter->itr_setting & 1)
634 ixgbevf_set_itr_msix(q_vector);
635 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
636 ixgbevf_irq_enable_queues(adapter, rx_ring->v_idx);
637 }
638
639 return work_done;
640}
641
642/**
643 * ixgbevf_clean_rxonly_many - msix (aka one shot) rx clean routine
644 * @napi: napi struct with our devices info in it
645 * @budget: amount of work driver is allowed to do this pass, in packets
646 *
647 * This function will clean more than one rx queue associated with a
648 * q_vector.
649 **/
650static int ixgbevf_clean_rxonly_many(struct napi_struct *napi, int budget)
651{
652 struct ixgbevf_q_vector *q_vector =
653 container_of(napi, struct ixgbevf_q_vector, napi);
654 struct ixgbevf_adapter *adapter = q_vector->adapter;
655 struct ixgbevf_ring *rx_ring = NULL;
656 int work_done = 0, i;
657 long r_idx;
658 u64 enable_mask = 0;
659
660 /* attempt to distribute budget to each queue fairly, but don't allow
661 * the budget to go below 1 because we'll exit polling */
662 budget /= (q_vector->rxr_count ?: 1);
663 budget = max(budget, 1);
664 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
665 for (i = 0; i < q_vector->rxr_count; i++) {
666 rx_ring = &(adapter->rx_ring[r_idx]);
667 ixgbevf_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
668 enable_mask |= rx_ring->v_idx;
669 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
670 r_idx + 1);
671 }
672
673#ifndef HAVE_NETDEV_NAPI_LIST
674 if (!netif_running(adapter->netdev))
675 work_done = 0;
676
677#endif
678 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
679 rx_ring = &(adapter->rx_ring[r_idx]);
680
681 /* If all Rx work done, exit the polling mode */
682 if (work_done < budget) {
683 napi_complete(napi);
684 if (adapter->itr_setting & 1)
685 ixgbevf_set_itr_msix(q_vector);
686 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
687 ixgbevf_irq_enable_queues(adapter, enable_mask);
688 }
689
690 return work_done;
691}
692
693
694/**
695 * ixgbevf_configure_msix - Configure MSI-X hardware
696 * @adapter: board private structure
697 *
698 * ixgbevf_configure_msix sets up the hardware to properly generate MSI-X
699 * interrupts.
700 **/
701static void ixgbevf_configure_msix(struct ixgbevf_adapter *adapter)
702{
703 struct ixgbevf_q_vector *q_vector;
704 struct ixgbe_hw *hw = &adapter->hw;
705 int i, j, q_vectors, v_idx, r_idx;
706 u32 mask;
707
708 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
709
710 /*
711 * Populate the IVAR table and set the ITR values to the
712 * corresponding register.
713 */
714 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
715 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -0800716 /* XXX for_each_set_bit(...) */
Greg Rose92915f72010-01-09 02:24:10 +0000717 r_idx = find_first_bit(q_vector->rxr_idx,
718 adapter->num_rx_queues);
719
720 for (i = 0; i < q_vector->rxr_count; i++) {
721 j = adapter->rx_ring[r_idx].reg_idx;
722 ixgbevf_set_ivar(adapter, 0, j, v_idx);
723 r_idx = find_next_bit(q_vector->rxr_idx,
724 adapter->num_rx_queues,
725 r_idx + 1);
726 }
727 r_idx = find_first_bit(q_vector->txr_idx,
728 adapter->num_tx_queues);
729
730 for (i = 0; i < q_vector->txr_count; i++) {
731 j = adapter->tx_ring[r_idx].reg_idx;
732 ixgbevf_set_ivar(adapter, 1, j, v_idx);
733 r_idx = find_next_bit(q_vector->txr_idx,
734 adapter->num_tx_queues,
735 r_idx + 1);
736 }
737
738 /* if this is a tx only vector halve the interrupt rate */
739 if (q_vector->txr_count && !q_vector->rxr_count)
740 q_vector->eitr = (adapter->eitr_param >> 1);
741 else if (q_vector->rxr_count)
742 /* rx only */
743 q_vector->eitr = adapter->eitr_param;
744
745 ixgbevf_write_eitr(adapter, v_idx, q_vector->eitr);
746 }
747
748 ixgbevf_set_ivar(adapter, -1, 1, v_idx);
749
750 /* set up to autoclear timer, and the vectors */
751 mask = IXGBE_EIMS_ENABLE_MASK;
752 mask &= ~IXGBE_EIMS_OTHER;
753 IXGBE_WRITE_REG(hw, IXGBE_VTEIAC, mask);
754}
755
756enum latency_range {
757 lowest_latency = 0,
758 low_latency = 1,
759 bulk_latency = 2,
760 latency_invalid = 255
761};
762
763/**
764 * ixgbevf_update_itr - update the dynamic ITR value based on statistics
765 * @adapter: pointer to adapter
766 * @eitr: eitr setting (ints per sec) to give last timeslice
767 * @itr_setting: current throttle rate in ints/second
768 * @packets: the number of packets during this measurement interval
769 * @bytes: the number of bytes during this measurement interval
770 *
771 * Stores a new ITR value based on packets and byte
772 * counts during the last interrupt. The advantage of per interrupt
773 * computation is faster updates and more accurate ITR for the current
774 * traffic pattern. Constants in this function were computed
775 * based on theoretical maximum wire speed and thresholds were set based
776 * on testing data as well as attempting to minimize response time
777 * while increasing bulk throughput.
778 **/
779static u8 ixgbevf_update_itr(struct ixgbevf_adapter *adapter,
780 u32 eitr, u8 itr_setting,
781 int packets, int bytes)
782{
783 unsigned int retval = itr_setting;
784 u32 timepassed_us;
785 u64 bytes_perint;
786
787 if (packets == 0)
788 goto update_itr_done;
789
790
791 /* simple throttlerate management
792 * 0-20MB/s lowest (100000 ints/s)
793 * 20-100MB/s low (20000 ints/s)
794 * 100-1249MB/s bulk (8000 ints/s)
795 */
796 /* what was last interrupt timeslice? */
797 timepassed_us = 1000000/eitr;
798 bytes_perint = bytes / timepassed_us; /* bytes/usec */
799
800 switch (itr_setting) {
801 case lowest_latency:
802 if (bytes_perint > adapter->eitr_low)
803 retval = low_latency;
804 break;
805 case low_latency:
806 if (bytes_perint > adapter->eitr_high)
807 retval = bulk_latency;
808 else if (bytes_perint <= adapter->eitr_low)
809 retval = lowest_latency;
810 break;
811 case bulk_latency:
812 if (bytes_perint <= adapter->eitr_high)
813 retval = low_latency;
814 break;
815 }
816
817update_itr_done:
818 return retval;
819}
820
821/**
822 * ixgbevf_write_eitr - write VTEITR register in hardware specific way
823 * @adapter: pointer to adapter struct
824 * @v_idx: vector index into q_vector array
825 * @itr_reg: new value to be written in *register* format, not ints/s
826 *
827 * This function is made to be called by ethtool and by the driver
828 * when it needs to update VTEITR registers at runtime. Hardware
829 * specific quirks/differences are taken care of here.
830 */
831static void ixgbevf_write_eitr(struct ixgbevf_adapter *adapter, int v_idx,
832 u32 itr_reg)
833{
834 struct ixgbe_hw *hw = &adapter->hw;
835
836 itr_reg = EITR_INTS_PER_SEC_TO_REG(itr_reg);
837
838 /*
839 * set the WDIS bit to not clear the timer bits and cause an
840 * immediate assertion of the interrupt
841 */
842 itr_reg |= IXGBE_EITR_CNT_WDIS;
843
844 IXGBE_WRITE_REG(hw, IXGBE_VTEITR(v_idx), itr_reg);
845}
846
847static void ixgbevf_set_itr_msix(struct ixgbevf_q_vector *q_vector)
848{
849 struct ixgbevf_adapter *adapter = q_vector->adapter;
850 u32 new_itr;
851 u8 current_itr, ret_itr;
852 int i, r_idx, v_idx = q_vector->v_idx;
853 struct ixgbevf_ring *rx_ring, *tx_ring;
854
855 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
856 for (i = 0; i < q_vector->txr_count; i++) {
857 tx_ring = &(adapter->tx_ring[r_idx]);
858 ret_itr = ixgbevf_update_itr(adapter, q_vector->eitr,
859 q_vector->tx_itr,
860 tx_ring->total_packets,
861 tx_ring->total_bytes);
862 /* if the result for this queue would decrease interrupt
863 * rate for this vector then use that result */
864 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
865 q_vector->tx_itr - 1 : ret_itr);
866 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
867 r_idx + 1);
868 }
869
870 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
871 for (i = 0; i < q_vector->rxr_count; i++) {
872 rx_ring = &(adapter->rx_ring[r_idx]);
873 ret_itr = ixgbevf_update_itr(adapter, q_vector->eitr,
874 q_vector->rx_itr,
875 rx_ring->total_packets,
876 rx_ring->total_bytes);
877 /* if the result for this queue would decrease interrupt
878 * rate for this vector then use that result */
879 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
880 q_vector->rx_itr - 1 : ret_itr);
881 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
882 r_idx + 1);
883 }
884
885 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
886
887 switch (current_itr) {
888 /* counts and packets in update_itr are dependent on these numbers */
889 case lowest_latency:
890 new_itr = 100000;
891 break;
892 case low_latency:
893 new_itr = 20000; /* aka hwitr = ~200 */
894 break;
895 case bulk_latency:
896 default:
897 new_itr = 8000;
898 break;
899 }
900
901 if (new_itr != q_vector->eitr) {
902 u32 itr_reg;
903
904 /* save the algorithm value here, not the smoothed one */
905 q_vector->eitr = new_itr;
906 /* do an exponential smoothing */
907 new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
908 itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
909 ixgbevf_write_eitr(adapter, v_idx, itr_reg);
910 }
Greg Rose92915f72010-01-09 02:24:10 +0000911}
912
913static irqreturn_t ixgbevf_msix_mbx(int irq, void *data)
914{
915 struct net_device *netdev = data;
916 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
917 struct ixgbe_hw *hw = &adapter->hw;
918 u32 eicr;
Greg Rosea9ee25a2010-01-22 22:47:00 +0000919 u32 msg;
Greg Rose92915f72010-01-09 02:24:10 +0000920
921 eicr = IXGBE_READ_REG(hw, IXGBE_VTEICS);
922 IXGBE_WRITE_REG(hw, IXGBE_VTEICR, eicr);
923
Greg Rose08259592010-05-05 19:57:49 +0000924 if (!hw->mbx.ops.check_for_ack(hw)) {
925 /*
926 * checking for the ack clears the PFACK bit. Place
927 * it back in the v2p_mailbox cache so that anyone
928 * polling for an ack will not miss it. Also
929 * avoid the read below because the code to read
930 * the mailbox will also clear the ack bit. This was
931 * causing lost acks. Just cache the bit and exit
932 * the IRQ handler.
933 */
934 hw->mbx.v2p_mailbox |= IXGBE_VFMAILBOX_PFACK;
935 goto out;
936 }
937
938 /* Not an ack interrupt, go ahead and read the message */
Greg Rosea9ee25a2010-01-22 22:47:00 +0000939 hw->mbx.ops.read(hw, &msg, 1);
940
941 if ((msg & IXGBE_MBVFICR_VFREQ_MASK) == IXGBE_PF_CONTROL_MSG)
942 mod_timer(&adapter->watchdog_timer,
Greg Rose4c3a8222010-03-19 03:00:12 +0000943 round_jiffies(jiffies + 1));
Greg Rosea9ee25a2010-01-22 22:47:00 +0000944
Greg Rose08259592010-05-05 19:57:49 +0000945out:
Greg Rose92915f72010-01-09 02:24:10 +0000946 return IRQ_HANDLED;
947}
948
949static irqreturn_t ixgbevf_msix_clean_tx(int irq, void *data)
950{
951 struct ixgbevf_q_vector *q_vector = data;
952 struct ixgbevf_adapter *adapter = q_vector->adapter;
953 struct ixgbevf_ring *tx_ring;
954 int i, r_idx;
955
956 if (!q_vector->txr_count)
957 return IRQ_HANDLED;
958
959 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
960 for (i = 0; i < q_vector->txr_count; i++) {
961 tx_ring = &(adapter->tx_ring[r_idx]);
962 tx_ring->total_bytes = 0;
963 tx_ring->total_packets = 0;
964 ixgbevf_clean_tx_irq(adapter, tx_ring);
965 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
966 r_idx + 1);
967 }
968
969 if (adapter->itr_setting & 1)
970 ixgbevf_set_itr_msix(q_vector);
971
972 return IRQ_HANDLED;
973}
974
975/**
Greg Rose65d676c2011-02-03 06:54:13 +0000976 * ixgbevf_msix_clean_rx - single unshared vector rx clean (all queues)
Greg Rose92915f72010-01-09 02:24:10 +0000977 * @irq: unused
978 * @data: pointer to our q_vector struct for this interrupt vector
979 **/
980static irqreturn_t ixgbevf_msix_clean_rx(int irq, void *data)
981{
982 struct ixgbevf_q_vector *q_vector = data;
983 struct ixgbevf_adapter *adapter = q_vector->adapter;
984 struct ixgbe_hw *hw = &adapter->hw;
985 struct ixgbevf_ring *rx_ring;
986 int r_idx;
987 int i;
988
989 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
990 for (i = 0; i < q_vector->rxr_count; i++) {
991 rx_ring = &(adapter->rx_ring[r_idx]);
992 rx_ring->total_bytes = 0;
993 rx_ring->total_packets = 0;
994 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
995 r_idx + 1);
996 }
997
998 if (!q_vector->rxr_count)
999 return IRQ_HANDLED;
1000
1001 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1002 rx_ring = &(adapter->rx_ring[r_idx]);
1003 /* disable interrupts on this vector only */
1004 IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, rx_ring->v_idx);
1005 napi_schedule(&q_vector->napi);
1006
1007
1008 return IRQ_HANDLED;
1009}
1010
1011static irqreturn_t ixgbevf_msix_clean_many(int irq, void *data)
1012{
1013 ixgbevf_msix_clean_rx(irq, data);
1014 ixgbevf_msix_clean_tx(irq, data);
1015
1016 return IRQ_HANDLED;
1017}
1018
1019static inline void map_vector_to_rxq(struct ixgbevf_adapter *a, int v_idx,
1020 int r_idx)
1021{
1022 struct ixgbevf_q_vector *q_vector = a->q_vector[v_idx];
1023
1024 set_bit(r_idx, q_vector->rxr_idx);
1025 q_vector->rxr_count++;
1026 a->rx_ring[r_idx].v_idx = 1 << v_idx;
1027}
1028
1029static inline void map_vector_to_txq(struct ixgbevf_adapter *a, int v_idx,
1030 int t_idx)
1031{
1032 struct ixgbevf_q_vector *q_vector = a->q_vector[v_idx];
1033
1034 set_bit(t_idx, q_vector->txr_idx);
1035 q_vector->txr_count++;
1036 a->tx_ring[t_idx].v_idx = 1 << v_idx;
1037}
1038
1039/**
1040 * ixgbevf_map_rings_to_vectors - Maps descriptor rings to vectors
1041 * @adapter: board private structure to initialize
1042 *
1043 * This function maps descriptor rings to the queue-specific vectors
1044 * we were allotted through the MSI-X enabling code. Ideally, we'd have
1045 * one vector per ring/queue, but on a constrained vector budget, we
1046 * group the rings as "efficiently" as possible. You would add new
1047 * mapping configurations in here.
1048 **/
1049static int ixgbevf_map_rings_to_vectors(struct ixgbevf_adapter *adapter)
1050{
1051 int q_vectors;
1052 int v_start = 0;
1053 int rxr_idx = 0, txr_idx = 0;
1054 int rxr_remaining = adapter->num_rx_queues;
1055 int txr_remaining = adapter->num_tx_queues;
1056 int i, j;
1057 int rqpv, tqpv;
1058 int err = 0;
1059
1060 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1061
1062 /*
1063 * The ideal configuration...
1064 * We have enough vectors to map one per queue.
1065 */
1066 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
1067 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
1068 map_vector_to_rxq(adapter, v_start, rxr_idx);
1069
1070 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
1071 map_vector_to_txq(adapter, v_start, txr_idx);
1072 goto out;
1073 }
1074
1075 /*
1076 * If we don't have enough vectors for a 1-to-1
1077 * mapping, we'll have to group them so there are
1078 * multiple queues per vector.
1079 */
1080 /* Re-adjusting *qpv takes care of the remainder. */
1081 for (i = v_start; i < q_vectors; i++) {
1082 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
1083 for (j = 0; j < rqpv; j++) {
1084 map_vector_to_rxq(adapter, i, rxr_idx);
1085 rxr_idx++;
1086 rxr_remaining--;
1087 }
1088 }
1089 for (i = v_start; i < q_vectors; i++) {
1090 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
1091 for (j = 0; j < tqpv; j++) {
1092 map_vector_to_txq(adapter, i, txr_idx);
1093 txr_idx++;
1094 txr_remaining--;
1095 }
1096 }
1097
1098out:
1099 return err;
1100}
1101
1102/**
1103 * ixgbevf_request_msix_irqs - Initialize MSI-X interrupts
1104 * @adapter: board private structure
1105 *
1106 * ixgbevf_request_msix_irqs allocates MSI-X vectors and requests
1107 * interrupts from the kernel.
1108 **/
1109static int ixgbevf_request_msix_irqs(struct ixgbevf_adapter *adapter)
1110{
1111 struct net_device *netdev = adapter->netdev;
1112 irqreturn_t (*handler)(int, void *);
1113 int i, vector, q_vectors, err;
1114 int ri = 0, ti = 0;
1115
1116 /* Decrement for Other and TCP Timer vectors */
1117 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1118
1119#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
1120 ? &ixgbevf_msix_clean_many : \
1121 (_v)->rxr_count ? &ixgbevf_msix_clean_rx : \
1122 (_v)->txr_count ? &ixgbevf_msix_clean_tx : \
1123 NULL)
1124 for (vector = 0; vector < q_vectors; vector++) {
1125 handler = SET_HANDLER(adapter->q_vector[vector]);
1126
1127 if (handler == &ixgbevf_msix_clean_rx) {
1128 sprintf(adapter->name[vector], "%s-%s-%d",
1129 netdev->name, "rx", ri++);
1130 } else if (handler == &ixgbevf_msix_clean_tx) {
1131 sprintf(adapter->name[vector], "%s-%s-%d",
1132 netdev->name, "tx", ti++);
1133 } else if (handler == &ixgbevf_msix_clean_many) {
1134 sprintf(adapter->name[vector], "%s-%s-%d",
1135 netdev->name, "TxRx", vector);
1136 } else {
1137 /* skip this unused q_vector */
1138 continue;
1139 }
1140 err = request_irq(adapter->msix_entries[vector].vector,
1141 handler, 0, adapter->name[vector],
1142 adapter->q_vector[vector]);
1143 if (err) {
1144 hw_dbg(&adapter->hw,
1145 "request_irq failed for MSIX interrupt "
1146 "Error: %d\n", err);
1147 goto free_queue_irqs;
1148 }
1149 }
1150
1151 sprintf(adapter->name[vector], "%s:mbx", netdev->name);
1152 err = request_irq(adapter->msix_entries[vector].vector,
1153 &ixgbevf_msix_mbx, 0, adapter->name[vector], netdev);
1154 if (err) {
1155 hw_dbg(&adapter->hw,
1156 "request_irq for msix_mbx failed: %d\n", err);
1157 goto free_queue_irqs;
1158 }
1159
1160 return 0;
1161
1162free_queue_irqs:
1163 for (i = vector - 1; i >= 0; i--)
1164 free_irq(adapter->msix_entries[--vector].vector,
1165 &(adapter->q_vector[i]));
1166 pci_disable_msix(adapter->pdev);
1167 kfree(adapter->msix_entries);
1168 adapter->msix_entries = NULL;
1169 return err;
1170}
1171
1172static inline void ixgbevf_reset_q_vectors(struct ixgbevf_adapter *adapter)
1173{
1174 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1175
1176 for (i = 0; i < q_vectors; i++) {
1177 struct ixgbevf_q_vector *q_vector = adapter->q_vector[i];
1178 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
1179 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
1180 q_vector->rxr_count = 0;
1181 q_vector->txr_count = 0;
1182 q_vector->eitr = adapter->eitr_param;
1183 }
1184}
1185
1186/**
1187 * ixgbevf_request_irq - initialize interrupts
1188 * @adapter: board private structure
1189 *
1190 * Attempts to configure interrupts using the best available
1191 * capabilities of the hardware and kernel.
1192 **/
1193static int ixgbevf_request_irq(struct ixgbevf_adapter *adapter)
1194{
1195 int err = 0;
1196
1197 err = ixgbevf_request_msix_irqs(adapter);
1198
1199 if (err)
1200 hw_dbg(&adapter->hw,
1201 "request_irq failed, Error %d\n", err);
1202
1203 return err;
1204}
1205
1206static void ixgbevf_free_irq(struct ixgbevf_adapter *adapter)
1207{
1208 struct net_device *netdev = adapter->netdev;
1209 int i, q_vectors;
1210
1211 q_vectors = adapter->num_msix_vectors;
1212
1213 i = q_vectors - 1;
1214
1215 free_irq(adapter->msix_entries[i].vector, netdev);
1216 i--;
1217
1218 for (; i >= 0; i--) {
1219 free_irq(adapter->msix_entries[i].vector,
1220 adapter->q_vector[i]);
1221 }
1222
1223 ixgbevf_reset_q_vectors(adapter);
1224}
1225
1226/**
1227 * ixgbevf_irq_disable - Mask off interrupt generation on the NIC
1228 * @adapter: board private structure
1229 **/
1230static inline void ixgbevf_irq_disable(struct ixgbevf_adapter *adapter)
1231{
1232 int i;
1233 struct ixgbe_hw *hw = &adapter->hw;
1234
1235 IXGBE_WRITE_REG(hw, IXGBE_VTEIMC, ~0);
1236
1237 IXGBE_WRITE_FLUSH(hw);
1238
1239 for (i = 0; i < adapter->num_msix_vectors; i++)
1240 synchronize_irq(adapter->msix_entries[i].vector);
1241}
1242
1243/**
1244 * ixgbevf_irq_enable - Enable default interrupt generation settings
1245 * @adapter: board private structure
1246 **/
1247static inline void ixgbevf_irq_enable(struct ixgbevf_adapter *adapter,
1248 bool queues, bool flush)
1249{
1250 struct ixgbe_hw *hw = &adapter->hw;
1251 u32 mask;
1252 u64 qmask;
1253
1254 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
1255 qmask = ~0;
1256
1257 IXGBE_WRITE_REG(hw, IXGBE_VTEIMS, mask);
1258
1259 if (queues)
1260 ixgbevf_irq_enable_queues(adapter, qmask);
1261
1262 if (flush)
1263 IXGBE_WRITE_FLUSH(hw);
1264}
1265
1266/**
1267 * ixgbevf_configure_tx - Configure 82599 VF Transmit Unit after Reset
1268 * @adapter: board private structure
1269 *
1270 * Configure the Tx unit of the MAC after a reset.
1271 **/
1272static void ixgbevf_configure_tx(struct ixgbevf_adapter *adapter)
1273{
1274 u64 tdba;
1275 struct ixgbe_hw *hw = &adapter->hw;
1276 u32 i, j, tdlen, txctrl;
1277
1278 /* Setup the HW Tx Head and Tail descriptor pointers */
1279 for (i = 0; i < adapter->num_tx_queues; i++) {
1280 struct ixgbevf_ring *ring = &adapter->tx_ring[i];
1281 j = ring->reg_idx;
1282 tdba = ring->dma;
1283 tdlen = ring->count * sizeof(union ixgbe_adv_tx_desc);
1284 IXGBE_WRITE_REG(hw, IXGBE_VFTDBAL(j),
1285 (tdba & DMA_BIT_MASK(32)));
1286 IXGBE_WRITE_REG(hw, IXGBE_VFTDBAH(j), (tdba >> 32));
1287 IXGBE_WRITE_REG(hw, IXGBE_VFTDLEN(j), tdlen);
1288 IXGBE_WRITE_REG(hw, IXGBE_VFTDH(j), 0);
1289 IXGBE_WRITE_REG(hw, IXGBE_VFTDT(j), 0);
1290 adapter->tx_ring[i].head = IXGBE_VFTDH(j);
1291 adapter->tx_ring[i].tail = IXGBE_VFTDT(j);
1292 /* Disable Tx Head Writeback RO bit, since this hoses
1293 * bookkeeping if things aren't delivered in order.
1294 */
1295 txctrl = IXGBE_READ_REG(hw, IXGBE_VFDCA_TXCTRL(j));
1296 txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
1297 IXGBE_WRITE_REG(hw, IXGBE_VFDCA_TXCTRL(j), txctrl);
1298 }
1299}
1300
1301#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
1302
1303static void ixgbevf_configure_srrctl(struct ixgbevf_adapter *adapter, int index)
1304{
1305 struct ixgbevf_ring *rx_ring;
1306 struct ixgbe_hw *hw = &adapter->hw;
1307 u32 srrctl;
1308
1309 rx_ring = &adapter->rx_ring[index];
1310
1311 srrctl = IXGBE_SRRCTL_DROP_EN;
1312
1313 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
1314 u16 bufsz = IXGBEVF_RXBUFFER_2048;
1315 /* grow the amount we can receive on large page machines */
1316 if (bufsz < (PAGE_SIZE / 2))
1317 bufsz = (PAGE_SIZE / 2);
1318 /* cap the bufsz at our largest descriptor size */
1319 bufsz = min((u16)IXGBEVF_MAX_RXBUFFER, bufsz);
1320
1321 srrctl |= bufsz >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
1322 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
1323 srrctl |= ((IXGBEVF_RX_HDR_SIZE <<
1324 IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
1325 IXGBE_SRRCTL_BSIZEHDR_MASK);
1326 } else {
1327 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
1328
1329 if (rx_ring->rx_buf_len == MAXIMUM_ETHERNET_VLAN_SIZE)
1330 srrctl |= IXGBEVF_RXBUFFER_2048 >>
1331 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
1332 else
1333 srrctl |= rx_ring->rx_buf_len >>
1334 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
1335 }
1336 IXGBE_WRITE_REG(hw, IXGBE_VFSRRCTL(index), srrctl);
1337}
1338
1339/**
1340 * ixgbevf_configure_rx - Configure 82599 VF Receive Unit after Reset
1341 * @adapter: board private structure
1342 *
1343 * Configure the Rx unit of the MAC after a reset.
1344 **/
1345static void ixgbevf_configure_rx(struct ixgbevf_adapter *adapter)
1346{
1347 u64 rdba;
1348 struct ixgbe_hw *hw = &adapter->hw;
1349 struct net_device *netdev = adapter->netdev;
1350 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
1351 int i, j;
1352 u32 rdlen;
1353 int rx_buf_len;
1354
1355 /* Decide whether to use packet split mode or not */
1356 if (netdev->mtu > ETH_DATA_LEN) {
1357 if (adapter->flags & IXGBE_FLAG_RX_PS_CAPABLE)
1358 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
1359 else
1360 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
1361 } else {
1362 if (adapter->flags & IXGBE_FLAG_RX_1BUF_CAPABLE)
1363 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
1364 else
1365 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
1366 }
1367
1368 /* Set the RX buffer length according to the mode */
1369 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
1370 /* PSRTYPE must be initialized in 82599 */
1371 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
1372 IXGBE_PSRTYPE_UDPHDR |
1373 IXGBE_PSRTYPE_IPV4HDR |
1374 IXGBE_PSRTYPE_IPV6HDR |
1375 IXGBE_PSRTYPE_L2HDR;
1376 IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, psrtype);
1377 rx_buf_len = IXGBEVF_RX_HDR_SIZE;
1378 } else {
1379 IXGBE_WRITE_REG(hw, IXGBE_VFPSRTYPE, 0);
1380 if (netdev->mtu <= ETH_DATA_LEN)
1381 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
1382 else
1383 rx_buf_len = ALIGN(max_frame, 1024);
1384 }
1385
1386 rdlen = adapter->rx_ring[0].count * sizeof(union ixgbe_adv_rx_desc);
1387 /* Setup the HW Rx Head and Tail Descriptor Pointers and
1388 * the Base and Length of the Rx Descriptor Ring */
1389 for (i = 0; i < adapter->num_rx_queues; i++) {
1390 rdba = adapter->rx_ring[i].dma;
1391 j = adapter->rx_ring[i].reg_idx;
1392 IXGBE_WRITE_REG(hw, IXGBE_VFRDBAL(j),
1393 (rdba & DMA_BIT_MASK(32)));
1394 IXGBE_WRITE_REG(hw, IXGBE_VFRDBAH(j), (rdba >> 32));
1395 IXGBE_WRITE_REG(hw, IXGBE_VFRDLEN(j), rdlen);
1396 IXGBE_WRITE_REG(hw, IXGBE_VFRDH(j), 0);
1397 IXGBE_WRITE_REG(hw, IXGBE_VFRDT(j), 0);
1398 adapter->rx_ring[i].head = IXGBE_VFRDH(j);
1399 adapter->rx_ring[i].tail = IXGBE_VFRDT(j);
1400 adapter->rx_ring[i].rx_buf_len = rx_buf_len;
1401
1402 ixgbevf_configure_srrctl(adapter, j);
1403 }
1404}
1405
Greg Rose92915f72010-01-09 02:24:10 +00001406static void ixgbevf_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
1407{
1408 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1409 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose92915f72010-01-09 02:24:10 +00001410
1411 /* add VID to filter table */
1412 if (hw->mac.ops.set_vfta)
1413 hw->mac.ops.set_vfta(hw, vid, 0, true);
Jiri Pirkodadcd652011-07-21 03:25:09 +00001414 set_bit(vid, adapter->active_vlans);
Greg Rose92915f72010-01-09 02:24:10 +00001415}
1416
1417static void ixgbevf_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
1418{
1419 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1420 struct ixgbe_hw *hw = &adapter->hw;
1421
Greg Rose92915f72010-01-09 02:24:10 +00001422 /* remove VID from filter table */
1423 if (hw->mac.ops.set_vfta)
1424 hw->mac.ops.set_vfta(hw, vid, 0, false);
Jiri Pirkodadcd652011-07-21 03:25:09 +00001425 clear_bit(vid, adapter->active_vlans);
Greg Rose92915f72010-01-09 02:24:10 +00001426}
1427
1428static void ixgbevf_restore_vlan(struct ixgbevf_adapter *adapter)
1429{
Jiri Pirkodadcd652011-07-21 03:25:09 +00001430 u16 vid;
Greg Rose92915f72010-01-09 02:24:10 +00001431
Jiri Pirkodadcd652011-07-21 03:25:09 +00001432 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
1433 ixgbevf_vlan_rx_add_vid(adapter->netdev, vid);
Greg Rose92915f72010-01-09 02:24:10 +00001434}
1435
Greg Rose46ec20f2011-05-13 01:33:42 +00001436static int ixgbevf_write_uc_addr_list(struct net_device *netdev)
1437{
1438 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1439 struct ixgbe_hw *hw = &adapter->hw;
1440 int count = 0;
1441
1442 if ((netdev_uc_count(netdev)) > 10) {
Jeff Kirsherdbd96362011-10-21 19:38:18 +00001443 pr_err("Too many unicast filters - No Space\n");
Greg Rose46ec20f2011-05-13 01:33:42 +00001444 return -ENOSPC;
1445 }
1446
1447 if (!netdev_uc_empty(netdev)) {
1448 struct netdev_hw_addr *ha;
1449 netdev_for_each_uc_addr(ha, netdev) {
1450 hw->mac.ops.set_uc_addr(hw, ++count, ha->addr);
1451 udelay(200);
1452 }
1453 } else {
1454 /*
1455 * If the list is empty then send message to PF driver to
1456 * clear all macvlans on this VF.
1457 */
1458 hw->mac.ops.set_uc_addr(hw, 0, NULL);
1459 }
1460
1461 return count;
1462}
1463
Greg Rose92915f72010-01-09 02:24:10 +00001464/**
1465 * ixgbevf_set_rx_mode - Multicast set
1466 * @netdev: network interface device structure
1467 *
1468 * The set_rx_method entry point is called whenever the multicast address
1469 * list or the network interface flags are updated. This routine is
1470 * responsible for configuring the hardware for proper multicast mode.
1471 **/
1472static void ixgbevf_set_rx_mode(struct net_device *netdev)
1473{
1474 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
1475 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose92915f72010-01-09 02:24:10 +00001476
1477 /* reprogram multicast list */
Greg Rose92915f72010-01-09 02:24:10 +00001478 if (hw->mac.ops.update_mc_addr_list)
Jiri Pirko5c58c472010-03-23 22:58:20 +00001479 hw->mac.ops.update_mc_addr_list(hw, netdev);
Greg Rose46ec20f2011-05-13 01:33:42 +00001480
1481 ixgbevf_write_uc_addr_list(netdev);
Greg Rose92915f72010-01-09 02:24:10 +00001482}
1483
1484static void ixgbevf_napi_enable_all(struct ixgbevf_adapter *adapter)
1485{
1486 int q_idx;
1487 struct ixgbevf_q_vector *q_vector;
1488 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1489
1490 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
1491 struct napi_struct *napi;
1492 q_vector = adapter->q_vector[q_idx];
1493 if (!q_vector->rxr_count)
1494 continue;
1495 napi = &q_vector->napi;
1496 if (q_vector->rxr_count > 1)
1497 napi->poll = &ixgbevf_clean_rxonly_many;
1498
1499 napi_enable(napi);
1500 }
1501}
1502
1503static void ixgbevf_napi_disable_all(struct ixgbevf_adapter *adapter)
1504{
1505 int q_idx;
1506 struct ixgbevf_q_vector *q_vector;
1507 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1508
1509 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
1510 q_vector = adapter->q_vector[q_idx];
1511 if (!q_vector->rxr_count)
1512 continue;
1513 napi_disable(&q_vector->napi);
1514 }
1515}
1516
1517static void ixgbevf_configure(struct ixgbevf_adapter *adapter)
1518{
1519 struct net_device *netdev = adapter->netdev;
1520 int i;
1521
1522 ixgbevf_set_rx_mode(netdev);
1523
1524 ixgbevf_restore_vlan(adapter);
1525
1526 ixgbevf_configure_tx(adapter);
1527 ixgbevf_configure_rx(adapter);
1528 for (i = 0; i < adapter->num_rx_queues; i++) {
1529 struct ixgbevf_ring *ring = &adapter->rx_ring[i];
1530 ixgbevf_alloc_rx_buffers(adapter, ring, ring->count);
1531 ring->next_to_use = ring->count - 1;
1532 writel(ring->next_to_use, adapter->hw.hw_addr + ring->tail);
1533 }
1534}
1535
1536#define IXGBE_MAX_RX_DESC_POLL 10
1537static inline void ixgbevf_rx_desc_queue_enable(struct ixgbevf_adapter *adapter,
1538 int rxr)
1539{
1540 struct ixgbe_hw *hw = &adapter->hw;
1541 int j = adapter->rx_ring[rxr].reg_idx;
1542 int k;
1543
1544 for (k = 0; k < IXGBE_MAX_RX_DESC_POLL; k++) {
1545 if (IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(j)) & IXGBE_RXDCTL_ENABLE)
1546 break;
1547 else
1548 msleep(1);
1549 }
1550 if (k >= IXGBE_MAX_RX_DESC_POLL) {
1551 hw_dbg(hw, "RXDCTL.ENABLE on Rx queue %d "
1552 "not set within the polling period\n", rxr);
1553 }
1554
1555 ixgbevf_release_rx_desc(&adapter->hw, &adapter->rx_ring[rxr],
1556 (adapter->rx_ring[rxr].count - 1));
1557}
1558
Greg Rose33bd9f62010-03-19 02:59:52 +00001559static void ixgbevf_save_reset_stats(struct ixgbevf_adapter *adapter)
1560{
1561 /* Only save pre-reset stats if there are some */
1562 if (adapter->stats.vfgprc || adapter->stats.vfgptc) {
1563 adapter->stats.saved_reset_vfgprc += adapter->stats.vfgprc -
1564 adapter->stats.base_vfgprc;
1565 adapter->stats.saved_reset_vfgptc += adapter->stats.vfgptc -
1566 adapter->stats.base_vfgptc;
1567 adapter->stats.saved_reset_vfgorc += adapter->stats.vfgorc -
1568 adapter->stats.base_vfgorc;
1569 adapter->stats.saved_reset_vfgotc += adapter->stats.vfgotc -
1570 adapter->stats.base_vfgotc;
1571 adapter->stats.saved_reset_vfmprc += adapter->stats.vfmprc -
1572 adapter->stats.base_vfmprc;
1573 }
1574}
1575
1576static void ixgbevf_init_last_counter_stats(struct ixgbevf_adapter *adapter)
1577{
1578 struct ixgbe_hw *hw = &adapter->hw;
1579
1580 adapter->stats.last_vfgprc = IXGBE_READ_REG(hw, IXGBE_VFGPRC);
1581 adapter->stats.last_vfgorc = IXGBE_READ_REG(hw, IXGBE_VFGORC_LSB);
1582 adapter->stats.last_vfgorc |=
1583 (((u64)(IXGBE_READ_REG(hw, IXGBE_VFGORC_MSB))) << 32);
1584 adapter->stats.last_vfgptc = IXGBE_READ_REG(hw, IXGBE_VFGPTC);
1585 adapter->stats.last_vfgotc = IXGBE_READ_REG(hw, IXGBE_VFGOTC_LSB);
1586 adapter->stats.last_vfgotc |=
1587 (((u64)(IXGBE_READ_REG(hw, IXGBE_VFGOTC_MSB))) << 32);
1588 adapter->stats.last_vfmprc = IXGBE_READ_REG(hw, IXGBE_VFMPRC);
1589
1590 adapter->stats.base_vfgprc = adapter->stats.last_vfgprc;
1591 adapter->stats.base_vfgorc = adapter->stats.last_vfgorc;
1592 adapter->stats.base_vfgptc = adapter->stats.last_vfgptc;
1593 adapter->stats.base_vfgotc = adapter->stats.last_vfgotc;
1594 adapter->stats.base_vfmprc = adapter->stats.last_vfmprc;
1595}
1596
Greg Rose92915f72010-01-09 02:24:10 +00001597static int ixgbevf_up_complete(struct ixgbevf_adapter *adapter)
1598{
1599 struct net_device *netdev = adapter->netdev;
1600 struct ixgbe_hw *hw = &adapter->hw;
1601 int i, j = 0;
1602 int num_rx_rings = adapter->num_rx_queues;
1603 u32 txdctl, rxdctl;
1604
1605 for (i = 0; i < adapter->num_tx_queues; i++) {
1606 j = adapter->tx_ring[i].reg_idx;
1607 txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(j));
1608 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
1609 txdctl |= (8 << 16);
1610 IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(j), txdctl);
1611 }
1612
1613 for (i = 0; i < adapter->num_tx_queues; i++) {
1614 j = adapter->tx_ring[i].reg_idx;
1615 txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(j));
1616 txdctl |= IXGBE_TXDCTL_ENABLE;
1617 IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(j), txdctl);
1618 }
1619
1620 for (i = 0; i < num_rx_rings; i++) {
1621 j = adapter->rx_ring[i].reg_idx;
1622 rxdctl = IXGBE_READ_REG(hw, IXGBE_VFRXDCTL(j));
Jiri Pirkodadcd652011-07-21 03:25:09 +00001623 rxdctl |= IXGBE_RXDCTL_ENABLE | IXGBE_RXDCTL_VME;
Greg Rose69bfbec2011-01-26 01:06:12 +00001624 if (hw->mac.type == ixgbe_mac_X540_vf) {
1625 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
1626 rxdctl |= ((netdev->mtu + ETH_HLEN + ETH_FCS_LEN) |
1627 IXGBE_RXDCTL_RLPML_EN);
1628 }
Greg Rose92915f72010-01-09 02:24:10 +00001629 IXGBE_WRITE_REG(hw, IXGBE_VFRXDCTL(j), rxdctl);
1630 ixgbevf_rx_desc_queue_enable(adapter, i);
1631 }
1632
1633 ixgbevf_configure_msix(adapter);
1634
1635 if (hw->mac.ops.set_rar) {
1636 if (is_valid_ether_addr(hw->mac.addr))
1637 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0);
1638 else
1639 hw->mac.ops.set_rar(hw, 0, hw->mac.perm_addr, 0);
1640 }
1641
1642 clear_bit(__IXGBEVF_DOWN, &adapter->state);
1643 ixgbevf_napi_enable_all(adapter);
1644
1645 /* enable transmits */
1646 netif_tx_start_all_queues(netdev);
1647
Greg Rose33bd9f62010-03-19 02:59:52 +00001648 ixgbevf_save_reset_stats(adapter);
1649 ixgbevf_init_last_counter_stats(adapter);
1650
Greg Rose92915f72010-01-09 02:24:10 +00001651 /* bring the link up in the watchdog, this could race with our first
1652 * link up interrupt but shouldn't be a problem */
1653 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1654 adapter->link_check_timeout = jiffies;
1655 mod_timer(&adapter->watchdog_timer, jiffies);
1656 return 0;
1657}
1658
1659int ixgbevf_up(struct ixgbevf_adapter *adapter)
1660{
1661 int err;
1662 struct ixgbe_hw *hw = &adapter->hw;
1663
1664 ixgbevf_configure(adapter);
1665
1666 err = ixgbevf_up_complete(adapter);
1667
1668 /* clear any pending interrupts, may auto mask */
1669 IXGBE_READ_REG(hw, IXGBE_VTEICR);
1670
1671 ixgbevf_irq_enable(adapter, true, true);
1672
1673 return err;
1674}
1675
1676/**
1677 * ixgbevf_clean_rx_ring - Free Rx Buffers per Queue
1678 * @adapter: board private structure
1679 * @rx_ring: ring to free buffers from
1680 **/
1681static void ixgbevf_clean_rx_ring(struct ixgbevf_adapter *adapter,
1682 struct ixgbevf_ring *rx_ring)
1683{
1684 struct pci_dev *pdev = adapter->pdev;
1685 unsigned long size;
1686 unsigned int i;
1687
Greg Rosec0456c22010-01-22 22:47:18 +00001688 if (!rx_ring->rx_buffer_info)
1689 return;
Greg Rose92915f72010-01-09 02:24:10 +00001690
Greg Rosec0456c22010-01-22 22:47:18 +00001691 /* Free all the Rx ring sk_buffs */
Greg Rose92915f72010-01-09 02:24:10 +00001692 for (i = 0; i < rx_ring->count; i++) {
1693 struct ixgbevf_rx_buffer *rx_buffer_info;
1694
1695 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1696 if (rx_buffer_info->dma) {
Nick Nunley2a1f8792010-04-27 13:10:50 +00001697 dma_unmap_single(&pdev->dev, rx_buffer_info->dma,
Greg Rose92915f72010-01-09 02:24:10 +00001698 rx_ring->rx_buf_len,
Nick Nunley2a1f8792010-04-27 13:10:50 +00001699 DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +00001700 rx_buffer_info->dma = 0;
1701 }
1702 if (rx_buffer_info->skb) {
1703 struct sk_buff *skb = rx_buffer_info->skb;
1704 rx_buffer_info->skb = NULL;
1705 do {
1706 struct sk_buff *this = skb;
1707 skb = skb->prev;
1708 dev_kfree_skb(this);
1709 } while (skb);
1710 }
1711 if (!rx_buffer_info->page)
1712 continue;
Nick Nunley2a1f8792010-04-27 13:10:50 +00001713 dma_unmap_page(&pdev->dev, rx_buffer_info->page_dma,
1714 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +00001715 rx_buffer_info->page_dma = 0;
1716 put_page(rx_buffer_info->page);
1717 rx_buffer_info->page = NULL;
1718 rx_buffer_info->page_offset = 0;
1719 }
1720
1721 size = sizeof(struct ixgbevf_rx_buffer) * rx_ring->count;
1722 memset(rx_ring->rx_buffer_info, 0, size);
1723
1724 /* Zero out the descriptor ring */
1725 memset(rx_ring->desc, 0, rx_ring->size);
1726
1727 rx_ring->next_to_clean = 0;
1728 rx_ring->next_to_use = 0;
1729
1730 if (rx_ring->head)
1731 writel(0, adapter->hw.hw_addr + rx_ring->head);
1732 if (rx_ring->tail)
1733 writel(0, adapter->hw.hw_addr + rx_ring->tail);
1734}
1735
1736/**
1737 * ixgbevf_clean_tx_ring - Free Tx Buffers
1738 * @adapter: board private structure
1739 * @tx_ring: ring to be cleaned
1740 **/
1741static void ixgbevf_clean_tx_ring(struct ixgbevf_adapter *adapter,
1742 struct ixgbevf_ring *tx_ring)
1743{
1744 struct ixgbevf_tx_buffer *tx_buffer_info;
1745 unsigned long size;
1746 unsigned int i;
1747
Greg Rosec0456c22010-01-22 22:47:18 +00001748 if (!tx_ring->tx_buffer_info)
1749 return;
1750
Greg Rose92915f72010-01-09 02:24:10 +00001751 /* Free all the Tx ring sk_buffs */
1752
1753 for (i = 0; i < tx_ring->count; i++) {
1754 tx_buffer_info = &tx_ring->tx_buffer_info[i];
1755 ixgbevf_unmap_and_free_tx_resource(adapter, tx_buffer_info);
1756 }
1757
1758 size = sizeof(struct ixgbevf_tx_buffer) * tx_ring->count;
1759 memset(tx_ring->tx_buffer_info, 0, size);
1760
1761 memset(tx_ring->desc, 0, tx_ring->size);
1762
1763 tx_ring->next_to_use = 0;
1764 tx_ring->next_to_clean = 0;
1765
1766 if (tx_ring->head)
1767 writel(0, adapter->hw.hw_addr + tx_ring->head);
1768 if (tx_ring->tail)
1769 writel(0, adapter->hw.hw_addr + tx_ring->tail);
1770}
1771
1772/**
1773 * ixgbevf_clean_all_rx_rings - Free Rx Buffers for all queues
1774 * @adapter: board private structure
1775 **/
1776static void ixgbevf_clean_all_rx_rings(struct ixgbevf_adapter *adapter)
1777{
1778 int i;
1779
1780 for (i = 0; i < adapter->num_rx_queues; i++)
1781 ixgbevf_clean_rx_ring(adapter, &adapter->rx_ring[i]);
1782}
1783
1784/**
1785 * ixgbevf_clean_all_tx_rings - Free Tx Buffers for all queues
1786 * @adapter: board private structure
1787 **/
1788static void ixgbevf_clean_all_tx_rings(struct ixgbevf_adapter *adapter)
1789{
1790 int i;
1791
1792 for (i = 0; i < adapter->num_tx_queues; i++)
1793 ixgbevf_clean_tx_ring(adapter, &adapter->tx_ring[i]);
1794}
1795
1796void ixgbevf_down(struct ixgbevf_adapter *adapter)
1797{
1798 struct net_device *netdev = adapter->netdev;
1799 struct ixgbe_hw *hw = &adapter->hw;
1800 u32 txdctl;
1801 int i, j;
1802
1803 /* signal that we are down to the interrupt handler */
1804 set_bit(__IXGBEVF_DOWN, &adapter->state);
1805 /* disable receives */
1806
1807 netif_tx_disable(netdev);
1808
1809 msleep(10);
1810
1811 netif_tx_stop_all_queues(netdev);
1812
1813 ixgbevf_irq_disable(adapter);
1814
1815 ixgbevf_napi_disable_all(adapter);
1816
1817 del_timer_sync(&adapter->watchdog_timer);
1818 /* can't call flush scheduled work here because it can deadlock
1819 * if linkwatch_event tries to acquire the rtnl_lock which we are
1820 * holding */
1821 while (adapter->flags & IXGBE_FLAG_IN_WATCHDOG_TASK)
1822 msleep(1);
1823
1824 /* disable transmits in the hardware now that interrupts are off */
1825 for (i = 0; i < adapter->num_tx_queues; i++) {
1826 j = adapter->tx_ring[i].reg_idx;
1827 txdctl = IXGBE_READ_REG(hw, IXGBE_VFTXDCTL(j));
1828 IXGBE_WRITE_REG(hw, IXGBE_VFTXDCTL(j),
1829 (txdctl & ~IXGBE_TXDCTL_ENABLE));
1830 }
1831
1832 netif_carrier_off(netdev);
1833
1834 if (!pci_channel_offline(adapter->pdev))
1835 ixgbevf_reset(adapter);
1836
1837 ixgbevf_clean_all_tx_rings(adapter);
1838 ixgbevf_clean_all_rx_rings(adapter);
1839}
1840
1841void ixgbevf_reinit_locked(struct ixgbevf_adapter *adapter)
1842{
Greg Rosec0456c22010-01-22 22:47:18 +00001843 struct ixgbe_hw *hw = &adapter->hw;
1844
Greg Rose92915f72010-01-09 02:24:10 +00001845 WARN_ON(in_interrupt());
Greg Rosec0456c22010-01-22 22:47:18 +00001846
Greg Rose92915f72010-01-09 02:24:10 +00001847 while (test_and_set_bit(__IXGBEVF_RESETTING, &adapter->state))
1848 msleep(1);
1849
Greg Rosec0456c22010-01-22 22:47:18 +00001850 /*
1851 * Check if PF is up before re-init. If not then skip until
1852 * later when the PF is up and ready to service requests from
1853 * the VF via mailbox. If the VF is up and running then the
1854 * watchdog task will continue to schedule reset tasks until
1855 * the PF is up and running.
1856 */
1857 if (!hw->mac.ops.reset_hw(hw)) {
1858 ixgbevf_down(adapter);
1859 ixgbevf_up(adapter);
1860 }
Greg Rose92915f72010-01-09 02:24:10 +00001861
1862 clear_bit(__IXGBEVF_RESETTING, &adapter->state);
1863}
1864
1865void ixgbevf_reset(struct ixgbevf_adapter *adapter)
1866{
1867 struct ixgbe_hw *hw = &adapter->hw;
1868 struct net_device *netdev = adapter->netdev;
1869
1870 if (hw->mac.ops.reset_hw(hw))
1871 hw_dbg(hw, "PF still resetting\n");
1872 else
1873 hw->mac.ops.init_hw(hw);
1874
1875 if (is_valid_ether_addr(adapter->hw.mac.addr)) {
1876 memcpy(netdev->dev_addr, adapter->hw.mac.addr,
1877 netdev->addr_len);
1878 memcpy(netdev->perm_addr, adapter->hw.mac.addr,
1879 netdev->addr_len);
1880 }
1881}
1882
1883static void ixgbevf_acquire_msix_vectors(struct ixgbevf_adapter *adapter,
1884 int vectors)
1885{
1886 int err, vector_threshold;
1887
1888 /* We'll want at least 3 (vector_threshold):
1889 * 1) TxQ[0] Cleanup
1890 * 2) RxQ[0] Cleanup
1891 * 3) Other (Link Status Change, etc.)
1892 */
1893 vector_threshold = MIN_MSIX_COUNT;
1894
1895 /* The more we get, the more we will assign to Tx/Rx Cleanup
1896 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
1897 * Right now, we simply care about how many we'll get; we'll
1898 * set them up later while requesting irq's.
1899 */
1900 while (vectors >= vector_threshold) {
1901 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
1902 vectors);
1903 if (!err) /* Success in acquiring all requested vectors. */
1904 break;
1905 else if (err < 0)
1906 vectors = 0; /* Nasty failure, quit now */
1907 else /* err == number of vectors we should try again with */
1908 vectors = err;
1909 }
1910
1911 if (vectors < vector_threshold) {
1912 /* Can't allocate enough MSI-X interrupts? Oh well.
1913 * This just means we'll go with either a single MSI
1914 * vector or fall back to legacy interrupts.
1915 */
1916 hw_dbg(&adapter->hw,
1917 "Unable to allocate MSI-X interrupts\n");
1918 kfree(adapter->msix_entries);
1919 adapter->msix_entries = NULL;
1920 } else {
1921 /*
1922 * Adjust for only the vectors we'll use, which is minimum
1923 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
1924 * vectors we were allocated.
1925 */
1926 adapter->num_msix_vectors = vectors;
1927 }
1928}
1929
1930/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001931 * ixgbevf_set_num_queues: Allocate queues for device, feature dependent
Greg Rose92915f72010-01-09 02:24:10 +00001932 * @adapter: board private structure to initialize
1933 *
1934 * This is the top level queue allocation routine. The order here is very
1935 * important, starting with the "most" number of features turned on at once,
1936 * and ending with the smallest set of features. This way large combinations
1937 * can be allocated if they're turned on, and smaller combinations are the
1938 * fallthrough conditions.
1939 *
1940 **/
1941static void ixgbevf_set_num_queues(struct ixgbevf_adapter *adapter)
1942{
1943 /* Start with base case */
1944 adapter->num_rx_queues = 1;
1945 adapter->num_tx_queues = 1;
1946 adapter->num_rx_pools = adapter->num_rx_queues;
1947 adapter->num_rx_queues_per_pool = 1;
1948}
1949
1950/**
1951 * ixgbevf_alloc_queues - Allocate memory for all rings
1952 * @adapter: board private structure to initialize
1953 *
1954 * We allocate one ring per queue at run-time since we don't know the
1955 * number of queues at compile-time. The polling_netdev array is
1956 * intended for Multiqueue, but should work fine with a single queue.
1957 **/
1958static int ixgbevf_alloc_queues(struct ixgbevf_adapter *adapter)
1959{
1960 int i;
1961
1962 adapter->tx_ring = kcalloc(adapter->num_tx_queues,
1963 sizeof(struct ixgbevf_ring), GFP_KERNEL);
1964 if (!adapter->tx_ring)
1965 goto err_tx_ring_allocation;
1966
1967 adapter->rx_ring = kcalloc(adapter->num_rx_queues,
1968 sizeof(struct ixgbevf_ring), GFP_KERNEL);
1969 if (!adapter->rx_ring)
1970 goto err_rx_ring_allocation;
1971
1972 for (i = 0; i < adapter->num_tx_queues; i++) {
1973 adapter->tx_ring[i].count = adapter->tx_ring_count;
1974 adapter->tx_ring[i].queue_index = i;
1975 adapter->tx_ring[i].reg_idx = i;
1976 }
1977
1978 for (i = 0; i < adapter->num_rx_queues; i++) {
1979 adapter->rx_ring[i].count = adapter->rx_ring_count;
1980 adapter->rx_ring[i].queue_index = i;
1981 adapter->rx_ring[i].reg_idx = i;
1982 }
1983
1984 return 0;
1985
1986err_rx_ring_allocation:
1987 kfree(adapter->tx_ring);
1988err_tx_ring_allocation:
1989 return -ENOMEM;
1990}
1991
1992/**
1993 * ixgbevf_set_interrupt_capability - set MSI-X or FAIL if not supported
1994 * @adapter: board private structure to initialize
1995 *
1996 * Attempt to configure the interrupts using the best available
1997 * capabilities of the hardware and the kernel.
1998 **/
1999static int ixgbevf_set_interrupt_capability(struct ixgbevf_adapter *adapter)
2000{
2001 int err = 0;
2002 int vector, v_budget;
2003
2004 /*
2005 * It's easy to be greedy for MSI-X vectors, but it really
2006 * doesn't do us much good if we have a lot more vectors
2007 * than CPU's. So let's be conservative and only ask for
2008 * (roughly) twice the number of vectors as there are CPU's.
2009 */
2010 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
2011 (int)(num_online_cpus() * 2)) + NON_Q_VECTORS;
2012
2013 /* A failure in MSI-X entry allocation isn't fatal, but it does
2014 * mean we disable MSI-X capabilities of the adapter. */
2015 adapter->msix_entries = kcalloc(v_budget,
2016 sizeof(struct msix_entry), GFP_KERNEL);
2017 if (!adapter->msix_entries) {
2018 err = -ENOMEM;
2019 goto out;
2020 }
2021
2022 for (vector = 0; vector < v_budget; vector++)
2023 adapter->msix_entries[vector].entry = vector;
2024
2025 ixgbevf_acquire_msix_vectors(adapter, v_budget);
2026
2027out:
2028 return err;
2029}
2030
2031/**
2032 * ixgbevf_alloc_q_vectors - Allocate memory for interrupt vectors
2033 * @adapter: board private structure to initialize
2034 *
2035 * We allocate one q_vector per queue interrupt. If allocation fails we
2036 * return -ENOMEM.
2037 **/
2038static int ixgbevf_alloc_q_vectors(struct ixgbevf_adapter *adapter)
2039{
2040 int q_idx, num_q_vectors;
2041 struct ixgbevf_q_vector *q_vector;
2042 int napi_vectors;
2043 int (*poll)(struct napi_struct *, int);
2044
2045 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2046 napi_vectors = adapter->num_rx_queues;
2047 poll = &ixgbevf_clean_rxonly;
2048
2049 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
2050 q_vector = kzalloc(sizeof(struct ixgbevf_q_vector), GFP_KERNEL);
2051 if (!q_vector)
2052 goto err_out;
2053 q_vector->adapter = adapter;
2054 q_vector->v_idx = q_idx;
2055 q_vector->eitr = adapter->eitr_param;
2056 if (q_idx < napi_vectors)
2057 netif_napi_add(adapter->netdev, &q_vector->napi,
2058 (*poll), 64);
2059 adapter->q_vector[q_idx] = q_vector;
2060 }
2061
2062 return 0;
2063
2064err_out:
2065 while (q_idx) {
2066 q_idx--;
2067 q_vector = adapter->q_vector[q_idx];
2068 netif_napi_del(&q_vector->napi);
2069 kfree(q_vector);
2070 adapter->q_vector[q_idx] = NULL;
2071 }
2072 return -ENOMEM;
2073}
2074
2075/**
2076 * ixgbevf_free_q_vectors - Free memory allocated for interrupt vectors
2077 * @adapter: board private structure to initialize
2078 *
2079 * This function frees the memory allocated to the q_vectors. In addition if
2080 * NAPI is enabled it will delete any references to the NAPI struct prior
2081 * to freeing the q_vector.
2082 **/
2083static void ixgbevf_free_q_vectors(struct ixgbevf_adapter *adapter)
2084{
2085 int q_idx, num_q_vectors;
2086 int napi_vectors;
2087
2088 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2089 napi_vectors = adapter->num_rx_queues;
2090
2091 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
2092 struct ixgbevf_q_vector *q_vector = adapter->q_vector[q_idx];
2093
2094 adapter->q_vector[q_idx] = NULL;
2095 if (q_idx < napi_vectors)
2096 netif_napi_del(&q_vector->napi);
2097 kfree(q_vector);
2098 }
2099}
2100
2101/**
2102 * ixgbevf_reset_interrupt_capability - Reset MSIX setup
2103 * @adapter: board private structure
2104 *
2105 **/
2106static void ixgbevf_reset_interrupt_capability(struct ixgbevf_adapter *adapter)
2107{
2108 pci_disable_msix(adapter->pdev);
2109 kfree(adapter->msix_entries);
2110 adapter->msix_entries = NULL;
Greg Rose92915f72010-01-09 02:24:10 +00002111}
2112
2113/**
2114 * ixgbevf_init_interrupt_scheme - Determine if MSIX is supported and init
2115 * @adapter: board private structure to initialize
2116 *
2117 **/
2118static int ixgbevf_init_interrupt_scheme(struct ixgbevf_adapter *adapter)
2119{
2120 int err;
2121
2122 /* Number of supported queues */
2123 ixgbevf_set_num_queues(adapter);
2124
2125 err = ixgbevf_set_interrupt_capability(adapter);
2126 if (err) {
2127 hw_dbg(&adapter->hw,
2128 "Unable to setup interrupt capabilities\n");
2129 goto err_set_interrupt;
2130 }
2131
2132 err = ixgbevf_alloc_q_vectors(adapter);
2133 if (err) {
2134 hw_dbg(&adapter->hw, "Unable to allocate memory for queue "
2135 "vectors\n");
2136 goto err_alloc_q_vectors;
2137 }
2138
2139 err = ixgbevf_alloc_queues(adapter);
2140 if (err) {
Jeff Kirsherdbd96362011-10-21 19:38:18 +00002141 pr_err("Unable to allocate memory for queues\n");
Greg Rose92915f72010-01-09 02:24:10 +00002142 goto err_alloc_queues;
2143 }
2144
2145 hw_dbg(&adapter->hw, "Multiqueue %s: Rx Queue count = %u, "
2146 "Tx Queue count = %u\n",
2147 (adapter->num_rx_queues > 1) ? "Enabled" :
2148 "Disabled", adapter->num_rx_queues, adapter->num_tx_queues);
2149
2150 set_bit(__IXGBEVF_DOWN, &adapter->state);
2151
2152 return 0;
2153err_alloc_queues:
2154 ixgbevf_free_q_vectors(adapter);
2155err_alloc_q_vectors:
2156 ixgbevf_reset_interrupt_capability(adapter);
2157err_set_interrupt:
2158 return err;
2159}
2160
2161/**
2162 * ixgbevf_sw_init - Initialize general software structures
2163 * (struct ixgbevf_adapter)
2164 * @adapter: board private structure to initialize
2165 *
2166 * ixgbevf_sw_init initializes the Adapter private data structure.
2167 * Fields are initialized based on PCI device information and
2168 * OS network device settings (MTU size).
2169 **/
2170static int __devinit ixgbevf_sw_init(struct ixgbevf_adapter *adapter)
2171{
2172 struct ixgbe_hw *hw = &adapter->hw;
2173 struct pci_dev *pdev = adapter->pdev;
2174 int err;
2175
2176 /* PCI config space info */
2177
2178 hw->vendor_id = pdev->vendor;
2179 hw->device_id = pdev->device;
Sergei Shtylyovff938e42011-02-28 11:57:33 -08002180 hw->revision_id = pdev->revision;
Greg Rose92915f72010-01-09 02:24:10 +00002181 hw->subsystem_vendor_id = pdev->subsystem_vendor;
2182 hw->subsystem_device_id = pdev->subsystem_device;
2183
2184 hw->mbx.ops.init_params(hw);
2185 hw->mac.max_tx_queues = MAX_TX_QUEUES;
2186 hw->mac.max_rx_queues = MAX_RX_QUEUES;
2187 err = hw->mac.ops.reset_hw(hw);
2188 if (err) {
2189 dev_info(&pdev->dev,
2190 "PF still in reset state, assigning new address\n");
Stefan Assmann2c6952d2010-07-26 23:24:50 +00002191 dev_hw_addr_random(adapter->netdev, hw->mac.addr);
Greg Rose92915f72010-01-09 02:24:10 +00002192 } else {
2193 err = hw->mac.ops.init_hw(hw);
2194 if (err) {
Jeff Kirsherdbd96362011-10-21 19:38:18 +00002195 pr_err("init_shared_code failed: %d\n", err);
Greg Rose92915f72010-01-09 02:24:10 +00002196 goto out;
2197 }
2198 }
2199
2200 /* Enable dynamic interrupt throttling rates */
2201 adapter->eitr_param = 20000;
2202 adapter->itr_setting = 1;
2203
2204 /* set defaults for eitr in MegaBytes */
2205 adapter->eitr_low = 10;
2206 adapter->eitr_high = 20;
2207
2208 /* set default ring sizes */
2209 adapter->tx_ring_count = IXGBEVF_DEFAULT_TXD;
2210 adapter->rx_ring_count = IXGBEVF_DEFAULT_RXD;
2211
2212 /* enable rx csum by default */
2213 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
2214
2215 set_bit(__IXGBEVF_DOWN, &adapter->state);
2216
2217out:
2218 return err;
2219}
2220
Greg Rose92915f72010-01-09 02:24:10 +00002221#define UPDATE_VF_COUNTER_32bit(reg, last_counter, counter) \
2222 { \
2223 u32 current_counter = IXGBE_READ_REG(hw, reg); \
2224 if (current_counter < last_counter) \
2225 counter += 0x100000000LL; \
2226 last_counter = current_counter; \
2227 counter &= 0xFFFFFFFF00000000LL; \
2228 counter |= current_counter; \
2229 }
2230
2231#define UPDATE_VF_COUNTER_36bit(reg_lsb, reg_msb, last_counter, counter) \
2232 { \
2233 u64 current_counter_lsb = IXGBE_READ_REG(hw, reg_lsb); \
2234 u64 current_counter_msb = IXGBE_READ_REG(hw, reg_msb); \
2235 u64 current_counter = (current_counter_msb << 32) | \
2236 current_counter_lsb; \
2237 if (current_counter < last_counter) \
2238 counter += 0x1000000000LL; \
2239 last_counter = current_counter; \
2240 counter &= 0xFFFFFFF000000000LL; \
2241 counter |= current_counter; \
2242 }
2243/**
2244 * ixgbevf_update_stats - Update the board statistics counters.
2245 * @adapter: board private structure
2246 **/
2247void ixgbevf_update_stats(struct ixgbevf_adapter *adapter)
2248{
2249 struct ixgbe_hw *hw = &adapter->hw;
2250
2251 UPDATE_VF_COUNTER_32bit(IXGBE_VFGPRC, adapter->stats.last_vfgprc,
2252 adapter->stats.vfgprc);
2253 UPDATE_VF_COUNTER_32bit(IXGBE_VFGPTC, adapter->stats.last_vfgptc,
2254 adapter->stats.vfgptc);
2255 UPDATE_VF_COUNTER_36bit(IXGBE_VFGORC_LSB, IXGBE_VFGORC_MSB,
2256 adapter->stats.last_vfgorc,
2257 adapter->stats.vfgorc);
2258 UPDATE_VF_COUNTER_36bit(IXGBE_VFGOTC_LSB, IXGBE_VFGOTC_MSB,
2259 adapter->stats.last_vfgotc,
2260 adapter->stats.vfgotc);
2261 UPDATE_VF_COUNTER_32bit(IXGBE_VFMPRC, adapter->stats.last_vfmprc,
2262 adapter->stats.vfmprc);
Greg Rose92915f72010-01-09 02:24:10 +00002263}
2264
2265/**
2266 * ixgbevf_watchdog - Timer Call-back
2267 * @data: pointer to adapter cast into an unsigned long
2268 **/
2269static void ixgbevf_watchdog(unsigned long data)
2270{
2271 struct ixgbevf_adapter *adapter = (struct ixgbevf_adapter *)data;
2272 struct ixgbe_hw *hw = &adapter->hw;
2273 u64 eics = 0;
2274 int i;
2275
2276 /*
2277 * Do the watchdog outside of interrupt context due to the lovely
2278 * delays that some of the newer hardware requires
2279 */
2280
2281 if (test_bit(__IXGBEVF_DOWN, &adapter->state))
2282 goto watchdog_short_circuit;
2283
2284 /* get one bit for every active tx/rx interrupt vector */
2285 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
2286 struct ixgbevf_q_vector *qv = adapter->q_vector[i];
2287 if (qv->rxr_count || qv->txr_count)
2288 eics |= (1 << i);
2289 }
2290
2291 IXGBE_WRITE_REG(hw, IXGBE_VTEICS, (u32)eics);
2292
2293watchdog_short_circuit:
2294 schedule_work(&adapter->watchdog_task);
2295}
2296
2297/**
2298 * ixgbevf_tx_timeout - Respond to a Tx Hang
2299 * @netdev: network interface device structure
2300 **/
2301static void ixgbevf_tx_timeout(struct net_device *netdev)
2302{
2303 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
2304
2305 /* Do the reset outside of interrupt context */
2306 schedule_work(&adapter->reset_task);
2307}
2308
2309static void ixgbevf_reset_task(struct work_struct *work)
2310{
2311 struct ixgbevf_adapter *adapter;
2312 adapter = container_of(work, struct ixgbevf_adapter, reset_task);
2313
2314 /* If we're already down or resetting, just bail */
2315 if (test_bit(__IXGBEVF_DOWN, &adapter->state) ||
2316 test_bit(__IXGBEVF_RESETTING, &adapter->state))
2317 return;
2318
2319 adapter->tx_timeout_count++;
2320
2321 ixgbevf_reinit_locked(adapter);
2322}
2323
2324/**
2325 * ixgbevf_watchdog_task - worker thread to bring link up
2326 * @work: pointer to work_struct containing our data
2327 **/
2328static void ixgbevf_watchdog_task(struct work_struct *work)
2329{
2330 struct ixgbevf_adapter *adapter = container_of(work,
2331 struct ixgbevf_adapter,
2332 watchdog_task);
2333 struct net_device *netdev = adapter->netdev;
2334 struct ixgbe_hw *hw = &adapter->hw;
2335 u32 link_speed = adapter->link_speed;
2336 bool link_up = adapter->link_up;
2337
2338 adapter->flags |= IXGBE_FLAG_IN_WATCHDOG_TASK;
2339
2340 /*
2341 * Always check the link on the watchdog because we have
2342 * no LSC interrupt
2343 */
2344 if (hw->mac.ops.check_link) {
2345 if ((hw->mac.ops.check_link(hw, &link_speed,
2346 &link_up, false)) != 0) {
2347 adapter->link_up = link_up;
2348 adapter->link_speed = link_speed;
Greg Roseda6b3332010-01-22 22:47:37 +00002349 netif_carrier_off(netdev);
2350 netif_tx_stop_all_queues(netdev);
Greg Rose92915f72010-01-09 02:24:10 +00002351 schedule_work(&adapter->reset_task);
2352 goto pf_has_reset;
2353 }
2354 } else {
2355 /* always assume link is up, if no check link
2356 * function */
2357 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
2358 link_up = true;
2359 }
2360 adapter->link_up = link_up;
2361 adapter->link_speed = link_speed;
2362
2363 if (link_up) {
2364 if (!netif_carrier_ok(netdev)) {
Joe Perches300bc062010-03-22 20:08:04 -07002365 hw_dbg(&adapter->hw, "NIC Link is Up, %u Gbps\n",
2366 (link_speed == IXGBE_LINK_SPEED_10GB_FULL) ?
2367 10 : 1);
Greg Rose92915f72010-01-09 02:24:10 +00002368 netif_carrier_on(netdev);
2369 netif_tx_wake_all_queues(netdev);
Greg Rose92915f72010-01-09 02:24:10 +00002370 }
2371 } else {
2372 adapter->link_up = false;
2373 adapter->link_speed = 0;
2374 if (netif_carrier_ok(netdev)) {
2375 hw_dbg(&adapter->hw, "NIC Link is Down\n");
2376 netif_carrier_off(netdev);
2377 netif_tx_stop_all_queues(netdev);
2378 }
2379 }
2380
Greg Rose92915f72010-01-09 02:24:10 +00002381 ixgbevf_update_stats(adapter);
2382
Greg Rose33bd9f62010-03-19 02:59:52 +00002383pf_has_reset:
Greg Rose92915f72010-01-09 02:24:10 +00002384 /* Reset the timer */
2385 if (!test_bit(__IXGBEVF_DOWN, &adapter->state))
2386 mod_timer(&adapter->watchdog_timer,
2387 round_jiffies(jiffies + (2 * HZ)));
2388
2389 adapter->flags &= ~IXGBE_FLAG_IN_WATCHDOG_TASK;
2390}
2391
2392/**
2393 * ixgbevf_free_tx_resources - Free Tx Resources per Queue
2394 * @adapter: board private structure
2395 * @tx_ring: Tx descriptor ring for a specific queue
2396 *
2397 * Free all transmit software resources
2398 **/
2399void ixgbevf_free_tx_resources(struct ixgbevf_adapter *adapter,
2400 struct ixgbevf_ring *tx_ring)
2401{
2402 struct pci_dev *pdev = adapter->pdev;
2403
Greg Rose92915f72010-01-09 02:24:10 +00002404 ixgbevf_clean_tx_ring(adapter, tx_ring);
2405
2406 vfree(tx_ring->tx_buffer_info);
2407 tx_ring->tx_buffer_info = NULL;
2408
Nick Nunley2a1f8792010-04-27 13:10:50 +00002409 dma_free_coherent(&pdev->dev, tx_ring->size, tx_ring->desc,
2410 tx_ring->dma);
Greg Rose92915f72010-01-09 02:24:10 +00002411
2412 tx_ring->desc = NULL;
2413}
2414
2415/**
2416 * ixgbevf_free_all_tx_resources - Free Tx Resources for All Queues
2417 * @adapter: board private structure
2418 *
2419 * Free all transmit software resources
2420 **/
2421static void ixgbevf_free_all_tx_resources(struct ixgbevf_adapter *adapter)
2422{
2423 int i;
2424
2425 for (i = 0; i < adapter->num_tx_queues; i++)
2426 if (adapter->tx_ring[i].desc)
2427 ixgbevf_free_tx_resources(adapter,
2428 &adapter->tx_ring[i]);
2429
2430}
2431
2432/**
2433 * ixgbevf_setup_tx_resources - allocate Tx resources (Descriptors)
2434 * @adapter: board private structure
2435 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2436 *
2437 * Return 0 on success, negative on failure
2438 **/
2439int ixgbevf_setup_tx_resources(struct ixgbevf_adapter *adapter,
2440 struct ixgbevf_ring *tx_ring)
2441{
2442 struct pci_dev *pdev = adapter->pdev;
2443 int size;
2444
2445 size = sizeof(struct ixgbevf_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002446 tx_ring->tx_buffer_info = vzalloc(size);
Greg Rose92915f72010-01-09 02:24:10 +00002447 if (!tx_ring->tx_buffer_info)
2448 goto err;
Greg Rose92915f72010-01-09 02:24:10 +00002449
2450 /* round up to nearest 4K */
2451 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
2452 tx_ring->size = ALIGN(tx_ring->size, 4096);
2453
Nick Nunley2a1f8792010-04-27 13:10:50 +00002454 tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
2455 &tx_ring->dma, GFP_KERNEL);
Greg Rose92915f72010-01-09 02:24:10 +00002456 if (!tx_ring->desc)
2457 goto err;
2458
2459 tx_ring->next_to_use = 0;
2460 tx_ring->next_to_clean = 0;
2461 tx_ring->work_limit = tx_ring->count;
2462 return 0;
2463
2464err:
2465 vfree(tx_ring->tx_buffer_info);
2466 tx_ring->tx_buffer_info = NULL;
2467 hw_dbg(&adapter->hw, "Unable to allocate memory for the transmit "
2468 "descriptor ring\n");
2469 return -ENOMEM;
2470}
2471
2472/**
2473 * ixgbevf_setup_all_tx_resources - allocate all queues Tx resources
2474 * @adapter: board private structure
2475 *
2476 * If this function returns with an error, then it's possible one or
2477 * more of the rings is populated (while the rest are not). It is the
2478 * callers duty to clean those orphaned rings.
2479 *
2480 * Return 0 on success, negative on failure
2481 **/
2482static int ixgbevf_setup_all_tx_resources(struct ixgbevf_adapter *adapter)
2483{
2484 int i, err = 0;
2485
2486 for (i = 0; i < adapter->num_tx_queues; i++) {
2487 err = ixgbevf_setup_tx_resources(adapter, &adapter->tx_ring[i]);
2488 if (!err)
2489 continue;
2490 hw_dbg(&adapter->hw,
2491 "Allocation for Tx Queue %u failed\n", i);
2492 break;
2493 }
2494
2495 return err;
2496}
2497
2498/**
2499 * ixgbevf_setup_rx_resources - allocate Rx resources (Descriptors)
2500 * @adapter: board private structure
2501 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2502 *
2503 * Returns 0 on success, negative on failure
2504 **/
2505int ixgbevf_setup_rx_resources(struct ixgbevf_adapter *adapter,
2506 struct ixgbevf_ring *rx_ring)
2507{
2508 struct pci_dev *pdev = adapter->pdev;
2509 int size;
2510
2511 size = sizeof(struct ixgbevf_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002512 rx_ring->rx_buffer_info = vzalloc(size);
Greg Rose92915f72010-01-09 02:24:10 +00002513 if (!rx_ring->rx_buffer_info) {
2514 hw_dbg(&adapter->hw,
2515 "Unable to vmalloc buffer memory for "
2516 "the receive descriptor ring\n");
2517 goto alloc_failed;
2518 }
Greg Rose92915f72010-01-09 02:24:10 +00002519
2520 /* Round up to nearest 4K */
2521 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
2522 rx_ring->size = ALIGN(rx_ring->size, 4096);
2523
Nick Nunley2a1f8792010-04-27 13:10:50 +00002524 rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
2525 &rx_ring->dma, GFP_KERNEL);
Greg Rose92915f72010-01-09 02:24:10 +00002526
2527 if (!rx_ring->desc) {
2528 hw_dbg(&adapter->hw,
2529 "Unable to allocate memory for "
2530 "the receive descriptor ring\n");
2531 vfree(rx_ring->rx_buffer_info);
2532 rx_ring->rx_buffer_info = NULL;
2533 goto alloc_failed;
2534 }
2535
2536 rx_ring->next_to_clean = 0;
2537 rx_ring->next_to_use = 0;
2538
2539 return 0;
2540alloc_failed:
2541 return -ENOMEM;
2542}
2543
2544/**
2545 * ixgbevf_setup_all_rx_resources - allocate all queues Rx resources
2546 * @adapter: board private structure
2547 *
2548 * If this function returns with an error, then it's possible one or
2549 * more of the rings is populated (while the rest are not). It is the
2550 * callers duty to clean those orphaned rings.
2551 *
2552 * Return 0 on success, negative on failure
2553 **/
2554static int ixgbevf_setup_all_rx_resources(struct ixgbevf_adapter *adapter)
2555{
2556 int i, err = 0;
2557
2558 for (i = 0; i < adapter->num_rx_queues; i++) {
2559 err = ixgbevf_setup_rx_resources(adapter, &adapter->rx_ring[i]);
2560 if (!err)
2561 continue;
2562 hw_dbg(&adapter->hw,
2563 "Allocation for Rx Queue %u failed\n", i);
2564 break;
2565 }
2566 return err;
2567}
2568
2569/**
2570 * ixgbevf_free_rx_resources - Free Rx Resources
2571 * @adapter: board private structure
2572 * @rx_ring: ring to clean the resources from
2573 *
2574 * Free all receive software resources
2575 **/
2576void ixgbevf_free_rx_resources(struct ixgbevf_adapter *adapter,
2577 struct ixgbevf_ring *rx_ring)
2578{
2579 struct pci_dev *pdev = adapter->pdev;
2580
2581 ixgbevf_clean_rx_ring(adapter, rx_ring);
2582
2583 vfree(rx_ring->rx_buffer_info);
2584 rx_ring->rx_buffer_info = NULL;
2585
Nick Nunley2a1f8792010-04-27 13:10:50 +00002586 dma_free_coherent(&pdev->dev, rx_ring->size, rx_ring->desc,
2587 rx_ring->dma);
Greg Rose92915f72010-01-09 02:24:10 +00002588
2589 rx_ring->desc = NULL;
2590}
2591
2592/**
2593 * ixgbevf_free_all_rx_resources - Free Rx Resources for All Queues
2594 * @adapter: board private structure
2595 *
2596 * Free all receive software resources
2597 **/
2598static void ixgbevf_free_all_rx_resources(struct ixgbevf_adapter *adapter)
2599{
2600 int i;
2601
2602 for (i = 0; i < adapter->num_rx_queues; i++)
2603 if (adapter->rx_ring[i].desc)
2604 ixgbevf_free_rx_resources(adapter,
2605 &adapter->rx_ring[i]);
2606}
2607
2608/**
2609 * ixgbevf_open - Called when a network interface is made active
2610 * @netdev: network interface device structure
2611 *
2612 * Returns 0 on success, negative value on failure
2613 *
2614 * The open entry point is called when a network interface is made
2615 * active by the system (IFF_UP). At this point all resources needed
2616 * for transmit and receive operations are allocated, the interrupt
2617 * handler is registered with the OS, the watchdog timer is started,
2618 * and the stack is notified that the interface is ready.
2619 **/
2620static int ixgbevf_open(struct net_device *netdev)
2621{
2622 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
2623 struct ixgbe_hw *hw = &adapter->hw;
2624 int err;
2625
2626 /* disallow open during test */
2627 if (test_bit(__IXGBEVF_TESTING, &adapter->state))
2628 return -EBUSY;
2629
2630 if (hw->adapter_stopped) {
2631 ixgbevf_reset(adapter);
2632 /* if adapter is still stopped then PF isn't up and
2633 * the vf can't start. */
2634 if (hw->adapter_stopped) {
2635 err = IXGBE_ERR_MBX;
Jeff Kirsherdbd96362011-10-21 19:38:18 +00002636 pr_err("Unable to start - perhaps the PF Driver isn't "
2637 "up yet\n");
Greg Rose92915f72010-01-09 02:24:10 +00002638 goto err_setup_reset;
2639 }
2640 }
2641
2642 /* allocate transmit descriptors */
2643 err = ixgbevf_setup_all_tx_resources(adapter);
2644 if (err)
2645 goto err_setup_tx;
2646
2647 /* allocate receive descriptors */
2648 err = ixgbevf_setup_all_rx_resources(adapter);
2649 if (err)
2650 goto err_setup_rx;
2651
2652 ixgbevf_configure(adapter);
2653
2654 /*
2655 * Map the Tx/Rx rings to the vectors we were allotted.
2656 * if request_irq will be called in this function map_rings
2657 * must be called *before* up_complete
2658 */
2659 ixgbevf_map_rings_to_vectors(adapter);
2660
2661 err = ixgbevf_up_complete(adapter);
2662 if (err)
2663 goto err_up;
2664
2665 /* clear any pending interrupts, may auto mask */
2666 IXGBE_READ_REG(hw, IXGBE_VTEICR);
2667 err = ixgbevf_request_irq(adapter);
2668 if (err)
2669 goto err_req_irq;
2670
2671 ixgbevf_irq_enable(adapter, true, true);
2672
2673 return 0;
2674
2675err_req_irq:
2676 ixgbevf_down(adapter);
2677err_up:
2678 ixgbevf_free_irq(adapter);
2679err_setup_rx:
2680 ixgbevf_free_all_rx_resources(adapter);
2681err_setup_tx:
2682 ixgbevf_free_all_tx_resources(adapter);
2683 ixgbevf_reset(adapter);
2684
2685err_setup_reset:
2686
2687 return err;
2688}
2689
2690/**
2691 * ixgbevf_close - Disables a network interface
2692 * @netdev: network interface device structure
2693 *
2694 * Returns 0, this is not allowed to fail
2695 *
2696 * The close entry point is called when an interface is de-activated
2697 * by the OS. The hardware is still under the drivers control, but
2698 * needs to be disabled. A global MAC reset is issued to stop the
2699 * hardware, and all transmit and receive resources are freed.
2700 **/
2701static int ixgbevf_close(struct net_device *netdev)
2702{
2703 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
2704
2705 ixgbevf_down(adapter);
2706 ixgbevf_free_irq(adapter);
2707
2708 ixgbevf_free_all_tx_resources(adapter);
2709 ixgbevf_free_all_rx_resources(adapter);
2710
2711 return 0;
2712}
2713
2714static int ixgbevf_tso(struct ixgbevf_adapter *adapter,
2715 struct ixgbevf_ring *tx_ring,
2716 struct sk_buff *skb, u32 tx_flags, u8 *hdr_len)
2717{
2718 struct ixgbe_adv_tx_context_desc *context_desc;
2719 unsigned int i;
2720 int err;
2721 struct ixgbevf_tx_buffer *tx_buffer_info;
2722 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
2723 u32 mss_l4len_idx, l4len;
2724
2725 if (skb_is_gso(skb)) {
2726 if (skb_header_cloned(skb)) {
2727 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
2728 if (err)
2729 return err;
2730 }
2731 l4len = tcp_hdrlen(skb);
2732 *hdr_len += l4len;
2733
2734 if (skb->protocol == htons(ETH_P_IP)) {
2735 struct iphdr *iph = ip_hdr(skb);
2736 iph->tot_len = 0;
2737 iph->check = 0;
2738 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
2739 iph->daddr, 0,
2740 IPPROTO_TCP,
2741 0);
2742 adapter->hw_tso_ctxt++;
Jeff Kirsher9010bc32010-01-23 02:06:26 -08002743 } else if (skb_is_gso_v6(skb)) {
Greg Rose92915f72010-01-09 02:24:10 +00002744 ipv6_hdr(skb)->payload_len = 0;
2745 tcp_hdr(skb)->check =
2746 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
2747 &ipv6_hdr(skb)->daddr,
2748 0, IPPROTO_TCP, 0);
2749 adapter->hw_tso6_ctxt++;
2750 }
2751
2752 i = tx_ring->next_to_use;
2753
2754 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2755 context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
2756
2757 /* VLAN MACLEN IPLEN */
2758 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
2759 vlan_macip_lens |=
2760 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
2761 vlan_macip_lens |= ((skb_network_offset(skb)) <<
2762 IXGBE_ADVTXD_MACLEN_SHIFT);
2763 *hdr_len += skb_network_offset(skb);
2764 vlan_macip_lens |=
2765 (skb_transport_header(skb) - skb_network_header(skb));
2766 *hdr_len +=
2767 (skb_transport_header(skb) - skb_network_header(skb));
2768 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
2769 context_desc->seqnum_seed = 0;
2770
2771 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
2772 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
2773 IXGBE_ADVTXD_DTYP_CTXT);
2774
2775 if (skb->protocol == htons(ETH_P_IP))
2776 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
2777 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
2778 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
2779
2780 /* MSS L4LEN IDX */
2781 mss_l4len_idx =
2782 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
2783 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
2784 /* use index 1 for TSO */
2785 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
2786 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
2787
2788 tx_buffer_info->time_stamp = jiffies;
2789 tx_buffer_info->next_to_watch = i;
2790
2791 i++;
2792 if (i == tx_ring->count)
2793 i = 0;
2794 tx_ring->next_to_use = i;
2795
2796 return true;
2797 }
2798
2799 return false;
2800}
2801
2802static bool ixgbevf_tx_csum(struct ixgbevf_adapter *adapter,
2803 struct ixgbevf_ring *tx_ring,
2804 struct sk_buff *skb, u32 tx_flags)
2805{
2806 struct ixgbe_adv_tx_context_desc *context_desc;
2807 unsigned int i;
2808 struct ixgbevf_tx_buffer *tx_buffer_info;
2809 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
2810
2811 if (skb->ip_summed == CHECKSUM_PARTIAL ||
2812 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
2813 i = tx_ring->next_to_use;
2814 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2815 context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
2816
2817 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
2818 vlan_macip_lens |= (tx_flags &
2819 IXGBE_TX_FLAGS_VLAN_MASK);
2820 vlan_macip_lens |= (skb_network_offset(skb) <<
2821 IXGBE_ADVTXD_MACLEN_SHIFT);
2822 if (skb->ip_summed == CHECKSUM_PARTIAL)
2823 vlan_macip_lens |= (skb_transport_header(skb) -
2824 skb_network_header(skb));
2825
2826 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
2827 context_desc->seqnum_seed = 0;
2828
2829 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
2830 IXGBE_ADVTXD_DTYP_CTXT);
2831
2832 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2833 switch (skb->protocol) {
2834 case __constant_htons(ETH_P_IP):
2835 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
2836 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2837 type_tucmd_mlhl |=
2838 IXGBE_ADVTXD_TUCMD_L4T_TCP;
2839 break;
2840 case __constant_htons(ETH_P_IPV6):
2841 /* XXX what about other V6 headers?? */
2842 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
2843 type_tucmd_mlhl |=
2844 IXGBE_ADVTXD_TUCMD_L4T_TCP;
2845 break;
2846 default:
2847 if (unlikely(net_ratelimit())) {
Jeff Kirsherdbd96362011-10-21 19:38:18 +00002848 pr_warn("partial checksum but "
2849 "proto=%x!\n", skb->protocol);
Greg Rose92915f72010-01-09 02:24:10 +00002850 }
2851 break;
2852 }
2853 }
2854
2855 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
2856 /* use index zero for tx checksum offload */
2857 context_desc->mss_l4len_idx = 0;
2858
2859 tx_buffer_info->time_stamp = jiffies;
2860 tx_buffer_info->next_to_watch = i;
2861
2862 adapter->hw_csum_tx_good++;
2863 i++;
2864 if (i == tx_ring->count)
2865 i = 0;
2866 tx_ring->next_to_use = i;
2867
2868 return true;
2869 }
2870
2871 return false;
2872}
2873
2874static int ixgbevf_tx_map(struct ixgbevf_adapter *adapter,
2875 struct ixgbevf_ring *tx_ring,
2876 struct sk_buff *skb, u32 tx_flags,
2877 unsigned int first)
2878{
2879 struct pci_dev *pdev = adapter->pdev;
2880 struct ixgbevf_tx_buffer *tx_buffer_info;
2881 unsigned int len;
2882 unsigned int total = skb->len;
Kulikov Vasiliy2540ddb2010-07-15 08:45:57 +00002883 unsigned int offset = 0, size;
2884 int count = 0;
Greg Rose92915f72010-01-09 02:24:10 +00002885 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
2886 unsigned int f;
Greg Rose65deeed2010-03-24 09:35:42 +00002887 int i;
Greg Rose92915f72010-01-09 02:24:10 +00002888
2889 i = tx_ring->next_to_use;
2890
2891 len = min(skb_headlen(skb), total);
2892 while (len) {
2893 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2894 size = min(len, (unsigned int)IXGBE_MAX_DATA_PER_TXD);
2895
2896 tx_buffer_info->length = size;
2897 tx_buffer_info->mapped_as_page = false;
Nick Nunley2a1f8792010-04-27 13:10:50 +00002898 tx_buffer_info->dma = dma_map_single(&adapter->pdev->dev,
Greg Rose92915f72010-01-09 02:24:10 +00002899 skb->data + offset,
Nick Nunley2a1f8792010-04-27 13:10:50 +00002900 size, DMA_TO_DEVICE);
2901 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Greg Rose92915f72010-01-09 02:24:10 +00002902 goto dma_error;
2903 tx_buffer_info->time_stamp = jiffies;
2904 tx_buffer_info->next_to_watch = i;
2905
2906 len -= size;
2907 total -= size;
2908 offset += size;
2909 count++;
2910 i++;
2911 if (i == tx_ring->count)
2912 i = 0;
2913 }
2914
2915 for (f = 0; f < nr_frags; f++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002916 const struct skb_frag_struct *frag;
Greg Rose92915f72010-01-09 02:24:10 +00002917
2918 frag = &skb_shinfo(skb)->frags[f];
Eric Dumazet9e903e02011-10-18 21:00:24 +00002919 len = min((unsigned int)skb_frag_size(frag), total);
Ian Campbell877749b2011-08-29 23:18:26 +00002920 offset = 0;
Greg Rose92915f72010-01-09 02:24:10 +00002921
2922 while (len) {
2923 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2924 size = min(len, (unsigned int)IXGBE_MAX_DATA_PER_TXD);
2925
2926 tx_buffer_info->length = size;
Ian Campbell877749b2011-08-29 23:18:26 +00002927 tx_buffer_info->dma =
2928 skb_frag_dma_map(&adapter->pdev->dev, frag,
2929 offset, size, DMA_TO_DEVICE);
Greg Rose92915f72010-01-09 02:24:10 +00002930 tx_buffer_info->mapped_as_page = true;
Nick Nunley2a1f8792010-04-27 13:10:50 +00002931 if (dma_mapping_error(&pdev->dev, tx_buffer_info->dma))
Greg Rose92915f72010-01-09 02:24:10 +00002932 goto dma_error;
2933 tx_buffer_info->time_stamp = jiffies;
2934 tx_buffer_info->next_to_watch = i;
2935
2936 len -= size;
2937 total -= size;
2938 offset += size;
2939 count++;
2940 i++;
2941 if (i == tx_ring->count)
2942 i = 0;
2943 }
2944 if (total == 0)
2945 break;
2946 }
2947
2948 if (i == 0)
2949 i = tx_ring->count - 1;
2950 else
2951 i = i - 1;
2952 tx_ring->tx_buffer_info[i].skb = skb;
2953 tx_ring->tx_buffer_info[first].next_to_watch = i;
2954
2955 return count;
2956
2957dma_error:
2958 dev_err(&pdev->dev, "TX DMA map failed\n");
2959
2960 /* clear timestamp and dma mappings for failed tx_buffer_info map */
2961 tx_buffer_info->dma = 0;
2962 tx_buffer_info->time_stamp = 0;
2963 tx_buffer_info->next_to_watch = 0;
2964 count--;
2965
2966 /* clear timestamp and dma mappings for remaining portion of packet */
2967 while (count >= 0) {
2968 count--;
2969 i--;
2970 if (i < 0)
2971 i += tx_ring->count;
2972 tx_buffer_info = &tx_ring->tx_buffer_info[i];
2973 ixgbevf_unmap_and_free_tx_resource(adapter, tx_buffer_info);
2974 }
2975
2976 return count;
2977}
2978
2979static void ixgbevf_tx_queue(struct ixgbevf_adapter *adapter,
2980 struct ixgbevf_ring *tx_ring, int tx_flags,
2981 int count, u32 paylen, u8 hdr_len)
2982{
2983 union ixgbe_adv_tx_desc *tx_desc = NULL;
2984 struct ixgbevf_tx_buffer *tx_buffer_info;
2985 u32 olinfo_status = 0, cmd_type_len = 0;
2986 unsigned int i;
2987
2988 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
2989
2990 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
2991
2992 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
2993
2994 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
2995 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
2996
2997 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
2998 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
2999
3000 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
3001 IXGBE_ADVTXD_POPTS_SHIFT;
3002
3003 /* use index 1 context for tso */
3004 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
3005 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
3006 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
3007 IXGBE_ADVTXD_POPTS_SHIFT;
3008
3009 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
3010 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
3011 IXGBE_ADVTXD_POPTS_SHIFT;
3012
3013 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
3014
3015 i = tx_ring->next_to_use;
3016 while (count--) {
3017 tx_buffer_info = &tx_ring->tx_buffer_info[i];
3018 tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
3019 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
3020 tx_desc->read.cmd_type_len =
3021 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
3022 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
3023 i++;
3024 if (i == tx_ring->count)
3025 i = 0;
3026 }
3027
3028 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
3029
3030 /*
3031 * Force memory writes to complete before letting h/w
3032 * know there are new descriptors to fetch. (Only
3033 * applicable for weak-ordered memory model archs,
3034 * such as IA-64).
3035 */
3036 wmb();
3037
3038 tx_ring->next_to_use = i;
3039 writel(i, adapter->hw.hw_addr + tx_ring->tail);
3040}
3041
3042static int __ixgbevf_maybe_stop_tx(struct net_device *netdev,
3043 struct ixgbevf_ring *tx_ring, int size)
3044{
3045 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3046
3047 netif_stop_subqueue(netdev, tx_ring->queue_index);
3048 /* Herbert's original patch had:
3049 * smp_mb__after_netif_stop_queue();
3050 * but since that doesn't exist yet, just open code it. */
3051 smp_mb();
3052
3053 /* We need to check again in a case another CPU has just
3054 * made room available. */
3055 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
3056 return -EBUSY;
3057
3058 /* A reprieve! - use start_queue because it doesn't call schedule */
3059 netif_start_subqueue(netdev, tx_ring->queue_index);
3060 ++adapter->restart_queue;
3061 return 0;
3062}
3063
3064static int ixgbevf_maybe_stop_tx(struct net_device *netdev,
3065 struct ixgbevf_ring *tx_ring, int size)
3066{
3067 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
3068 return 0;
3069 return __ixgbevf_maybe_stop_tx(netdev, tx_ring, size);
3070}
3071
3072static int ixgbevf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3073{
3074 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3075 struct ixgbevf_ring *tx_ring;
3076 unsigned int first;
3077 unsigned int tx_flags = 0;
3078 u8 hdr_len = 0;
3079 int r_idx = 0, tso;
3080 int count = 0;
3081
3082 unsigned int f;
3083
3084 tx_ring = &adapter->tx_ring[r_idx];
3085
Jesse Grosseab6d182010-10-20 13:56:03 +00003086 if (vlan_tx_tag_present(skb)) {
Greg Rose92915f72010-01-09 02:24:10 +00003087 tx_flags |= vlan_tx_tag_get(skb);
3088 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
3089 tx_flags |= IXGBE_TX_FLAGS_VLAN;
3090 }
3091
3092 /* four things can cause us to need a context descriptor */
3093 if (skb_is_gso(skb) ||
3094 (skb->ip_summed == CHECKSUM_PARTIAL) ||
3095 (tx_flags & IXGBE_TX_FLAGS_VLAN))
3096 count++;
3097
3098 count += TXD_USE_COUNT(skb_headlen(skb));
3099 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Eric Dumazet9e903e02011-10-18 21:00:24 +00003100 count += TXD_USE_COUNT(skb_frag_size(&skb_shinfo(skb)->frags[f]));
Greg Rose92915f72010-01-09 02:24:10 +00003101
3102 if (ixgbevf_maybe_stop_tx(netdev, tx_ring, count)) {
3103 adapter->tx_busy++;
3104 return NETDEV_TX_BUSY;
3105 }
3106
3107 first = tx_ring->next_to_use;
3108
3109 if (skb->protocol == htons(ETH_P_IP))
3110 tx_flags |= IXGBE_TX_FLAGS_IPV4;
3111 tso = ixgbevf_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
3112 if (tso < 0) {
3113 dev_kfree_skb_any(skb);
3114 return NETDEV_TX_OK;
3115 }
3116
3117 if (tso)
3118 tx_flags |= IXGBE_TX_FLAGS_TSO;
3119 else if (ixgbevf_tx_csum(adapter, tx_ring, skb, tx_flags) &&
3120 (skb->ip_summed == CHECKSUM_PARTIAL))
3121 tx_flags |= IXGBE_TX_FLAGS_CSUM;
3122
3123 ixgbevf_tx_queue(adapter, tx_ring, tx_flags,
3124 ixgbevf_tx_map(adapter, tx_ring, skb, tx_flags, first),
3125 skb->len, hdr_len);
3126
Greg Rose92915f72010-01-09 02:24:10 +00003127 ixgbevf_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
3128
3129 return NETDEV_TX_OK;
3130}
3131
3132/**
Greg Rose92915f72010-01-09 02:24:10 +00003133 * ixgbevf_set_mac - Change the Ethernet Address of the NIC
3134 * @netdev: network interface device structure
3135 * @p: pointer to an address structure
3136 *
3137 * Returns 0 on success, negative on failure
3138 **/
3139static int ixgbevf_set_mac(struct net_device *netdev, void *p)
3140{
3141 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3142 struct ixgbe_hw *hw = &adapter->hw;
3143 struct sockaddr *addr = p;
3144
3145 if (!is_valid_ether_addr(addr->sa_data))
3146 return -EADDRNOTAVAIL;
3147
3148 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
3149 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
3150
3151 if (hw->mac.ops.set_rar)
3152 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0);
3153
3154 return 0;
3155}
3156
3157/**
3158 * ixgbevf_change_mtu - Change the Maximum Transfer Unit
3159 * @netdev: network interface device structure
3160 * @new_mtu: new value for maximum frame size
3161 *
3162 * Returns 0 on success, negative on failure
3163 **/
3164static int ixgbevf_change_mtu(struct net_device *netdev, int new_mtu)
3165{
3166 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
Greg Rose69bfbec2011-01-26 01:06:12 +00003167 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose92915f72010-01-09 02:24:10 +00003168 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
Greg Rose69bfbec2011-01-26 01:06:12 +00003169 int max_possible_frame = MAXIMUM_ETHERNET_VLAN_SIZE;
3170 u32 msg[2];
3171
3172 if (adapter->hw.mac.type == ixgbe_mac_X540_vf)
3173 max_possible_frame = IXGBE_MAX_JUMBO_FRAME_SIZE;
Greg Rose92915f72010-01-09 02:24:10 +00003174
3175 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rose69bfbec2011-01-26 01:06:12 +00003176 if ((new_mtu < 68) || (max_frame > max_possible_frame))
Greg Rose92915f72010-01-09 02:24:10 +00003177 return -EINVAL;
3178
3179 hw_dbg(&adapter->hw, "changing MTU from %d to %d\n",
3180 netdev->mtu, new_mtu);
3181 /* must set new MTU before calling down or up */
3182 netdev->mtu = new_mtu;
3183
Greg Rose69bfbec2011-01-26 01:06:12 +00003184 msg[0] = IXGBE_VF_SET_LPE;
3185 msg[1] = max_frame;
3186 hw->mbx.ops.write_posted(hw, msg, 2);
3187
Greg Rose92915f72010-01-09 02:24:10 +00003188 if (netif_running(netdev))
3189 ixgbevf_reinit_locked(adapter);
3190
3191 return 0;
3192}
3193
3194static void ixgbevf_shutdown(struct pci_dev *pdev)
3195{
3196 struct net_device *netdev = pci_get_drvdata(pdev);
3197 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3198
3199 netif_device_detach(netdev);
3200
3201 if (netif_running(netdev)) {
3202 ixgbevf_down(adapter);
3203 ixgbevf_free_irq(adapter);
3204 ixgbevf_free_all_tx_resources(adapter);
3205 ixgbevf_free_all_rx_resources(adapter);
3206 }
3207
3208#ifdef CONFIG_PM
3209 pci_save_state(pdev);
3210#endif
3211
3212 pci_disable_device(pdev);
3213}
3214
Eric Dumazet4197aa72011-06-22 05:01:35 +00003215static struct rtnl_link_stats64 *ixgbevf_get_stats(struct net_device *netdev,
3216 struct rtnl_link_stats64 *stats)
3217{
3218 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3219 unsigned int start;
3220 u64 bytes, packets;
3221 const struct ixgbevf_ring *ring;
3222 int i;
3223
3224 ixgbevf_update_stats(adapter);
3225
3226 stats->multicast = adapter->stats.vfmprc - adapter->stats.base_vfmprc;
3227
3228 for (i = 0; i < adapter->num_rx_queues; i++) {
3229 ring = &adapter->rx_ring[i];
3230 do {
3231 start = u64_stats_fetch_begin_bh(&ring->syncp);
3232 bytes = ring->total_bytes;
3233 packets = ring->total_packets;
3234 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
3235 stats->rx_bytes += bytes;
3236 stats->rx_packets += packets;
3237 }
3238
3239 for (i = 0; i < adapter->num_tx_queues; i++) {
3240 ring = &adapter->tx_ring[i];
3241 do {
3242 start = u64_stats_fetch_begin_bh(&ring->syncp);
3243 bytes = ring->total_bytes;
3244 packets = ring->total_packets;
3245 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
3246 stats->tx_bytes += bytes;
3247 stats->tx_packets += packets;
3248 }
3249
3250 return stats;
3251}
3252
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003253static int ixgbevf_set_features(struct net_device *netdev,
3254 netdev_features_t features)
Michał Mirosław471a76d2011-06-08 08:53:03 +00003255{
3256 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3257
3258 if (features & NETIF_F_RXCSUM)
3259 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
3260 else
3261 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
3262
3263 return 0;
3264}
3265
Greg Rose92915f72010-01-09 02:24:10 +00003266static const struct net_device_ops ixgbe_netdev_ops = {
Stephen Hemmingerc12db762011-06-09 02:58:39 +00003267 .ndo_open = ixgbevf_open,
3268 .ndo_stop = ixgbevf_close,
3269 .ndo_start_xmit = ixgbevf_xmit_frame,
3270 .ndo_set_rx_mode = ixgbevf_set_rx_mode,
Eric Dumazet4197aa72011-06-22 05:01:35 +00003271 .ndo_get_stats64 = ixgbevf_get_stats,
Greg Rose92915f72010-01-09 02:24:10 +00003272 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerc12db762011-06-09 02:58:39 +00003273 .ndo_set_mac_address = ixgbevf_set_mac,
3274 .ndo_change_mtu = ixgbevf_change_mtu,
3275 .ndo_tx_timeout = ixgbevf_tx_timeout,
Stephen Hemmingerc12db762011-06-09 02:58:39 +00003276 .ndo_vlan_rx_add_vid = ixgbevf_vlan_rx_add_vid,
3277 .ndo_vlan_rx_kill_vid = ixgbevf_vlan_rx_kill_vid,
Michał Mirosław471a76d2011-06-08 08:53:03 +00003278 .ndo_set_features = ixgbevf_set_features,
Greg Rose92915f72010-01-09 02:24:10 +00003279};
Greg Rose92915f72010-01-09 02:24:10 +00003280
3281static void ixgbevf_assign_netdev_ops(struct net_device *dev)
3282{
Greg Rose92915f72010-01-09 02:24:10 +00003283 dev->netdev_ops = &ixgbe_netdev_ops;
Greg Rose92915f72010-01-09 02:24:10 +00003284 ixgbevf_set_ethtool_ops(dev);
3285 dev->watchdog_timeo = 5 * HZ;
3286}
3287
3288/**
3289 * ixgbevf_probe - Device Initialization Routine
3290 * @pdev: PCI device information struct
3291 * @ent: entry in ixgbevf_pci_tbl
3292 *
3293 * Returns 0 on success, negative on failure
3294 *
3295 * ixgbevf_probe initializes an adapter identified by a pci_dev structure.
3296 * The OS initialization, configuring of the adapter private structure,
3297 * and a hardware reset occur.
3298 **/
3299static int __devinit ixgbevf_probe(struct pci_dev *pdev,
3300 const struct pci_device_id *ent)
3301{
3302 struct net_device *netdev;
3303 struct ixgbevf_adapter *adapter = NULL;
3304 struct ixgbe_hw *hw = NULL;
3305 const struct ixgbevf_info *ii = ixgbevf_info_tbl[ent->driver_data];
3306 static int cards_found;
3307 int err, pci_using_dac;
3308
3309 err = pci_enable_device(pdev);
3310 if (err)
3311 return err;
3312
Nick Nunley2a1f8792010-04-27 13:10:50 +00003313 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
3314 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Greg Rose92915f72010-01-09 02:24:10 +00003315 pci_using_dac = 1;
3316 } else {
Nick Nunley2a1f8792010-04-27 13:10:50 +00003317 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Greg Rose92915f72010-01-09 02:24:10 +00003318 if (err) {
Nick Nunley2a1f8792010-04-27 13:10:50 +00003319 err = dma_set_coherent_mask(&pdev->dev,
3320 DMA_BIT_MASK(32));
Greg Rose92915f72010-01-09 02:24:10 +00003321 if (err) {
3322 dev_err(&pdev->dev, "No usable DMA "
3323 "configuration, aborting\n");
3324 goto err_dma;
3325 }
3326 }
3327 pci_using_dac = 0;
3328 }
3329
3330 err = pci_request_regions(pdev, ixgbevf_driver_name);
3331 if (err) {
3332 dev_err(&pdev->dev, "pci_request_regions failed 0x%x\n", err);
3333 goto err_pci_reg;
3334 }
3335
3336 pci_set_master(pdev);
3337
3338#ifdef HAVE_TX_MQ
3339 netdev = alloc_etherdev_mq(sizeof(struct ixgbevf_adapter),
3340 MAX_TX_QUEUES);
3341#else
3342 netdev = alloc_etherdev(sizeof(struct ixgbevf_adapter));
3343#endif
3344 if (!netdev) {
3345 err = -ENOMEM;
3346 goto err_alloc_etherdev;
3347 }
3348
3349 SET_NETDEV_DEV(netdev, &pdev->dev);
3350
3351 pci_set_drvdata(pdev, netdev);
3352 adapter = netdev_priv(netdev);
3353
3354 adapter->netdev = netdev;
3355 adapter->pdev = pdev;
3356 hw = &adapter->hw;
3357 hw->back = adapter;
3358 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
3359
3360 /*
3361 * call save state here in standalone driver because it relies on
3362 * adapter struct to exist, and needs to call netdev_priv
3363 */
3364 pci_save_state(pdev);
3365
3366 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
3367 pci_resource_len(pdev, 0));
3368 if (!hw->hw_addr) {
3369 err = -EIO;
3370 goto err_ioremap;
3371 }
3372
3373 ixgbevf_assign_netdev_ops(netdev);
3374
3375 adapter->bd_number = cards_found;
3376
3377 /* Setup hw api */
3378 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
3379 hw->mac.type = ii->mac;
3380
3381 memcpy(&hw->mbx.ops, &ixgbevf_mbx_ops,
Greg Rosef416dfc2011-06-08 07:32:38 +00003382 sizeof(struct ixgbe_mbx_operations));
Greg Rose92915f72010-01-09 02:24:10 +00003383
3384 adapter->flags &= ~IXGBE_FLAG_RX_PS_CAPABLE;
3385 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3386 adapter->flags |= IXGBE_FLAG_RX_1BUF_CAPABLE;
3387
3388 /* setup the private structure */
3389 err = ixgbevf_sw_init(adapter);
3390
Michał Mirosław471a76d2011-06-08 08:53:03 +00003391 netdev->hw_features = NETIF_F_SG |
Greg Rose92915f72010-01-09 02:24:10 +00003392 NETIF_F_IP_CSUM |
Michał Mirosław471a76d2011-06-08 08:53:03 +00003393 NETIF_F_IPV6_CSUM |
3394 NETIF_F_TSO |
3395 NETIF_F_TSO6 |
3396 NETIF_F_RXCSUM;
3397
3398 netdev->features = netdev->hw_features |
Greg Rose92915f72010-01-09 02:24:10 +00003399 NETIF_F_HW_VLAN_TX |
3400 NETIF_F_HW_VLAN_RX |
3401 NETIF_F_HW_VLAN_FILTER;
3402
Greg Rose92915f72010-01-09 02:24:10 +00003403 netdev->vlan_features |= NETIF_F_TSO;
3404 netdev->vlan_features |= NETIF_F_TSO6;
3405 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyck3bfacf92010-08-02 14:59:04 +00003406 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Greg Rose92915f72010-01-09 02:24:10 +00003407 netdev->vlan_features |= NETIF_F_SG;
3408
3409 if (pci_using_dac)
3410 netdev->features |= NETIF_F_HIGHDMA;
3411
Jiri Pirko01789342011-08-16 06:29:00 +00003412 netdev->priv_flags |= IFF_UNICAST_FLT;
3413
Greg Rose92915f72010-01-09 02:24:10 +00003414 /* The HW MAC address was set and/or determined in sw_init */
3415 memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
3416 memcpy(netdev->perm_addr, adapter->hw.mac.addr, netdev->addr_len);
3417
3418 if (!is_valid_ether_addr(netdev->dev_addr)) {
Jeff Kirsherdbd96362011-10-21 19:38:18 +00003419 pr_err("invalid MAC address\n");
Greg Rose92915f72010-01-09 02:24:10 +00003420 err = -EIO;
3421 goto err_sw_init;
3422 }
3423
3424 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00003425 adapter->watchdog_timer.function = ixgbevf_watchdog;
Greg Rose92915f72010-01-09 02:24:10 +00003426 adapter->watchdog_timer.data = (unsigned long)adapter;
3427
3428 INIT_WORK(&adapter->reset_task, ixgbevf_reset_task);
3429 INIT_WORK(&adapter->watchdog_task, ixgbevf_watchdog_task);
3430
3431 err = ixgbevf_init_interrupt_scheme(adapter);
3432 if (err)
3433 goto err_sw_init;
3434
3435 /* pick up the PCI bus settings for reporting later */
3436 if (hw->mac.ops.get_bus_info)
3437 hw->mac.ops.get_bus_info(hw);
3438
Greg Rose92915f72010-01-09 02:24:10 +00003439 strcpy(netdev->name, "eth%d");
3440
3441 err = register_netdev(netdev);
3442 if (err)
3443 goto err_register;
3444
3445 adapter->netdev_registered = true;
3446
Greg Rose5d426ad2010-11-16 19:27:19 -08003447 netif_carrier_off(netdev);
3448
Greg Rose33bd9f62010-03-19 02:59:52 +00003449 ixgbevf_init_last_counter_stats(adapter);
3450
Greg Rose92915f72010-01-09 02:24:10 +00003451 /* print the MAC address */
3452 hw_dbg(hw, "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
3453 netdev->dev_addr[0],
3454 netdev->dev_addr[1],
3455 netdev->dev_addr[2],
3456 netdev->dev_addr[3],
3457 netdev->dev_addr[4],
3458 netdev->dev_addr[5]);
3459
3460 hw_dbg(hw, "MAC: %d\n", hw->mac.type);
3461
Frans Popd6dbee82010-03-24 07:57:35 +00003462 hw_dbg(hw, "LRO is disabled\n");
Greg Rose92915f72010-01-09 02:24:10 +00003463
3464 hw_dbg(hw, "Intel(R) 82599 Virtual Function\n");
3465 cards_found++;
3466 return 0;
3467
3468err_register:
3469err_sw_init:
3470 ixgbevf_reset_interrupt_capability(adapter);
3471 iounmap(hw->hw_addr);
3472err_ioremap:
3473 free_netdev(netdev);
3474err_alloc_etherdev:
3475 pci_release_regions(pdev);
3476err_pci_reg:
3477err_dma:
3478 pci_disable_device(pdev);
3479 return err;
3480}
3481
3482/**
3483 * ixgbevf_remove - Device Removal Routine
3484 * @pdev: PCI device information struct
3485 *
3486 * ixgbevf_remove is called by the PCI subsystem to alert the driver
3487 * that it should release a PCI device. The could be caused by a
3488 * Hot-Plug event, or because the driver is going to be removed from
3489 * memory.
3490 **/
3491static void __devexit ixgbevf_remove(struct pci_dev *pdev)
3492{
3493 struct net_device *netdev = pci_get_drvdata(pdev);
3494 struct ixgbevf_adapter *adapter = netdev_priv(netdev);
3495
3496 set_bit(__IXGBEVF_DOWN, &adapter->state);
3497
3498 del_timer_sync(&adapter->watchdog_timer);
3499
Tejun Heo23f333a2010-12-12 16:45:14 +01003500 cancel_work_sync(&adapter->reset_task);
Greg Rose92915f72010-01-09 02:24:10 +00003501 cancel_work_sync(&adapter->watchdog_task);
3502
Greg Rose92915f72010-01-09 02:24:10 +00003503 if (adapter->netdev_registered) {
3504 unregister_netdev(netdev);
3505 adapter->netdev_registered = false;
3506 }
3507
3508 ixgbevf_reset_interrupt_capability(adapter);
3509
3510 iounmap(adapter->hw.hw_addr);
3511 pci_release_regions(pdev);
3512
3513 hw_dbg(&adapter->hw, "Remove complete\n");
3514
3515 kfree(adapter->tx_ring);
3516 kfree(adapter->rx_ring);
3517
3518 free_netdev(netdev);
3519
3520 pci_disable_device(pdev);
3521}
3522
3523static struct pci_driver ixgbevf_driver = {
3524 .name = ixgbevf_driver_name,
3525 .id_table = ixgbevf_pci_tbl,
3526 .probe = ixgbevf_probe,
3527 .remove = __devexit_p(ixgbevf_remove),
3528 .shutdown = ixgbevf_shutdown,
3529};
3530
3531/**
Greg Rose65d676c2011-02-03 06:54:13 +00003532 * ixgbevf_init_module - Driver Registration Routine
Greg Rose92915f72010-01-09 02:24:10 +00003533 *
Greg Rose65d676c2011-02-03 06:54:13 +00003534 * ixgbevf_init_module is the first routine called when the driver is
Greg Rose92915f72010-01-09 02:24:10 +00003535 * loaded. All it does is register with the PCI subsystem.
3536 **/
3537static int __init ixgbevf_init_module(void)
3538{
3539 int ret;
Jeff Kirsherdbd96362011-10-21 19:38:18 +00003540 pr_info("%s - version %s\n", ixgbevf_driver_string,
3541 ixgbevf_driver_version);
Greg Rose92915f72010-01-09 02:24:10 +00003542
Jeff Kirsherdbd96362011-10-21 19:38:18 +00003543 pr_info("%s\n", ixgbevf_copyright);
Greg Rose92915f72010-01-09 02:24:10 +00003544
3545 ret = pci_register_driver(&ixgbevf_driver);
3546 return ret;
3547}
3548
3549module_init(ixgbevf_init_module);
3550
3551/**
Greg Rose65d676c2011-02-03 06:54:13 +00003552 * ixgbevf_exit_module - Driver Exit Cleanup Routine
Greg Rose92915f72010-01-09 02:24:10 +00003553 *
Greg Rose65d676c2011-02-03 06:54:13 +00003554 * ixgbevf_exit_module is called just before the driver is removed
Greg Rose92915f72010-01-09 02:24:10 +00003555 * from memory.
3556 **/
3557static void __exit ixgbevf_exit_module(void)
3558{
3559 pci_unregister_driver(&ixgbevf_driver);
3560}
3561
3562#ifdef DEBUG
3563/**
Greg Rose65d676c2011-02-03 06:54:13 +00003564 * ixgbevf_get_hw_dev_name - return device name string
Greg Rose92915f72010-01-09 02:24:10 +00003565 * used by hardware layer to print debugging information
3566 **/
3567char *ixgbevf_get_hw_dev_name(struct ixgbe_hw *hw)
3568{
3569 struct ixgbevf_adapter *adapter = hw->back;
3570 return adapter->netdev->name;
3571}
3572
3573#endif
3574module_exit(ixgbevf_exit_module);
3575
3576/* ixgbevf_main.c */