blob: 8bf3eb540eb74c2d16d7a2864272cbc4348968e8 [file] [log] [blame]
Kevin Hilman51c5d842016-10-19 11:18:24 -07001/*
2 * Amlogic SD/eMMC driver for the GX/S905 family SoCs
3 *
4 * Copyright (c) 2016 BayLibre, SAS.
5 * Author: Kevin Hilman <khilman@baylibre.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see <http://www.gnu.org/licenses/>.
18 * The full GNU General Public License is included in this distribution
19 * in the file called COPYING.
20 */
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/init.h>
24#include <linux/device.h>
25#include <linux/of_device.h>
26#include <linux/platform_device.h>
27#include <linux/ioport.h>
28#include <linux/spinlock.h>
29#include <linux/dma-mapping.h>
30#include <linux/mmc/host.h>
31#include <linux/mmc/mmc.h>
32#include <linux/mmc/sdio.h>
33#include <linux/mmc/slot-gpio.h>
34#include <linux/io.h>
35#include <linux/clk.h>
36#include <linux/clk-provider.h>
37#include <linux/regulator/consumer.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010038#include <linux/interrupt.h>
Kevin Hilman51c5d842016-10-19 11:18:24 -070039
40#define DRIVER_NAME "meson-gx-mmc"
41
42#define SD_EMMC_CLOCK 0x0
43#define CLK_DIV_SHIFT 0
44#define CLK_DIV_WIDTH 6
45#define CLK_DIV_MASK 0x3f
46#define CLK_DIV_MAX 63
47#define CLK_SRC_SHIFT 6
48#define CLK_SRC_WIDTH 2
49#define CLK_SRC_MASK 0x3
50#define CLK_SRC_XTAL 0 /* external crystal */
51#define CLK_SRC_XTAL_RATE 24000000
52#define CLK_SRC_PLL 1 /* FCLK_DIV2 */
53#define CLK_SRC_PLL_RATE 1000000000
54#define CLK_PHASE_SHIFT 8
55#define CLK_PHASE_MASK 0x3
56#define CLK_PHASE_0 0
57#define CLK_PHASE_90 1
58#define CLK_PHASE_180 2
59#define CLK_PHASE_270 3
60#define CLK_ALWAYS_ON BIT(24)
61
62#define SD_EMMC_DElAY 0x4
63#define SD_EMMC_ADJUST 0x8
64#define SD_EMMC_CALOUT 0x10
65#define SD_EMMC_START 0x40
66#define START_DESC_INIT BIT(0)
67#define START_DESC_BUSY BIT(1)
68#define START_DESC_ADDR_SHIFT 2
69#define START_DESC_ADDR_MASK (~0x3)
70
71#define SD_EMMC_CFG 0x44
72#define CFG_BUS_WIDTH_SHIFT 0
73#define CFG_BUS_WIDTH_MASK 0x3
74#define CFG_BUS_WIDTH_1 0x0
75#define CFG_BUS_WIDTH_4 0x1
76#define CFG_BUS_WIDTH_8 0x2
77#define CFG_DDR BIT(2)
78#define CFG_BLK_LEN_SHIFT 4
79#define CFG_BLK_LEN_MASK 0xf
80#define CFG_RESP_TIMEOUT_SHIFT 8
81#define CFG_RESP_TIMEOUT_MASK 0xf
82#define CFG_RC_CC_SHIFT 12
83#define CFG_RC_CC_MASK 0xf
84#define CFG_STOP_CLOCK BIT(22)
85#define CFG_CLK_ALWAYS_ON BIT(18)
Heiner Kallweite21e6fd2017-02-07 22:35:59 +010086#define CFG_CHK_DS BIT(20)
Kevin Hilman51c5d842016-10-19 11:18:24 -070087#define CFG_AUTO_CLK BIT(23)
88
89#define SD_EMMC_STATUS 0x48
90#define STATUS_BUSY BIT(31)
91
92#define SD_EMMC_IRQ_EN 0x4c
93#define IRQ_EN_MASK 0x3fff
94#define IRQ_RXD_ERR_SHIFT 0
95#define IRQ_RXD_ERR_MASK 0xff
96#define IRQ_TXD_ERR BIT(8)
97#define IRQ_DESC_ERR BIT(9)
98#define IRQ_RESP_ERR BIT(10)
99#define IRQ_RESP_TIMEOUT BIT(11)
100#define IRQ_DESC_TIMEOUT BIT(12)
101#define IRQ_END_OF_CHAIN BIT(13)
102#define IRQ_RESP_STATUS BIT(14)
103#define IRQ_SDIO BIT(15)
104
105#define SD_EMMC_CMD_CFG 0x50
106#define SD_EMMC_CMD_ARG 0x54
107#define SD_EMMC_CMD_DAT 0x58
108#define SD_EMMC_CMD_RSP 0x5c
109#define SD_EMMC_CMD_RSP1 0x60
110#define SD_EMMC_CMD_RSP2 0x64
111#define SD_EMMC_CMD_RSP3 0x68
112
113#define SD_EMMC_RXD 0x94
114#define SD_EMMC_TXD 0x94
115#define SD_EMMC_LAST_REG SD_EMMC_TXD
116
117#define SD_EMMC_CFG_BLK_SIZE 512 /* internal buffer max: 512 bytes */
118#define SD_EMMC_CFG_RESP_TIMEOUT 256 /* in clock cycles */
Heiner Kallweitbb11eff2017-03-04 13:37:46 +0100119#define SD_EMMC_CMD_TIMEOUT 1024 /* in ms */
120#define SD_EMMC_CMD_TIMEOUT_DATA 4096 /* in ms */
Kevin Hilman51c5d842016-10-19 11:18:24 -0700121#define SD_EMMC_CFG_CMD_GAP 16 /* in clock cycles */
122#define MUX_CLK_NUM_PARENTS 2
123
124struct meson_host {
125 struct device *dev;
126 struct mmc_host *mmc;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700127 struct mmc_command *cmd;
128
129 spinlock_t lock;
130 void __iomem *regs;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700131 struct clk *core_clk;
132 struct clk_mux mux;
133 struct clk *mux_clk;
Heiner Kallweit5da86882017-02-07 22:34:32 +0100134 unsigned long current_clock;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700135
136 struct clk_divider cfg_div;
137 struct clk *cfg_div_clk;
138
139 unsigned int bounce_buf_size;
140 void *bounce_buf;
141 dma_addr_t bounce_dma_addr;
142
143 bool vqmmc_enabled;
144};
145
146struct sd_emmc_desc {
147 u32 cmd_cfg;
148 u32 cmd_arg;
149 u32 cmd_data;
150 u32 cmd_resp;
151};
152#define CMD_CFG_LENGTH_SHIFT 0
153#define CMD_CFG_LENGTH_MASK 0x1ff
154#define CMD_CFG_BLOCK_MODE BIT(9)
155#define CMD_CFG_R1B BIT(10)
156#define CMD_CFG_END_OF_CHAIN BIT(11)
157#define CMD_CFG_TIMEOUT_SHIFT 12
158#define CMD_CFG_TIMEOUT_MASK 0xf
159#define CMD_CFG_NO_RESP BIT(16)
160#define CMD_CFG_NO_CMD BIT(17)
161#define CMD_CFG_DATA_IO BIT(18)
162#define CMD_CFG_DATA_WR BIT(19)
163#define CMD_CFG_RESP_NOCRC BIT(20)
164#define CMD_CFG_RESP_128 BIT(21)
165#define CMD_CFG_RESP_NUM BIT(22)
166#define CMD_CFG_DATA_NUM BIT(23)
167#define CMD_CFG_CMD_INDEX_SHIFT 24
168#define CMD_CFG_CMD_INDEX_MASK 0x3f
169#define CMD_CFG_ERROR BIT(30)
170#define CMD_CFG_OWNER BIT(31)
171
172#define CMD_DATA_MASK (~0x3)
173#define CMD_DATA_BIG_ENDIAN BIT(1)
174#define CMD_DATA_SRAM BIT(0)
175#define CMD_RESP_MASK (~0x1)
176#define CMD_RESP_SRAM BIT(0)
177
178static int meson_mmc_clk_set(struct meson_host *host, unsigned long clk_rate)
179{
180 struct mmc_host *mmc = host->mmc;
Heiner Kallweit5da86882017-02-07 22:34:32 +0100181 int ret;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700182 u32 cfg;
183
184 if (clk_rate) {
185 if (WARN_ON(clk_rate > mmc->f_max))
186 clk_rate = mmc->f_max;
187 else if (WARN_ON(clk_rate < mmc->f_min))
188 clk_rate = mmc->f_min;
189 }
190
Heiner Kallweit5da86882017-02-07 22:34:32 +0100191 if (clk_rate == host->current_clock)
Kevin Hilman51c5d842016-10-19 11:18:24 -0700192 return 0;
193
194 /* stop clock */
195 cfg = readl(host->regs + SD_EMMC_CFG);
196 if (!(cfg & CFG_STOP_CLOCK)) {
197 cfg |= CFG_STOP_CLOCK;
198 writel(cfg, host->regs + SD_EMMC_CFG);
199 }
200
201 dev_dbg(host->dev, "change clock rate %u -> %lu\n",
202 mmc->actual_clock, clk_rate);
203
Heiner Kallweit5da86882017-02-07 22:34:32 +0100204 if (!clk_rate) {
Kevin Hilman51c5d842016-10-19 11:18:24 -0700205 mmc->actual_clock = 0;
Heiner Kallweit5da86882017-02-07 22:34:32 +0100206 host->current_clock = 0;
207 /* return with clock being stopped */
Kevin Hilman51c5d842016-10-19 11:18:24 -0700208 return 0;
209 }
210
211 ret = clk_set_rate(host->cfg_div_clk, clk_rate);
Heiner Kallweit5da86882017-02-07 22:34:32 +0100212 if (ret) {
213 dev_err(host->dev, "Unable to set cfg_div_clk to %lu. ret=%d\n",
214 clk_rate, ret);
215 return ret;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700216 }
217
Heiner Kallweit5da86882017-02-07 22:34:32 +0100218 mmc->actual_clock = clk_get_rate(host->cfg_div_clk);
219 host->current_clock = clk_rate;
220
221 if (clk_rate != mmc->actual_clock)
222 dev_dbg(host->dev,
223 "divider requested rate %lu != actual rate %u\n",
224 clk_rate, mmc->actual_clock);
225
226 /* (re)start clock */
227 cfg = readl(host->regs + SD_EMMC_CFG);
228 cfg &= ~CFG_STOP_CLOCK;
229 writel(cfg, host->regs + SD_EMMC_CFG);
230
231 return 0;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700232}
233
234/*
235 * The SD/eMMC IP block has an internal mux and divider used for
236 * generating the MMC clock. Use the clock framework to create and
237 * manage these clocks.
238 */
239static int meson_mmc_clk_init(struct meson_host *host)
240{
241 struct clk_init_data init;
242 char clk_name[32];
243 int i, ret = 0;
244 const char *mux_parent_names[MUX_CLK_NUM_PARENTS];
Kevin Hilman51c5d842016-10-19 11:18:24 -0700245 const char *clk_div_parents[1];
Kevin Hilman51c5d842016-10-19 11:18:24 -0700246 u32 clk_reg, cfg;
247
248 /* get the mux parents */
249 for (i = 0; i < MUX_CLK_NUM_PARENTS; i++) {
Heiner Kallweite9883ef2017-03-04 13:24:09 +0100250 struct clk *clk;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700251 char name[16];
252
253 snprintf(name, sizeof(name), "clkin%d", i);
Heiner Kallweite9883ef2017-03-04 13:24:09 +0100254 clk = devm_clk_get(host->dev, name);
255 if (IS_ERR(clk)) {
256 if (clk != ERR_PTR(-EPROBE_DEFER))
Kevin Hilman51c5d842016-10-19 11:18:24 -0700257 dev_err(host->dev, "Missing clock %s\n", name);
Heiner Kallweite9883ef2017-03-04 13:24:09 +0100258 return PTR_ERR(clk);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700259 }
260
Heiner Kallweite9883ef2017-03-04 13:24:09 +0100261 mux_parent_names[i] = __clk_get_name(clk);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700262 }
263
Kevin Hilman51c5d842016-10-19 11:18:24 -0700264 /* create the mux */
265 snprintf(clk_name, sizeof(clk_name), "%s#mux", dev_name(host->dev));
266 init.name = clk_name;
267 init.ops = &clk_mux_ops;
268 init.flags = 0;
269 init.parent_names = mux_parent_names;
Heiner Kallweit7558c112017-03-04 13:22:57 +0100270 init.num_parents = MUX_CLK_NUM_PARENTS;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700271
272 host->mux.reg = host->regs + SD_EMMC_CLOCK;
273 host->mux.shift = CLK_SRC_SHIFT;
274 host->mux.mask = CLK_SRC_MASK;
275 host->mux.flags = 0;
276 host->mux.table = NULL;
277 host->mux.hw.init = &init;
278
279 host->mux_clk = devm_clk_register(host->dev, &host->mux.hw);
280 if (WARN_ON(IS_ERR(host->mux_clk)))
281 return PTR_ERR(host->mux_clk);
282
283 /* create the divider */
284 snprintf(clk_name, sizeof(clk_name), "%s#div", dev_name(host->dev));
Heiner Kallweit7b9ebad2017-03-04 13:26:24 +0100285 init.name = clk_name;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700286 init.ops = &clk_divider_ops;
287 init.flags = CLK_SET_RATE_PARENT;
288 clk_div_parents[0] = __clk_get_name(host->mux_clk);
289 init.parent_names = clk_div_parents;
290 init.num_parents = ARRAY_SIZE(clk_div_parents);
291
292 host->cfg_div.reg = host->regs + SD_EMMC_CLOCK;
293 host->cfg_div.shift = CLK_DIV_SHIFT;
294 host->cfg_div.width = CLK_DIV_WIDTH;
295 host->cfg_div.hw.init = &init;
296 host->cfg_div.flags = CLK_DIVIDER_ONE_BASED |
297 CLK_DIVIDER_ROUND_CLOSEST | CLK_DIVIDER_ALLOW_ZERO;
298
299 host->cfg_div_clk = devm_clk_register(host->dev, &host->cfg_div.hw);
300 if (WARN_ON(PTR_ERR_OR_ZERO(host->cfg_div_clk)))
301 return PTR_ERR(host->cfg_div_clk);
302
303 /* init SD_EMMC_CLOCK to sane defaults w/min clock rate */
304 clk_reg = 0;
305 clk_reg |= CLK_PHASE_180 << CLK_PHASE_SHIFT;
306 clk_reg |= CLK_SRC_XTAL << CLK_SRC_SHIFT;
307 clk_reg |= CLK_DIV_MAX << CLK_DIV_SHIFT;
308 clk_reg &= ~CLK_ALWAYS_ON;
309 writel(clk_reg, host->regs + SD_EMMC_CLOCK);
310
311 /* Ensure clock starts in "auto" mode, not "always on" */
312 cfg = readl(host->regs + SD_EMMC_CFG);
313 cfg &= ~CFG_CLK_ALWAYS_ON;
314 cfg |= CFG_AUTO_CLK;
315 writel(cfg, host->regs + SD_EMMC_CFG);
316
317 ret = clk_prepare_enable(host->cfg_div_clk);
Ulf Hanssona4c38c82017-02-08 12:36:20 +0100318 if (ret)
319 return ret;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700320
Ulf Hanssona4c38c82017-02-08 12:36:20 +0100321 /* Get the nearest minimum clock to 400KHz */
322 host->mmc->f_min = clk_round_rate(host->cfg_div_clk, 400000);
323
324 ret = meson_mmc_clk_set(host, host->mmc->f_min);
Heiner Kallweitcac3a472017-03-04 13:25:14 +0100325 if (ret)
Kevin Hilman51c5d842016-10-19 11:18:24 -0700326 clk_disable_unprepare(host->cfg_div_clk);
327
328 return ret;
329}
330
331static void meson_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
332{
333 struct meson_host *host = mmc_priv(mmc);
334 u32 bus_width;
335 u32 val, orig;
336
337 /*
338 * GPIO regulator, only controls switching between 1v8 and
339 * 3v3, doesn't support MMC_POWER_OFF, MMC_POWER_ON.
340 */
341 switch (ios->power_mode) {
342 case MMC_POWER_OFF:
343 if (!IS_ERR(mmc->supply.vmmc))
344 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
345
346 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
347 regulator_disable(mmc->supply.vqmmc);
348 host->vqmmc_enabled = false;
349 }
350
351 break;
352
353 case MMC_POWER_UP:
354 if (!IS_ERR(mmc->supply.vmmc))
355 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
356 break;
357
358 case MMC_POWER_ON:
359 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
360 int ret = regulator_enable(mmc->supply.vqmmc);
361
362 if (ret < 0)
363 dev_err(mmc_dev(mmc),
364 "failed to enable vqmmc regulator\n");
365 else
366 host->vqmmc_enabled = true;
367 }
368
369 break;
370 }
371
372
373 meson_mmc_clk_set(host, ios->clock);
374
375 /* Bus width */
Kevin Hilman51c5d842016-10-19 11:18:24 -0700376 switch (ios->bus_width) {
377 case MMC_BUS_WIDTH_1:
378 bus_width = CFG_BUS_WIDTH_1;
379 break;
380 case MMC_BUS_WIDTH_4:
381 bus_width = CFG_BUS_WIDTH_4;
382 break;
383 case MMC_BUS_WIDTH_8:
384 bus_width = CFG_BUS_WIDTH_8;
385 break;
386 default:
387 dev_err(host->dev, "Invalid ios->bus_width: %u. Setting to 4.\n",
388 ios->bus_width);
389 bus_width = CFG_BUS_WIDTH_4;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700390 }
391
392 val = readl(host->regs + SD_EMMC_CFG);
393 orig = val;
394
395 val &= ~(CFG_BUS_WIDTH_MASK << CFG_BUS_WIDTH_SHIFT);
396 val |= bus_width << CFG_BUS_WIDTH_SHIFT;
397
Heiner Kallweite21e6fd2017-02-07 22:35:59 +0100398 val &= ~CFG_DDR;
399 if (ios->timing == MMC_TIMING_UHS_DDR50 ||
400 ios->timing == MMC_TIMING_MMC_DDR52 ||
401 ios->timing == MMC_TIMING_MMC_HS400)
402 val |= CFG_DDR;
403
404 val &= ~CFG_CHK_DS;
405 if (ios->timing == MMC_TIMING_MMC_HS400)
406 val |= CFG_CHK_DS;
407
Heiner Kallweitc01d1212017-03-04 13:35:13 +0100408 if (val != orig) {
409 writel(val, host->regs + SD_EMMC_CFG);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700410 dev_dbg(host->dev, "%s: SD_EMMC_CFG: 0x%08x -> 0x%08x\n",
411 __func__, orig, val);
Heiner Kallweitc01d1212017-03-04 13:35:13 +0100412 }
Kevin Hilman51c5d842016-10-19 11:18:24 -0700413}
414
Heiner Kallweit3d6c9912017-03-04 13:20:44 +0100415static void meson_mmc_request_done(struct mmc_host *mmc,
416 struct mmc_request *mrq)
Kevin Hilman51c5d842016-10-19 11:18:24 -0700417{
418 struct meson_host *host = mmc_priv(mmc);
419
Kevin Hilman51c5d842016-10-19 11:18:24 -0700420 host->cmd = NULL;
421 mmc_request_done(host->mmc, mrq);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700422}
423
424static void meson_mmc_start_cmd(struct mmc_host *mmc, struct mmc_command *cmd)
425{
426 struct meson_host *host = mmc_priv(mmc);
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100427 struct mmc_data *data = cmd->data;
Heiner Kallweita322feb2017-03-22 22:33:47 +0100428 u32 cfg, cmd_cfg = 0, cmd_data = 0;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700429 u8 blk_len, cmd_cfg_timeout;
430 unsigned int xfer_bytes = 0;
431
432 /* Setup descriptors */
433 dma_rmb();
Kevin Hilman51c5d842016-10-19 11:18:24 -0700434
Heiner Kallweita322feb2017-03-22 22:33:47 +0100435 cmd_cfg |= (cmd->opcode & CMD_CFG_CMD_INDEX_MASK) <<
436 CMD_CFG_CMD_INDEX_SHIFT;
437 cmd_cfg |= CMD_CFG_OWNER; /* owned by CPU */
Kevin Hilman51c5d842016-10-19 11:18:24 -0700438
439 /* Response */
440 if (cmd->flags & MMC_RSP_PRESENT) {
Kevin Hilman51c5d842016-10-19 11:18:24 -0700441 if (cmd->flags & MMC_RSP_136)
Heiner Kallweita322feb2017-03-22 22:33:47 +0100442 cmd_cfg |= CMD_CFG_RESP_128;
443 cmd_cfg |= CMD_CFG_RESP_NUM;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700444
445 if (!(cmd->flags & MMC_RSP_CRC))
Heiner Kallweita322feb2017-03-22 22:33:47 +0100446 cmd_cfg |= CMD_CFG_RESP_NOCRC;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700447
448 if (cmd->flags & MMC_RSP_BUSY)
Heiner Kallweita322feb2017-03-22 22:33:47 +0100449 cmd_cfg |= CMD_CFG_R1B;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700450 } else {
Heiner Kallweita322feb2017-03-22 22:33:47 +0100451 cmd_cfg |= CMD_CFG_NO_RESP;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700452 }
453
454 /* data? */
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100455 if (data) {
Heiner Kallweita322feb2017-03-22 22:33:47 +0100456 cmd_cfg |= CMD_CFG_DATA_IO;
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100457 if (data->blocks > 1) {
Heiner Kallweita322feb2017-03-22 22:33:47 +0100458 cmd_cfg |= CMD_CFG_BLOCK_MODE;
459 cmd_cfg |= (data->blocks & CMD_CFG_LENGTH_MASK) <<
460 CMD_CFG_LENGTH_SHIFT;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700461
462 /* check if block-size matches, if not update */
463 cfg = readl(host->regs + SD_EMMC_CFG);
464 blk_len = cfg & (CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
465 blk_len >>= CFG_BLK_LEN_SHIFT;
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100466 if (blk_len != ilog2(data->blksz)) {
Kevin Hilmandc012052017-01-25 16:01:39 -0800467 dev_dbg(host->dev, "%s: update blk_len %d -> %d\n",
Kevin Hilman51c5d842016-10-19 11:18:24 -0700468 __func__, blk_len,
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100469 ilog2(data->blksz));
470 blk_len = ilog2(data->blksz);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700471 cfg &= ~(CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
472 cfg |= blk_len << CFG_BLK_LEN_SHIFT;
473 writel(cfg, host->regs + SD_EMMC_CFG);
474 }
475 } else {
Heiner Kallweita322feb2017-03-22 22:33:47 +0100476 cmd_cfg |= (data->blksz & CMD_CFG_LENGTH_MASK) <<
477 CMD_CFG_LENGTH_SHIFT;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700478 }
479
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100480 data->bytes_xfered = 0;
481 xfer_bytes = data->blksz * data->blocks;
482 if (data->flags & MMC_DATA_WRITE) {
Heiner Kallweita322feb2017-03-22 22:33:47 +0100483 cmd_cfg |= CMD_CFG_DATA_WR;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700484 WARN_ON(xfer_bytes > host->bounce_buf_size);
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100485 sg_copy_to_buffer(data->sg, data->sg_len,
Kevin Hilman51c5d842016-10-19 11:18:24 -0700486 host->bounce_buf, xfer_bytes);
Heiner Kallweit00412dd2017-03-22 22:33:44 +0100487 data->bytes_xfered = xfer_bytes;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700488 dma_wmb();
Kevin Hilman51c5d842016-10-19 11:18:24 -0700489 }
490
Heiner Kallweita322feb2017-03-22 22:33:47 +0100491 cmd_data = host->bounce_dma_addr & CMD_DATA_MASK;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700492
Heiner Kallweitbb11eff2017-03-04 13:37:46 +0100493 cmd_cfg_timeout = ilog2(SD_EMMC_CMD_TIMEOUT_DATA);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700494 } else {
Heiner Kallweitbb11eff2017-03-04 13:37:46 +0100495 cmd_cfg_timeout = ilog2(SD_EMMC_CMD_TIMEOUT);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700496 }
Heiner Kallweita322feb2017-03-22 22:33:47 +0100497 cmd_cfg |= (cmd_cfg_timeout & CMD_CFG_TIMEOUT_MASK) <<
498 CMD_CFG_TIMEOUT_SHIFT;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700499
500 host->cmd = cmd;
501
502 /* Last descriptor */
Heiner Kallweita322feb2017-03-22 22:33:47 +0100503 cmd_cfg |= CMD_CFG_END_OF_CHAIN;
504 writel(cmd_cfg, host->regs + SD_EMMC_CMD_CFG);
505 writel(cmd_data, host->regs + SD_EMMC_CMD_DAT);
506 writel(0, host->regs + SD_EMMC_CMD_RSP);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700507 wmb(); /* ensure descriptor is written before kicked */
Heiner Kallweita322feb2017-03-22 22:33:47 +0100508 writel(cmd->arg, host->regs + SD_EMMC_CMD_ARG);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700509}
510
511static void meson_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
512{
513 struct meson_host *host = mmc_priv(mmc);
514
Kevin Hilman51c5d842016-10-19 11:18:24 -0700515 /* Stop execution */
516 writel(0, host->regs + SD_EMMC_START);
517
Kevin Hilman51c5d842016-10-19 11:18:24 -0700518 if (mrq->sbc)
519 meson_mmc_start_cmd(mmc, mrq->sbc);
520 else
521 meson_mmc_start_cmd(mmc, mrq->cmd);
522}
523
Heiner Kallweit3d6c9912017-03-04 13:20:44 +0100524static void meson_mmc_read_resp(struct mmc_host *mmc, struct mmc_command *cmd)
Kevin Hilman51c5d842016-10-19 11:18:24 -0700525{
526 struct meson_host *host = mmc_priv(mmc);
527
528 if (cmd->flags & MMC_RSP_136) {
529 cmd->resp[0] = readl(host->regs + SD_EMMC_CMD_RSP3);
530 cmd->resp[1] = readl(host->regs + SD_EMMC_CMD_RSP2);
531 cmd->resp[2] = readl(host->regs + SD_EMMC_CMD_RSP1);
532 cmd->resp[3] = readl(host->regs + SD_EMMC_CMD_RSP);
533 } else if (cmd->flags & MMC_RSP_PRESENT) {
534 cmd->resp[0] = readl(host->regs + SD_EMMC_CMD_RSP);
535 }
Kevin Hilman51c5d842016-10-19 11:18:24 -0700536}
537
538static irqreturn_t meson_mmc_irq(int irq, void *dev_id)
539{
540 struct meson_host *host = dev_id;
Heinrich Schuchardt19a91dd2016-12-23 16:01:08 +0100541 struct mmc_command *cmd;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700542 u32 irq_en, status, raw_status;
543 irqreturn_t ret = IRQ_HANDLED;
544
545 if (WARN_ON(!host))
546 return IRQ_NONE;
547
Heinrich Schuchardt19a91dd2016-12-23 16:01:08 +0100548 cmd = host->cmd;
549
Kevin Hilman51c5d842016-10-19 11:18:24 -0700550 if (WARN_ON(!cmd))
551 return IRQ_NONE;
552
553 spin_lock(&host->lock);
554 irq_en = readl(host->regs + SD_EMMC_IRQ_EN);
555 raw_status = readl(host->regs + SD_EMMC_STATUS);
556 status = raw_status & irq_en;
557
558 if (!status) {
559 dev_warn(host->dev, "Spurious IRQ! status=0x%08x, irq_en=0x%08x\n",
560 raw_status, irq_en);
561 ret = IRQ_NONE;
562 goto out;
563 }
564
565 cmd->error = 0;
566 if (status & IRQ_RXD_ERR_MASK) {
567 dev_dbg(host->dev, "Unhandled IRQ: RXD error\n");
568 cmd->error = -EILSEQ;
569 }
570 if (status & IRQ_TXD_ERR) {
571 dev_dbg(host->dev, "Unhandled IRQ: TXD error\n");
572 cmd->error = -EILSEQ;
573 }
574 if (status & IRQ_DESC_ERR)
575 dev_dbg(host->dev, "Unhandled IRQ: Descriptor error\n");
576 if (status & IRQ_RESP_ERR) {
577 dev_dbg(host->dev, "Unhandled IRQ: Response error\n");
578 cmd->error = -EILSEQ;
579 }
580 if (status & IRQ_RESP_TIMEOUT) {
581 dev_dbg(host->dev, "Unhandled IRQ: Response timeout\n");
582 cmd->error = -ETIMEDOUT;
583 }
584 if (status & IRQ_DESC_TIMEOUT) {
585 dev_dbg(host->dev, "Unhandled IRQ: Descriptor timeout\n");
586 cmd->error = -ETIMEDOUT;
587 }
588 if (status & IRQ_SDIO)
589 dev_dbg(host->dev, "Unhandled IRQ: SDIO.\n");
590
591 if (status & (IRQ_END_OF_CHAIN | IRQ_RESP_STATUS))
592 ret = IRQ_WAKE_THREAD;
593 else {
594 dev_warn(host->dev, "Unknown IRQ! status=0x%04x: MMC CMD%u arg=0x%08x flags=0x%08x stop=%d\n",
595 status, cmd->opcode, cmd->arg,
Heiner Kallweit7cdcc482017-03-04 13:36:45 +0100596 cmd->flags, cmd->mrq->stop ? 1 : 0);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700597 if (cmd->data) {
598 struct mmc_data *data = cmd->data;
599
600 dev_warn(host->dev, "\tblksz %u blocks %u flags 0x%08x (%s%s)",
601 data->blksz, data->blocks, data->flags,
602 data->flags & MMC_DATA_WRITE ? "write" : "",
603 data->flags & MMC_DATA_READ ? "read" : "");
604 }
605 }
606
607out:
608 /* ack all (enabled) interrupts */
609 writel(status, host->regs + SD_EMMC_STATUS);
610
611 if (ret == IRQ_HANDLED) {
612 meson_mmc_read_resp(host->mmc, cmd);
613 meson_mmc_request_done(host->mmc, cmd->mrq);
614 }
615
616 spin_unlock(&host->lock);
617 return ret;
618}
619
620static irqreturn_t meson_mmc_irq_thread(int irq, void *dev_id)
621{
622 struct meson_host *host = dev_id;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700623 struct mmc_command *cmd = host->cmd;
624 struct mmc_data *data;
625 unsigned int xfer_bytes;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700626
Kevin Hilman51c5d842016-10-19 11:18:24 -0700627 if (WARN_ON(!cmd))
Heinrich Schuchardt19a91dd2016-12-23 16:01:08 +0100628 return IRQ_NONE;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700629
630 data = cmd->data;
Heiner Kallweit690f90b2017-02-07 22:34:41 +0100631 if (data && data->flags & MMC_DATA_READ) {
Kevin Hilman51c5d842016-10-19 11:18:24 -0700632 xfer_bytes = data->blksz * data->blocks;
Heiner Kallweit690f90b2017-02-07 22:34:41 +0100633 WARN_ON(xfer_bytes > host->bounce_buf_size);
634 sg_copy_from_buffer(data->sg, data->sg_len,
635 host->bounce_buf, xfer_bytes);
636 data->bytes_xfered = xfer_bytes;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700637 }
638
639 meson_mmc_read_resp(host->mmc, cmd);
Heiner Kallweit7cdcc482017-03-04 13:36:45 +0100640 if (!data || !data->stop || cmd->mrq->sbc)
641 meson_mmc_request_done(host->mmc, cmd->mrq);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700642 else
643 meson_mmc_start_cmd(host->mmc, data->stop);
644
Heiner Kallweit690f90b2017-02-07 22:34:41 +0100645 return IRQ_HANDLED;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700646}
647
648/*
649 * NOTE: we only need this until the GPIO/pinctrl driver can handle
650 * interrupts. For now, the MMC core will use this for polling.
651 */
652static int meson_mmc_get_cd(struct mmc_host *mmc)
653{
654 int status = mmc_gpio_get_cd(mmc);
655
656 if (status == -ENOSYS)
657 return 1; /* assume present */
658
659 return status;
660}
661
Heiner Kallweitc01d1212017-03-04 13:35:13 +0100662static void meson_mmc_cfg_init(struct meson_host *host)
663{
664 u32 cfg = 0;
665
666 cfg |= ilog2(SD_EMMC_CFG_RESP_TIMEOUT) << CFG_RESP_TIMEOUT_SHIFT;
667 cfg |= ilog2(SD_EMMC_CFG_CMD_GAP) << CFG_RC_CC_SHIFT;
668 cfg |= ilog2(SD_EMMC_CFG_BLK_SIZE) << CFG_BLK_LEN_SHIFT;
669
670 writel(cfg, host->regs + SD_EMMC_CFG);
671}
672
Kevin Hilman51c5d842016-10-19 11:18:24 -0700673static const struct mmc_host_ops meson_mmc_ops = {
674 .request = meson_mmc_request,
675 .set_ios = meson_mmc_set_ios,
676 .get_cd = meson_mmc_get_cd,
677};
678
679static int meson_mmc_probe(struct platform_device *pdev)
680{
681 struct resource *res;
682 struct meson_host *host;
683 struct mmc_host *mmc;
Heiner Kallweit9a1da4d2017-03-04 13:21:54 +0100684 int ret, irq;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700685
686 mmc = mmc_alloc_host(sizeof(struct meson_host), &pdev->dev);
687 if (!mmc)
688 return -ENOMEM;
689 host = mmc_priv(mmc);
690 host->mmc = mmc;
691 host->dev = &pdev->dev;
692 dev_set_drvdata(&pdev->dev, host);
693
694 spin_lock_init(&host->lock);
695
696 /* Get regulators and the supported OCR mask */
697 host->vqmmc_enabled = false;
698 ret = mmc_regulator_get_supply(mmc);
699 if (ret == -EPROBE_DEFER)
700 goto free_host;
701
702 ret = mmc_of_parse(mmc);
703 if (ret) {
Kevin Hilmandc012052017-01-25 16:01:39 -0800704 if (ret != -EPROBE_DEFER)
705 dev_warn(&pdev->dev, "error parsing DT: %d\n", ret);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700706 goto free_host;
707 }
708
709 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
710 host->regs = devm_ioremap_resource(&pdev->dev, res);
711 if (IS_ERR(host->regs)) {
712 ret = PTR_ERR(host->regs);
713 goto free_host;
714 }
715
Heiner Kallweit9a1da4d2017-03-04 13:21:54 +0100716 irq = platform_get_irq(pdev, 0);
717 if (!irq) {
Kevin Hilman51c5d842016-10-19 11:18:24 -0700718 dev_err(&pdev->dev, "failed to get interrupt resource.\n");
719 ret = -EINVAL;
720 goto free_host;
721 }
722
723 host->core_clk = devm_clk_get(&pdev->dev, "core");
724 if (IS_ERR(host->core_clk)) {
725 ret = PTR_ERR(host->core_clk);
726 goto free_host;
727 }
728
729 ret = clk_prepare_enable(host->core_clk);
730 if (ret)
731 goto free_host;
732
733 ret = meson_mmc_clk_init(host);
734 if (ret)
Michał Zegance473d52017-03-14 21:05:20 +0100735 goto err_core_clk;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700736
737 /* Stop execution */
738 writel(0, host->regs + SD_EMMC_START);
739
740 /* clear, ack, enable all interrupts */
741 writel(0, host->regs + SD_EMMC_IRQ_EN);
742 writel(IRQ_EN_MASK, host->regs + SD_EMMC_STATUS);
Heiner Kallweit92763b92017-02-07 22:34:51 +0100743 writel(IRQ_EN_MASK, host->regs + SD_EMMC_IRQ_EN);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700744
Heiner Kallweitc01d1212017-03-04 13:35:13 +0100745 /* set config to sane default */
746 meson_mmc_cfg_init(host);
747
Heiner Kallweit9a1da4d2017-03-04 13:21:54 +0100748 ret = devm_request_threaded_irq(&pdev->dev, irq, meson_mmc_irq,
749 meson_mmc_irq_thread, IRQF_SHARED,
750 DRIVER_NAME, host);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700751 if (ret)
Heiner Kallweitcac3a472017-03-04 13:25:14 +0100752 goto err_div_clk;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700753
Heiner Kallweitefe0b662017-02-07 22:34:58 +0100754 mmc->max_blk_count = CMD_CFG_LENGTH_MASK;
755 mmc->max_req_size = mmc->max_blk_count * mmc->max_blk_size;
756
Kevin Hilman51c5d842016-10-19 11:18:24 -0700757 /* data bounce buffer */
Heiner Kallweit4136fcb2017-02-07 22:35:02 +0100758 host->bounce_buf_size = mmc->max_req_size;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700759 host->bounce_buf =
760 dma_alloc_coherent(host->dev, host->bounce_buf_size,
761 &host->bounce_dma_addr, GFP_KERNEL);
762 if (host->bounce_buf == NULL) {
763 dev_err(host->dev, "Unable to map allocate DMA bounce buffer.\n");
764 ret = -ENOMEM;
Heiner Kallweitcac3a472017-03-04 13:25:14 +0100765 goto err_div_clk;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700766 }
767
768 mmc->ops = &meson_mmc_ops;
769 mmc_add_host(mmc);
770
771 return 0;
772
Heiner Kallweitcac3a472017-03-04 13:25:14 +0100773err_div_clk:
Kevin Hilman51c5d842016-10-19 11:18:24 -0700774 clk_disable_unprepare(host->cfg_div_clk);
Michał Zegance473d52017-03-14 21:05:20 +0100775err_core_clk:
Kevin Hilman51c5d842016-10-19 11:18:24 -0700776 clk_disable_unprepare(host->core_clk);
Michał Zegance473d52017-03-14 21:05:20 +0100777free_host:
Kevin Hilman51c5d842016-10-19 11:18:24 -0700778 mmc_free_host(mmc);
779 return ret;
780}
781
782static int meson_mmc_remove(struct platform_device *pdev)
783{
784 struct meson_host *host = dev_get_drvdata(&pdev->dev);
785
Michał Zegana01fc2a2017-02-18 18:06:47 +0100786 mmc_remove_host(host->mmc);
787
Heiner Kallweit92763b92017-02-07 22:34:51 +0100788 /* disable interrupts */
789 writel(0, host->regs + SD_EMMC_IRQ_EN);
790
Heiner Kallweit62d721a2017-02-07 22:35:40 +0100791 dma_free_coherent(host->dev, host->bounce_buf_size,
792 host->bounce_buf, host->bounce_dma_addr);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700793
794 clk_disable_unprepare(host->cfg_div_clk);
795 clk_disable_unprepare(host->core_clk);
796
797 mmc_free_host(host->mmc);
798 return 0;
799}
800
801static const struct of_device_id meson_mmc_of_match[] = {
802 { .compatible = "amlogic,meson-gx-mmc", },
803 { .compatible = "amlogic,meson-gxbb-mmc", },
804 { .compatible = "amlogic,meson-gxl-mmc", },
805 { .compatible = "amlogic,meson-gxm-mmc", },
806 {}
807};
808MODULE_DEVICE_TABLE(of, meson_mmc_of_match);
809
810static struct platform_driver meson_mmc_driver = {
811 .probe = meson_mmc_probe,
812 .remove = meson_mmc_remove,
813 .driver = {
814 .name = DRIVER_NAME,
815 .of_match_table = of_match_ptr(meson_mmc_of_match),
816 },
817};
818
819module_platform_driver(meson_mmc_driver);
820
821MODULE_DESCRIPTION("Amlogic S905*/GX* SD/eMMC driver");
822MODULE_AUTHOR("Kevin Hilman <khilman@baylibre.com>");
823MODULE_LICENSE("GPL v2");