blob: b9de3d4714bbd114324fe7983488bb3a009dd167 [file] [log] [blame]
Kevin Hilman51c5d842016-10-19 11:18:24 -07001/*
2 * Amlogic SD/eMMC driver for the GX/S905 family SoCs
3 *
4 * Copyright (c) 2016 BayLibre, SAS.
5 * Author: Kevin Hilman <khilman@baylibre.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see <http://www.gnu.org/licenses/>.
18 * The full GNU General Public License is included in this distribution
19 * in the file called COPYING.
20 */
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/init.h>
24#include <linux/device.h>
25#include <linux/of_device.h>
26#include <linux/platform_device.h>
27#include <linux/ioport.h>
28#include <linux/spinlock.h>
29#include <linux/dma-mapping.h>
30#include <linux/mmc/host.h>
31#include <linux/mmc/mmc.h>
32#include <linux/mmc/sdio.h>
33#include <linux/mmc/slot-gpio.h>
34#include <linux/io.h>
35#include <linux/clk.h>
36#include <linux/clk-provider.h>
37#include <linux/regulator/consumer.h>
Ulf Hanssonb8789ec2016-12-30 13:47:23 +010038#include <linux/interrupt.h>
Kevin Hilman51c5d842016-10-19 11:18:24 -070039
40#define DRIVER_NAME "meson-gx-mmc"
41
42#define SD_EMMC_CLOCK 0x0
43#define CLK_DIV_SHIFT 0
44#define CLK_DIV_WIDTH 6
45#define CLK_DIV_MASK 0x3f
46#define CLK_DIV_MAX 63
47#define CLK_SRC_SHIFT 6
48#define CLK_SRC_WIDTH 2
49#define CLK_SRC_MASK 0x3
50#define CLK_SRC_XTAL 0 /* external crystal */
51#define CLK_SRC_XTAL_RATE 24000000
52#define CLK_SRC_PLL 1 /* FCLK_DIV2 */
53#define CLK_SRC_PLL_RATE 1000000000
54#define CLK_PHASE_SHIFT 8
55#define CLK_PHASE_MASK 0x3
56#define CLK_PHASE_0 0
57#define CLK_PHASE_90 1
58#define CLK_PHASE_180 2
59#define CLK_PHASE_270 3
60#define CLK_ALWAYS_ON BIT(24)
61
62#define SD_EMMC_DElAY 0x4
63#define SD_EMMC_ADJUST 0x8
64#define SD_EMMC_CALOUT 0x10
65#define SD_EMMC_START 0x40
66#define START_DESC_INIT BIT(0)
67#define START_DESC_BUSY BIT(1)
68#define START_DESC_ADDR_SHIFT 2
69#define START_DESC_ADDR_MASK (~0x3)
70
71#define SD_EMMC_CFG 0x44
72#define CFG_BUS_WIDTH_SHIFT 0
73#define CFG_BUS_WIDTH_MASK 0x3
74#define CFG_BUS_WIDTH_1 0x0
75#define CFG_BUS_WIDTH_4 0x1
76#define CFG_BUS_WIDTH_8 0x2
77#define CFG_DDR BIT(2)
78#define CFG_BLK_LEN_SHIFT 4
79#define CFG_BLK_LEN_MASK 0xf
80#define CFG_RESP_TIMEOUT_SHIFT 8
81#define CFG_RESP_TIMEOUT_MASK 0xf
82#define CFG_RC_CC_SHIFT 12
83#define CFG_RC_CC_MASK 0xf
84#define CFG_STOP_CLOCK BIT(22)
85#define CFG_CLK_ALWAYS_ON BIT(18)
Heiner Kallweite21e6fd2017-02-07 22:35:59 +010086#define CFG_CHK_DS BIT(20)
Kevin Hilman51c5d842016-10-19 11:18:24 -070087#define CFG_AUTO_CLK BIT(23)
88
89#define SD_EMMC_STATUS 0x48
90#define STATUS_BUSY BIT(31)
91
92#define SD_EMMC_IRQ_EN 0x4c
93#define IRQ_EN_MASK 0x3fff
94#define IRQ_RXD_ERR_SHIFT 0
95#define IRQ_RXD_ERR_MASK 0xff
96#define IRQ_TXD_ERR BIT(8)
97#define IRQ_DESC_ERR BIT(9)
98#define IRQ_RESP_ERR BIT(10)
99#define IRQ_RESP_TIMEOUT BIT(11)
100#define IRQ_DESC_TIMEOUT BIT(12)
101#define IRQ_END_OF_CHAIN BIT(13)
102#define IRQ_RESP_STATUS BIT(14)
103#define IRQ_SDIO BIT(15)
104
105#define SD_EMMC_CMD_CFG 0x50
106#define SD_EMMC_CMD_ARG 0x54
107#define SD_EMMC_CMD_DAT 0x58
108#define SD_EMMC_CMD_RSP 0x5c
109#define SD_EMMC_CMD_RSP1 0x60
110#define SD_EMMC_CMD_RSP2 0x64
111#define SD_EMMC_CMD_RSP3 0x68
112
113#define SD_EMMC_RXD 0x94
114#define SD_EMMC_TXD 0x94
115#define SD_EMMC_LAST_REG SD_EMMC_TXD
116
117#define SD_EMMC_CFG_BLK_SIZE 512 /* internal buffer max: 512 bytes */
118#define SD_EMMC_CFG_RESP_TIMEOUT 256 /* in clock cycles */
119#define SD_EMMC_CFG_CMD_GAP 16 /* in clock cycles */
120#define MUX_CLK_NUM_PARENTS 2
121
122struct meson_host {
123 struct device *dev;
124 struct mmc_host *mmc;
125 struct mmc_request *mrq;
126 struct mmc_command *cmd;
127
128 spinlock_t lock;
129 void __iomem *regs;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700130 struct clk *core_clk;
131 struct clk_mux mux;
132 struct clk *mux_clk;
133 struct clk *mux_parent[MUX_CLK_NUM_PARENTS];
Heiner Kallweit5da86882017-02-07 22:34:32 +0100134 unsigned long current_clock;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700135
136 struct clk_divider cfg_div;
137 struct clk *cfg_div_clk;
138
139 unsigned int bounce_buf_size;
140 void *bounce_buf;
141 dma_addr_t bounce_dma_addr;
142
143 bool vqmmc_enabled;
144};
145
146struct sd_emmc_desc {
147 u32 cmd_cfg;
148 u32 cmd_arg;
149 u32 cmd_data;
150 u32 cmd_resp;
151};
152#define CMD_CFG_LENGTH_SHIFT 0
153#define CMD_CFG_LENGTH_MASK 0x1ff
154#define CMD_CFG_BLOCK_MODE BIT(9)
155#define CMD_CFG_R1B BIT(10)
156#define CMD_CFG_END_OF_CHAIN BIT(11)
157#define CMD_CFG_TIMEOUT_SHIFT 12
158#define CMD_CFG_TIMEOUT_MASK 0xf
159#define CMD_CFG_NO_RESP BIT(16)
160#define CMD_CFG_NO_CMD BIT(17)
161#define CMD_CFG_DATA_IO BIT(18)
162#define CMD_CFG_DATA_WR BIT(19)
163#define CMD_CFG_RESP_NOCRC BIT(20)
164#define CMD_CFG_RESP_128 BIT(21)
165#define CMD_CFG_RESP_NUM BIT(22)
166#define CMD_CFG_DATA_NUM BIT(23)
167#define CMD_CFG_CMD_INDEX_SHIFT 24
168#define CMD_CFG_CMD_INDEX_MASK 0x3f
169#define CMD_CFG_ERROR BIT(30)
170#define CMD_CFG_OWNER BIT(31)
171
172#define CMD_DATA_MASK (~0x3)
173#define CMD_DATA_BIG_ENDIAN BIT(1)
174#define CMD_DATA_SRAM BIT(0)
175#define CMD_RESP_MASK (~0x1)
176#define CMD_RESP_SRAM BIT(0)
177
178static int meson_mmc_clk_set(struct meson_host *host, unsigned long clk_rate)
179{
180 struct mmc_host *mmc = host->mmc;
Heiner Kallweit5da86882017-02-07 22:34:32 +0100181 int ret;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700182 u32 cfg;
183
184 if (clk_rate) {
185 if (WARN_ON(clk_rate > mmc->f_max))
186 clk_rate = mmc->f_max;
187 else if (WARN_ON(clk_rate < mmc->f_min))
188 clk_rate = mmc->f_min;
189 }
190
Heiner Kallweit5da86882017-02-07 22:34:32 +0100191 if (clk_rate == host->current_clock)
Kevin Hilman51c5d842016-10-19 11:18:24 -0700192 return 0;
193
194 /* stop clock */
195 cfg = readl(host->regs + SD_EMMC_CFG);
196 if (!(cfg & CFG_STOP_CLOCK)) {
197 cfg |= CFG_STOP_CLOCK;
198 writel(cfg, host->regs + SD_EMMC_CFG);
199 }
200
201 dev_dbg(host->dev, "change clock rate %u -> %lu\n",
202 mmc->actual_clock, clk_rate);
203
Heiner Kallweit5da86882017-02-07 22:34:32 +0100204 if (!clk_rate) {
Kevin Hilman51c5d842016-10-19 11:18:24 -0700205 mmc->actual_clock = 0;
Heiner Kallweit5da86882017-02-07 22:34:32 +0100206 host->current_clock = 0;
207 /* return with clock being stopped */
Kevin Hilman51c5d842016-10-19 11:18:24 -0700208 return 0;
209 }
210
211 ret = clk_set_rate(host->cfg_div_clk, clk_rate);
Heiner Kallweit5da86882017-02-07 22:34:32 +0100212 if (ret) {
213 dev_err(host->dev, "Unable to set cfg_div_clk to %lu. ret=%d\n",
214 clk_rate, ret);
215 return ret;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700216 }
217
Heiner Kallweit5da86882017-02-07 22:34:32 +0100218 mmc->actual_clock = clk_get_rate(host->cfg_div_clk);
219 host->current_clock = clk_rate;
220
221 if (clk_rate != mmc->actual_clock)
222 dev_dbg(host->dev,
223 "divider requested rate %lu != actual rate %u\n",
224 clk_rate, mmc->actual_clock);
225
226 /* (re)start clock */
227 cfg = readl(host->regs + SD_EMMC_CFG);
228 cfg &= ~CFG_STOP_CLOCK;
229 writel(cfg, host->regs + SD_EMMC_CFG);
230
231 return 0;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700232}
233
234/*
235 * The SD/eMMC IP block has an internal mux and divider used for
236 * generating the MMC clock. Use the clock framework to create and
237 * manage these clocks.
238 */
239static int meson_mmc_clk_init(struct meson_host *host)
240{
241 struct clk_init_data init;
242 char clk_name[32];
243 int i, ret = 0;
244 const char *mux_parent_names[MUX_CLK_NUM_PARENTS];
245 unsigned int mux_parent_count = 0;
246 const char *clk_div_parents[1];
Kevin Hilman51c5d842016-10-19 11:18:24 -0700247 u32 clk_reg, cfg;
248
249 /* get the mux parents */
250 for (i = 0; i < MUX_CLK_NUM_PARENTS; i++) {
251 char name[16];
252
253 snprintf(name, sizeof(name), "clkin%d", i);
254 host->mux_parent[i] = devm_clk_get(host->dev, name);
255 if (IS_ERR(host->mux_parent[i])) {
256 ret = PTR_ERR(host->mux_parent[i]);
257 if (PTR_ERR(host->mux_parent[i]) != -EPROBE_DEFER)
258 dev_err(host->dev, "Missing clock %s\n", name);
259 host->mux_parent[i] = NULL;
260 return ret;
261 }
262
Kevin Hilman51c5d842016-10-19 11:18:24 -0700263 mux_parent_names[i] = __clk_get_name(host->mux_parent[i]);
264 mux_parent_count++;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700265 }
266
Kevin Hilman51c5d842016-10-19 11:18:24 -0700267 /* create the mux */
268 snprintf(clk_name, sizeof(clk_name), "%s#mux", dev_name(host->dev));
269 init.name = clk_name;
270 init.ops = &clk_mux_ops;
271 init.flags = 0;
272 init.parent_names = mux_parent_names;
273 init.num_parents = mux_parent_count;
274
275 host->mux.reg = host->regs + SD_EMMC_CLOCK;
276 host->mux.shift = CLK_SRC_SHIFT;
277 host->mux.mask = CLK_SRC_MASK;
278 host->mux.flags = 0;
279 host->mux.table = NULL;
280 host->mux.hw.init = &init;
281
282 host->mux_clk = devm_clk_register(host->dev, &host->mux.hw);
283 if (WARN_ON(IS_ERR(host->mux_clk)))
284 return PTR_ERR(host->mux_clk);
285
286 /* create the divider */
287 snprintf(clk_name, sizeof(clk_name), "%s#div", dev_name(host->dev));
288 init.name = devm_kstrdup(host->dev, clk_name, GFP_KERNEL);
289 init.ops = &clk_divider_ops;
290 init.flags = CLK_SET_RATE_PARENT;
291 clk_div_parents[0] = __clk_get_name(host->mux_clk);
292 init.parent_names = clk_div_parents;
293 init.num_parents = ARRAY_SIZE(clk_div_parents);
294
295 host->cfg_div.reg = host->regs + SD_EMMC_CLOCK;
296 host->cfg_div.shift = CLK_DIV_SHIFT;
297 host->cfg_div.width = CLK_DIV_WIDTH;
298 host->cfg_div.hw.init = &init;
299 host->cfg_div.flags = CLK_DIVIDER_ONE_BASED |
300 CLK_DIVIDER_ROUND_CLOSEST | CLK_DIVIDER_ALLOW_ZERO;
301
302 host->cfg_div_clk = devm_clk_register(host->dev, &host->cfg_div.hw);
303 if (WARN_ON(PTR_ERR_OR_ZERO(host->cfg_div_clk)))
304 return PTR_ERR(host->cfg_div_clk);
305
306 /* init SD_EMMC_CLOCK to sane defaults w/min clock rate */
307 clk_reg = 0;
308 clk_reg |= CLK_PHASE_180 << CLK_PHASE_SHIFT;
309 clk_reg |= CLK_SRC_XTAL << CLK_SRC_SHIFT;
310 clk_reg |= CLK_DIV_MAX << CLK_DIV_SHIFT;
311 clk_reg &= ~CLK_ALWAYS_ON;
312 writel(clk_reg, host->regs + SD_EMMC_CLOCK);
313
314 /* Ensure clock starts in "auto" mode, not "always on" */
315 cfg = readl(host->regs + SD_EMMC_CFG);
316 cfg &= ~CFG_CLK_ALWAYS_ON;
317 cfg |= CFG_AUTO_CLK;
318 writel(cfg, host->regs + SD_EMMC_CFG);
319
320 ret = clk_prepare_enable(host->cfg_div_clk);
Ulf Hanssona4c38c82017-02-08 12:36:20 +0100321 if (ret)
322 return ret;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700323
Ulf Hanssona4c38c82017-02-08 12:36:20 +0100324 /* Get the nearest minimum clock to 400KHz */
325 host->mmc->f_min = clk_round_rate(host->cfg_div_clk, 400000);
326
327 ret = meson_mmc_clk_set(host, host->mmc->f_min);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700328 if (!ret)
329 clk_disable_unprepare(host->cfg_div_clk);
330
331 return ret;
332}
333
334static void meson_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
335{
336 struct meson_host *host = mmc_priv(mmc);
337 u32 bus_width;
338 u32 val, orig;
339
340 /*
341 * GPIO regulator, only controls switching between 1v8 and
342 * 3v3, doesn't support MMC_POWER_OFF, MMC_POWER_ON.
343 */
344 switch (ios->power_mode) {
345 case MMC_POWER_OFF:
346 if (!IS_ERR(mmc->supply.vmmc))
347 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
348
349 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
350 regulator_disable(mmc->supply.vqmmc);
351 host->vqmmc_enabled = false;
352 }
353
354 break;
355
356 case MMC_POWER_UP:
357 if (!IS_ERR(mmc->supply.vmmc))
358 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
359 break;
360
361 case MMC_POWER_ON:
362 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
363 int ret = regulator_enable(mmc->supply.vqmmc);
364
365 if (ret < 0)
366 dev_err(mmc_dev(mmc),
367 "failed to enable vqmmc regulator\n");
368 else
369 host->vqmmc_enabled = true;
370 }
371
372 break;
373 }
374
375
376 meson_mmc_clk_set(host, ios->clock);
377
378 /* Bus width */
Kevin Hilman51c5d842016-10-19 11:18:24 -0700379 switch (ios->bus_width) {
380 case MMC_BUS_WIDTH_1:
381 bus_width = CFG_BUS_WIDTH_1;
382 break;
383 case MMC_BUS_WIDTH_4:
384 bus_width = CFG_BUS_WIDTH_4;
385 break;
386 case MMC_BUS_WIDTH_8:
387 bus_width = CFG_BUS_WIDTH_8;
388 break;
389 default:
390 dev_err(host->dev, "Invalid ios->bus_width: %u. Setting to 4.\n",
391 ios->bus_width);
392 bus_width = CFG_BUS_WIDTH_4;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700393 }
394
395 val = readl(host->regs + SD_EMMC_CFG);
396 orig = val;
397
398 val &= ~(CFG_BUS_WIDTH_MASK << CFG_BUS_WIDTH_SHIFT);
399 val |= bus_width << CFG_BUS_WIDTH_SHIFT;
400
401 val &= ~(CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
402 val |= ilog2(SD_EMMC_CFG_BLK_SIZE) << CFG_BLK_LEN_SHIFT;
403
404 val &= ~(CFG_RESP_TIMEOUT_MASK << CFG_RESP_TIMEOUT_SHIFT);
405 val |= ilog2(SD_EMMC_CFG_RESP_TIMEOUT) << CFG_RESP_TIMEOUT_SHIFT;
406
407 val &= ~(CFG_RC_CC_MASK << CFG_RC_CC_SHIFT);
408 val |= ilog2(SD_EMMC_CFG_CMD_GAP) << CFG_RC_CC_SHIFT;
409
Heiner Kallweite21e6fd2017-02-07 22:35:59 +0100410 val &= ~CFG_DDR;
411 if (ios->timing == MMC_TIMING_UHS_DDR50 ||
412 ios->timing == MMC_TIMING_MMC_DDR52 ||
413 ios->timing == MMC_TIMING_MMC_HS400)
414 val |= CFG_DDR;
415
416 val &= ~CFG_CHK_DS;
417 if (ios->timing == MMC_TIMING_MMC_HS400)
418 val |= CFG_CHK_DS;
419
Kevin Hilman51c5d842016-10-19 11:18:24 -0700420 writel(val, host->regs + SD_EMMC_CFG);
421
422 if (val != orig)
423 dev_dbg(host->dev, "%s: SD_EMMC_CFG: 0x%08x -> 0x%08x\n",
424 __func__, orig, val);
425}
426
Heiner Kallweit3d6c9912017-03-04 13:20:44 +0100427static void meson_mmc_request_done(struct mmc_host *mmc,
428 struct mmc_request *mrq)
Kevin Hilman51c5d842016-10-19 11:18:24 -0700429{
430 struct meson_host *host = mmc_priv(mmc);
431
432 WARN_ON(host->mrq != mrq);
433
434 host->mrq = NULL;
435 host->cmd = NULL;
436 mmc_request_done(host->mmc, mrq);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700437}
438
439static void meson_mmc_start_cmd(struct mmc_host *mmc, struct mmc_command *cmd)
440{
441 struct meson_host *host = mmc_priv(mmc);
442 struct sd_emmc_desc *desc, desc_tmp;
443 u32 cfg;
444 u8 blk_len, cmd_cfg_timeout;
445 unsigned int xfer_bytes = 0;
446
447 /* Setup descriptors */
448 dma_rmb();
449 desc = &desc_tmp;
450 memset(desc, 0, sizeof(struct sd_emmc_desc));
451
452 desc->cmd_cfg |= (cmd->opcode & CMD_CFG_CMD_INDEX_MASK) <<
453 CMD_CFG_CMD_INDEX_SHIFT;
454 desc->cmd_cfg |= CMD_CFG_OWNER; /* owned by CPU */
455 desc->cmd_arg = cmd->arg;
456
457 /* Response */
458 if (cmd->flags & MMC_RSP_PRESENT) {
459 desc->cmd_cfg &= ~CMD_CFG_NO_RESP;
460 if (cmd->flags & MMC_RSP_136)
461 desc->cmd_cfg |= CMD_CFG_RESP_128;
462 desc->cmd_cfg |= CMD_CFG_RESP_NUM;
463 desc->cmd_resp = 0;
464
465 if (!(cmd->flags & MMC_RSP_CRC))
466 desc->cmd_cfg |= CMD_CFG_RESP_NOCRC;
467
468 if (cmd->flags & MMC_RSP_BUSY)
469 desc->cmd_cfg |= CMD_CFG_R1B;
470 } else {
471 desc->cmd_cfg |= CMD_CFG_NO_RESP;
472 }
473
474 /* data? */
475 if (cmd->data) {
476 desc->cmd_cfg |= CMD_CFG_DATA_IO;
477 if (cmd->data->blocks > 1) {
478 desc->cmd_cfg |= CMD_CFG_BLOCK_MODE;
479 desc->cmd_cfg |=
480 (cmd->data->blocks & CMD_CFG_LENGTH_MASK) <<
481 CMD_CFG_LENGTH_SHIFT;
482
483 /* check if block-size matches, if not update */
484 cfg = readl(host->regs + SD_EMMC_CFG);
485 blk_len = cfg & (CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
486 blk_len >>= CFG_BLK_LEN_SHIFT;
487 if (blk_len != ilog2(cmd->data->blksz)) {
Kevin Hilmandc012052017-01-25 16:01:39 -0800488 dev_dbg(host->dev, "%s: update blk_len %d -> %d\n",
Kevin Hilman51c5d842016-10-19 11:18:24 -0700489 __func__, blk_len,
Kevin Hilmandc012052017-01-25 16:01:39 -0800490 ilog2(cmd->data->blksz));
Kevin Hilman51c5d842016-10-19 11:18:24 -0700491 blk_len = ilog2(cmd->data->blksz);
492 cfg &= ~(CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
493 cfg |= blk_len << CFG_BLK_LEN_SHIFT;
494 writel(cfg, host->regs + SD_EMMC_CFG);
495 }
496 } else {
497 desc->cmd_cfg &= ~CMD_CFG_BLOCK_MODE;
498 desc->cmd_cfg |=
499 (cmd->data->blksz & CMD_CFG_LENGTH_MASK) <<
500 CMD_CFG_LENGTH_SHIFT;
501 }
502
503 cmd->data->bytes_xfered = 0;
504 xfer_bytes = cmd->data->blksz * cmd->data->blocks;
505 if (cmd->data->flags & MMC_DATA_WRITE) {
506 desc->cmd_cfg |= CMD_CFG_DATA_WR;
507 WARN_ON(xfer_bytes > host->bounce_buf_size);
508 sg_copy_to_buffer(cmd->data->sg, cmd->data->sg_len,
509 host->bounce_buf, xfer_bytes);
510 cmd->data->bytes_xfered = xfer_bytes;
511 dma_wmb();
512 } else {
513 desc->cmd_cfg &= ~CMD_CFG_DATA_WR;
514 }
515
Heiner Kallweit94d765b2017-03-04 13:19:23 +0100516 desc->cmd_data = host->bounce_dma_addr & CMD_DATA_MASK;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700517
518 cmd_cfg_timeout = 12;
519 } else {
520 desc->cmd_cfg &= ~CMD_CFG_DATA_IO;
521 cmd_cfg_timeout = 10;
522 }
523 desc->cmd_cfg |= (cmd_cfg_timeout & CMD_CFG_TIMEOUT_MASK) <<
524 CMD_CFG_TIMEOUT_SHIFT;
525
526 host->cmd = cmd;
527
528 /* Last descriptor */
529 desc->cmd_cfg |= CMD_CFG_END_OF_CHAIN;
530 writel(desc->cmd_cfg, host->regs + SD_EMMC_CMD_CFG);
531 writel(desc->cmd_data, host->regs + SD_EMMC_CMD_DAT);
532 writel(desc->cmd_resp, host->regs + SD_EMMC_CMD_RSP);
533 wmb(); /* ensure descriptor is written before kicked */
534 writel(desc->cmd_arg, host->regs + SD_EMMC_CMD_ARG);
535}
536
537static void meson_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
538{
539 struct meson_host *host = mmc_priv(mmc);
540
541 WARN_ON(host->mrq != NULL);
542
543 /* Stop execution */
544 writel(0, host->regs + SD_EMMC_START);
545
Kevin Hilman51c5d842016-10-19 11:18:24 -0700546 host->mrq = mrq;
547
548 if (mrq->sbc)
549 meson_mmc_start_cmd(mmc, mrq->sbc);
550 else
551 meson_mmc_start_cmd(mmc, mrq->cmd);
552}
553
Heiner Kallweit3d6c9912017-03-04 13:20:44 +0100554static void meson_mmc_read_resp(struct mmc_host *mmc, struct mmc_command *cmd)
Kevin Hilman51c5d842016-10-19 11:18:24 -0700555{
556 struct meson_host *host = mmc_priv(mmc);
557
558 if (cmd->flags & MMC_RSP_136) {
559 cmd->resp[0] = readl(host->regs + SD_EMMC_CMD_RSP3);
560 cmd->resp[1] = readl(host->regs + SD_EMMC_CMD_RSP2);
561 cmd->resp[2] = readl(host->regs + SD_EMMC_CMD_RSP1);
562 cmd->resp[3] = readl(host->regs + SD_EMMC_CMD_RSP);
563 } else if (cmd->flags & MMC_RSP_PRESENT) {
564 cmd->resp[0] = readl(host->regs + SD_EMMC_CMD_RSP);
565 }
Kevin Hilman51c5d842016-10-19 11:18:24 -0700566}
567
568static irqreturn_t meson_mmc_irq(int irq, void *dev_id)
569{
570 struct meson_host *host = dev_id;
571 struct mmc_request *mrq;
Heinrich Schuchardt19a91dd2016-12-23 16:01:08 +0100572 struct mmc_command *cmd;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700573 u32 irq_en, status, raw_status;
574 irqreturn_t ret = IRQ_HANDLED;
575
576 if (WARN_ON(!host))
577 return IRQ_NONE;
578
Heinrich Schuchardt19a91dd2016-12-23 16:01:08 +0100579 cmd = host->cmd;
580
Kevin Hilman51c5d842016-10-19 11:18:24 -0700581 mrq = host->mrq;
582
583 if (WARN_ON(!mrq))
584 return IRQ_NONE;
585
586 if (WARN_ON(!cmd))
587 return IRQ_NONE;
588
589 spin_lock(&host->lock);
590 irq_en = readl(host->regs + SD_EMMC_IRQ_EN);
591 raw_status = readl(host->regs + SD_EMMC_STATUS);
592 status = raw_status & irq_en;
593
594 if (!status) {
595 dev_warn(host->dev, "Spurious IRQ! status=0x%08x, irq_en=0x%08x\n",
596 raw_status, irq_en);
597 ret = IRQ_NONE;
598 goto out;
599 }
600
601 cmd->error = 0;
602 if (status & IRQ_RXD_ERR_MASK) {
603 dev_dbg(host->dev, "Unhandled IRQ: RXD error\n");
604 cmd->error = -EILSEQ;
605 }
606 if (status & IRQ_TXD_ERR) {
607 dev_dbg(host->dev, "Unhandled IRQ: TXD error\n");
608 cmd->error = -EILSEQ;
609 }
610 if (status & IRQ_DESC_ERR)
611 dev_dbg(host->dev, "Unhandled IRQ: Descriptor error\n");
612 if (status & IRQ_RESP_ERR) {
613 dev_dbg(host->dev, "Unhandled IRQ: Response error\n");
614 cmd->error = -EILSEQ;
615 }
616 if (status & IRQ_RESP_TIMEOUT) {
617 dev_dbg(host->dev, "Unhandled IRQ: Response timeout\n");
618 cmd->error = -ETIMEDOUT;
619 }
620 if (status & IRQ_DESC_TIMEOUT) {
621 dev_dbg(host->dev, "Unhandled IRQ: Descriptor timeout\n");
622 cmd->error = -ETIMEDOUT;
623 }
624 if (status & IRQ_SDIO)
625 dev_dbg(host->dev, "Unhandled IRQ: SDIO.\n");
626
627 if (status & (IRQ_END_OF_CHAIN | IRQ_RESP_STATUS))
628 ret = IRQ_WAKE_THREAD;
629 else {
630 dev_warn(host->dev, "Unknown IRQ! status=0x%04x: MMC CMD%u arg=0x%08x flags=0x%08x stop=%d\n",
631 status, cmd->opcode, cmd->arg,
632 cmd->flags, mrq->stop ? 1 : 0);
633 if (cmd->data) {
634 struct mmc_data *data = cmd->data;
635
636 dev_warn(host->dev, "\tblksz %u blocks %u flags 0x%08x (%s%s)",
637 data->blksz, data->blocks, data->flags,
638 data->flags & MMC_DATA_WRITE ? "write" : "",
639 data->flags & MMC_DATA_READ ? "read" : "");
640 }
641 }
642
643out:
644 /* ack all (enabled) interrupts */
645 writel(status, host->regs + SD_EMMC_STATUS);
646
647 if (ret == IRQ_HANDLED) {
648 meson_mmc_read_resp(host->mmc, cmd);
649 meson_mmc_request_done(host->mmc, cmd->mrq);
650 }
651
652 spin_unlock(&host->lock);
653 return ret;
654}
655
656static irqreturn_t meson_mmc_irq_thread(int irq, void *dev_id)
657{
658 struct meson_host *host = dev_id;
659 struct mmc_request *mrq = host->mrq;
660 struct mmc_command *cmd = host->cmd;
661 struct mmc_data *data;
662 unsigned int xfer_bytes;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700663
664 if (WARN_ON(!mrq))
Heinrich Schuchardt19a91dd2016-12-23 16:01:08 +0100665 return IRQ_NONE;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700666
667 if (WARN_ON(!cmd))
Heinrich Schuchardt19a91dd2016-12-23 16:01:08 +0100668 return IRQ_NONE;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700669
670 data = cmd->data;
Heiner Kallweit690f90b2017-02-07 22:34:41 +0100671 if (data && data->flags & MMC_DATA_READ) {
Kevin Hilman51c5d842016-10-19 11:18:24 -0700672 xfer_bytes = data->blksz * data->blocks;
Heiner Kallweit690f90b2017-02-07 22:34:41 +0100673 WARN_ON(xfer_bytes > host->bounce_buf_size);
674 sg_copy_from_buffer(data->sg, data->sg_len,
675 host->bounce_buf, xfer_bytes);
676 data->bytes_xfered = xfer_bytes;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700677 }
678
679 meson_mmc_read_resp(host->mmc, cmd);
680 if (!data || !data->stop || mrq->sbc)
681 meson_mmc_request_done(host->mmc, mrq);
682 else
683 meson_mmc_start_cmd(host->mmc, data->stop);
684
Heiner Kallweit690f90b2017-02-07 22:34:41 +0100685 return IRQ_HANDLED;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700686}
687
688/*
689 * NOTE: we only need this until the GPIO/pinctrl driver can handle
690 * interrupts. For now, the MMC core will use this for polling.
691 */
692static int meson_mmc_get_cd(struct mmc_host *mmc)
693{
694 int status = mmc_gpio_get_cd(mmc);
695
696 if (status == -ENOSYS)
697 return 1; /* assume present */
698
699 return status;
700}
701
702static const struct mmc_host_ops meson_mmc_ops = {
703 .request = meson_mmc_request,
704 .set_ios = meson_mmc_set_ios,
705 .get_cd = meson_mmc_get_cd,
706};
707
708static int meson_mmc_probe(struct platform_device *pdev)
709{
710 struct resource *res;
711 struct meson_host *host;
712 struct mmc_host *mmc;
Heiner Kallweit9a1da4d2017-03-04 13:21:54 +0100713 int ret, irq;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700714
715 mmc = mmc_alloc_host(sizeof(struct meson_host), &pdev->dev);
716 if (!mmc)
717 return -ENOMEM;
718 host = mmc_priv(mmc);
719 host->mmc = mmc;
720 host->dev = &pdev->dev;
721 dev_set_drvdata(&pdev->dev, host);
722
723 spin_lock_init(&host->lock);
724
725 /* Get regulators and the supported OCR mask */
726 host->vqmmc_enabled = false;
727 ret = mmc_regulator_get_supply(mmc);
728 if (ret == -EPROBE_DEFER)
729 goto free_host;
730
731 ret = mmc_of_parse(mmc);
732 if (ret) {
Kevin Hilmandc012052017-01-25 16:01:39 -0800733 if (ret != -EPROBE_DEFER)
734 dev_warn(&pdev->dev, "error parsing DT: %d\n", ret);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700735 goto free_host;
736 }
737
738 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
739 host->regs = devm_ioremap_resource(&pdev->dev, res);
740 if (IS_ERR(host->regs)) {
741 ret = PTR_ERR(host->regs);
742 goto free_host;
743 }
744
Heiner Kallweit9a1da4d2017-03-04 13:21:54 +0100745 irq = platform_get_irq(pdev, 0);
746 if (!irq) {
Kevin Hilman51c5d842016-10-19 11:18:24 -0700747 dev_err(&pdev->dev, "failed to get interrupt resource.\n");
748 ret = -EINVAL;
749 goto free_host;
750 }
751
752 host->core_clk = devm_clk_get(&pdev->dev, "core");
753 if (IS_ERR(host->core_clk)) {
754 ret = PTR_ERR(host->core_clk);
755 goto free_host;
756 }
757
758 ret = clk_prepare_enable(host->core_clk);
759 if (ret)
760 goto free_host;
761
762 ret = meson_mmc_clk_init(host);
763 if (ret)
764 goto free_host;
765
766 /* Stop execution */
767 writel(0, host->regs + SD_EMMC_START);
768
769 /* clear, ack, enable all interrupts */
770 writel(0, host->regs + SD_EMMC_IRQ_EN);
771 writel(IRQ_EN_MASK, host->regs + SD_EMMC_STATUS);
Heiner Kallweit92763b92017-02-07 22:34:51 +0100772 writel(IRQ_EN_MASK, host->regs + SD_EMMC_IRQ_EN);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700773
Heiner Kallweit9a1da4d2017-03-04 13:21:54 +0100774 ret = devm_request_threaded_irq(&pdev->dev, irq, meson_mmc_irq,
775 meson_mmc_irq_thread, IRQF_SHARED,
776 DRIVER_NAME, host);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700777 if (ret)
778 goto free_host;
779
Heiner Kallweitefe0b662017-02-07 22:34:58 +0100780 mmc->max_blk_count = CMD_CFG_LENGTH_MASK;
781 mmc->max_req_size = mmc->max_blk_count * mmc->max_blk_size;
782
Kevin Hilman51c5d842016-10-19 11:18:24 -0700783 /* data bounce buffer */
Heiner Kallweit4136fcb2017-02-07 22:35:02 +0100784 host->bounce_buf_size = mmc->max_req_size;
Kevin Hilman51c5d842016-10-19 11:18:24 -0700785 host->bounce_buf =
786 dma_alloc_coherent(host->dev, host->bounce_buf_size,
787 &host->bounce_dma_addr, GFP_KERNEL);
788 if (host->bounce_buf == NULL) {
789 dev_err(host->dev, "Unable to map allocate DMA bounce buffer.\n");
790 ret = -ENOMEM;
791 goto free_host;
792 }
793
794 mmc->ops = &meson_mmc_ops;
795 mmc_add_host(mmc);
796
797 return 0;
798
799free_host:
800 clk_disable_unprepare(host->cfg_div_clk);
801 clk_disable_unprepare(host->core_clk);
802 mmc_free_host(mmc);
803 return ret;
804}
805
806static int meson_mmc_remove(struct platform_device *pdev)
807{
808 struct meson_host *host = dev_get_drvdata(&pdev->dev);
809
Heiner Kallweit92763b92017-02-07 22:34:51 +0100810 /* disable interrupts */
811 writel(0, host->regs + SD_EMMC_IRQ_EN);
812
Heiner Kallweit62d721a2017-02-07 22:35:40 +0100813 dma_free_coherent(host->dev, host->bounce_buf_size,
814 host->bounce_buf, host->bounce_dma_addr);
Kevin Hilman51c5d842016-10-19 11:18:24 -0700815
816 clk_disable_unprepare(host->cfg_div_clk);
817 clk_disable_unprepare(host->core_clk);
818
819 mmc_free_host(host->mmc);
820 return 0;
821}
822
823static const struct of_device_id meson_mmc_of_match[] = {
824 { .compatible = "amlogic,meson-gx-mmc", },
825 { .compatible = "amlogic,meson-gxbb-mmc", },
826 { .compatible = "amlogic,meson-gxl-mmc", },
827 { .compatible = "amlogic,meson-gxm-mmc", },
828 {}
829};
830MODULE_DEVICE_TABLE(of, meson_mmc_of_match);
831
832static struct platform_driver meson_mmc_driver = {
833 .probe = meson_mmc_probe,
834 .remove = meson_mmc_remove,
835 .driver = {
836 .name = DRIVER_NAME,
837 .of_match_table = of_match_ptr(meson_mmc_of_match),
838 },
839};
840
841module_platform_driver(meson_mmc_driver);
842
843MODULE_DESCRIPTION("Amlogic S905*/GX* SD/eMMC driver");
844MODULE_AUTHOR("Kevin Hilman <khilman@baylibre.com>");
845MODULE_LICENSE("GPL v2");