blob: 4c105fbda777a87bd1f6523768ca5e78519928ab [file] [log] [blame]
Thierry Redingd1523b52013-08-09 16:49:19 +02001/*
Jay Agarwal94716cd2013-08-09 16:49:24 +02002 * PCIe host controller driver for Tegra SoCs
Thierry Redingd1523b52013-08-09 16:49:19 +02003 *
4 * Copyright (c) 2010, CompuLab, Ltd.
5 * Author: Mike Rapoport <mike@compulab.co.il>
6 *
7 * Based on NVIDIA PCIe driver
8 * Copyright (c) 2008-2009, NVIDIA Corporation.
9 *
10 * Bits taken from arch/arm/mach-dove/pcie.c
11 *
Paul Gortmakerad183272016-07-02 19:13:31 -040012 * Author: Thierry Reding <treding@nvidia.com>
13 *
Thierry Redingd1523b52013-08-09 16:49:19 +020014 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful, but WITHOUT
20 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
21 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
22 * more details.
23 *
24 * You should have received a copy of the GNU General Public License along
25 * with this program; if not, write to the Free Software Foundation, Inc.,
26 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
27 */
28
29#include <linux/clk.h>
Thierry Reding2cb989f2014-07-22 12:30:46 -060030#include <linux/debugfs.h>
Thierry Redingd1523b52013-08-09 16:49:19 +020031#include <linux/delay.h>
32#include <linux/export.h>
33#include <linux/interrupt.h>
34#include <linux/irq.h>
35#include <linux/irqdomain.h>
36#include <linux/kernel.h>
Paul Gortmakerad183272016-07-02 19:13:31 -040037#include <linux/init.h>
Thierry Redingd1523b52013-08-09 16:49:19 +020038#include <linux/msi.h>
39#include <linux/of_address.h>
40#include <linux/of_pci.h>
41#include <linux/of_platform.h>
42#include <linux/pci.h>
Thierry Reding7f1f0542014-08-26 17:11:38 +020043#include <linux/phy/phy.h>
Thierry Redingd1523b52013-08-09 16:49:19 +020044#include <linux/platform_device.h>
Stephen Warren3127a6b2013-11-06 15:56:58 -070045#include <linux/reset.h>
Thierry Redingd1523b52013-08-09 16:49:19 +020046#include <linux/sizes.h>
47#include <linux/slab.h>
Thierry Redingd1523b52013-08-09 16:49:19 +020048#include <linux/vmalloc.h>
49#include <linux/regulator/consumer.h>
50
Thierry Reding306a7f92014-07-17 13:17:24 +020051#include <soc/tegra/cpuidle.h>
Thierry Reding72323982014-07-11 13:19:06 +020052#include <soc/tegra/pmc.h>
Thierry Reding306a7f92014-07-17 13:17:24 +020053
Thierry Redingd1523b52013-08-09 16:49:19 +020054#define INT_PCI_MSI_NR (8 * 32)
Thierry Redingd1523b52013-08-09 16:49:19 +020055
56/* register definitions */
57
58#define AFI_AXI_BAR0_SZ 0x00
59#define AFI_AXI_BAR1_SZ 0x04
60#define AFI_AXI_BAR2_SZ 0x08
61#define AFI_AXI_BAR3_SZ 0x0c
62#define AFI_AXI_BAR4_SZ 0x10
63#define AFI_AXI_BAR5_SZ 0x14
64
65#define AFI_AXI_BAR0_START 0x18
66#define AFI_AXI_BAR1_START 0x1c
67#define AFI_AXI_BAR2_START 0x20
68#define AFI_AXI_BAR3_START 0x24
69#define AFI_AXI_BAR4_START 0x28
70#define AFI_AXI_BAR5_START 0x2c
71
72#define AFI_FPCI_BAR0 0x30
73#define AFI_FPCI_BAR1 0x34
74#define AFI_FPCI_BAR2 0x38
75#define AFI_FPCI_BAR3 0x3c
76#define AFI_FPCI_BAR4 0x40
77#define AFI_FPCI_BAR5 0x44
78
79#define AFI_CACHE_BAR0_SZ 0x48
80#define AFI_CACHE_BAR0_ST 0x4c
81#define AFI_CACHE_BAR1_SZ 0x50
82#define AFI_CACHE_BAR1_ST 0x54
83
84#define AFI_MSI_BAR_SZ 0x60
85#define AFI_MSI_FPCI_BAR_ST 0x64
86#define AFI_MSI_AXI_BAR_ST 0x68
87
88#define AFI_MSI_VEC0 0x6c
89#define AFI_MSI_VEC1 0x70
90#define AFI_MSI_VEC2 0x74
91#define AFI_MSI_VEC3 0x78
92#define AFI_MSI_VEC4 0x7c
93#define AFI_MSI_VEC5 0x80
94#define AFI_MSI_VEC6 0x84
95#define AFI_MSI_VEC7 0x88
96
97#define AFI_MSI_EN_VEC0 0x8c
98#define AFI_MSI_EN_VEC1 0x90
99#define AFI_MSI_EN_VEC2 0x94
100#define AFI_MSI_EN_VEC3 0x98
101#define AFI_MSI_EN_VEC4 0x9c
102#define AFI_MSI_EN_VEC5 0xa0
103#define AFI_MSI_EN_VEC6 0xa4
104#define AFI_MSI_EN_VEC7 0xa8
105
106#define AFI_CONFIGURATION 0xac
107#define AFI_CONFIGURATION_EN_FPCI (1 << 0)
108
109#define AFI_FPCI_ERROR_MASKS 0xb0
110
111#define AFI_INTR_MASK 0xb4
112#define AFI_INTR_MASK_INT_MASK (1 << 0)
113#define AFI_INTR_MASK_MSI_MASK (1 << 8)
114
115#define AFI_INTR_CODE 0xb8
116#define AFI_INTR_CODE_MASK 0xf
Thierry Reding7f1f0542014-08-26 17:11:38 +0200117#define AFI_INTR_INI_SLAVE_ERROR 1
118#define AFI_INTR_INI_DECODE_ERROR 2
Thierry Redingd1523b52013-08-09 16:49:19 +0200119#define AFI_INTR_TARGET_ABORT 3
120#define AFI_INTR_MASTER_ABORT 4
121#define AFI_INTR_INVALID_WRITE 5
122#define AFI_INTR_LEGACY 6
123#define AFI_INTR_FPCI_DECODE_ERROR 7
Thierry Reding7f1f0542014-08-26 17:11:38 +0200124#define AFI_INTR_AXI_DECODE_ERROR 8
125#define AFI_INTR_FPCI_TIMEOUT 9
126#define AFI_INTR_PE_PRSNT_SENSE 10
127#define AFI_INTR_PE_CLKREQ_SENSE 11
128#define AFI_INTR_CLKCLAMP_SENSE 12
129#define AFI_INTR_RDY4PD_SENSE 13
130#define AFI_INTR_P2P_ERROR 14
Thierry Redingd1523b52013-08-09 16:49:19 +0200131
132#define AFI_INTR_SIGNATURE 0xbc
133#define AFI_UPPER_FPCI_ADDRESS 0xc0
134#define AFI_SM_INTR_ENABLE 0xc4
135#define AFI_SM_INTR_INTA_ASSERT (1 << 0)
136#define AFI_SM_INTR_INTB_ASSERT (1 << 1)
137#define AFI_SM_INTR_INTC_ASSERT (1 << 2)
138#define AFI_SM_INTR_INTD_ASSERT (1 << 3)
139#define AFI_SM_INTR_INTA_DEASSERT (1 << 4)
140#define AFI_SM_INTR_INTB_DEASSERT (1 << 5)
141#define AFI_SM_INTR_INTC_DEASSERT (1 << 6)
142#define AFI_SM_INTR_INTD_DEASSERT (1 << 7)
143
144#define AFI_AFI_INTR_ENABLE 0xc8
145#define AFI_INTR_EN_INI_SLVERR (1 << 0)
146#define AFI_INTR_EN_INI_DECERR (1 << 1)
147#define AFI_INTR_EN_TGT_SLVERR (1 << 2)
148#define AFI_INTR_EN_TGT_DECERR (1 << 3)
149#define AFI_INTR_EN_TGT_WRERR (1 << 4)
150#define AFI_INTR_EN_DFPCI_DECERR (1 << 5)
151#define AFI_INTR_EN_AXI_DECERR (1 << 6)
152#define AFI_INTR_EN_FPCI_TIMEOUT (1 << 7)
Jay Agarwal94716cd2013-08-09 16:49:24 +0200153#define AFI_INTR_EN_PRSNT_SENSE (1 << 8)
Thierry Redingd1523b52013-08-09 16:49:19 +0200154
155#define AFI_PCIE_CONFIG 0x0f8
156#define AFI_PCIE_CONFIG_PCIE_DISABLE(x) (1 << ((x) + 1))
157#define AFI_PCIE_CONFIG_PCIE_DISABLE_ALL 0xe
158#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK (0xf << 20)
159#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_SINGLE (0x0 << 20)
Jay Agarwal94716cd2013-08-09 16:49:24 +0200160#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_420 (0x0 << 20)
Thierry Reding7f1f0542014-08-26 17:11:38 +0200161#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X2_X1 (0x0 << 20)
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +0530162#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_401 (0x0 << 20)
Thierry Redingd1523b52013-08-09 16:49:19 +0200163#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL (0x1 << 20)
Jay Agarwal94716cd2013-08-09 16:49:24 +0200164#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_222 (0x1 << 20)
Thierry Reding7f1f0542014-08-26 17:11:38 +0200165#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X4_X1 (0x1 << 20)
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +0530166#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_211 (0x1 << 20)
Jay Agarwal94716cd2013-08-09 16:49:24 +0200167#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_411 (0x2 << 20)
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +0530168#define AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_111 (0x2 << 20)
Thierry Redingd1523b52013-08-09 16:49:19 +0200169
170#define AFI_FUSE 0x104
171#define AFI_FUSE_PCIE_T0_GEN2_DIS (1 << 2)
172
173#define AFI_PEX0_CTRL 0x110
174#define AFI_PEX1_CTRL 0x118
Jay Agarwal94716cd2013-08-09 16:49:24 +0200175#define AFI_PEX2_CTRL 0x128
Thierry Redingd1523b52013-08-09 16:49:19 +0200176#define AFI_PEX_CTRL_RST (1 << 0)
Jay Agarwal94716cd2013-08-09 16:49:24 +0200177#define AFI_PEX_CTRL_CLKREQ_EN (1 << 1)
Thierry Redingd1523b52013-08-09 16:49:19 +0200178#define AFI_PEX_CTRL_REFCLK_EN (1 << 3)
Thierry Reding7f1f0542014-08-26 17:11:38 +0200179#define AFI_PEX_CTRL_OVERRIDE_EN (1 << 4)
180
181#define AFI_PLLE_CONTROL 0x160
182#define AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL (1 << 9)
183#define AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN (1 << 1)
Thierry Redingd1523b52013-08-09 16:49:19 +0200184
Jay Agarwal94716cd2013-08-09 16:49:24 +0200185#define AFI_PEXBIAS_CTRL_0 0x168
186
Thierry Redingacb341e2016-07-25 16:02:05 -0500187#define RP_VEND_XP 0x00000f00
Thierry Redingd1523b52013-08-09 16:49:19 +0200188#define RP_VEND_XP_DL_UP (1 << 30)
189
Thierry Reding76245ca2016-11-25 11:57:14 +0100190#define RP_VEND_CTL2 0x00000fa8
191#define RP_VEND_CTL2_PCA_ENABLE (1 << 7)
192
Thierry Redingacb341e2016-07-25 16:02:05 -0500193#define RP_PRIV_MISC 0x00000fe0
194#define RP_PRIV_MISC_PRSNT_MAP_EP_PRSNT (0xe << 0)
195#define RP_PRIV_MISC_PRSNT_MAP_EP_ABSNT (0xf << 0)
Thierry Reding7f1f0542014-08-26 17:11:38 +0200196
Thierry Redingd1523b52013-08-09 16:49:19 +0200197#define RP_LINK_CONTROL_STATUS 0x00000090
198#define RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE 0x20000000
199#define RP_LINK_CONTROL_STATUS_LINKSTAT_MASK 0x3fff0000
200
Thierry Redingacb341e2016-07-25 16:02:05 -0500201#define PADS_CTL_SEL 0x0000009c
Thierry Redingd1523b52013-08-09 16:49:19 +0200202
Thierry Redingacb341e2016-07-25 16:02:05 -0500203#define PADS_CTL 0x000000a0
Thierry Redingd1523b52013-08-09 16:49:19 +0200204#define PADS_CTL_IDDQ_1L (1 << 0)
205#define PADS_CTL_TX_DATA_EN_1L (1 << 6)
206#define PADS_CTL_RX_DATA_EN_1L (1 << 10)
207
Thierry Redingacb341e2016-07-25 16:02:05 -0500208#define PADS_PLL_CTL_TEGRA20 0x000000b8
209#define PADS_PLL_CTL_TEGRA30 0x000000b4
Thierry Redingd1523b52013-08-09 16:49:19 +0200210#define PADS_PLL_CTL_RST_B4SM (1 << 1)
211#define PADS_PLL_CTL_LOCKDET (1 << 8)
212#define PADS_PLL_CTL_REFCLK_MASK (0x3 << 16)
213#define PADS_PLL_CTL_REFCLK_INTERNAL_CML (0 << 16)
214#define PADS_PLL_CTL_REFCLK_INTERNAL_CMOS (1 << 16)
215#define PADS_PLL_CTL_REFCLK_EXTERNAL (2 << 16)
216#define PADS_PLL_CTL_TXCLKREF_MASK (0x1 << 20)
217#define PADS_PLL_CTL_TXCLKREF_DIV10 (0 << 20)
218#define PADS_PLL_CTL_TXCLKREF_DIV5 (1 << 20)
Jay Agarwal94716cd2013-08-09 16:49:24 +0200219#define PADS_PLL_CTL_TXCLKREF_BUF_EN (1 << 22)
220
Thierry Redingacb341e2016-07-25 16:02:05 -0500221#define PADS_REFCLK_CFG0 0x000000c8
222#define PADS_REFCLK_CFG1 0x000000cc
223#define PADS_REFCLK_BIAS 0x000000d0
Thierry Redingd1523b52013-08-09 16:49:19 +0200224
Stephen Warrenb02b07a2013-08-09 16:49:25 +0200225/*
226 * Fields in PADS_REFCLK_CFG*. Those registers form an array of 16-bit
227 * entries, one entry per PCIe port. These field definitions and desired
228 * values aren't in the TRM, but do come from NVIDIA.
229 */
230#define PADS_REFCLK_CFG_TERM_SHIFT 2 /* 6:2 */
231#define PADS_REFCLK_CFG_E_TERM_SHIFT 7
232#define PADS_REFCLK_CFG_PREDI_SHIFT 8 /* 11:8 */
233#define PADS_REFCLK_CFG_DRVI_SHIFT 12 /* 15:12 */
234
Thierry Redingd1523b52013-08-09 16:49:19 +0200235struct tegra_msi {
Yijing Wangc2791b82014-11-11 17:45:45 -0700236 struct msi_controller chip;
Thierry Redingd1523b52013-08-09 16:49:19 +0200237 DECLARE_BITMAP(used, INT_PCI_MSI_NR);
238 struct irq_domain *domain;
Thierry Reding8c2b4e32017-10-09 12:29:35 +0200239 unsigned long pages;
Thierry Redingd1523b52013-08-09 16:49:19 +0200240 struct mutex lock;
Thierry Redingc0165552017-05-04 22:10:31 +0200241 u64 phys;
Thierry Redingd1523b52013-08-09 16:49:19 +0200242 int irq;
243};
244
Jay Agarwal94716cd2013-08-09 16:49:24 +0200245/* used to differentiate between Tegra SoC generations */
Thierry Redinga7fbae22016-08-15 17:31:31 +0200246struct tegra_pcie_soc {
Jay Agarwal94716cd2013-08-09 16:49:24 +0200247 unsigned int num_ports;
248 unsigned int msi_base_shift;
249 u32 pads_pll_ctl;
250 u32 tx_ref_sel;
Stephen Warrenf8144302016-07-25 16:02:27 -0500251 u32 pads_refclk_cfg0;
252 u32 pads_refclk_cfg1;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200253 bool has_pex_clkreq_en;
254 bool has_pex_bias_ctrl;
255 bool has_intr_prsnt_sense;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200256 bool has_cml_clk;
Thierry Reding7f1f0542014-08-26 17:11:38 +0200257 bool has_gen2;
Thierry Reding76245ca2016-11-25 11:57:14 +0100258 bool force_pca_enable;
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +0530259 bool program_uphy;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200260};
261
Yijing Wangc2791b82014-11-11 17:45:45 -0700262static inline struct tegra_msi *to_tegra_msi(struct msi_controller *chip)
Thierry Redingd1523b52013-08-09 16:49:19 +0200263{
264 return container_of(chip, struct tegra_msi, chip);
265}
266
267struct tegra_pcie {
268 struct device *dev;
269
270 void __iomem *pads;
271 void __iomem *afi;
Vidya Sagar1fd92922017-12-20 21:36:07 +0100272 void __iomem *cfg;
Thierry Redingd1523b52013-08-09 16:49:19 +0200273 int irq;
274
Vidya Sagar1fd92922017-12-20 21:36:07 +0100275 struct resource cs;
Thierry Redingd1523b52013-08-09 16:49:19 +0200276 struct resource io;
Thierry Reding51067872014-11-27 09:54:09 +0100277 struct resource pio;
Thierry Redingd1523b52013-08-09 16:49:19 +0200278 struct resource mem;
279 struct resource prefetch;
280 struct resource busn;
281
Thierry Reding56e75e22016-02-09 15:52:32 +0100282 struct {
283 resource_size_t mem;
284 resource_size_t io;
285 } offset;
286
Thierry Redingd1523b52013-08-09 16:49:19 +0200287 struct clk *pex_clk;
288 struct clk *afi_clk;
Thierry Redingd1523b52013-08-09 16:49:19 +0200289 struct clk *pll_e;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200290 struct clk *cml_clk;
Thierry Redingd1523b52013-08-09 16:49:19 +0200291
Stephen Warren3127a6b2013-11-06 15:56:58 -0700292 struct reset_control *pex_rst;
293 struct reset_control *afi_rst;
294 struct reset_control *pcie_xrst;
295
Thierry Reding6fe7c182015-11-11 18:25:59 +0100296 bool legacy_phy;
Thierry Reding7f1f0542014-08-26 17:11:38 +0200297 struct phy *phy;
298
Thierry Redingd1523b52013-08-09 16:49:19 +0200299 struct tegra_msi msi;
300
301 struct list_head ports;
Thierry Redingd1523b52013-08-09 16:49:19 +0200302 u32 xbar_config;
303
Thierry Reding077fb152014-05-28 16:49:13 +0200304 struct regulator_bulk_data *supplies;
305 unsigned int num_supplies;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200306
Thierry Redinga7fbae22016-08-15 17:31:31 +0200307 const struct tegra_pcie_soc *soc;
Thierry Reding2cb989f2014-07-22 12:30:46 -0600308 struct dentry *debugfs;
Thierry Redingd1523b52013-08-09 16:49:19 +0200309};
310
311struct tegra_pcie_port {
312 struct tegra_pcie *pcie;
Thierry Reding6fe7c182015-11-11 18:25:59 +0100313 struct device_node *np;
Thierry Redingd1523b52013-08-09 16:49:19 +0200314 struct list_head list;
315 struct resource regs;
316 void __iomem *base;
317 unsigned int index;
318 unsigned int lanes;
Thierry Reding6fe7c182015-11-11 18:25:59 +0100319
320 struct phy **phys;
Thierry Redingd1523b52013-08-09 16:49:19 +0200321};
322
323struct tegra_pcie_bus {
Thierry Redingd1523b52013-08-09 16:49:19 +0200324 struct list_head list;
325 unsigned int nr;
326};
327
Thierry Redingd1523b52013-08-09 16:49:19 +0200328static inline void afi_writel(struct tegra_pcie *pcie, u32 value,
329 unsigned long offset)
330{
331 writel(value, pcie->afi + offset);
332}
333
334static inline u32 afi_readl(struct tegra_pcie *pcie, unsigned long offset)
335{
336 return readl(pcie->afi + offset);
337}
338
339static inline void pads_writel(struct tegra_pcie *pcie, u32 value,
340 unsigned long offset)
341{
342 writel(value, pcie->pads + offset);
343}
344
345static inline u32 pads_readl(struct tegra_pcie *pcie, unsigned long offset)
346{
347 return readl(pcie->pads + offset);
348}
349
350/*
351 * The configuration space mapping on Tegra is somewhat similar to the ECAM
352 * defined by PCIe. However it deviates a bit in how the 4 bits for extended
353 * register accesses are mapped:
354 *
355 * [27:24] extended register number
356 * [23:16] bus number
357 * [15:11] device number
358 * [10: 8] function number
359 * [ 7: 0] register number
360 *
361 * Mapping the whole extended configuration space would require 256 MiB of
362 * virtual address space, only a small part of which will actually be used.
Thierry Redingd1523b52013-08-09 16:49:19 +0200363 *
Vidya Sagar1fd92922017-12-20 21:36:07 +0100364 * To work around this, a 4 KiB region is used to generate the required
365 * configuration transaction with relevant B:D:F and register offset values.
366 * This is achieved by dynamically programming base address and size of
367 * AFI_AXI_BAR used for end point config space mapping to make sure that the
368 * address (access to which generates correct config transaction) falls in
369 * this 4 KiB region.
Thierry Redingd1523b52013-08-09 16:49:19 +0200370 */
Vidya Sagar1fd92922017-12-20 21:36:07 +0100371static unsigned int tegra_pcie_conf_offset(u8 bus, unsigned int devfn,
372 unsigned int where)
Thierry Redingd1523b52013-08-09 16:49:19 +0200373{
Vidya Sagar1fd92922017-12-20 21:36:07 +0100374 return ((where & 0xf00) << 16) | (bus << 16) | (PCI_SLOT(devfn) << 11) |
375 (PCI_FUNC(devfn) << 8) | (where & 0xff);
Thierry Redingb4d18d72016-02-09 15:30:48 +0100376}
377
378static void __iomem *tegra_pcie_map_bus(struct pci_bus *bus,
379 unsigned int devfn,
380 int where)
Thierry Redingd1523b52013-08-09 16:49:19 +0200381{
Arnd Bergmann76f25412016-11-25 11:57:12 +0100382 struct pci_host_bridge *host = pci_find_host_bridge(bus);
383 struct tegra_pcie *pcie = pci_host_bridge_priv(host);
Thierry Redingd1523b52013-08-09 16:49:19 +0200384 void __iomem *addr = NULL;
385
386 if (bus->number == 0) {
387 unsigned int slot = PCI_SLOT(devfn);
388 struct tegra_pcie_port *port;
389
390 list_for_each_entry(port, &pcie->ports, list) {
391 if (port->index + 1 == slot) {
392 addr = port->base + (where & ~3);
393 break;
394 }
395 }
396 } else {
Vidya Sagar1fd92922017-12-20 21:36:07 +0100397 unsigned int offset;
398 u32 base;
Thierry Redingb4d18d72016-02-09 15:30:48 +0100399
Vidya Sagar1fd92922017-12-20 21:36:07 +0100400 offset = tegra_pcie_conf_offset(bus->number, devfn, where);
Thierry Redingb4d18d72016-02-09 15:30:48 +0100401
Vidya Sagar1fd92922017-12-20 21:36:07 +0100402 /* move 4 KiB window to offset within the FPCI region */
403 base = 0xfe100000 + ((offset & ~(SZ_4K - 1)) >> 8);
404 afi_writel(pcie, base, AFI_FPCI_BAR0);
Thierry Redingd1523b52013-08-09 16:49:19 +0200405
Vidya Sagar1fd92922017-12-20 21:36:07 +0100406 /* move to correct offset within the 4 KiB page */
407 addr = pcie->cfg + (offset & (SZ_4K - 1));
Thierry Redingd1523b52013-08-09 16:49:19 +0200408 }
409
410 return addr;
411}
412
Thierry Redingb6cfe8b2017-09-22 23:18:41 -0700413static int tegra_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
414 int where, int size, u32 *value)
415{
416 if (bus->number == 0)
417 return pci_generic_config_read32(bus, devfn, where, size,
418 value);
419
420 return pci_generic_config_read(bus, devfn, where, size, value);
421}
422
423static int tegra_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
424 int where, int size, u32 value)
425{
426 if (bus->number == 0)
427 return pci_generic_config_write32(bus, devfn, where, size,
428 value);
429
430 return pci_generic_config_write(bus, devfn, where, size, value);
431}
432
Thierry Redingd1523b52013-08-09 16:49:19 +0200433static struct pci_ops tegra_pcie_ops = {
Thierry Redingb4d18d72016-02-09 15:30:48 +0100434 .map_bus = tegra_pcie_map_bus,
Thierry Redingb6cfe8b2017-09-22 23:18:41 -0700435 .read = tegra_pcie_config_read,
436 .write = tegra_pcie_config_write,
Thierry Redingd1523b52013-08-09 16:49:19 +0200437};
438
439static unsigned long tegra_pcie_port_get_pex_ctrl(struct tegra_pcie_port *port)
440{
441 unsigned long ret = 0;
442
443 switch (port->index) {
444 case 0:
445 ret = AFI_PEX0_CTRL;
446 break;
447
448 case 1:
449 ret = AFI_PEX1_CTRL;
450 break;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200451
452 case 2:
453 ret = AFI_PEX2_CTRL;
454 break;
Thierry Redingd1523b52013-08-09 16:49:19 +0200455 }
456
457 return ret;
458}
459
460static void tegra_pcie_port_reset(struct tegra_pcie_port *port)
461{
462 unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
463 unsigned long value;
464
465 /* pulse reset signal */
466 value = afi_readl(port->pcie, ctrl);
467 value &= ~AFI_PEX_CTRL_RST;
468 afi_writel(port->pcie, value, ctrl);
469
470 usleep_range(1000, 2000);
471
472 value = afi_readl(port->pcie, ctrl);
473 value |= AFI_PEX_CTRL_RST;
474 afi_writel(port->pcie, value, ctrl);
475}
476
477static void tegra_pcie_port_enable(struct tegra_pcie_port *port)
478{
479 unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
Thierry Redinga7fbae22016-08-15 17:31:31 +0200480 const struct tegra_pcie_soc *soc = port->pcie->soc;
Thierry Redingd1523b52013-08-09 16:49:19 +0200481 unsigned long value;
482
483 /* enable reference clock */
484 value = afi_readl(port->pcie, ctrl);
485 value |= AFI_PEX_CTRL_REFCLK_EN;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200486
487 if (soc->has_pex_clkreq_en)
488 value |= AFI_PEX_CTRL_CLKREQ_EN;
489
Thierry Reding7f1f0542014-08-26 17:11:38 +0200490 value |= AFI_PEX_CTRL_OVERRIDE_EN;
491
Thierry Redingd1523b52013-08-09 16:49:19 +0200492 afi_writel(port->pcie, value, ctrl);
493
494 tegra_pcie_port_reset(port);
Thierry Reding76245ca2016-11-25 11:57:14 +0100495
496 if (soc->force_pca_enable) {
497 value = readl(port->base + RP_VEND_CTL2);
498 value |= RP_VEND_CTL2_PCA_ENABLE;
499 writel(value, port->base + RP_VEND_CTL2);
500 }
Thierry Redingd1523b52013-08-09 16:49:19 +0200501}
502
503static void tegra_pcie_port_disable(struct tegra_pcie_port *port)
504{
505 unsigned long ctrl = tegra_pcie_port_get_pex_ctrl(port);
Thierry Redinga7fbae22016-08-15 17:31:31 +0200506 const struct tegra_pcie_soc *soc = port->pcie->soc;
Thierry Redingd1523b52013-08-09 16:49:19 +0200507 unsigned long value;
508
509 /* assert port reset */
510 value = afi_readl(port->pcie, ctrl);
511 value &= ~AFI_PEX_CTRL_RST;
512 afi_writel(port->pcie, value, ctrl);
513
514 /* disable reference clock */
515 value = afi_readl(port->pcie, ctrl);
Thierry Reding0d20d622014-08-26 17:11:35 +0200516
517 if (soc->has_pex_clkreq_en)
518 value &= ~AFI_PEX_CTRL_CLKREQ_EN;
519
Thierry Redingd1523b52013-08-09 16:49:19 +0200520 value &= ~AFI_PEX_CTRL_REFCLK_EN;
521 afi_writel(port->pcie, value, ctrl);
522}
523
524static void tegra_pcie_port_free(struct tegra_pcie_port *port)
525{
526 struct tegra_pcie *pcie = port->pcie;
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500527 struct device *dev = pcie->dev;
Thierry Redingd1523b52013-08-09 16:49:19 +0200528
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500529 devm_iounmap(dev, port->base);
530 devm_release_mem_region(dev, port->regs.start,
Thierry Redingd1523b52013-08-09 16:49:19 +0200531 resource_size(&port->regs));
532 list_del(&port->list);
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500533 devm_kfree(dev, port);
Thierry Redingd1523b52013-08-09 16:49:19 +0200534}
535
Thierry Redingd1523b52013-08-09 16:49:19 +0200536/* Tegra PCIE root complex wrongly reports device class */
537static void tegra_pcie_fixup_class(struct pci_dev *dev)
538{
539 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
540}
541DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0, tegra_pcie_fixup_class);
542DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1, tegra_pcie_fixup_class);
Jay Agarwal94716cd2013-08-09 16:49:24 +0200543DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c, tegra_pcie_fixup_class);
544DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d, tegra_pcie_fixup_class);
Thierry Redingd1523b52013-08-09 16:49:19 +0200545
546/* Tegra PCIE requires relaxed ordering */
547static void tegra_pcie_relax_enable(struct pci_dev *dev)
548{
549 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
550}
551DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, tegra_pcie_relax_enable);
552
Arnd Bergmann76f25412016-11-25 11:57:12 +0100553static int tegra_pcie_request_resources(struct tegra_pcie *pcie)
Thierry Redingd1523b52013-08-09 16:49:19 +0200554{
Arnd Bergmann76f25412016-11-25 11:57:12 +0100555 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
556 struct list_head *windows = &host->windows;
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500557 struct device *dev = pcie->dev;
Thierry Reding41534e52014-08-01 14:15:11 +0200558 int err;
559
Arnd Bergmann76f25412016-11-25 11:57:12 +0100560 pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
561 pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
562 pci_add_resource_offset(windows, &pcie->prefetch, pcie->offset.mem);
563 pci_add_resource(windows, &pcie->busn);
Thierry Reding56e75e22016-02-09 15:52:32 +0100564
Arnd Bergmann76f25412016-11-25 11:57:12 +0100565 err = devm_request_pci_bus_resources(dev, windows);
Thierry Reding56e75e22016-02-09 15:52:32 +0100566 if (err < 0)
567 return err;
568
Arnd Bergmann76f25412016-11-25 11:57:12 +0100569 pci_remap_iospace(&pcie->pio, pcie->io.start);
Lorenzo Pieralisi13f392e2016-08-15 17:50:46 +0100570
Arnd Bergmann76f25412016-11-25 11:57:12 +0100571 return 0;
Thierry Redingd1523b52013-08-09 16:49:19 +0200572}
573
574static int tegra_pcie_map_irq(const struct pci_dev *pdev, u8 slot, u8 pin)
575{
Arnd Bergmann76f25412016-11-25 11:57:12 +0100576 struct pci_host_bridge *host = pci_find_host_bridge(pdev->bus);
577 struct tegra_pcie *pcie = pci_host_bridge_priv(host);
Lucas Stachf5d33522014-04-16 10:24:32 -0600578 int irq;
Thierry Redingd1523b52013-08-09 16:49:19 +0200579
Stephen Warrenb4f17372013-05-06 14:19:19 -0600580 tegra_cpuidle_pcie_irqs_in_use();
581
Lucas Stachf5d33522014-04-16 10:24:32 -0600582 irq = of_irq_parse_and_map_pci(pdev, slot, pin);
583 if (!irq)
584 irq = pcie->irq;
585
586 return irq;
Thierry Redingd1523b52013-08-09 16:49:19 +0200587}
588
Thierry Redingd1523b52013-08-09 16:49:19 +0200589static irqreturn_t tegra_pcie_isr(int irq, void *arg)
590{
591 const char *err_msg[] = {
592 "Unknown",
593 "AXI slave error",
594 "AXI decode error",
595 "Target abort",
596 "Master abort",
597 "Invalid write",
Thierry Reding7f1f0542014-08-26 17:11:38 +0200598 "Legacy interrupt",
Thierry Redingd1523b52013-08-09 16:49:19 +0200599 "Response decoding error",
600 "AXI response decoding error",
601 "Transaction timeout",
Thierry Reding7f1f0542014-08-26 17:11:38 +0200602 "Slot present pin change",
603 "Slot clock request change",
604 "TMS clock ramp change",
605 "TMS ready for power down",
606 "Peer2Peer error",
Thierry Redingd1523b52013-08-09 16:49:19 +0200607 };
608 struct tegra_pcie *pcie = arg;
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500609 struct device *dev = pcie->dev;
Thierry Redingd1523b52013-08-09 16:49:19 +0200610 u32 code, signature;
611
612 code = afi_readl(pcie, AFI_INTR_CODE) & AFI_INTR_CODE_MASK;
613 signature = afi_readl(pcie, AFI_INTR_SIGNATURE);
614 afi_writel(pcie, 0, AFI_INTR_CODE);
615
616 if (code == AFI_INTR_LEGACY)
617 return IRQ_NONE;
618
619 if (code >= ARRAY_SIZE(err_msg))
620 code = 0;
621
622 /*
623 * do not pollute kernel log with master abort reports since they
624 * happen a lot during enumeration
625 */
626 if (code == AFI_INTR_MASTER_ABORT)
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500627 dev_dbg(dev, "%s, signature: %08x\n", err_msg[code], signature);
Thierry Redingd1523b52013-08-09 16:49:19 +0200628 else
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500629 dev_err(dev, "%s, signature: %08x\n", err_msg[code], signature);
Thierry Redingd1523b52013-08-09 16:49:19 +0200630
631 if (code == AFI_INTR_TARGET_ABORT || code == AFI_INTR_MASTER_ABORT ||
632 code == AFI_INTR_FPCI_DECODE_ERROR) {
633 u32 fpci = afi_readl(pcie, AFI_UPPER_FPCI_ADDRESS) & 0xff;
634 u64 address = (u64)fpci << 32 | (signature & 0xfffffffc);
635
636 if (code == AFI_INTR_MASTER_ABORT)
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500637 dev_dbg(dev, " FPCI address: %10llx\n", address);
Thierry Redingd1523b52013-08-09 16:49:19 +0200638 else
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500639 dev_err(dev, " FPCI address: %10llx\n", address);
Thierry Redingd1523b52013-08-09 16:49:19 +0200640 }
641
642 return IRQ_HANDLED;
643}
644
645/*
646 * FPCI map is as follows:
647 * - 0xfdfc000000: I/O space
648 * - 0xfdfe000000: type 0 configuration space
649 * - 0xfdff000000: type 1 configuration space
650 * - 0xfe00000000: type 0 extended configuration space
651 * - 0xfe10000000: type 1 extended configuration space
652 */
653static void tegra_pcie_setup_translations(struct tegra_pcie *pcie)
654{
655 u32 fpci_bar, size, axi_address;
656
657 /* Bar 0: type 1 extended configuration space */
Vidya Sagar1fd92922017-12-20 21:36:07 +0100658 size = resource_size(&pcie->cs);
659 afi_writel(pcie, pcie->cs.start, AFI_AXI_BAR0_START);
Thierry Redingd1523b52013-08-09 16:49:19 +0200660 afi_writel(pcie, size >> 12, AFI_AXI_BAR0_SZ);
Thierry Redingd1523b52013-08-09 16:49:19 +0200661
662 /* Bar 1: downstream IO bar */
663 fpci_bar = 0xfdfc0000;
664 size = resource_size(&pcie->io);
Thierry Reding51067872014-11-27 09:54:09 +0100665 axi_address = pcie->io.start;
Thierry Redingd1523b52013-08-09 16:49:19 +0200666 afi_writel(pcie, axi_address, AFI_AXI_BAR1_START);
667 afi_writel(pcie, size >> 12, AFI_AXI_BAR1_SZ);
668 afi_writel(pcie, fpci_bar, AFI_FPCI_BAR1);
669
670 /* Bar 2: prefetchable memory BAR */
671 fpci_bar = (((pcie->prefetch.start >> 12) & 0x0fffffff) << 4) | 0x1;
672 size = resource_size(&pcie->prefetch);
673 axi_address = pcie->prefetch.start;
674 afi_writel(pcie, axi_address, AFI_AXI_BAR2_START);
675 afi_writel(pcie, size >> 12, AFI_AXI_BAR2_SZ);
676 afi_writel(pcie, fpci_bar, AFI_FPCI_BAR2);
677
678 /* Bar 3: non prefetchable memory BAR */
679 fpci_bar = (((pcie->mem.start >> 12) & 0x0fffffff) << 4) | 0x1;
680 size = resource_size(&pcie->mem);
681 axi_address = pcie->mem.start;
682 afi_writel(pcie, axi_address, AFI_AXI_BAR3_START);
683 afi_writel(pcie, size >> 12, AFI_AXI_BAR3_SZ);
684 afi_writel(pcie, fpci_bar, AFI_FPCI_BAR3);
685
686 /* NULL out the remaining BARs as they are not used */
687 afi_writel(pcie, 0, AFI_AXI_BAR4_START);
688 afi_writel(pcie, 0, AFI_AXI_BAR4_SZ);
689 afi_writel(pcie, 0, AFI_FPCI_BAR4);
690
691 afi_writel(pcie, 0, AFI_AXI_BAR5_START);
692 afi_writel(pcie, 0, AFI_AXI_BAR5_SZ);
693 afi_writel(pcie, 0, AFI_FPCI_BAR5);
694
695 /* map all upstream transactions as uncached */
Thierry Redinge32faa32016-02-09 15:52:33 +0100696 afi_writel(pcie, 0, AFI_CACHE_BAR0_ST);
Thierry Redingd1523b52013-08-09 16:49:19 +0200697 afi_writel(pcie, 0, AFI_CACHE_BAR0_SZ);
698 afi_writel(pcie, 0, AFI_CACHE_BAR1_ST);
699 afi_writel(pcie, 0, AFI_CACHE_BAR1_SZ);
700
701 /* MSI translations are setup only when needed */
702 afi_writel(pcie, 0, AFI_MSI_FPCI_BAR_ST);
703 afi_writel(pcie, 0, AFI_MSI_BAR_SZ);
704 afi_writel(pcie, 0, AFI_MSI_AXI_BAR_ST);
705 afi_writel(pcie, 0, AFI_MSI_BAR_SZ);
706}
707
Thierry Reding7f1f0542014-08-26 17:11:38 +0200708static int tegra_pcie_pll_wait(struct tegra_pcie *pcie, unsigned long timeout)
Thierry Redingd1523b52013-08-09 16:49:19 +0200709{
Thierry Redinga7fbae22016-08-15 17:31:31 +0200710 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Reding7f1f0542014-08-26 17:11:38 +0200711 u32 value;
Thierry Redingd1523b52013-08-09 16:49:19 +0200712
Thierry Reding7f1f0542014-08-26 17:11:38 +0200713 timeout = jiffies + msecs_to_jiffies(timeout);
Jay Agarwal94716cd2013-08-09 16:49:24 +0200714
Thierry Reding7f1f0542014-08-26 17:11:38 +0200715 while (time_before(jiffies, timeout)) {
716 value = pads_readl(pcie, soc->pads_pll_ctl);
717 if (value & PADS_PLL_CTL_LOCKDET)
718 return 0;
719 }
Thierry Redingd1523b52013-08-09 16:49:19 +0200720
Thierry Reding7f1f0542014-08-26 17:11:38 +0200721 return -ETIMEDOUT;
722}
Thierry Redingd1523b52013-08-09 16:49:19 +0200723
Thierry Reding7f1f0542014-08-26 17:11:38 +0200724static int tegra_pcie_phy_enable(struct tegra_pcie *pcie)
725{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500726 struct device *dev = pcie->dev;
Thierry Redinga7fbae22016-08-15 17:31:31 +0200727 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Reding7f1f0542014-08-26 17:11:38 +0200728 u32 value;
729 int err;
Thierry Redingd1523b52013-08-09 16:49:19 +0200730
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700731 /* initialize internal PHY, enable up to 16 PCIE lanes */
Thierry Redingd1523b52013-08-09 16:49:19 +0200732 pads_writel(pcie, 0x0, PADS_CTL_SEL);
733
734 /* override IDDQ to 1 on all 4 lanes */
735 value = pads_readl(pcie, PADS_CTL);
736 value |= PADS_CTL_IDDQ_1L;
737 pads_writel(pcie, value, PADS_CTL);
738
739 /*
740 * Set up PHY PLL inputs select PLLE output as refclock,
741 * set TX ref sel to div10 (not div5).
742 */
Jay Agarwal94716cd2013-08-09 16:49:24 +0200743 value = pads_readl(pcie, soc->pads_pll_ctl);
Thierry Redingd1523b52013-08-09 16:49:19 +0200744 value &= ~(PADS_PLL_CTL_REFCLK_MASK | PADS_PLL_CTL_TXCLKREF_MASK);
Jay Agarwal94716cd2013-08-09 16:49:24 +0200745 value |= PADS_PLL_CTL_REFCLK_INTERNAL_CML | soc->tx_ref_sel;
746 pads_writel(pcie, value, soc->pads_pll_ctl);
Thierry Redingd1523b52013-08-09 16:49:19 +0200747
Eric Yuenec732762014-08-26 17:11:37 +0200748 /* reset PLL */
749 value = pads_readl(pcie, soc->pads_pll_ctl);
750 value &= ~PADS_PLL_CTL_RST_B4SM;
751 pads_writel(pcie, value, soc->pads_pll_ctl);
752
753 usleep_range(20, 100);
754
Thierry Redingd1523b52013-08-09 16:49:19 +0200755 /* take PLL out of reset */
Jay Agarwal94716cd2013-08-09 16:49:24 +0200756 value = pads_readl(pcie, soc->pads_pll_ctl);
Thierry Redingd1523b52013-08-09 16:49:19 +0200757 value |= PADS_PLL_CTL_RST_B4SM;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200758 pads_writel(pcie, value, soc->pads_pll_ctl);
Thierry Redingd1523b52013-08-09 16:49:19 +0200759
Thierry Redingd1523b52013-08-09 16:49:19 +0200760 /* wait for the PLL to lock */
Thierry Reding7f1f0542014-08-26 17:11:38 +0200761 err = tegra_pcie_pll_wait(pcie, 500);
762 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500763 dev_err(dev, "PLL failed to lock: %d\n", err);
Thierry Reding7f1f0542014-08-26 17:11:38 +0200764 return err;
765 }
Thierry Redingd1523b52013-08-09 16:49:19 +0200766
767 /* turn off IDDQ override */
768 value = pads_readl(pcie, PADS_CTL);
769 value &= ~PADS_CTL_IDDQ_1L;
770 pads_writel(pcie, value, PADS_CTL);
771
772 /* enable TX/RX data */
773 value = pads_readl(pcie, PADS_CTL);
774 value |= PADS_CTL_TX_DATA_EN_1L | PADS_CTL_RX_DATA_EN_1L;
775 pads_writel(pcie, value, PADS_CTL);
776
Thierry Reding7f1f0542014-08-26 17:11:38 +0200777 return 0;
778}
779
Thierry Reding6fe7c182015-11-11 18:25:59 +0100780static int tegra_pcie_phy_disable(struct tegra_pcie *pcie)
781{
Thierry Redinga7fbae22016-08-15 17:31:31 +0200782 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Reding6fe7c182015-11-11 18:25:59 +0100783 u32 value;
784
785 /* disable TX/RX data */
786 value = pads_readl(pcie, PADS_CTL);
787 value &= ~(PADS_CTL_TX_DATA_EN_1L | PADS_CTL_RX_DATA_EN_1L);
788 pads_writel(pcie, value, PADS_CTL);
789
790 /* override IDDQ */
791 value = pads_readl(pcie, PADS_CTL);
792 value |= PADS_CTL_IDDQ_1L;
Bjorn Helgaas8dd99bc2016-10-05 16:04:13 -0500793 pads_writel(pcie, value, PADS_CTL);
Thierry Reding6fe7c182015-11-11 18:25:59 +0100794
795 /* reset PLL */
796 value = pads_readl(pcie, soc->pads_pll_ctl);
797 value &= ~PADS_PLL_CTL_RST_B4SM;
798 pads_writel(pcie, value, soc->pads_pll_ctl);
799
800 usleep_range(20, 100);
801
802 return 0;
803}
804
805static int tegra_pcie_port_phy_power_on(struct tegra_pcie_port *port)
806{
807 struct device *dev = port->pcie->dev;
808 unsigned int i;
809 int err;
810
811 for (i = 0; i < port->lanes; i++) {
812 err = phy_power_on(port->phys[i]);
813 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500814 dev_err(dev, "failed to power on PHY#%u: %d\n", i, err);
Thierry Reding6fe7c182015-11-11 18:25:59 +0100815 return err;
816 }
817 }
818
819 return 0;
820}
821
822static int tegra_pcie_port_phy_power_off(struct tegra_pcie_port *port)
823{
824 struct device *dev = port->pcie->dev;
825 unsigned int i;
826 int err;
827
828 for (i = 0; i < port->lanes; i++) {
829 err = phy_power_off(port->phys[i]);
830 if (err < 0) {
831 dev_err(dev, "failed to power off PHY#%u: %d\n", i,
832 err);
833 return err;
834 }
835 }
836
837 return 0;
838}
839
840static int tegra_pcie_phy_power_on(struct tegra_pcie *pcie)
841{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500842 struct device *dev = pcie->dev;
Thierry Redinga7fbae22016-08-15 17:31:31 +0200843 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Reding6fe7c182015-11-11 18:25:59 +0100844 struct tegra_pcie_port *port;
845 int err;
846
847 if (pcie->legacy_phy) {
848 if (pcie->phy)
849 err = phy_power_on(pcie->phy);
850 else
851 err = tegra_pcie_phy_enable(pcie);
852
853 if (err < 0)
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500854 dev_err(dev, "failed to power on PHY: %d\n", err);
Thierry Reding6fe7c182015-11-11 18:25:59 +0100855
856 return err;
857 }
858
859 list_for_each_entry(port, &pcie->ports, list) {
860 err = tegra_pcie_port_phy_power_on(port);
861 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500862 dev_err(dev,
Thierry Reding6fe7c182015-11-11 18:25:59 +0100863 "failed to power on PCIe port %u PHY: %d\n",
864 port->index, err);
865 return err;
866 }
867 }
868
Stephen Warrencf5d31802016-07-25 16:02:21 -0500869 /* Configure the reference clock driver */
Stephen Warrenf8144302016-07-25 16:02:27 -0500870 pads_writel(pcie, soc->pads_refclk_cfg0, PADS_REFCLK_CFG0);
Stephen Warrencf5d31802016-07-25 16:02:21 -0500871
872 if (soc->num_ports > 2)
Stephen Warrenf8144302016-07-25 16:02:27 -0500873 pads_writel(pcie, soc->pads_refclk_cfg1, PADS_REFCLK_CFG1);
Stephen Warrencf5d31802016-07-25 16:02:21 -0500874
Thierry Reding6fe7c182015-11-11 18:25:59 +0100875 return 0;
876}
877
878static int tegra_pcie_phy_power_off(struct tegra_pcie *pcie)
879{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500880 struct device *dev = pcie->dev;
Thierry Reding6fe7c182015-11-11 18:25:59 +0100881 struct tegra_pcie_port *port;
882 int err;
883
884 if (pcie->legacy_phy) {
885 if (pcie->phy)
886 err = phy_power_off(pcie->phy);
887 else
888 err = tegra_pcie_phy_disable(pcie);
889
890 if (err < 0)
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500891 dev_err(dev, "failed to power off PHY: %d\n", err);
Thierry Reding6fe7c182015-11-11 18:25:59 +0100892
893 return err;
894 }
895
896 list_for_each_entry(port, &pcie->ports, list) {
897 err = tegra_pcie_port_phy_power_off(port);
898 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500899 dev_err(dev,
Thierry Reding6fe7c182015-11-11 18:25:59 +0100900 "failed to power off PCIe port %u PHY: %d\n",
901 port->index, err);
902 return err;
903 }
904 }
905
906 return 0;
907}
908
Thierry Reding7f1f0542014-08-26 17:11:38 +0200909static int tegra_pcie_enable_controller(struct tegra_pcie *pcie)
910{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500911 struct device *dev = pcie->dev;
Thierry Redinga7fbae22016-08-15 17:31:31 +0200912 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Reding7f1f0542014-08-26 17:11:38 +0200913 struct tegra_pcie_port *port;
914 unsigned long value;
915 int err;
916
917 /* enable PLL power down */
918 if (pcie->phy) {
919 value = afi_readl(pcie, AFI_PLLE_CONTROL);
920 value &= ~AFI_PLLE_CONTROL_BYPASS_PADS2PLLE_CONTROL;
921 value |= AFI_PLLE_CONTROL_PADS2PLLE_CONTROL_EN;
922 afi_writel(pcie, value, AFI_PLLE_CONTROL);
923 }
924
925 /* power down PCIe slot clock bias pad */
926 if (soc->has_pex_bias_ctrl)
927 afi_writel(pcie, 0, AFI_PEXBIAS_CTRL_0);
928
929 /* configure mode and disable all ports */
930 value = afi_readl(pcie, AFI_PCIE_CONFIG);
931 value &= ~AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_MASK;
932 value |= AFI_PCIE_CONFIG_PCIE_DISABLE_ALL | pcie->xbar_config;
933
934 list_for_each_entry(port, &pcie->ports, list)
935 value &= ~AFI_PCIE_CONFIG_PCIE_DISABLE(port->index);
936
937 afi_writel(pcie, value, AFI_PCIE_CONFIG);
938
939 if (soc->has_gen2) {
940 value = afi_readl(pcie, AFI_FUSE);
941 value &= ~AFI_FUSE_PCIE_T0_GEN2_DIS;
942 afi_writel(pcie, value, AFI_FUSE);
943 } else {
944 value = afi_readl(pcie, AFI_FUSE);
945 value |= AFI_FUSE_PCIE_T0_GEN2_DIS;
946 afi_writel(pcie, value, AFI_FUSE);
947 }
948
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +0530949 if (soc->program_uphy) {
950 err = tegra_pcie_phy_power_on(pcie);
951 if (err < 0) {
952 dev_err(dev, "failed to power on PHY(s): %d\n", err);
953 return err;
954 }
Thierry Reding7f1f0542014-08-26 17:11:38 +0200955 }
956
Thierry Redingd1523b52013-08-09 16:49:19 +0200957 /* take the PCIe interface module out of reset */
Stephen Warren3127a6b2013-11-06 15:56:58 -0700958 reset_control_deassert(pcie->pcie_xrst);
Thierry Redingd1523b52013-08-09 16:49:19 +0200959
960 /* finally enable PCIe */
961 value = afi_readl(pcie, AFI_CONFIGURATION);
962 value |= AFI_CONFIGURATION_EN_FPCI;
963 afi_writel(pcie, value, AFI_CONFIGURATION);
964
965 value = AFI_INTR_EN_INI_SLVERR | AFI_INTR_EN_INI_DECERR |
966 AFI_INTR_EN_TGT_SLVERR | AFI_INTR_EN_TGT_DECERR |
967 AFI_INTR_EN_TGT_WRERR | AFI_INTR_EN_DFPCI_DECERR;
Jay Agarwal94716cd2013-08-09 16:49:24 +0200968
969 if (soc->has_intr_prsnt_sense)
970 value |= AFI_INTR_EN_PRSNT_SENSE;
971
Thierry Redingd1523b52013-08-09 16:49:19 +0200972 afi_writel(pcie, value, AFI_AFI_INTR_ENABLE);
973 afi_writel(pcie, 0xffffffff, AFI_SM_INTR_ENABLE);
974
975 /* don't enable MSI for now, only when needed */
976 afi_writel(pcie, AFI_INTR_MASK_INT_MASK, AFI_INTR_MASK);
977
978 /* disable all exceptions */
979 afi_writel(pcie, 0, AFI_FPCI_ERROR_MASKS);
980
981 return 0;
982}
983
984static void tegra_pcie_power_off(struct tegra_pcie *pcie)
985{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -0500986 struct device *dev = pcie->dev;
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +0530987 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Redingd1523b52013-08-09 16:49:19 +0200988 int err;
989
990 /* TODO: disable and unprepare clocks? */
991
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +0530992 if (soc->program_uphy) {
993 err = tegra_pcie_phy_power_off(pcie);
994 if (err < 0)
995 dev_err(dev, "failed to power off PHY(s): %d\n", err);
996 }
Thierry Reding7f1f0542014-08-26 17:11:38 +0200997
Stephen Warren3127a6b2013-11-06 15:56:58 -0700998 reset_control_assert(pcie->pcie_xrst);
999 reset_control_assert(pcie->afi_rst);
1000 reset_control_assert(pcie->pex_rst);
Thierry Redingd1523b52013-08-09 16:49:19 +02001001
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301002 if (!dev->pm_domain)
1003 tegra_powergate_power_off(TEGRA_POWERGATE_PCIE);
Thierry Redingd1523b52013-08-09 16:49:19 +02001004
Thierry Reding077fb152014-05-28 16:49:13 +02001005 err = regulator_bulk_disable(pcie->num_supplies, pcie->supplies);
Thierry Redingd1523b52013-08-09 16:49:19 +02001006 if (err < 0)
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001007 dev_warn(dev, "failed to disable regulators: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001008}
1009
1010static int tegra_pcie_power_on(struct tegra_pcie *pcie)
1011{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001012 struct device *dev = pcie->dev;
Thierry Redinga7fbae22016-08-15 17:31:31 +02001013 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Redingd1523b52013-08-09 16:49:19 +02001014 int err;
1015
Stephen Warren3127a6b2013-11-06 15:56:58 -07001016 reset_control_assert(pcie->pcie_xrst);
1017 reset_control_assert(pcie->afi_rst);
1018 reset_control_assert(pcie->pex_rst);
Thierry Redingd1523b52013-08-09 16:49:19 +02001019
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301020 if (!dev->pm_domain)
1021 tegra_powergate_power_off(TEGRA_POWERGATE_PCIE);
Thierry Redingd1523b52013-08-09 16:49:19 +02001022
1023 /* enable regulators */
Thierry Reding077fb152014-05-28 16:49:13 +02001024 err = regulator_bulk_enable(pcie->num_supplies, pcie->supplies);
1025 if (err < 0)
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001026 dev_err(dev, "failed to enable regulators: %d\n", err);
Jay Agarwal94716cd2013-08-09 16:49:24 +02001027
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301028 if (dev->pm_domain) {
1029 err = clk_prepare_enable(pcie->pex_clk);
1030 if (err) {
1031 dev_err(dev, "failed to enable PEX clock: %d\n", err);
1032 return err;
1033 }
1034 reset_control_deassert(pcie->pex_rst);
1035 } else {
1036 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_PCIE,
1037 pcie->pex_clk,
1038 pcie->pex_rst);
1039 if (err) {
1040 dev_err(dev, "powerup sequence failed: %d\n", err);
1041 return err;
1042 }
Thierry Redingd1523b52013-08-09 16:49:19 +02001043 }
1044
Stephen Warren3127a6b2013-11-06 15:56:58 -07001045 reset_control_deassert(pcie->afi_rst);
Thierry Redingd1523b52013-08-09 16:49:19 +02001046
1047 err = clk_prepare_enable(pcie->afi_clk);
1048 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001049 dev_err(dev, "failed to enable AFI clock: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001050 return err;
1051 }
1052
Jay Agarwal94716cd2013-08-09 16:49:24 +02001053 if (soc->has_cml_clk) {
1054 err = clk_prepare_enable(pcie->cml_clk);
1055 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001056 dev_err(dev, "failed to enable CML clock: %d\n", err);
Jay Agarwal94716cd2013-08-09 16:49:24 +02001057 return err;
1058 }
1059 }
1060
Thierry Redingd1523b52013-08-09 16:49:19 +02001061 err = clk_prepare_enable(pcie->pll_e);
1062 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001063 dev_err(dev, "failed to enable PLLE clock: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001064 return err;
1065 }
1066
1067 return 0;
1068}
1069
1070static int tegra_pcie_clocks_get(struct tegra_pcie *pcie)
1071{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001072 struct device *dev = pcie->dev;
Thierry Redinga7fbae22016-08-15 17:31:31 +02001073 const struct tegra_pcie_soc *soc = pcie->soc;
Jay Agarwal94716cd2013-08-09 16:49:24 +02001074
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001075 pcie->pex_clk = devm_clk_get(dev, "pex");
Thierry Redingd1523b52013-08-09 16:49:19 +02001076 if (IS_ERR(pcie->pex_clk))
1077 return PTR_ERR(pcie->pex_clk);
1078
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001079 pcie->afi_clk = devm_clk_get(dev, "afi");
Thierry Redingd1523b52013-08-09 16:49:19 +02001080 if (IS_ERR(pcie->afi_clk))
1081 return PTR_ERR(pcie->afi_clk);
1082
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001083 pcie->pll_e = devm_clk_get(dev, "pll_e");
Thierry Redingd1523b52013-08-09 16:49:19 +02001084 if (IS_ERR(pcie->pll_e))
1085 return PTR_ERR(pcie->pll_e);
1086
Jay Agarwal94716cd2013-08-09 16:49:24 +02001087 if (soc->has_cml_clk) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001088 pcie->cml_clk = devm_clk_get(dev, "cml");
Jay Agarwal94716cd2013-08-09 16:49:24 +02001089 if (IS_ERR(pcie->cml_clk))
1090 return PTR_ERR(pcie->cml_clk);
1091 }
1092
Thierry Redingd1523b52013-08-09 16:49:19 +02001093 return 0;
1094}
1095
Stephen Warren3127a6b2013-11-06 15:56:58 -07001096static int tegra_pcie_resets_get(struct tegra_pcie *pcie)
1097{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001098 struct device *dev = pcie->dev;
1099
Philipp Zabel4b9cc2c2017-07-19 17:25:57 +02001100 pcie->pex_rst = devm_reset_control_get_exclusive(dev, "pex");
Stephen Warren3127a6b2013-11-06 15:56:58 -07001101 if (IS_ERR(pcie->pex_rst))
1102 return PTR_ERR(pcie->pex_rst);
1103
Philipp Zabel4b9cc2c2017-07-19 17:25:57 +02001104 pcie->afi_rst = devm_reset_control_get_exclusive(dev, "afi");
Stephen Warren3127a6b2013-11-06 15:56:58 -07001105 if (IS_ERR(pcie->afi_rst))
1106 return PTR_ERR(pcie->afi_rst);
1107
Philipp Zabel4b9cc2c2017-07-19 17:25:57 +02001108 pcie->pcie_xrst = devm_reset_control_get_exclusive(dev, "pcie_x");
Stephen Warren3127a6b2013-11-06 15:56:58 -07001109 if (IS_ERR(pcie->pcie_xrst))
1110 return PTR_ERR(pcie->pcie_xrst);
1111
1112 return 0;
1113}
1114
Thierry Reding6fe7c182015-11-11 18:25:59 +01001115static int tegra_pcie_phys_get_legacy(struct tegra_pcie *pcie)
1116{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001117 struct device *dev = pcie->dev;
Thierry Reding6fe7c182015-11-11 18:25:59 +01001118 int err;
1119
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001120 pcie->phy = devm_phy_optional_get(dev, "pcie");
Thierry Reding6fe7c182015-11-11 18:25:59 +01001121 if (IS_ERR(pcie->phy)) {
1122 err = PTR_ERR(pcie->phy);
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001123 dev_err(dev, "failed to get PHY: %d\n", err);
Thierry Reding6fe7c182015-11-11 18:25:59 +01001124 return err;
1125 }
1126
1127 err = phy_init(pcie->phy);
1128 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001129 dev_err(dev, "failed to initialize PHY: %d\n", err);
Thierry Reding6fe7c182015-11-11 18:25:59 +01001130 return err;
1131 }
1132
1133 pcie->legacy_phy = true;
1134
1135 return 0;
1136}
1137
1138static struct phy *devm_of_phy_optional_get_index(struct device *dev,
1139 struct device_node *np,
1140 const char *consumer,
1141 unsigned int index)
1142{
1143 struct phy *phy;
1144 char *name;
1145
1146 name = kasprintf(GFP_KERNEL, "%s-%u", consumer, index);
1147 if (!name)
1148 return ERR_PTR(-ENOMEM);
1149
1150 phy = devm_of_phy_get(dev, np, name);
1151 kfree(name);
1152
1153 if (IS_ERR(phy) && PTR_ERR(phy) == -ENODEV)
1154 phy = NULL;
1155
1156 return phy;
1157}
1158
1159static int tegra_pcie_port_get_phys(struct tegra_pcie_port *port)
1160{
1161 struct device *dev = port->pcie->dev;
1162 struct phy *phy;
1163 unsigned int i;
1164 int err;
1165
1166 port->phys = devm_kcalloc(dev, sizeof(phy), port->lanes, GFP_KERNEL);
1167 if (!port->phys)
1168 return -ENOMEM;
1169
1170 for (i = 0; i < port->lanes; i++) {
1171 phy = devm_of_phy_optional_get_index(dev, port->np, "pcie", i);
1172 if (IS_ERR(phy)) {
1173 dev_err(dev, "failed to get PHY#%u: %ld\n", i,
1174 PTR_ERR(phy));
1175 return PTR_ERR(phy);
1176 }
1177
1178 err = phy_init(phy);
1179 if (err < 0) {
1180 dev_err(dev, "failed to initialize PHY#%u: %d\n", i,
1181 err);
1182 return err;
1183 }
1184
1185 port->phys[i] = phy;
1186 }
1187
1188 return 0;
1189}
1190
1191static int tegra_pcie_phys_get(struct tegra_pcie *pcie)
1192{
Thierry Redinga7fbae22016-08-15 17:31:31 +02001193 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Reding6fe7c182015-11-11 18:25:59 +01001194 struct device_node *np = pcie->dev->of_node;
1195 struct tegra_pcie_port *port;
1196 int err;
1197
1198 if (!soc->has_gen2 || of_find_property(np, "phys", NULL) != NULL)
1199 return tegra_pcie_phys_get_legacy(pcie);
1200
1201 list_for_each_entry(port, &pcie->ports, list) {
1202 err = tegra_pcie_port_get_phys(port);
1203 if (err < 0)
1204 return err;
1205 }
1206
1207 return 0;
1208}
1209
Thierry Redingd1523b52013-08-09 16:49:19 +02001210static int tegra_pcie_get_resources(struct tegra_pcie *pcie)
1211{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001212 struct device *dev = pcie->dev;
1213 struct platform_device *pdev = to_platform_device(dev);
Thierry Redingd1523b52013-08-09 16:49:19 +02001214 struct resource *pads, *afi, *res;
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301215 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Redingd1523b52013-08-09 16:49:19 +02001216 int err;
1217
1218 err = tegra_pcie_clocks_get(pcie);
1219 if (err) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001220 dev_err(dev, "failed to get clocks: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001221 return err;
1222 }
1223
Stephen Warren3127a6b2013-11-06 15:56:58 -07001224 err = tegra_pcie_resets_get(pcie);
1225 if (err) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001226 dev_err(dev, "failed to get resets: %d\n", err);
Stephen Warren3127a6b2013-11-06 15:56:58 -07001227 return err;
1228 }
1229
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301230 if (soc->program_uphy) {
1231 err = tegra_pcie_phys_get(pcie);
1232 if (err < 0) {
1233 dev_err(dev, "failed to get PHYs: %d\n", err);
1234 return err;
1235 }
Thierry Reding7f1f0542014-08-26 17:11:38 +02001236 }
1237
Thierry Redingd1523b52013-08-09 16:49:19 +02001238 err = tegra_pcie_power_on(pcie);
1239 if (err) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001240 dev_err(dev, "failed to power up: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001241 return err;
1242 }
1243
Thierry Redingd1523b52013-08-09 16:49:19 +02001244 pads = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pads");
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001245 pcie->pads = devm_ioremap_resource(dev, pads);
Julia Lawalldc05ee32013-08-26 11:11:09 +02001246 if (IS_ERR(pcie->pads)) {
1247 err = PTR_ERR(pcie->pads);
Thierry Redingd1523b52013-08-09 16:49:19 +02001248 goto poweroff;
1249 }
1250
1251 afi = platform_get_resource_byname(pdev, IORESOURCE_MEM, "afi");
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001252 pcie->afi = devm_ioremap_resource(dev, afi);
Julia Lawalldc05ee32013-08-26 11:11:09 +02001253 if (IS_ERR(pcie->afi)) {
1254 err = PTR_ERR(pcie->afi);
Thierry Redingd1523b52013-08-09 16:49:19 +02001255 goto poweroff;
1256 }
1257
Julia Lawalldc05ee32013-08-26 11:11:09 +02001258 /* request configuration space, but remap later, on demand */
Thierry Redingd1523b52013-08-09 16:49:19 +02001259 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cs");
1260 if (!res) {
1261 err = -EADDRNOTAVAIL;
1262 goto poweroff;
1263 }
1264
Vidya Sagar1fd92922017-12-20 21:36:07 +01001265 pcie->cs = *res;
1266
1267 /* constrain configuration space to 4 KiB */
1268 pcie->cs.end = pcie->cs.start + SZ_4K - 1;
1269
1270 pcie->cfg = devm_ioremap_resource(dev, &pcie->cs);
1271 if (IS_ERR(pcie->cfg)) {
1272 err = PTR_ERR(pcie->cfg);
Thierry Redingd1523b52013-08-09 16:49:19 +02001273 goto poweroff;
1274 }
1275
1276 /* request interrupt */
1277 err = platform_get_irq_byname(pdev, "intr");
1278 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001279 dev_err(dev, "failed to get IRQ: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001280 goto poweroff;
1281 }
1282
1283 pcie->irq = err;
1284
1285 err = request_irq(pcie->irq, tegra_pcie_isr, IRQF_SHARED, "PCIE", pcie);
1286 if (err) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001287 dev_err(dev, "failed to register IRQ: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001288 goto poweroff;
1289 }
1290
1291 return 0;
1292
1293poweroff:
1294 tegra_pcie_power_off(pcie);
1295 return err;
1296}
1297
1298static int tegra_pcie_put_resources(struct tegra_pcie *pcie)
1299{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001300 struct device *dev = pcie->dev;
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301301 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Reding7f1f0542014-08-26 17:11:38 +02001302 int err;
1303
Thierry Redingd1523b52013-08-09 16:49:19 +02001304 if (pcie->irq > 0)
1305 free_irq(pcie->irq, pcie);
1306
1307 tegra_pcie_power_off(pcie);
Thierry Reding7f1f0542014-08-26 17:11:38 +02001308
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301309 if (soc->program_uphy) {
1310 err = phy_exit(pcie->phy);
1311 if (err < 0)
1312 dev_err(dev, "failed to teardown PHY: %d\n", err);
1313 }
Thierry Reding7f1f0542014-08-26 17:11:38 +02001314
Thierry Redingd1523b52013-08-09 16:49:19 +02001315 return 0;
1316}
1317
1318static int tegra_msi_alloc(struct tegra_msi *chip)
1319{
1320 int msi;
1321
1322 mutex_lock(&chip->lock);
1323
1324 msi = find_first_zero_bit(chip->used, INT_PCI_MSI_NR);
1325 if (msi < INT_PCI_MSI_NR)
1326 set_bit(msi, chip->used);
1327 else
1328 msi = -ENOSPC;
1329
1330 mutex_unlock(&chip->lock);
1331
1332 return msi;
1333}
1334
1335static void tegra_msi_free(struct tegra_msi *chip, unsigned long irq)
1336{
1337 struct device *dev = chip->chip.dev;
1338
1339 mutex_lock(&chip->lock);
1340
1341 if (!test_bit(irq, chip->used))
1342 dev_err(dev, "trying to free unused MSI#%lu\n", irq);
1343 else
1344 clear_bit(irq, chip->used);
1345
1346 mutex_unlock(&chip->lock);
1347}
1348
1349static irqreturn_t tegra_pcie_msi_irq(int irq, void *data)
1350{
1351 struct tegra_pcie *pcie = data;
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001352 struct device *dev = pcie->dev;
Thierry Redingd1523b52013-08-09 16:49:19 +02001353 struct tegra_msi *msi = &pcie->msi;
1354 unsigned int i, processed = 0;
1355
1356 for (i = 0; i < 8; i++) {
1357 unsigned long reg = afi_readl(pcie, AFI_MSI_VEC0 + i * 4);
1358
1359 while (reg) {
1360 unsigned int offset = find_first_bit(&reg, 32);
1361 unsigned int index = i * 32 + offset;
1362 unsigned int irq;
1363
1364 /* clear the interrupt */
1365 afi_writel(pcie, 1 << offset, AFI_MSI_VEC0 + i * 4);
1366
1367 irq = irq_find_mapping(msi->domain, index);
1368 if (irq) {
1369 if (test_bit(index, msi->used))
1370 generic_handle_irq(irq);
1371 else
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001372 dev_info(dev, "unhandled MSI\n");
Thierry Redingd1523b52013-08-09 16:49:19 +02001373 } else {
1374 /*
1375 * that's weird who triggered this?
1376 * just clear it
1377 */
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001378 dev_info(dev, "unexpected MSI\n");
Thierry Redingd1523b52013-08-09 16:49:19 +02001379 }
1380
1381 /* see if there's any more pending in this vector */
1382 reg = afi_readl(pcie, AFI_MSI_VEC0 + i * 4);
1383
1384 processed++;
1385 }
1386 }
1387
1388 return processed > 0 ? IRQ_HANDLED : IRQ_NONE;
1389}
1390
Yijing Wangc2791b82014-11-11 17:45:45 -07001391static int tegra_msi_setup_irq(struct msi_controller *chip,
1392 struct pci_dev *pdev, struct msi_desc *desc)
Thierry Redingd1523b52013-08-09 16:49:19 +02001393{
1394 struct tegra_msi *msi = to_tegra_msi(chip);
1395 struct msi_msg msg;
1396 unsigned int irq;
1397 int hwirq;
1398
1399 hwirq = tegra_msi_alloc(msi);
1400 if (hwirq < 0)
1401 return hwirq;
1402
1403 irq = irq_create_mapping(msi->domain, hwirq);
Jisheng Zhang019fa462014-07-29 09:33:30 +08001404 if (!irq) {
1405 tegra_msi_free(msi, hwirq);
Thierry Redingd1523b52013-08-09 16:49:19 +02001406 return -EINVAL;
Jisheng Zhang019fa462014-07-29 09:33:30 +08001407 }
Thierry Redingd1523b52013-08-09 16:49:19 +02001408
1409 irq_set_msi_desc(irq, desc);
1410
Thierry Redingc0165552017-05-04 22:10:31 +02001411 msg.address_lo = lower_32_bits(msi->phys);
1412 msg.address_hi = upper_32_bits(msi->phys);
Thierry Redingd1523b52013-08-09 16:49:19 +02001413 msg.data = hwirq;
1414
Jiang Liu83a18912014-11-09 23:10:34 +08001415 pci_write_msi_msg(irq, &msg);
Thierry Redingd1523b52013-08-09 16:49:19 +02001416
1417 return 0;
1418}
1419
Yijing Wangc2791b82014-11-11 17:45:45 -07001420static void tegra_msi_teardown_irq(struct msi_controller *chip,
1421 unsigned int irq)
Thierry Redingd1523b52013-08-09 16:49:19 +02001422{
1423 struct tegra_msi *msi = to_tegra_msi(chip);
1424 struct irq_data *d = irq_get_irq_data(irq);
Jisheng Zhang019fa462014-07-29 09:33:30 +08001425 irq_hw_number_t hwirq = irqd_to_hwirq(d);
Thierry Redingd1523b52013-08-09 16:49:19 +02001426
Jisheng Zhang019fa462014-07-29 09:33:30 +08001427 irq_dispose_mapping(irq);
1428 tegra_msi_free(msi, hwirq);
Thierry Redingd1523b52013-08-09 16:49:19 +02001429}
1430
1431static struct irq_chip tegra_msi_irq_chip = {
1432 .name = "Tegra PCIe MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +01001433 .irq_enable = pci_msi_unmask_irq,
1434 .irq_disable = pci_msi_mask_irq,
1435 .irq_mask = pci_msi_mask_irq,
1436 .irq_unmask = pci_msi_unmask_irq,
Thierry Redingd1523b52013-08-09 16:49:19 +02001437};
1438
1439static int tegra_msi_map(struct irq_domain *domain, unsigned int irq,
1440 irq_hw_number_t hwirq)
1441{
1442 irq_set_chip_and_handler(irq, &tegra_msi_irq_chip, handle_simple_irq);
1443 irq_set_chip_data(irq, domain->host_data);
Thierry Redingd1523b52013-08-09 16:49:19 +02001444
Stephen Warrenb4f17372013-05-06 14:19:19 -06001445 tegra_cpuidle_pcie_irqs_in_use();
1446
Thierry Redingd1523b52013-08-09 16:49:19 +02001447 return 0;
1448}
1449
1450static const struct irq_domain_ops msi_domain_ops = {
1451 .map = tegra_msi_map,
1452};
1453
1454static int tegra_pcie_enable_msi(struct tegra_pcie *pcie)
1455{
Arnd Bergmann76f25412016-11-25 11:57:12 +01001456 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1457 struct platform_device *pdev = to_platform_device(pcie->dev);
Thierry Redinga7fbae22016-08-15 17:31:31 +02001458 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Redingd1523b52013-08-09 16:49:19 +02001459 struct tegra_msi *msi = &pcie->msi;
Arnd Bergmann76f25412016-11-25 11:57:12 +01001460 struct device *dev = pcie->dev;
Thierry Redingd1523b52013-08-09 16:49:19 +02001461 int err;
1462 u32 reg;
1463
1464 mutex_init(&msi->lock);
1465
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001466 msi->chip.dev = dev;
Thierry Redingd1523b52013-08-09 16:49:19 +02001467 msi->chip.setup_irq = tegra_msi_setup_irq;
1468 msi->chip.teardown_irq = tegra_msi_teardown_irq;
1469
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001470 msi->domain = irq_domain_add_linear(dev->of_node, INT_PCI_MSI_NR,
Thierry Redingd1523b52013-08-09 16:49:19 +02001471 &msi_domain_ops, &msi->chip);
1472 if (!msi->domain) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001473 dev_err(dev, "failed to create IRQ domain\n");
Thierry Redingd1523b52013-08-09 16:49:19 +02001474 return -ENOMEM;
1475 }
1476
1477 err = platform_get_irq_byname(pdev, "msi");
1478 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001479 dev_err(dev, "failed to get IRQ: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001480 goto err;
1481 }
1482
1483 msi->irq = err;
1484
Grygorii Strashko8ff0ef92015-12-10 21:18:20 +02001485 err = request_irq(msi->irq, tegra_pcie_msi_irq, IRQF_NO_THREAD,
Thierry Redingd1523b52013-08-09 16:49:19 +02001486 tegra_msi_irq_chip.name, pcie);
1487 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001488 dev_err(dev, "failed to request IRQ: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001489 goto err;
1490 }
1491
Thierry Reding8c2b4e32017-10-09 12:29:35 +02001492 /* setup AFI/FPCI range */
1493 msi->pages = __get_free_pages(GFP_KERNEL, 0);
1494 msi->phys = virt_to_phys((void *)msi->pages);
Thierry Redingd1523b52013-08-09 16:49:19 +02001495
Thierry Redingc0165552017-05-04 22:10:31 +02001496 afi_writel(pcie, msi->phys >> soc->msi_base_shift, AFI_MSI_FPCI_BAR_ST);
1497 afi_writel(pcie, msi->phys, AFI_MSI_AXI_BAR_ST);
Thierry Redingd1523b52013-08-09 16:49:19 +02001498 /* this register is in 4K increments */
1499 afi_writel(pcie, 1, AFI_MSI_BAR_SZ);
1500
1501 /* enable all MSI vectors */
1502 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC0);
1503 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC1);
1504 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC2);
1505 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC3);
1506 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC4);
1507 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC5);
1508 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC6);
1509 afi_writel(pcie, 0xffffffff, AFI_MSI_EN_VEC7);
1510
1511 /* and unmask the MSI interrupt */
1512 reg = afi_readl(pcie, AFI_INTR_MASK);
1513 reg |= AFI_INTR_MASK_MSI_MASK;
1514 afi_writel(pcie, reg, AFI_INTR_MASK);
1515
Arnd Bergmann76f25412016-11-25 11:57:12 +01001516 host->msi = &msi->chip;
1517
Thierry Redingd1523b52013-08-09 16:49:19 +02001518 return 0;
1519
1520err:
1521 irq_domain_remove(msi->domain);
1522 return err;
1523}
1524
1525static int tegra_pcie_disable_msi(struct tegra_pcie *pcie)
1526{
1527 struct tegra_msi *msi = &pcie->msi;
1528 unsigned int i, irq;
1529 u32 value;
1530
1531 /* mask the MSI interrupt */
1532 value = afi_readl(pcie, AFI_INTR_MASK);
1533 value &= ~AFI_INTR_MASK_MSI_MASK;
1534 afi_writel(pcie, value, AFI_INTR_MASK);
1535
1536 /* disable all MSI vectors */
1537 afi_writel(pcie, 0, AFI_MSI_EN_VEC0);
1538 afi_writel(pcie, 0, AFI_MSI_EN_VEC1);
1539 afi_writel(pcie, 0, AFI_MSI_EN_VEC2);
1540 afi_writel(pcie, 0, AFI_MSI_EN_VEC3);
1541 afi_writel(pcie, 0, AFI_MSI_EN_VEC4);
1542 afi_writel(pcie, 0, AFI_MSI_EN_VEC5);
1543 afi_writel(pcie, 0, AFI_MSI_EN_VEC6);
1544 afi_writel(pcie, 0, AFI_MSI_EN_VEC7);
1545
Thierry Reding8c2b4e32017-10-09 12:29:35 +02001546 free_pages(msi->pages, 0);
1547
Thierry Redingd1523b52013-08-09 16:49:19 +02001548 if (msi->irq > 0)
1549 free_irq(msi->irq, pcie);
1550
1551 for (i = 0; i < INT_PCI_MSI_NR; i++) {
1552 irq = irq_find_mapping(msi->domain, i);
1553 if (irq > 0)
1554 irq_dispose_mapping(irq);
1555 }
1556
1557 irq_domain_remove(msi->domain);
1558
1559 return 0;
1560}
1561
1562static int tegra_pcie_get_xbar_config(struct tegra_pcie *pcie, u32 lanes,
1563 u32 *xbar)
1564{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001565 struct device *dev = pcie->dev;
1566 struct device_node *np = dev->of_node;
Thierry Redingd1523b52013-08-09 16:49:19 +02001567
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301568 if (of_device_is_compatible(np, "nvidia,tegra186-pcie")) {
1569 switch (lanes) {
1570 case 0x010004:
1571 dev_info(dev, "4x1, 1x1 configuration\n");
1572 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_401;
1573 return 0;
1574
1575 case 0x010102:
1576 dev_info(dev, "2x1, 1X1, 1x1 configuration\n");
1577 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_211;
1578 return 0;
1579
1580 case 0x010101:
1581 dev_info(dev, "1x1, 1x1, 1x1 configuration\n");
1582 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_111;
1583 return 0;
1584
1585 default:
1586 dev_info(dev, "wrong configuration updated in DT, "
1587 "switching to default 2x1, 1x1, 1x1 "
1588 "configuration\n");
1589 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_211;
1590 return 0;
1591 }
1592 } else if (of_device_is_compatible(np, "nvidia,tegra124-pcie") ||
1593 of_device_is_compatible(np, "nvidia,tegra210-pcie")) {
Thierry Reding7f1f0542014-08-26 17:11:38 +02001594 switch (lanes) {
1595 case 0x0000104:
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001596 dev_info(dev, "4x1, 1x1 configuration\n");
Thierry Reding7f1f0542014-08-26 17:11:38 +02001597 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X4_X1;
1598 return 0;
1599
1600 case 0x0000102:
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001601 dev_info(dev, "2x1, 1x1 configuration\n");
Thierry Reding7f1f0542014-08-26 17:11:38 +02001602 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_X2_X1;
1603 return 0;
1604 }
1605 } else if (of_device_is_compatible(np, "nvidia,tegra30-pcie")) {
Jay Agarwal94716cd2013-08-09 16:49:24 +02001606 switch (lanes) {
1607 case 0x00000204:
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001608 dev_info(dev, "4x1, 2x1 configuration\n");
Jay Agarwal94716cd2013-08-09 16:49:24 +02001609 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_420;
1610 return 0;
Thierry Redingd1523b52013-08-09 16:49:19 +02001611
Jay Agarwal94716cd2013-08-09 16:49:24 +02001612 case 0x00020202:
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001613 dev_info(dev, "2x3 configuration\n");
Jay Agarwal94716cd2013-08-09 16:49:24 +02001614 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_222;
1615 return 0;
1616
1617 case 0x00010104:
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001618 dev_info(dev, "4x1, 1x2 configuration\n");
Jay Agarwal94716cd2013-08-09 16:49:24 +02001619 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_411;
1620 return 0;
1621 }
1622 } else if (of_device_is_compatible(np, "nvidia,tegra20-pcie")) {
1623 switch (lanes) {
1624 case 0x00000004:
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001625 dev_info(dev, "single-mode configuration\n");
Jay Agarwal94716cd2013-08-09 16:49:24 +02001626 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_SINGLE;
1627 return 0;
1628
1629 case 0x00000202:
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001630 dev_info(dev, "dual-mode configuration\n");
Jay Agarwal94716cd2013-08-09 16:49:24 +02001631 *xbar = AFI_PCIE_CONFIG_SM2TMS0_XBAR_CONFIG_DUAL;
1632 return 0;
1633 }
Thierry Redingd1523b52013-08-09 16:49:19 +02001634 }
1635
1636 return -EINVAL;
1637}
1638
Thierry Reding077fb152014-05-28 16:49:13 +02001639/*
1640 * Check whether a given set of supplies is available in a device tree node.
1641 * This is used to check whether the new or the legacy device tree bindings
1642 * should be used.
1643 */
1644static bool of_regulator_bulk_available(struct device_node *np,
1645 struct regulator_bulk_data *supplies,
1646 unsigned int num_supplies)
1647{
1648 char property[32];
1649 unsigned int i;
1650
1651 for (i = 0; i < num_supplies; i++) {
1652 snprintf(property, 32, "%s-supply", supplies[i].supply);
1653
1654 if (of_find_property(np, property, NULL) == NULL)
1655 return false;
1656 }
1657
1658 return true;
1659}
1660
1661/*
1662 * Old versions of the device tree binding for this device used a set of power
1663 * supplies that didn't match the hardware inputs. This happened to work for a
1664 * number of cases but is not future proof. However to preserve backwards-
1665 * compatibility with old device trees, this function will try to use the old
1666 * set of supplies.
1667 */
1668static int tegra_pcie_get_legacy_regulators(struct tegra_pcie *pcie)
1669{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001670 struct device *dev = pcie->dev;
1671 struct device_node *np = dev->of_node;
Thierry Reding077fb152014-05-28 16:49:13 +02001672
1673 if (of_device_is_compatible(np, "nvidia,tegra30-pcie"))
1674 pcie->num_supplies = 3;
1675 else if (of_device_is_compatible(np, "nvidia,tegra20-pcie"))
1676 pcie->num_supplies = 2;
1677
1678 if (pcie->num_supplies == 0) {
Rob Herringb63773a2017-07-18 16:43:21 -05001679 dev_err(dev, "device %pOF not supported in legacy mode\n", np);
Thierry Reding077fb152014-05-28 16:49:13 +02001680 return -ENODEV;
1681 }
1682
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001683 pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
Thierry Reding077fb152014-05-28 16:49:13 +02001684 sizeof(*pcie->supplies),
1685 GFP_KERNEL);
1686 if (!pcie->supplies)
1687 return -ENOMEM;
1688
1689 pcie->supplies[0].supply = "pex-clk";
1690 pcie->supplies[1].supply = "vdd";
1691
1692 if (pcie->num_supplies > 2)
1693 pcie->supplies[2].supply = "avdd";
1694
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001695 return devm_regulator_bulk_get(dev, pcie->num_supplies, pcie->supplies);
Thierry Reding077fb152014-05-28 16:49:13 +02001696}
1697
1698/*
1699 * Obtains the list of regulators required for a particular generation of the
1700 * IP block.
1701 *
1702 * This would've been nice to do simply by providing static tables for use
1703 * with the regulator_bulk_*() API, but unfortunately Tegra30 is a bit quirky
1704 * in that it has two pairs or AVDD_PEX and VDD_PEX supplies (PEXA and PEXB)
1705 * and either seems to be optional depending on which ports are being used.
1706 */
1707static int tegra_pcie_get_regulators(struct tegra_pcie *pcie, u32 lane_mask)
1708{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001709 struct device *dev = pcie->dev;
1710 struct device_node *np = dev->of_node;
Thierry Reding077fb152014-05-28 16:49:13 +02001711 unsigned int i = 0;
1712
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05301713 if (of_device_is_compatible(np, "nvidia,tegra186-pcie")) {
1714 pcie->num_supplies = 4;
1715
1716 pcie->supplies = devm_kcalloc(pcie->dev, pcie->num_supplies,
1717 sizeof(*pcie->supplies),
1718 GFP_KERNEL);
1719 if (!pcie->supplies)
1720 return -ENOMEM;
1721
1722 pcie->supplies[i++].supply = "dvdd-pex";
1723 pcie->supplies[i++].supply = "hvdd-pex-pll";
1724 pcie->supplies[i++].supply = "hvdd-pex";
1725 pcie->supplies[i++].supply = "vddio-pexctl-aud";
1726 } else if (of_device_is_compatible(np, "nvidia,tegra210-pcie")) {
Thierry Redingc7a091c2016-11-25 11:57:15 +01001727 pcie->num_supplies = 6;
1728
1729 pcie->supplies = devm_kcalloc(pcie->dev, pcie->num_supplies,
1730 sizeof(*pcie->supplies),
1731 GFP_KERNEL);
1732 if (!pcie->supplies)
1733 return -ENOMEM;
1734
1735 pcie->supplies[i++].supply = "avdd-pll-uerefe";
1736 pcie->supplies[i++].supply = "hvddio-pex";
1737 pcie->supplies[i++].supply = "dvddio-pex";
1738 pcie->supplies[i++].supply = "dvdd-pex-pll";
1739 pcie->supplies[i++].supply = "hvdd-pex-pll-e";
1740 pcie->supplies[i++].supply = "vddio-pex-ctl";
1741 } else if (of_device_is_compatible(np, "nvidia,tegra124-pcie")) {
Thierry Reding7f1f0542014-08-26 17:11:38 +02001742 pcie->num_supplies = 7;
1743
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001744 pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
Thierry Reding7f1f0542014-08-26 17:11:38 +02001745 sizeof(*pcie->supplies),
1746 GFP_KERNEL);
1747 if (!pcie->supplies)
1748 return -ENOMEM;
1749
1750 pcie->supplies[i++].supply = "avddio-pex";
1751 pcie->supplies[i++].supply = "dvddio-pex";
1752 pcie->supplies[i++].supply = "avdd-pex-pll";
1753 pcie->supplies[i++].supply = "hvdd-pex";
1754 pcie->supplies[i++].supply = "hvdd-pex-pll-e";
1755 pcie->supplies[i++].supply = "vddio-pex-ctl";
1756 pcie->supplies[i++].supply = "avdd-pll-erefe";
1757 } else if (of_device_is_compatible(np, "nvidia,tegra30-pcie")) {
Thierry Reding077fb152014-05-28 16:49:13 +02001758 bool need_pexa = false, need_pexb = false;
1759
1760 /* VDD_PEXA and AVDD_PEXA supply lanes 0 to 3 */
1761 if (lane_mask & 0x0f)
1762 need_pexa = true;
1763
1764 /* VDD_PEXB and AVDD_PEXB supply lanes 4 to 5 */
1765 if (lane_mask & 0x30)
1766 need_pexb = true;
1767
1768 pcie->num_supplies = 4 + (need_pexa ? 2 : 0) +
1769 (need_pexb ? 2 : 0);
1770
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001771 pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
Thierry Reding077fb152014-05-28 16:49:13 +02001772 sizeof(*pcie->supplies),
1773 GFP_KERNEL);
1774 if (!pcie->supplies)
1775 return -ENOMEM;
1776
1777 pcie->supplies[i++].supply = "avdd-pex-pll";
1778 pcie->supplies[i++].supply = "hvdd-pex";
1779 pcie->supplies[i++].supply = "vddio-pex-ctl";
1780 pcie->supplies[i++].supply = "avdd-plle";
1781
1782 if (need_pexa) {
1783 pcie->supplies[i++].supply = "avdd-pexa";
1784 pcie->supplies[i++].supply = "vdd-pexa";
1785 }
1786
1787 if (need_pexb) {
1788 pcie->supplies[i++].supply = "avdd-pexb";
1789 pcie->supplies[i++].supply = "vdd-pexb";
1790 }
1791 } else if (of_device_is_compatible(np, "nvidia,tegra20-pcie")) {
1792 pcie->num_supplies = 5;
1793
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001794 pcie->supplies = devm_kcalloc(dev, pcie->num_supplies,
Thierry Reding077fb152014-05-28 16:49:13 +02001795 sizeof(*pcie->supplies),
1796 GFP_KERNEL);
1797 if (!pcie->supplies)
1798 return -ENOMEM;
1799
1800 pcie->supplies[0].supply = "avdd-pex";
1801 pcie->supplies[1].supply = "vdd-pex";
1802 pcie->supplies[2].supply = "avdd-pex-pll";
1803 pcie->supplies[3].supply = "avdd-plle";
1804 pcie->supplies[4].supply = "vddio-pex-clk";
1805 }
1806
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001807 if (of_regulator_bulk_available(dev->of_node, pcie->supplies,
Thierry Reding077fb152014-05-28 16:49:13 +02001808 pcie->num_supplies))
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001809 return devm_regulator_bulk_get(dev, pcie->num_supplies,
Thierry Reding077fb152014-05-28 16:49:13 +02001810 pcie->supplies);
1811
1812 /*
1813 * If not all regulators are available for this new scheme, assume
1814 * that the device tree complies with an older version of the device
1815 * tree binding.
1816 */
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001817 dev_info(dev, "using legacy DT binding for power supplies\n");
Thierry Reding077fb152014-05-28 16:49:13 +02001818
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001819 devm_kfree(dev, pcie->supplies);
Thierry Reding077fb152014-05-28 16:49:13 +02001820 pcie->num_supplies = 0;
1821
1822 return tegra_pcie_get_legacy_regulators(pcie);
1823}
1824
Thierry Redingd1523b52013-08-09 16:49:19 +02001825static int tegra_pcie_parse_dt(struct tegra_pcie *pcie)
1826{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001827 struct device *dev = pcie->dev;
1828 struct device_node *np = dev->of_node, *port;
Thierry Redinga7fbae22016-08-15 17:31:31 +02001829 const struct tegra_pcie_soc *soc = pcie->soc;
Thierry Redingd1523b52013-08-09 16:49:19 +02001830 struct of_pci_range_parser parser;
1831 struct of_pci_range range;
Thierry Reding077fb152014-05-28 16:49:13 +02001832 u32 lanes = 0, mask = 0;
1833 unsigned int lane = 0;
Thierry Redingd1523b52013-08-09 16:49:19 +02001834 struct resource res;
Thierry Redingd1523b52013-08-09 16:49:19 +02001835 int err;
1836
1837 if (of_pci_range_parser_init(&parser, np)) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001838 dev_err(dev, "missing \"ranges\" property\n");
Thierry Redingd1523b52013-08-09 16:49:19 +02001839 return -EINVAL;
1840 }
1841
Thierry Redingd1523b52013-08-09 16:49:19 +02001842 for_each_of_pci_range(&parser, &range) {
Liviu Dudau0b0b0892014-09-29 15:29:25 +01001843 err = of_pci_range_to_resource(&range, np, &res);
1844 if (err < 0)
1845 return err;
Thierry Redingd1523b52013-08-09 16:49:19 +02001846
1847 switch (res.flags & IORESOURCE_TYPE_BITS) {
1848 case IORESOURCE_IO:
Thierry Reding56e75e22016-02-09 15:52:32 +01001849 /* Track the bus -> CPU I/O mapping offset. */
1850 pcie->offset.io = res.start - range.pci_addr;
1851
Thierry Reding51067872014-11-27 09:54:09 +01001852 memcpy(&pcie->pio, &res, sizeof(res));
1853 pcie->pio.name = np->full_name;
1854
1855 /*
1856 * The Tegra PCIe host bridge uses this to program the
1857 * mapping of the I/O space to the physical address,
1858 * so we override the .start and .end fields here that
1859 * of_pci_range_to_resource() converted to I/O space.
1860 * We also set the IORESOURCE_MEM type to clarify that
1861 * the resource is in the physical memory space.
1862 */
1863 pcie->io.start = range.cpu_addr;
1864 pcie->io.end = range.cpu_addr + range.size - 1;
1865 pcie->io.flags = IORESOURCE_MEM;
1866 pcie->io.name = "I/O";
1867
1868 memcpy(&res, &pcie->io, sizeof(res));
Thierry Redingd1523b52013-08-09 16:49:19 +02001869 break;
1870
1871 case IORESOURCE_MEM:
Thierry Reding56e75e22016-02-09 15:52:32 +01001872 /*
1873 * Track the bus -> CPU memory mapping offset. This
1874 * assumes that the prefetchable and non-prefetchable
1875 * regions will be the last of type IORESOURCE_MEM in
1876 * the ranges property.
1877 * */
1878 pcie->offset.mem = res.start - range.pci_addr;
1879
Thierry Redingd1523b52013-08-09 16:49:19 +02001880 if (res.flags & IORESOURCE_PREFETCH) {
1881 memcpy(&pcie->prefetch, &res, sizeof(res));
Thierry Reding41534e52014-08-01 14:15:11 +02001882 pcie->prefetch.name = "prefetchable";
Thierry Redingd1523b52013-08-09 16:49:19 +02001883 } else {
1884 memcpy(&pcie->mem, &res, sizeof(res));
Thierry Reding41534e52014-08-01 14:15:11 +02001885 pcie->mem.name = "non-prefetchable";
Thierry Redingd1523b52013-08-09 16:49:19 +02001886 }
1887 break;
1888 }
1889 }
1890
1891 err = of_pci_parse_bus_range(np, &pcie->busn);
1892 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001893 dev_err(dev, "failed to parse ranges property: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001894 pcie->busn.name = np->name;
1895 pcie->busn.start = 0;
1896 pcie->busn.end = 0xff;
1897 pcie->busn.flags = IORESOURCE_BUS;
1898 }
1899
1900 /* parse root ports */
1901 for_each_child_of_node(np, port) {
1902 struct tegra_pcie_port *rp;
1903 unsigned int index;
1904 u32 value;
1905
1906 err = of_pci_get_devfn(port);
1907 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001908 dev_err(dev, "failed to parse address: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001909 return err;
1910 }
1911
1912 index = PCI_SLOT(err);
1913
Jay Agarwal94716cd2013-08-09 16:49:24 +02001914 if (index < 1 || index > soc->num_ports) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001915 dev_err(dev, "invalid port number: %d\n", index);
Thierry Redingd1523b52013-08-09 16:49:19 +02001916 return -EINVAL;
1917 }
1918
1919 index--;
1920
1921 err = of_property_read_u32(port, "nvidia,num-lanes", &value);
1922 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001923 dev_err(dev, "failed to parse # of lanes: %d\n",
Thierry Redingd1523b52013-08-09 16:49:19 +02001924 err);
1925 return err;
1926 }
1927
1928 if (value > 16) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001929 dev_err(dev, "invalid # of lanes: %u\n", value);
Thierry Redingd1523b52013-08-09 16:49:19 +02001930 return -EINVAL;
1931 }
1932
1933 lanes |= value << (index << 3);
1934
Thierry Reding077fb152014-05-28 16:49:13 +02001935 if (!of_device_is_available(port)) {
1936 lane += value;
Thierry Redingd1523b52013-08-09 16:49:19 +02001937 continue;
Thierry Reding077fb152014-05-28 16:49:13 +02001938 }
1939
1940 mask |= ((1 << value) - 1) << lane;
1941 lane += value;
Thierry Redingd1523b52013-08-09 16:49:19 +02001942
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001943 rp = devm_kzalloc(dev, sizeof(*rp), GFP_KERNEL);
Thierry Redingd1523b52013-08-09 16:49:19 +02001944 if (!rp)
1945 return -ENOMEM;
1946
1947 err = of_address_to_resource(port, 0, &rp->regs);
1948 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001949 dev_err(dev, "failed to parse address: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02001950 return err;
1951 }
1952
1953 INIT_LIST_HEAD(&rp->list);
1954 rp->index = index;
1955 rp->lanes = value;
1956 rp->pcie = pcie;
Thierry Reding6fe7c182015-11-11 18:25:59 +01001957 rp->np = port;
Thierry Redingd1523b52013-08-09 16:49:19 +02001958
Lorenzo Pieralisi3e02dc42017-04-19 17:49:06 +01001959 rp->base = devm_pci_remap_cfg_resource(dev, &rp->regs);
Julia Lawalldc05ee32013-08-26 11:11:09 +02001960 if (IS_ERR(rp->base))
1961 return PTR_ERR(rp->base);
Thierry Redingd1523b52013-08-09 16:49:19 +02001962
1963 list_add_tail(&rp->list, &pcie->ports);
1964 }
1965
1966 err = tegra_pcie_get_xbar_config(pcie, lanes, &pcie->xbar_config);
1967 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001968 dev_err(dev, "invalid lane configuration\n");
Thierry Redingd1523b52013-08-09 16:49:19 +02001969 return err;
1970 }
1971
Thierry Reding077fb152014-05-28 16:49:13 +02001972 err = tegra_pcie_get_regulators(pcie, mask);
1973 if (err < 0)
1974 return err;
1975
Thierry Redingd1523b52013-08-09 16:49:19 +02001976 return 0;
1977}
1978
1979/*
1980 * FIXME: If there are no PCIe cards attached, then calling this function
1981 * can result in the increase of the bootup time as there are big timeout
1982 * loops.
1983 */
1984#define TEGRA_PCIE_LINKUP_TIMEOUT 200 /* up to 1.2 seconds */
1985static bool tegra_pcie_port_check_link(struct tegra_pcie_port *port)
1986{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05001987 struct device *dev = port->pcie->dev;
Thierry Redingd1523b52013-08-09 16:49:19 +02001988 unsigned int retries = 3;
1989 unsigned long value;
1990
Thierry Reding7f1f0542014-08-26 17:11:38 +02001991 /* override presence detection */
1992 value = readl(port->base + RP_PRIV_MISC);
1993 value &= ~RP_PRIV_MISC_PRSNT_MAP_EP_ABSNT;
1994 value |= RP_PRIV_MISC_PRSNT_MAP_EP_PRSNT;
1995 writel(value, port->base + RP_PRIV_MISC);
1996
Thierry Redingd1523b52013-08-09 16:49:19 +02001997 do {
1998 unsigned int timeout = TEGRA_PCIE_LINKUP_TIMEOUT;
1999
2000 do {
2001 value = readl(port->base + RP_VEND_XP);
2002
2003 if (value & RP_VEND_XP_DL_UP)
2004 break;
2005
2006 usleep_range(1000, 2000);
2007 } while (--timeout);
2008
2009 if (!timeout) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002010 dev_err(dev, "link %u down, retrying\n", port->index);
Thierry Redingd1523b52013-08-09 16:49:19 +02002011 goto retry;
2012 }
2013
2014 timeout = TEGRA_PCIE_LINKUP_TIMEOUT;
2015
2016 do {
2017 value = readl(port->base + RP_LINK_CONTROL_STATUS);
2018
2019 if (value & RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE)
2020 return true;
2021
2022 usleep_range(1000, 2000);
2023 } while (--timeout);
2024
2025retry:
2026 tegra_pcie_port_reset(port);
2027 } while (--retries);
2028
2029 return false;
2030}
2031
Arnd Bergmann76f25412016-11-25 11:57:12 +01002032static void tegra_pcie_enable_ports(struct tegra_pcie *pcie)
Thierry Redingd1523b52013-08-09 16:49:19 +02002033{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002034 struct device *dev = pcie->dev;
Thierry Redingd1523b52013-08-09 16:49:19 +02002035 struct tegra_pcie_port *port, *tmp;
Thierry Redingd1523b52013-08-09 16:49:19 +02002036
2037 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002038 dev_info(dev, "probing port %u, using %u lanes\n",
Thierry Redingd1523b52013-08-09 16:49:19 +02002039 port->index, port->lanes);
2040
2041 tegra_pcie_port_enable(port);
2042
2043 if (tegra_pcie_port_check_link(port))
2044 continue;
2045
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002046 dev_info(dev, "link %u down, ignoring\n", port->index);
Thierry Redingd1523b52013-08-09 16:49:19 +02002047
2048 tegra_pcie_port_disable(port);
2049 tegra_pcie_port_free(port);
2050 }
Thierry Redingd1523b52013-08-09 16:49:19 +02002051}
2052
Thierry Redinga7fbae22016-08-15 17:31:31 +02002053static const struct tegra_pcie_soc tegra20_pcie = {
Jay Agarwal94716cd2013-08-09 16:49:24 +02002054 .num_ports = 2,
2055 .msi_base_shift = 0,
2056 .pads_pll_ctl = PADS_PLL_CTL_TEGRA20,
2057 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_DIV10,
Stephen Warrenf8144302016-07-25 16:02:27 -05002058 .pads_refclk_cfg0 = 0xfa5cfa5c,
Jay Agarwal94716cd2013-08-09 16:49:24 +02002059 .has_pex_clkreq_en = false,
2060 .has_pex_bias_ctrl = false,
2061 .has_intr_prsnt_sense = false,
Jay Agarwal94716cd2013-08-09 16:49:24 +02002062 .has_cml_clk = false,
Thierry Reding7f1f0542014-08-26 17:11:38 +02002063 .has_gen2 = false,
Thierry Reding76245ca2016-11-25 11:57:14 +01002064 .force_pca_enable = false,
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05302065 .program_uphy = true,
Jay Agarwal94716cd2013-08-09 16:49:24 +02002066};
2067
Thierry Redinga7fbae22016-08-15 17:31:31 +02002068static const struct tegra_pcie_soc tegra30_pcie = {
Jay Agarwal94716cd2013-08-09 16:49:24 +02002069 .num_ports = 3,
2070 .msi_base_shift = 8,
2071 .pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2072 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
Stephen Warrenf8144302016-07-25 16:02:27 -05002073 .pads_refclk_cfg0 = 0xfa5cfa5c,
2074 .pads_refclk_cfg1 = 0xfa5cfa5c,
Jay Agarwal94716cd2013-08-09 16:49:24 +02002075 .has_pex_clkreq_en = true,
2076 .has_pex_bias_ctrl = true,
2077 .has_intr_prsnt_sense = true,
Jay Agarwal94716cd2013-08-09 16:49:24 +02002078 .has_cml_clk = true,
Thierry Reding7f1f0542014-08-26 17:11:38 +02002079 .has_gen2 = false,
Thierry Reding76245ca2016-11-25 11:57:14 +01002080 .force_pca_enable = false,
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05302081 .program_uphy = true,
Thierry Reding7f1f0542014-08-26 17:11:38 +02002082};
2083
Thierry Redinga7fbae22016-08-15 17:31:31 +02002084static const struct tegra_pcie_soc tegra124_pcie = {
Thierry Reding7f1f0542014-08-26 17:11:38 +02002085 .num_ports = 2,
2086 .msi_base_shift = 8,
2087 .pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2088 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
Stephen Warrenf8144302016-07-25 16:02:27 -05002089 .pads_refclk_cfg0 = 0x44ac44ac,
Thierry Reding7f1f0542014-08-26 17:11:38 +02002090 .has_pex_clkreq_en = true,
2091 .has_pex_bias_ctrl = true,
2092 .has_intr_prsnt_sense = true,
2093 .has_cml_clk = true,
2094 .has_gen2 = true,
Thierry Reding76245ca2016-11-25 11:57:14 +01002095 .force_pca_enable = false,
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05302096 .program_uphy = true,
Jay Agarwal94716cd2013-08-09 16:49:24 +02002097};
2098
Thierry Redingc7a091c2016-11-25 11:57:15 +01002099static const struct tegra_pcie_soc tegra210_pcie = {
2100 .num_ports = 2,
2101 .msi_base_shift = 8,
2102 .pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2103 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
2104 .pads_refclk_cfg0 = 0x90b890b8,
2105 .has_pex_clkreq_en = true,
2106 .has_pex_bias_ctrl = true,
2107 .has_intr_prsnt_sense = true,
2108 .has_cml_clk = true,
2109 .has_gen2 = true,
2110 .force_pca_enable = true,
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05302111 .program_uphy = true,
2112};
2113
2114static const struct tegra_pcie_soc tegra186_pcie = {
2115 .num_ports = 3,
2116 .msi_base_shift = 8,
2117 .pads_pll_ctl = PADS_PLL_CTL_TEGRA30,
2118 .tx_ref_sel = PADS_PLL_CTL_TXCLKREF_BUF_EN,
2119 .pads_refclk_cfg0 = 0x80b880b8,
2120 .pads_refclk_cfg1 = 0x000480b8,
2121 .has_pex_clkreq_en = true,
2122 .has_pex_bias_ctrl = true,
2123 .has_intr_prsnt_sense = true,
2124 .has_cml_clk = false,
2125 .has_gen2 = true,
2126 .force_pca_enable = false,
2127 .program_uphy = false,
Thierry Redingc7a091c2016-11-25 11:57:15 +01002128};
2129
Jay Agarwal94716cd2013-08-09 16:49:24 +02002130static const struct of_device_id tegra_pcie_of_match[] = {
Manikanta Maddireddy9cea5132017-09-27 17:28:35 +05302131 { .compatible = "nvidia,tegra186-pcie", .data = &tegra186_pcie },
Thierry Redingc7a091c2016-11-25 11:57:15 +01002132 { .compatible = "nvidia,tegra210-pcie", .data = &tegra210_pcie },
Thierry Redinga7fbae22016-08-15 17:31:31 +02002133 { .compatible = "nvidia,tegra124-pcie", .data = &tegra124_pcie },
2134 { .compatible = "nvidia,tegra30-pcie", .data = &tegra30_pcie },
2135 { .compatible = "nvidia,tegra20-pcie", .data = &tegra20_pcie },
Jay Agarwal94716cd2013-08-09 16:49:24 +02002136 { },
2137};
Jay Agarwal94716cd2013-08-09 16:49:24 +02002138
Thierry Reding2cb989f2014-07-22 12:30:46 -06002139static void *tegra_pcie_ports_seq_start(struct seq_file *s, loff_t *pos)
2140{
2141 struct tegra_pcie *pcie = s->private;
2142
2143 if (list_empty(&pcie->ports))
2144 return NULL;
2145
2146 seq_printf(s, "Index Status\n");
2147
2148 return seq_list_start(&pcie->ports, *pos);
2149}
2150
2151static void *tegra_pcie_ports_seq_next(struct seq_file *s, void *v, loff_t *pos)
2152{
2153 struct tegra_pcie *pcie = s->private;
2154
2155 return seq_list_next(v, &pcie->ports, pos);
2156}
2157
2158static void tegra_pcie_ports_seq_stop(struct seq_file *s, void *v)
2159{
2160}
2161
2162static int tegra_pcie_ports_seq_show(struct seq_file *s, void *v)
2163{
2164 bool up = false, active = false;
2165 struct tegra_pcie_port *port;
2166 unsigned int value;
2167
2168 port = list_entry(v, struct tegra_pcie_port, list);
2169
2170 value = readl(port->base + RP_VEND_XP);
2171
2172 if (value & RP_VEND_XP_DL_UP)
2173 up = true;
2174
2175 value = readl(port->base + RP_LINK_CONTROL_STATUS);
2176
2177 if (value & RP_LINK_CONTROL_STATUS_DL_LINK_ACTIVE)
2178 active = true;
2179
2180 seq_printf(s, "%2u ", port->index);
2181
2182 if (up)
2183 seq_printf(s, "up");
2184
2185 if (active) {
2186 if (up)
2187 seq_printf(s, ", ");
2188
2189 seq_printf(s, "active");
2190 }
2191
2192 seq_printf(s, "\n");
2193 return 0;
2194}
2195
2196static const struct seq_operations tegra_pcie_ports_seq_ops = {
2197 .start = tegra_pcie_ports_seq_start,
2198 .next = tegra_pcie_ports_seq_next,
2199 .stop = tegra_pcie_ports_seq_stop,
2200 .show = tegra_pcie_ports_seq_show,
2201};
2202
2203static int tegra_pcie_ports_open(struct inode *inode, struct file *file)
2204{
2205 struct tegra_pcie *pcie = inode->i_private;
2206 struct seq_file *s;
2207 int err;
2208
2209 err = seq_open(file, &tegra_pcie_ports_seq_ops);
2210 if (err)
2211 return err;
2212
2213 s = file->private_data;
2214 s->private = pcie;
2215
2216 return 0;
2217}
2218
2219static const struct file_operations tegra_pcie_ports_ops = {
2220 .owner = THIS_MODULE,
2221 .open = tegra_pcie_ports_open,
2222 .read = seq_read,
2223 .llseek = seq_lseek,
2224 .release = seq_release,
2225};
2226
2227static int tegra_pcie_debugfs_init(struct tegra_pcie *pcie)
2228{
2229 struct dentry *file;
2230
2231 pcie->debugfs = debugfs_create_dir("pcie", NULL);
2232 if (!pcie->debugfs)
2233 return -ENOMEM;
2234
2235 file = debugfs_create_file("ports", S_IFREG | S_IRUGO, pcie->debugfs,
2236 pcie, &tegra_pcie_ports_ops);
2237 if (!file)
2238 goto remove;
2239
2240 return 0;
2241
2242remove:
2243 debugfs_remove_recursive(pcie->debugfs);
2244 pcie->debugfs = NULL;
2245 return -ENOMEM;
2246}
2247
Thierry Redingd1523b52013-08-09 16:49:19 +02002248static int tegra_pcie_probe(struct platform_device *pdev)
2249{
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002250 struct device *dev = &pdev->dev;
Arnd Bergmann76f25412016-11-25 11:57:12 +01002251 struct pci_host_bridge *host;
Thierry Redingd1523b52013-08-09 16:49:19 +02002252 struct tegra_pcie *pcie;
Arnd Bergmann76f25412016-11-25 11:57:12 +01002253 struct pci_bus *child;
Thierry Redingd1523b52013-08-09 16:49:19 +02002254 int err;
2255
Lorenzo Pieralisi792abc62017-06-28 15:13:54 -05002256 host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
Arnd Bergmann76f25412016-11-25 11:57:12 +01002257 if (!host)
Thierry Redingd1523b52013-08-09 16:49:19 +02002258 return -ENOMEM;
2259
Arnd Bergmann76f25412016-11-25 11:57:12 +01002260 pcie = pci_host_bridge_priv(host);
2261
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002262 pcie->soc = of_device_get_match_data(dev);
Thierry Redingd1523b52013-08-09 16:49:19 +02002263 INIT_LIST_HEAD(&pcie->ports);
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002264 pcie->dev = dev;
Thierry Redingd1523b52013-08-09 16:49:19 +02002265
2266 err = tegra_pcie_parse_dt(pcie);
2267 if (err < 0)
2268 return err;
2269
Thierry Redingd1523b52013-08-09 16:49:19 +02002270 err = tegra_pcie_get_resources(pcie);
2271 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002272 dev_err(dev, "failed to request resources: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02002273 return err;
2274 }
2275
2276 err = tegra_pcie_enable_controller(pcie);
2277 if (err)
2278 goto put_resources;
2279
Arnd Bergmann76f25412016-11-25 11:57:12 +01002280 err = tegra_pcie_request_resources(pcie);
2281 if (err)
2282 goto put_resources;
2283
Thierry Redingd1523b52013-08-09 16:49:19 +02002284 /* setup the AFI address translations */
2285 tegra_pcie_setup_translations(pcie);
2286
2287 if (IS_ENABLED(CONFIG_PCI_MSI)) {
2288 err = tegra_pcie_enable_msi(pcie);
2289 if (err < 0) {
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002290 dev_err(dev, "failed to enable MSI support: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02002291 goto put_resources;
2292 }
2293 }
2294
Arnd Bergmann76f25412016-11-25 11:57:12 +01002295 tegra_pcie_enable_ports(pcie);
2296
2297 pci_add_flags(PCI_REASSIGN_ALL_RSRC | PCI_REASSIGN_ALL_BUS);
2298 host->busnr = pcie->busn.start;
2299 host->dev.parent = &pdev->dev;
2300 host->ops = &tegra_pcie_ops;
Lorenzo Pieralisidd5fcce2017-06-28 15:14:05 -05002301 host->map_irq = tegra_pcie_map_irq;
2302 host->swizzle_irq = pci_common_swizzle;
Arnd Bergmann76f25412016-11-25 11:57:12 +01002303
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -05002304 err = pci_scan_root_bus_bridge(host);
Thierry Redingd1523b52013-08-09 16:49:19 +02002305 if (err < 0) {
Arnd Bergmann76f25412016-11-25 11:57:12 +01002306 dev_err(dev, "failed to register host: %d\n", err);
Thierry Redingd1523b52013-08-09 16:49:19 +02002307 goto disable_msi;
2308 }
2309
Arnd Bergmann76f25412016-11-25 11:57:12 +01002310 pci_bus_size_bridges(host->bus);
2311 pci_bus_assign_resources(host->bus);
2312
2313 list_for_each_entry(child, &host->bus->children, node)
2314 pcie_bus_configure_settings(child);
2315
2316 pci_bus_add_devices(host->bus);
2317
Thierry Reding2cb989f2014-07-22 12:30:46 -06002318 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
2319 err = tegra_pcie_debugfs_init(pcie);
2320 if (err < 0)
Bjorn Helgaasa581fa92016-10-06 13:43:04 -05002321 dev_err(dev, "failed to setup debugfs: %d\n", err);
Thierry Reding2cb989f2014-07-22 12:30:46 -06002322 }
2323
Thierry Redingd1523b52013-08-09 16:49:19 +02002324 return 0;
2325
2326disable_msi:
2327 if (IS_ENABLED(CONFIG_PCI_MSI))
2328 tegra_pcie_disable_msi(pcie);
2329put_resources:
2330 tegra_pcie_put_resources(pcie);
2331 return err;
2332}
2333
Thierry Redingd1523b52013-08-09 16:49:19 +02002334static struct platform_driver tegra_pcie_driver = {
2335 .driver = {
2336 .name = "tegra-pcie",
Thierry Redingd1523b52013-08-09 16:49:19 +02002337 .of_match_table = tegra_pcie_of_match,
2338 .suppress_bind_attrs = true,
2339 },
2340 .probe = tegra_pcie_probe,
2341};
Paul Gortmakerad183272016-07-02 19:13:31 -04002342builtin_platform_driver(tegra_pcie_driver);