blob: d9e06e751523723247623a2b9a26cee31789e3d5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Kristian Høgsberg112b7152009-01-04 16:55:33 -050041static struct drm_driver driver;
42
Antti Koskipaaa57c7742014-02-04 14:22:24 +020043#define GEN_DEFAULT_PIPEOFFSETS \
44 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
45 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
46 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
47 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
48 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET }, \
49 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030052#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
57 .dpll_offsets = { DPLL_A_OFFSET, DPLL_B_OFFSET, \
58 CHV_DPLL_C_OFFSET }, \
59 .dpll_md_offsets = { DPLL_A_MD_OFFSET, DPLL_B_MD_OFFSET, \
60 CHV_DPLL_C_MD_OFFSET }, \
61 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
62 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020063
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030064#define CURSOR_OFFSETS \
65 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
66
67#define IVB_CURSOR_OFFSETS \
68 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
69
Tobias Klauser9a7e8492010-05-20 10:33:46 +020070static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070071 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010072 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070073 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020074 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030075 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050076};
77
Tobias Klauser9a7e8492010-05-20 10:33:46 +020078static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070079 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010080 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070081 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020082 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030083 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050084};
85
Tobias Klauser9a7e8492010-05-20 10:33:46 +020086static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070087 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040088 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010089 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020090 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070091 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020092 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030093 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050094};
95
Tobias Klauser9a7e8492010-05-20 10:33:46 +020096static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070097 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010098 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070099 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200100 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300101 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500102};
103
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200104static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700105 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100106 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700107 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200108 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300109 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500110};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200111static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700112 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500113 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100114 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100115 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200116 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700117 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200118 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300119 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500120};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200121static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700122 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100123 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700124 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200125 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300126 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500127};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200128static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700129 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500130 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100131 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100132 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200133 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700134 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200135 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300136 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700140 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100141 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100142 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700143 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200144 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300145 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500146};
147
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200148static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700149 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000150 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100152 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700153 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200154 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300155 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500156};
157
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100160 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100161 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700162 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200163 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300164 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500165};
166
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200167static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700168 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100169 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700170 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200171 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300172 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500173};
174
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200175static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700176 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000177 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100178 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100179 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700180 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200181 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300182 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500183};
184
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200185static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700186 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100187 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100188 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200189 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300190 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500191};
192
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200193static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700194 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200195 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700196 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200197 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300198 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199};
200
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200201static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700202 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000203 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700204 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700205 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200206 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300207 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500208};
209
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200210static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700211 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100212 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200213 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700214 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200215 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200216 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300217 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800218};
219
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200220static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700221 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100222 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800223 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700224 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200225 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200226 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300227 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800228};
229
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700230#define GEN7_FEATURES \
231 .gen = 7, .num_pipes = 3, \
232 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200233 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700234 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700235 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700236
Jesse Barnesc76b6152011-04-28 14:32:07 -0700237static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700238 GEN7_FEATURES,
239 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200240 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300241 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700242};
243
244static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700245 GEN7_FEATURES,
246 .is_ivybridge = 1,
247 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200248 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300249 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700250};
251
Ben Widawsky999bcde2013-04-05 13:12:45 -0700252static const struct intel_device_info intel_ivybridge_q_info = {
253 GEN7_FEATURES,
254 .is_ivybridge = 1,
255 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200256 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300257 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700258};
259
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700260static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700261 GEN7_FEATURES,
262 .is_mobile = 1,
263 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700264 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200265 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200266 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700267 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200268 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300269 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700270};
271
272static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700273 GEN7_FEATURES,
274 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700275 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200276 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200277 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700278 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200279 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300280 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700281};
282
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300283static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700284 GEN7_FEATURES,
285 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100286 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100287 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700288 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200289 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300290 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300291};
292
293static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700294 GEN7_FEATURES,
295 .is_haswell = 1,
296 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100297 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100298 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700299 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200300 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300301 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500302};
303
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800304static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700305 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800306 .need_gfx_hws = 1, .has_hotplug = 1,
307 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
308 .has_llc = 1,
309 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800310 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200311 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300312 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800313};
314
315static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700316 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800317 .need_gfx_hws = 1, .has_hotplug = 1,
318 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
319 .has_llc = 1,
320 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800321 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200322 GEN_DEFAULT_PIPEOFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800323};
324
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800325static const struct intel_device_info intel_broadwell_gt3d_info = {
326 .gen = 8, .num_pipes = 3,
327 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800328 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800329 .has_llc = 1,
330 .has_ddi = 1,
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
333};
334
335static const struct intel_device_info intel_broadwell_gt3m_info = {
336 .gen = 8, .is_mobile = 1, .num_pipes = 3,
337 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800338 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800339 .has_llc = 1,
340 .has_ddi = 1,
341 .has_fbc = 1,
342 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300343 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800344};
345
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300346static const struct intel_device_info intel_cherryview_info = {
347 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300348 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300349 .need_gfx_hws = 1, .has_hotplug = 1,
350 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
351 .is_valleyview = 1,
352 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300353 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300354 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300355};
356
Jesse Barnesa0a18072013-07-26 13:32:51 -0700357/*
358 * Make sure any device matches here are from most specific to most
359 * general. For example, since the Quanta match is based on the subsystem
360 * and subvendor IDs, we need it to come before the more general IVB
361 * PCI ID matches, otherwise we'll use the wrong info struct above.
362 */
363#define INTEL_PCI_IDS \
364 INTEL_I830_IDS(&intel_i830_info), \
365 INTEL_I845G_IDS(&intel_845g_info), \
366 INTEL_I85X_IDS(&intel_i85x_info), \
367 INTEL_I865G_IDS(&intel_i865g_info), \
368 INTEL_I915G_IDS(&intel_i915g_info), \
369 INTEL_I915GM_IDS(&intel_i915gm_info), \
370 INTEL_I945G_IDS(&intel_i945g_info), \
371 INTEL_I945GM_IDS(&intel_i945gm_info), \
372 INTEL_I965G_IDS(&intel_i965g_info), \
373 INTEL_G33_IDS(&intel_g33_info), \
374 INTEL_I965GM_IDS(&intel_i965gm_info), \
375 INTEL_GM45_IDS(&intel_gm45_info), \
376 INTEL_G45_IDS(&intel_g45_info), \
377 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
378 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
379 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
380 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
381 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
382 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
383 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
384 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
385 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
386 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
387 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800388 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800389 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
390 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
391 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300392 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
393 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700394
Chris Wilson6103da02010-07-05 18:01:47 +0100395static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700396 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500397 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398};
399
Jesse Barnes79e53942008-11-07 14:24:08 -0800400#if defined(CONFIG_DRM_I915_KMS)
401MODULE_DEVICE_TABLE(pci, pciidlist);
402#endif
403
Akshay Joshi0206e352011-08-16 15:34:10 -0400404void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800405{
406 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200407 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800408
Ben Widawskyce1bb322013-04-05 13:12:44 -0700409 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
410 * (which really amounts to a PCH but no South Display).
411 */
412 if (INTEL_INFO(dev)->num_pipes == 0) {
413 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700414 return;
415 }
416
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800417 /*
418 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
419 * make graphics device passthrough work easy for VMM, that only
420 * need to expose ISA bridge to let driver know the real hardware
421 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800422 *
423 * In some virtualized environments (e.g. XEN), there is irrelevant
424 * ISA bridge in the system. To work reliably, we should scan trhough
425 * all the ISA bridge devices and check for the first match, instead
426 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800427 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200428 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800429 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200430 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200431 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800432
Jesse Barnes90711d52011-04-28 14:48:02 -0700433 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
434 dev_priv->pch_type = PCH_IBX;
435 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100436 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700437 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800438 dev_priv->pch_type = PCH_CPT;
439 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100440 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700441 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
442 /* PantherPoint is CPT compatible */
443 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300444 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100445 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300446 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
447 dev_priv->pch_type = PCH_LPT;
448 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100449 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300450 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700451 } else if (IS_BROADWELL(dev)) {
452 dev_priv->pch_type = PCH_LPT;
453 dev_priv->pch_id =
454 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
455 DRM_DEBUG_KMS("This is Broadwell, assuming "
456 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800457 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
458 dev_priv->pch_type = PCH_LPT;
459 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
460 WARN_ON(!IS_HASWELL(dev));
461 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200462 } else
463 continue;
464
Rui Guo6a9c4b32013-06-19 21:10:23 +0800465 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800466 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800467 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800468 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200469 DRM_DEBUG_KMS("No PCH found.\n");
470
471 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800472}
473
Ben Widawsky2911a352012-04-05 14:47:36 -0700474bool i915_semaphore_is_enabled(struct drm_device *dev)
475{
476 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100477 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700478
Jani Nikulad330a952014-01-21 11:24:25 +0200479 if (i915.semaphores >= 0)
480 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700481
Jani Nikulac923fac2014-03-05 14:17:28 +0200482 /* Until we get further testing... */
483 if (IS_GEN8(dev))
484 return false;
485
Daniel Vetter59de3292012-04-02 20:48:43 +0200486#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700487 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200488 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
489 return false;
490#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700491
Daniel Vettera08acaf2013-12-17 09:56:53 +0100492 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700493}
494
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100495static int i915_drm_freeze(struct drm_device *dev)
496{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100497 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700498 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100499
Paulo Zanoni8a187452013-12-06 20:32:13 -0200500 intel_runtime_pm_get(dev_priv);
501
Zhang Ruib8efb172013-02-05 15:41:53 +0800502 /* ignore lid events during suspend */
503 mutex_lock(&dev_priv->modeset_restore_lock);
504 dev_priv->modeset_restore = MODESET_SUSPENDED;
505 mutex_unlock(&dev_priv->modeset_restore_lock);
506
Paulo Zanonic67a4702013-08-19 13:18:09 -0300507 /* We do a lot of poking in a lot of registers, make sure they work
508 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200509 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200510
Dave Airlie5bcf7192010-12-07 09:20:40 +1000511 drm_kms_helper_poll_disable(dev);
512
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100513 pci_save_state(dev->pdev);
514
515 /* If KMS is active, we do the leavevt stuff here */
516 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200517 int error;
518
Chris Wilson45c5f202013-10-16 11:50:01 +0100519 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100520 if (error) {
521 dev_err(&dev->pdev->dev,
522 "GEM idle failed, resume might fail\n");
523 return error;
524 }
Daniel Vettera261b242012-07-26 19:21:47 +0200525
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700526 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
527
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100528 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100529 dev_priv->enable_hotplug_processing = false;
Jesse Barnes24576d22013-03-26 09:25:45 -0700530 /*
531 * Disable CRTCs directly since we want to preserve sw state
532 * for _thaw.
533 */
Jesse Barnes7c063c72013-11-26 09:13:41 -0800534 mutex_lock(&dev->mode_config.mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100535 for_each_crtc(dev, crtc)
Jesse Barnes24576d22013-03-26 09:25:45 -0700536 dev_priv->display.crtc_disable(crtc);
Jesse Barnes7c063c72013-11-26 09:13:41 -0800537 mutex_unlock(&dev->mode_config.mutex);
Imre Deak7d708ee2013-04-17 14:04:50 +0300538
539 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100540 }
541
Ben Widawsky828c7902013-10-16 09:21:30 -0700542 i915_gem_suspend_gtt_mappings(dev);
543
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100544 i915_save_state(dev);
545
Chris Wilson44834a62010-08-19 16:09:23 +0100546 intel_opregion_fini(dev);
Chris Wilson28d85cd2014-03-13 11:05:02 +0000547 intel_uncore_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100548
Dave Airlie3fa016a2012-03-28 10:48:49 +0100549 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100550 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100551 console_unlock();
552
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200553 dev_priv->suspend_count++;
554
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100555 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100556}
557
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000558int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100559{
560 int error;
561
562 if (!dev || !dev->dev_private) {
563 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700564 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000565 return -ENODEV;
566 }
567
Dave Airlieb932ccb2008-02-20 10:02:20 +1000568 if (state.event == PM_EVENT_PRETHAW)
569 return 0;
570
Dave Airlie5bcf7192010-12-07 09:20:40 +1000571
572 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
573 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100574
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100575 error = i915_drm_freeze(dev);
576 if (error)
577 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000578
Dave Airlieb932ccb2008-02-20 10:02:20 +1000579 if (state.event == PM_EVENT_SUSPEND) {
580 /* Shut down the device */
581 pci_disable_device(dev->pdev);
582 pci_set_power_state(dev->pdev, PCI_D3hot);
583 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000584
585 return 0;
586}
587
Jesse Barnes073f34d2012-11-02 11:13:59 -0700588void intel_console_resume(struct work_struct *work)
589{
590 struct drm_i915_private *dev_priv =
591 container_of(work, struct drm_i915_private,
592 console_resume_work);
593 struct drm_device *dev = dev_priv->dev;
594
595 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100596 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700597 console_unlock();
598}
599
Imre Deak76c4b252014-04-01 19:55:22 +0300600static int i915_drm_thaw_early(struct drm_device *dev)
601{
602 struct drm_i915_private *dev_priv = dev->dev_private;
603
604 intel_uncore_early_sanitize(dev);
605 intel_uncore_sanitize(dev);
606 intel_power_domains_init_hw(dev_priv);
607
608 return 0;
609}
610
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300611static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000612{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800613 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100614
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300615 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
616 restore_gtt_mappings) {
617 mutex_lock(&dev->struct_mutex);
618 i915_gem_restore_gtt_mappings(dev);
619 mutex_unlock(&dev->struct_mutex);
620 }
621
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100622 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100623 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100624
Jesse Barnes5669fca2009-02-17 15:13:31 -0800625 /* KMS EnterVT equivalent */
626 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200627 intel_init_pch_refclk(dev);
Daniel Vetter754970e2014-01-16 22:28:44 +0100628 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100629
Jesse Barnes5669fca2009-02-17 15:13:31 -0800630 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100631 if (i915_gem_init_hw(dev)) {
632 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
633 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
634 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800635 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800636
Daniel Vetter15239092013-03-05 09:50:58 +0100637 /* We need working interrupts for modeset enabling ... */
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100638 drm_irq_install(dev, dev->pdev->irq);
Daniel Vetter15239092013-03-05 09:50:58 +0100639
Chris Wilson1833b132012-05-09 11:56:28 +0100640 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700641
642 drm_modeset_lock_all(dev);
643 intel_modeset_setup_hw_state(dev, true);
644 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100645
646 /*
647 * ... but also need to make sure that hotplug processing
648 * doesn't cause havoc. Like in the driver load code we don't
649 * bother with the tiny race here where we might loose hotplug
650 * notifications.
651 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100652 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100653 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700654 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700655 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800656 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800657
Chris Wilson44834a62010-08-19 16:09:23 +0100658 intel_opregion_init(dev);
659
Jesse Barnes073f34d2012-11-02 11:13:59 -0700660 /*
661 * The console lock can be pretty contented on resume due
662 * to all the printk activity. Try to keep it out of the hot
663 * path of resume if possible.
664 */
665 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100666 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700667 console_unlock();
668 } else {
669 schedule_work(&dev_priv->console_resume_work);
670 }
671
Zhang Ruib8efb172013-02-05 15:41:53 +0800672 mutex_lock(&dev_priv->modeset_restore_lock);
673 dev_priv->modeset_restore = MODESET_DONE;
674 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200675
676 intel_runtime_pm_put(dev_priv);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100677 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100678}
679
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700680static int i915_drm_thaw(struct drm_device *dev)
681{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100682 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700683 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700684
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300685 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100686}
687
Imre Deak76c4b252014-04-01 19:55:22 +0300688static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100689{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000690 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
691 return 0;
692
Imre Deak76c4b252014-04-01 19:55:22 +0300693 /*
694 * We have a resume ordering issue with the snd-hda driver also
695 * requiring our device to be power up. Due to the lack of a
696 * parent/child relationship we currently solve this with an early
697 * resume hook.
698 *
699 * FIXME: This should be solved with a special hdmi sink device or
700 * similar so that power domains can be employed.
701 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100702 if (pci_enable_device(dev->pdev))
703 return -EIO;
704
705 pci_set_master(dev->pdev);
706
Imre Deak76c4b252014-04-01 19:55:22 +0300707 return i915_drm_thaw_early(dev);
708}
709
710int i915_resume(struct drm_device *dev)
711{
712 struct drm_i915_private *dev_priv = dev->dev_private;
713 int ret;
714
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700715 /*
716 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300717 * earlier) need to restore the GTT mappings since the BIOS might clear
718 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700719 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300720 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100721 if (ret)
722 return ret;
723
724 drm_kms_helper_poll_enable(dev);
725 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000726}
727
Imre Deak76c4b252014-04-01 19:55:22 +0300728static int i915_resume_legacy(struct drm_device *dev)
729{
730 i915_resume_early(dev);
731 i915_resume(dev);
732
733 return 0;
734}
735
Ben Gamari11ed50e2009-09-14 17:48:45 -0400736/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200737 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400738 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400739 *
740 * Reset the chip. Useful if a hang is detected. Returns zero on successful
741 * reset or otherwise an error code.
742 *
743 * Procedure is fairly simple:
744 * - reset the chip using the reset reg
745 * - re-init context state
746 * - re-init hardware status page
747 * - re-init ring buffer
748 * - re-init interrupt state
749 * - re-init display
750 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200751int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400752{
Jani Nikula50227e12014-03-31 14:27:21 +0300753 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100754 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700755 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400756
Jani Nikulad330a952014-01-21 11:24:25 +0200757 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000758 return 0;
759
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200760 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400761
Chris Wilson069efc12010-09-30 16:53:18 +0100762 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400763
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100764 simulated = dev_priv->gpu_error.stop_rings != 0;
765
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300766 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200767
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300768 /* Also reset the gpu hangman. */
769 if (simulated) {
770 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
771 dev_priv->gpu_error.stop_rings = 0;
772 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100773 DRM_INFO("Reset not implemented, but ignoring "
774 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300775 ret = 0;
776 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100777 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300778
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700779 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100780 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100781 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100782 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400783 }
784
785 /* Ok, now get things going again... */
786
787 /*
788 * Everything depends on having the GTT running, so we need to start
789 * there. Fortunately we don't need to do this unless we reset the
790 * chip at a PCI level.
791 *
792 * Next we need to restore the context, but we don't use those
793 * yet either...
794 *
795 * Ring buffer needs to be re-initialized in the KMS case, or if X
796 * was running at the time of the reset (i.e. we weren't VT
797 * switched away).
798 */
799 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200800 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200801 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800802
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700803 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200804 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700805 if (ret) {
806 DRM_ERROR("Failed hw init on reset %d\n", ret);
807 return ret;
808 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200809
Daniel Vettere090c532013-11-03 20:27:05 +0100810 /*
811 * FIXME: This is horribly race against concurrent pageflip and
812 * vblank wait ioctls since they can observe dev->irqs_disabled
813 * being false when they shouldn't be able to.
814 */
Ben Gamari11ed50e2009-09-14 17:48:45 -0400815 drm_irq_uninstall(dev);
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100816 drm_irq_install(dev, dev->pdev->irq);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600817
818 /* rps/rc6 re-init is necessary to restore state lost after the
819 * reset and the re-install of drm irq. Skip for ironlake per
820 * previous concerns that it doesn't respond well to some forms
821 * of re-init after reset. */
Imre Deakdc1d0132014-04-14 20:24:28 +0300822 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300823 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600824
Daniel Vetter20afbda2012-12-11 14:05:07 +0100825 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200826 } else {
827 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400828 }
829
Ben Gamari11ed50e2009-09-14 17:48:45 -0400830 return 0;
831}
832
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800833static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500834{
Daniel Vetter01a06852012-06-25 15:58:49 +0200835 struct intel_device_info *intel_info =
836 (struct intel_device_info *) ent->driver_data;
837
Jani Nikulad330a952014-01-21 11:24:25 +0200838 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700839 DRM_INFO("This hardware requires preliminary hardware support.\n"
840 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
841 return -ENODEV;
842 }
843
Chris Wilson5fe49d82011-02-01 19:43:02 +0000844 /* Only bind to function 0 of the device. Early generations
845 * used function 1 as a placeholder for multi-head. This causes
846 * us confusion instead, especially on the systems where both
847 * functions have the same PCI-ID!
848 */
849 if (PCI_FUNC(pdev->devfn))
850 return -ENODEV;
851
Daniel Vetter24986ee2013-12-11 11:34:33 +0100852 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200853
Jordan Crousedcdb1672010-05-27 13:40:25 -0600854 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500855}
856
857static void
858i915_pci_remove(struct pci_dev *pdev)
859{
860 struct drm_device *dev = pci_get_drvdata(pdev);
861
862 drm_put_dev(dev);
863}
864
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100865static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500866{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100867 struct pci_dev *pdev = to_pci_dev(dev);
868 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500869
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100870 if (!drm_dev || !drm_dev->dev_private) {
871 dev_err(dev, "DRM not initialized, aborting suspend.\n");
872 return -ENODEV;
873 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500874
Dave Airlie5bcf7192010-12-07 09:20:40 +1000875 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
876 return 0;
877
Imre Deak76c4b252014-04-01 19:55:22 +0300878 return i915_drm_freeze(drm_dev);
879}
880
881static int i915_pm_suspend_late(struct device *dev)
882{
883 struct pci_dev *pdev = to_pci_dev(dev);
884 struct drm_device *drm_dev = pci_get_drvdata(pdev);
885
886 /*
887 * We have a suspedn ordering issue with the snd-hda driver also
888 * requiring our device to be power up. Due to the lack of a
889 * parent/child relationship we currently solve this with an late
890 * suspend hook.
891 *
892 * FIXME: This should be solved with a special hdmi sink device or
893 * similar so that power domains can be employed.
894 */
895 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
896 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500897
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100898 pci_disable_device(pdev);
899 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800900
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800901 return 0;
902}
903
Imre Deak76c4b252014-04-01 19:55:22 +0300904static int i915_pm_resume_early(struct device *dev)
905{
906 struct pci_dev *pdev = to_pci_dev(dev);
907 struct drm_device *drm_dev = pci_get_drvdata(pdev);
908
909 return i915_resume_early(drm_dev);
910}
911
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100912static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800913{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100914 struct pci_dev *pdev = to_pci_dev(dev);
915 struct drm_device *drm_dev = pci_get_drvdata(pdev);
916
917 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800918}
919
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100920static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800921{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100922 struct pci_dev *pdev = to_pci_dev(dev);
923 struct drm_device *drm_dev = pci_get_drvdata(pdev);
924
925 if (!drm_dev || !drm_dev->dev_private) {
926 dev_err(dev, "DRM not initialized, aborting suspend.\n");
927 return -ENODEV;
928 }
929
930 return i915_drm_freeze(drm_dev);
931}
932
Imre Deak76c4b252014-04-01 19:55:22 +0300933static int i915_pm_thaw_early(struct device *dev)
934{
935 struct pci_dev *pdev = to_pci_dev(dev);
936 struct drm_device *drm_dev = pci_get_drvdata(pdev);
937
938 return i915_drm_thaw_early(drm_dev);
939}
940
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100941static int i915_pm_thaw(struct device *dev)
942{
943 struct pci_dev *pdev = to_pci_dev(dev);
944 struct drm_device *drm_dev = pci_get_drvdata(pdev);
945
946 return i915_drm_thaw(drm_dev);
947}
948
949static int i915_pm_poweroff(struct device *dev)
950{
951 struct pci_dev *pdev = to_pci_dev(dev);
952 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100953
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100954 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800955}
956
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300957static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300958{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300959 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300960
961 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300962}
963
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300964static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300965{
966 struct drm_device *dev = dev_priv->dev;
967
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300968 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300969
970 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300971}
972
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300973static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300974{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300975 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300976
977 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300978}
979
Imre Deakddeea5b2014-05-05 15:19:56 +0300980/*
981 * Save all Gunit registers that may be lost after a D3 and a subsequent
982 * S0i[R123] transition. The list of registers needing a save/restore is
983 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
984 * registers in the following way:
985 * - Driver: saved/restored by the driver
986 * - Punit : saved/restored by the Punit firmware
987 * - No, w/o marking: no need to save/restore, since the register is R/O or
988 * used internally by the HW in a way that doesn't depend
989 * keeping the content across a suspend/resume.
990 * - Debug : used for debugging
991 *
992 * We save/restore all registers marked with 'Driver', with the following
993 * exceptions:
994 * - Registers out of use, including also registers marked with 'Debug'.
995 * These have no effect on the driver's operation, so we don't save/restore
996 * them to reduce the overhead.
997 * - Registers that are fully setup by an initialization function called from
998 * the resume path. For example many clock gating and RPS/RC6 registers.
999 * - Registers that provide the right functionality with their reset defaults.
1000 *
1001 * TODO: Except for registers that based on the above 3 criteria can be safely
1002 * ignored, we save/restore all others, practically treating the HW context as
1003 * a black-box for the driver. Further investigation is needed to reduce the
1004 * saved/restored registers even further, by following the same 3 criteria.
1005 */
1006static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1007{
1008 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1009 int i;
1010
1011 /* GAM 0x4000-0x4770 */
1012 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1013 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1014 s->arb_mode = I915_READ(ARB_MODE);
1015 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1016 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1017
1018 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1019 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1020
1021 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1022 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1023
1024 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1025 s->ecochk = I915_READ(GAM_ECOCHK);
1026 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1027 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1028
1029 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1030
1031 /* MBC 0x9024-0x91D0, 0x8500 */
1032 s->g3dctl = I915_READ(VLV_G3DCTL);
1033 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1034 s->mbctl = I915_READ(GEN6_MBCTL);
1035
1036 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1037 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1038 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1039 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1040 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1041 s->rstctl = I915_READ(GEN6_RSTCTL);
1042 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1043
1044 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1045 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1046 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1047 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1048 s->ecobus = I915_READ(ECOBUS);
1049 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1050 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1051 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1052 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1053 s->rcedata = I915_READ(VLV_RCEDATA);
1054 s->spare2gh = I915_READ(VLV_SPAREG2H);
1055
1056 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1057 s->gt_imr = I915_READ(GTIMR);
1058 s->gt_ier = I915_READ(GTIER);
1059 s->pm_imr = I915_READ(GEN6_PMIMR);
1060 s->pm_ier = I915_READ(GEN6_PMIER);
1061
1062 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1063 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1064
1065 /* GT SA CZ domain, 0x100000-0x138124 */
1066 s->tilectl = I915_READ(TILECTL);
1067 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1068 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1069 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1070 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1071
1072 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1073 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1074 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1075 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1076
1077 /*
1078 * Not saving any of:
1079 * DFT, 0x9800-0x9EC0
1080 * SARB, 0xB000-0xB1FC
1081 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1082 * PCI CFG
1083 */
1084}
1085
1086static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1087{
1088 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1089 u32 val;
1090 int i;
1091
1092 /* GAM 0x4000-0x4770 */
1093 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1094 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1095 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1096 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1097 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1098
1099 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1100 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1101
1102 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1103 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1104
1105 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1106 I915_WRITE(GAM_ECOCHK, s->ecochk);
1107 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1108 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1109
1110 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1111
1112 /* MBC 0x9024-0x91D0, 0x8500 */
1113 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1114 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1115 I915_WRITE(GEN6_MBCTL, s->mbctl);
1116
1117 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1118 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1119 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1120 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1121 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1122 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1123 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1124
1125 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1126 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1127 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1128 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1129 I915_WRITE(ECOBUS, s->ecobus);
1130 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1131 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1132 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1133 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1134 I915_WRITE(VLV_RCEDATA, s->rcedata);
1135 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1136
1137 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1138 I915_WRITE(GTIMR, s->gt_imr);
1139 I915_WRITE(GTIER, s->gt_ier);
1140 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1141 I915_WRITE(GEN6_PMIER, s->pm_ier);
1142
1143 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1144 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1145
1146 /* GT SA CZ domain, 0x100000-0x138124 */
1147 I915_WRITE(TILECTL, s->tilectl);
1148 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1149 /*
1150 * Preserve the GT allow wake and GFX force clock bit, they are not
1151 * be restored, as they are used to control the s0ix suspend/resume
1152 * sequence by the caller.
1153 */
1154 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1155 val &= VLV_GTLC_ALLOWWAKEREQ;
1156 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1157 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1158
1159 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1160 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1161 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1162 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1163
1164 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1165
1166 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1167 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1168 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1169 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1170}
1171
Imre Deak650ad972014-04-18 16:35:02 +03001172int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1173{
1174 u32 val;
1175 int err;
1176
1177 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1178 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1179
1180#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1181 /* Wait for a previous force-off to settle */
1182 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001183 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001184 if (err) {
1185 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1186 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1187 return err;
1188 }
1189 }
1190
1191 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1192 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1193 if (force_on)
1194 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1195 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1196
1197 if (!force_on)
1198 return 0;
1199
Imre Deak8d4eee92014-04-14 20:24:43 +03001200 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001201 if (err)
1202 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1203 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1204
1205 return err;
1206#undef COND
1207}
1208
Imre Deakddeea5b2014-05-05 15:19:56 +03001209static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1210{
1211 u32 val;
1212 int err = 0;
1213
1214 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1215 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1216 if (allow)
1217 val |= VLV_GTLC_ALLOWWAKEREQ;
1218 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1219 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1220
1221#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1222 allow)
1223 err = wait_for(COND, 1);
1224 if (err)
1225 DRM_ERROR("timeout disabling GT waking\n");
1226 return err;
1227#undef COND
1228}
1229
1230static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1231 bool wait_for_on)
1232{
1233 u32 mask;
1234 u32 val;
1235 int err;
1236
1237 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1238 val = wait_for_on ? mask : 0;
1239#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1240 if (COND)
1241 return 0;
1242
1243 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1244 wait_for_on ? "on" : "off",
1245 I915_READ(VLV_GTLC_PW_STATUS));
1246
1247 /*
1248 * RC6 transitioning can be delayed up to 2 msec (see
1249 * valleyview_enable_rps), use 3 msec for safety.
1250 */
1251 err = wait_for(COND, 3);
1252 if (err)
1253 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1254 wait_for_on ? "on" : "off");
1255
1256 return err;
1257#undef COND
1258}
1259
1260static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1261{
1262 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1263 return;
1264
1265 DRM_ERROR("GT register access while GT waking disabled\n");
1266 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1267}
1268
1269static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1270{
1271 u32 mask;
1272 int err;
1273
1274 /*
1275 * Bspec defines the following GT well on flags as debug only, so
1276 * don't treat them as hard failures.
1277 */
1278 (void)vlv_wait_for_gt_wells(dev_priv, false);
1279
1280 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1281 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1282
1283 vlv_check_no_gt_access(dev_priv);
1284
1285 err = vlv_force_gfx_clock(dev_priv, true);
1286 if (err)
1287 goto err1;
1288
1289 err = vlv_allow_gt_wake(dev_priv, false);
1290 if (err)
1291 goto err2;
1292 vlv_save_gunit_s0ix_state(dev_priv);
1293
1294 err = vlv_force_gfx_clock(dev_priv, false);
1295 if (err)
1296 goto err2;
1297
1298 return 0;
1299
1300err2:
1301 /* For safety always re-enable waking and disable gfx clock forcing */
1302 vlv_allow_gt_wake(dev_priv, true);
1303err1:
1304 vlv_force_gfx_clock(dev_priv, false);
1305
1306 return err;
1307}
1308
1309static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1310{
1311 struct drm_device *dev = dev_priv->dev;
1312 int err;
1313 int ret;
1314
1315 /*
1316 * If any of the steps fail just try to continue, that's the best we
1317 * can do at this point. Return the first error code (which will also
1318 * leave RPM permanently disabled).
1319 */
1320 ret = vlv_force_gfx_clock(dev_priv, true);
1321
1322 vlv_restore_gunit_s0ix_state(dev_priv);
1323
1324 err = vlv_allow_gt_wake(dev_priv, true);
1325 if (!ret)
1326 ret = err;
1327
1328 err = vlv_force_gfx_clock(dev_priv, false);
1329 if (!ret)
1330 ret = err;
1331
1332 vlv_check_no_gt_access(dev_priv);
1333
1334 intel_init_clock_gating(dev);
1335 i915_gem_restore_fences(dev);
1336
1337 return ret;
1338}
1339
Paulo Zanoni97bea202014-03-07 20:12:33 -03001340static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001341{
1342 struct pci_dev *pdev = to_pci_dev(device);
1343 struct drm_device *dev = pci_get_drvdata(pdev);
1344 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001345 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001346
Imre Deakaeab0b52014-04-14 20:24:36 +03001347 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001348 return -ENODEV;
1349
Paulo Zanoni8a187452013-12-06 20:32:13 -02001350 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001351 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001352
1353 DRM_DEBUG_KMS("Suspending device\n");
1354
Imre Deak9486db62014-04-22 20:21:07 +03001355 /*
1356 * rps.work can't be rearmed here, since we get here only after making
1357 * sure the GPU is idle and the RPS freq is set to the minimum. See
1358 * intel_mark_idle().
1359 */
1360 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001361 intel_runtime_pm_disable_interrupts(dev);
1362
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001363 if (IS_GEN6(dev)) {
1364 ret = 0;
1365 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1366 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001367 } else if (IS_VALLEYVIEW(dev)) {
1368 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001369 } else {
1370 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001371 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001372 }
1373
1374 if (ret) {
1375 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1376 intel_runtime_pm_restore_interrupts(dev);
1377
1378 return ret;
1379 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001380
Paulo Zanoni48018a52013-12-13 15:22:31 -02001381 i915_gem_release_all_mmaps(dev_priv);
1382
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001383 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001384 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001385
1386 /*
1387 * current versions of firmware which depend on this opregion
1388 * notification have repurposed the D1 definition to mean
1389 * "runtime suspended" vs. what you would normally expect (D3)
1390 * to distinguish it from notifications that might be sent
1391 * via the suspend path.
1392 */
1393 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001394
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001395 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001396 return 0;
1397}
1398
Paulo Zanoni97bea202014-03-07 20:12:33 -03001399static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001400{
1401 struct pci_dev *pdev = to_pci_dev(device);
1402 struct drm_device *dev = pci_get_drvdata(pdev);
1403 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001404 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001405
1406 WARN_ON(!HAS_RUNTIME_PM(dev));
1407
1408 DRM_DEBUG_KMS("Resuming device\n");
1409
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001410 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001411 dev_priv->pm.suspended = false;
1412
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001413 if (IS_GEN6(dev)) {
1414 ret = snb_runtime_resume(dev_priv);
1415 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1416 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001417 } else if (IS_VALLEYVIEW(dev)) {
1418 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001419 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001420 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001421 ret = -ENODEV;
1422 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001423
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001424 /*
1425 * No point of rolling back things in case of an error, as the best
1426 * we can do is to hope that things will still work (and disable RPM).
1427 */
Imre Deak92b806d2014-04-14 20:24:39 +03001428 i915_gem_init_swizzling(dev);
1429 gen6_update_ring_freq(dev);
1430
Imre Deakb5478bc2014-04-14 20:24:37 +03001431 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001432 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001433
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001434 if (ret)
1435 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1436 else
1437 DRM_DEBUG_KMS("Device resumed\n");
1438
1439 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001440}
1441
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001442static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001443 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001444 .suspend_late = i915_pm_suspend_late,
1445 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001446 .resume = i915_pm_resume,
1447 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001448 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001449 .thaw = i915_pm_thaw,
1450 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001451 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001452 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001453 .runtime_suspend = intel_runtime_suspend,
1454 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001455};
1456
Laurent Pinchart78b68552012-05-17 13:27:22 +02001457static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001459 .open = drm_gem_vm_open,
1460 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001461};
1462
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001463static const struct file_operations i915_driver_fops = {
1464 .owner = THIS_MODULE,
1465 .open = drm_open,
1466 .release = drm_release,
1467 .unlocked_ioctl = drm_ioctl,
1468 .mmap = drm_gem_mmap,
1469 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001470 .read = drm_read,
1471#ifdef CONFIG_COMPAT
1472 .compat_ioctl = i915_compat_ioctl,
1473#endif
1474 .llseek = noop_llseek,
1475};
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001478 /* Don't use MTRRs here; the Xserver or userspace app should
1479 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001480 */
Eric Anholt673a3942008-07-30 12:06:12 -07001481 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001482 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001483 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1484 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001485 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001486 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001487 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001488 .lastclose = i915_driver_lastclose,
1489 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001490 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001491
1492 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1493 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001494 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001495
Dave Airliecda17382005-07-10 17:31:26 +10001496 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001497 .master_create = i915_master_create,
1498 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001499#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001500 .debugfs_init = i915_debugfs_init,
1501 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001502#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001503 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001504 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001505
1506 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1507 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1508 .gem_prime_export = i915_gem_prime_export,
1509 .gem_prime_import = i915_gem_prime_import,
1510
Dave Airlieff72145b2011-02-07 12:16:14 +10001511 .dumb_create = i915_gem_dumb_create,
1512 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001513 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001515 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001516 .name = DRIVER_NAME,
1517 .desc = DRIVER_DESC,
1518 .date = DRIVER_DATE,
1519 .major = DRIVER_MAJOR,
1520 .minor = DRIVER_MINOR,
1521 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522};
1523
Dave Airlie8410ea32010-12-15 03:16:38 +10001524static struct pci_driver i915_pci_driver = {
1525 .name = DRIVER_NAME,
1526 .id_table = pciidlist,
1527 .probe = i915_pci_probe,
1528 .remove = i915_pci_remove,
1529 .driver.pm = &i915_pm_ops,
1530};
1531
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532static int __init i915_init(void)
1533{
1534 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001535
1536 /*
1537 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1538 * explicitly disabled with the module pararmeter.
1539 *
1540 * Otherwise, just follow the parameter (defaulting to off).
1541 *
1542 * Allow optional vga_text_mode_force boot option to override
1543 * the default behavior.
1544 */
1545#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001546 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001547 driver.driver_features |= DRIVER_MODESET;
1548#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001549 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001550 driver.driver_features |= DRIVER_MODESET;
1551
1552#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001553 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001554 driver.driver_features &= ~DRIVER_MODESET;
1555#endif
1556
Daniel Vetterb30324a2013-11-13 22:11:25 +01001557 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001558 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001559#ifndef CONFIG_DRM_I915_UMS
1560 /* Silently fail loading to not upset userspace. */
1561 return 0;
1562#endif
1563 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001564
Dave Airlie8410ea32010-12-15 03:16:38 +10001565 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566}
1567
1568static void __exit i915_exit(void)
1569{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001570#ifndef CONFIG_DRM_I915_UMS
1571 if (!(driver.driver_features & DRIVER_MODESET))
1572 return; /* Never loaded a driver. */
1573#endif
1574
Dave Airlie8410ea32010-12-15 03:16:38 +10001575 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576}
1577
1578module_init(i915_init);
1579module_exit(i915_exit);
1580
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001581MODULE_AUTHOR(DRIVER_AUTHOR);
1582MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583MODULE_LICENSE("GPL and additional rights");