blob: ad5a5aadc7e15901a3722ac673f36a25a3a99884 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +000012 * Copyright 2002-2009, 2011 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/delay.h>
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050077#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#include <linux/spinlock.h>
79#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050080#include <linux/of_address.h>
81#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000082#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080083#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050084#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080087#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000088#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/io.h>
Anton Vorontsov7d350972010-06-30 06:39:12 +000091#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030092#include <asm/mpc85xx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#include <asm/irq.h>
94#include <asm/uaccess.h>
95#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#include <linux/dma-mapping.h>
97#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040098#include <linux/mii.h>
99#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800100#include <linux/phy_fixed.h>
101#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700102#include <linux/of_net.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106#define TX_TIMEOUT (1*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Andy Fleming7f7f5312005-11-11 12:38:59 -0600108const char gfar_driver_version[] = "1.3";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110static int gfar_enet_open(struct net_device *dev);
111static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200112static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113static void gfar_timeout(struct net_device *dev);
114static int gfar_close(struct net_device *dev);
Andy Fleming815b97c2008-04-22 17:18:29 -0500115struct sk_buff *gfar_new_skb(struct net_device *dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000116static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000117 struct sk_buff *skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118static int gfar_set_mac_address(struct net_device *dev);
119static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100120static irqreturn_t gfar_error(int irq, void *dev_id);
121static irqreturn_t gfar_transmit(int irq, void *dev_id);
122static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123static void adjust_link(struct net_device *dev);
124static void init_registers(struct net_device *dev);
125static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700126static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600127static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400128static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129static void gfar_set_multi(struct net_device *dev);
130static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500131static void gfar_configure_serdes(struct net_device *dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700132static int gfar_poll(struct napi_struct *napi, int budget);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +0300133static int gfar_poll_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300134#ifdef CONFIG_NET_POLL_CONTROLLER
135static void gfar_netpoll(struct net_device *dev);
136#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000137int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000138static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoil61db26c2013-02-14 05:00:05 +0000139static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
140 int amount_pull, struct napi_struct *napi);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600141void gfar_halt(struct net_device *dev);
Scott Woodd87eb122008-07-11 18:04:45 -0500142static void gfar_halt_nodisable(struct net_device *dev);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600143void gfar_start(struct net_device *dev);
144static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800145static void gfar_set_mac_for_addr(struct net_device *dev, int num,
146 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000147static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_AUTHOR("Freescale Semiconductor, Inc");
150MODULE_DESCRIPTION("Gianfar Ethernet Driver");
151MODULE_LICENSE("GPL");
152
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000153static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000154 dma_addr_t buf)
155{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000156 u32 lstatus;
157
158 bdp->bufPtr = buf;
159
160 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000161 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000162 lstatus |= BD_LFLAG(RXBD_WRAP);
163
164 eieio();
165
166 bdp->lstatus = lstatus;
167}
168
Anton Vorontsov87283272009-10-12 06:00:39 +0000169static int gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000170{
Anton Vorontsov87283272009-10-12 06:00:39 +0000171 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000172 struct gfar_priv_tx_q *tx_queue = NULL;
173 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000174 struct txbd8 *txbdp;
175 struct rxbd8 *rxbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000176 int i, j;
Anton Vorontsov87283272009-10-12 06:00:39 +0000177
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000178 for (i = 0; i < priv->num_tx_queues; i++) {
179 tx_queue = priv->tx_queue[i];
180 /* Initialize some variables in our dev structure */
181 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
182 tx_queue->dirty_tx = tx_queue->tx_bd_base;
183 tx_queue->cur_tx = tx_queue->tx_bd_base;
184 tx_queue->skb_curtx = 0;
185 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000186
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000187 /* Initialize Transmit Descriptor Ring */
188 txbdp = tx_queue->tx_bd_base;
189 for (j = 0; j < tx_queue->tx_ring_size; j++) {
190 txbdp->lstatus = 0;
191 txbdp->bufPtr = 0;
192 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000193 }
194
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000195 /* Set the last descriptor in the ring to indicate wrap */
196 txbdp--;
197 txbdp->status |= TXBD_WRAP;
198 }
199
200 for (i = 0; i < priv->num_rx_queues; i++) {
201 rx_queue = priv->rx_queue[i];
202 rx_queue->cur_rx = rx_queue->rx_bd_base;
203 rx_queue->skb_currx = 0;
204 rxbdp = rx_queue->rx_bd_base;
205
206 for (j = 0; j < rx_queue->rx_ring_size; j++) {
207 struct sk_buff *skb = rx_queue->rx_skbuff[j];
208
209 if (skb) {
210 gfar_init_rxbdp(rx_queue, rxbdp,
211 rxbdp->bufPtr);
212 } else {
213 skb = gfar_new_skb(ndev);
214 if (!skb) {
Joe Perches59deab22011-06-14 08:57:47 +0000215 netdev_err(ndev, "Can't allocate RX buffers\n");
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +0000216 return -ENOMEM;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000217 }
218 rx_queue->rx_skbuff[j] = skb;
219
220 gfar_new_rxbdp(rx_queue, rxbdp, skb);
221 }
222
223 rxbdp++;
224 }
225
Anton Vorontsov87283272009-10-12 06:00:39 +0000226 }
227
228 return 0;
229}
230
231static int gfar_alloc_skb_resources(struct net_device *ndev)
232{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000233 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000234 dma_addr_t addr;
235 int i, j, k;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000236 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000237 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000238 struct gfar_priv_tx_q *tx_queue = NULL;
239 struct gfar_priv_rx_q *rx_queue = NULL;
240
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000241 priv->total_tx_ring_size = 0;
242 for (i = 0; i < priv->num_tx_queues; i++)
243 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
244
245 priv->total_rx_ring_size = 0;
246 for (i = 0; i < priv->num_rx_queues; i++)
247 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000248
249 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000250 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000251 (priv->total_tx_ring_size *
252 sizeof(struct txbd8)) +
253 (priv->total_rx_ring_size *
254 sizeof(struct rxbd8)),
255 &addr, GFP_KERNEL);
256 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000257 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000258
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000259 for (i = 0; i < priv->num_tx_queues; i++) {
260 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000261 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000262 tx_queue->tx_bd_dma_base = addr;
263 tx_queue->dev = ndev;
264 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000265 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
266 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000267 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000268
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000269 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000270 for (i = 0; i < priv->num_rx_queues; i++) {
271 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000272 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000273 rx_queue->rx_bd_dma_base = addr;
274 rx_queue->dev = ndev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000275 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
276 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000277 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000278
279 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000280 for (i = 0; i < priv->num_tx_queues; i++) {
281 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000282 tx_queue->tx_skbuff =
283 kmalloc_array(tx_queue->tx_ring_size,
284 sizeof(*tx_queue->tx_skbuff),
285 GFP_KERNEL);
286 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000287 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000288
289 for (k = 0; k < tx_queue->tx_ring_size; k++)
290 tx_queue->tx_skbuff[k] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000291 }
292
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000293 for (i = 0; i < priv->num_rx_queues; i++) {
294 rx_queue = priv->rx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000295 rx_queue->rx_skbuff =
296 kmalloc_array(rx_queue->rx_ring_size,
297 sizeof(*rx_queue->rx_skbuff),
298 GFP_KERNEL);
299 if (!rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000300 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000301
302 for (j = 0; j < rx_queue->rx_ring_size; j++)
303 rx_queue->rx_skbuff[j] = NULL;
304 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000305
Anton Vorontsov87283272009-10-12 06:00:39 +0000306 if (gfar_init_bds(ndev))
307 goto cleanup;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000308
309 return 0;
310
311cleanup:
312 free_skb_resources(priv);
313 return -ENOMEM;
314}
315
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000316static void gfar_init_tx_rx_base(struct gfar_private *priv)
317{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000318 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000319 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000320 int i;
321
322 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000323 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000324 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000325 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000326 }
327
328 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000329 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000330 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000331 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000332 }
333}
334
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000335static void gfar_init_mac(struct net_device *ndev)
336{
337 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000338 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000339 u32 rctrl = 0;
340 u32 tctrl = 0;
341 u32 attrs = 0;
342
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000343 /* write the tx/rx base registers */
344 gfar_init_tx_rx_base(priv);
Anton Vorontsov32c513b2009-10-12 06:00:36 +0000345
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000346 /* Configure the coalescing support */
Claudiu Manoil800c6442013-03-19 07:40:05 +0000347 gfar_configure_coalescing_all(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000348
Claudiu Manoilba779712013-02-14 05:00:07 +0000349 /* set this when rx hw offload (TOE) functions are being used */
350 priv->uses_rxfcb = 0;
351
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000352 if (priv->rx_filer_enable) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000353 rctrl |= RCTRL_FILREN;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000354 /* Program the RIR0 reg with the required distribution */
355 gfar_write(&regs->rir0, DEFAULT_RIR0);
356 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000357
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000358 /* Restore PROMISC mode */
359 if (ndev->flags & IFF_PROMISC)
360 rctrl |= RCTRL_PROM;
361
Claudiu Manoilba779712013-02-14 05:00:07 +0000362 if (ndev->features & NETIF_F_RXCSUM) {
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000363 rctrl |= RCTRL_CHECKSUMMING;
Claudiu Manoilba779712013-02-14 05:00:07 +0000364 priv->uses_rxfcb = 1;
365 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000366
367 if (priv->extended_hash) {
368 rctrl |= RCTRL_EXTHASH;
369
370 gfar_clear_exact_match(ndev);
371 rctrl |= RCTRL_EMEN;
372 }
373
374 if (priv->padding) {
375 rctrl &= ~RCTRL_PAL_MASK;
376 rctrl |= RCTRL_PADDING(priv->padding);
377 }
378
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000379 /* Insert receive time stamps into padding alignment bytes */
380 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) {
381 rctrl &= ~RCTRL_PAL_MASK;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000382 rctrl |= RCTRL_PADDING(8);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000383 priv->padding = 8;
384 }
385
Manfred Rudigier97553f72010-06-11 01:49:05 +0000386 /* Enable HW time stamping if requested from user space */
Claudiu Manoilba779712013-02-14 05:00:07 +0000387 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000388 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
Claudiu Manoilba779712013-02-14 05:00:07 +0000389 priv->uses_rxfcb = 1;
390 }
Manfred Rudigier97553f72010-06-11 01:49:05 +0000391
Patrick McHardyf6469682013-04-19 02:04:27 +0000392 if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX) {
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000393 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +0000394 priv->uses_rxfcb = 1;
395 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000396
397 /* Init rctrl based on our settings */
398 gfar_write(&regs->rctrl, rctrl);
399
400 if (ndev->features & NETIF_F_IP_CSUM)
401 tctrl |= TCTRL_INIT_CSUM;
402
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000403 if (priv->prio_sched_en)
404 tctrl |= TCTRL_TXSCHED_PRIO;
405 else {
406 tctrl |= TCTRL_TXSCHED_WRRS;
407 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
408 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
409 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000410
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000411 gfar_write(&regs->tctrl, tctrl);
412
413 /* Set the extraction length and index */
414 attrs = ATTRELI_EL(priv->rx_stash_size) |
415 ATTRELI_EI(priv->rx_stash_index);
416
417 gfar_write(&regs->attreli, attrs);
418
419 /* Start with defaults, and add stashing or locking
Jan Ceuleers0977f812012-06-05 03:42:12 +0000420 * depending on the approprate variables
421 */
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000422 attrs = ATTR_INIT_SETTINGS;
423
424 if (priv->bd_stash_en)
425 attrs |= ATTR_BDSTASH;
426
427 if (priv->rx_stash_size != 0)
428 attrs |= ATTR_BUFSTASH;
429
430 gfar_write(&regs->attr, attrs);
431
432 gfar_write(&regs->fifo_tx_thr, priv->fifo_threshold);
433 gfar_write(&regs->fifo_tx_starve, priv->fifo_starve);
434 gfar_write(&regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
435}
436
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000437static struct net_device_stats *gfar_get_stats(struct net_device *dev)
438{
439 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000440 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
441 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000442 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000443
444 for (i = 0; i < priv->num_rx_queues; i++) {
445 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000446 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000447 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
448 }
449
450 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000451 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000452 dev->stats.rx_dropped = rx_dropped;
453
454 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000455 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
456 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000457 }
458
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000459 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000460 dev->stats.tx_packets = tx_packets;
461
462 return &dev->stats;
463}
464
Andy Fleming26ccfc32009-03-10 12:58:28 +0000465static const struct net_device_ops gfar_netdev_ops = {
466 .ndo_open = gfar_enet_open,
467 .ndo_start_xmit = gfar_start_xmit,
468 .ndo_stop = gfar_close,
469 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000470 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000471 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000472 .ndo_tx_timeout = gfar_timeout,
473 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000474 .ndo_get_stats = gfar_get_stats,
Ben Hutchings240c1022009-07-09 17:54:35 +0000475 .ndo_set_mac_address = eth_mac_addr,
476 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000477#ifdef CONFIG_NET_POLL_CONTROLLER
478 .ndo_poll_controller = gfar_netpoll,
479#endif
480};
481
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000482void lock_rx_qs(struct gfar_private *priv)
483{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000484 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000485
486 for (i = 0; i < priv->num_rx_queues; i++)
487 spin_lock(&priv->rx_queue[i]->rxlock);
488}
489
490void lock_tx_qs(struct gfar_private *priv)
491{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000492 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000493
494 for (i = 0; i < priv->num_tx_queues; i++)
495 spin_lock(&priv->tx_queue[i]->txlock);
496}
497
498void unlock_rx_qs(struct gfar_private *priv)
499{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000500 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000501
502 for (i = 0; i < priv->num_rx_queues; i++)
503 spin_unlock(&priv->rx_queue[i]->rxlock);
504}
505
506void unlock_tx_qs(struct gfar_private *priv)
507{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000508 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000509
510 for (i = 0; i < priv->num_tx_queues; i++)
511 spin_unlock(&priv->tx_queue[i]->txlock);
512}
513
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000514static void free_tx_pointers(struct gfar_private *priv)
515{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000516 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000517
518 for (i = 0; i < priv->num_tx_queues; i++)
519 kfree(priv->tx_queue[i]);
520}
521
522static void free_rx_pointers(struct gfar_private *priv)
523{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000524 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000525
526 for (i = 0; i < priv->num_rx_queues; i++)
527 kfree(priv->rx_queue[i]);
528}
529
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000530static void unmap_group_regs(struct gfar_private *priv)
531{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000532 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000533
534 for (i = 0; i < MAXGROUPS; i++)
535 if (priv->gfargrp[i].regs)
536 iounmap(priv->gfargrp[i].regs);
537}
538
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000539static void free_gfar_dev(struct gfar_private *priv)
540{
541 int i, j;
542
543 for (i = 0; i < priv->num_grps; i++)
544 for (j = 0; j < GFAR_NUM_IRQS; j++) {
545 kfree(priv->gfargrp[i].irqinfo[j]);
546 priv->gfargrp[i].irqinfo[j] = NULL;
547 }
548
549 free_netdev(priv->ndev);
550}
551
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000552static void disable_napi(struct gfar_private *priv)
553{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000554 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000555
556 for (i = 0; i < priv->num_grps; i++)
557 napi_disable(&priv->gfargrp[i].napi);
558}
559
560static void enable_napi(struct gfar_private *priv)
561{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000562 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000563
564 for (i = 0; i < priv->num_grps; i++)
565 napi_enable(&priv->gfargrp[i].napi);
566}
567
568static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000569 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000570{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000571 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000572 u32 *queue_mask;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000573 int i;
574
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000575 for (i = 0; i < GFAR_NUM_IRQS; i++) {
576 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
577 GFP_KERNEL);
578 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000579 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000580 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000581
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000582 grp->regs = of_iomap(np, 0);
583 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000584 return -ENOMEM;
585
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000586 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000587
588 /* If we aren't the FEC we have multiple interrupts */
589 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000590 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
591 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
592 if (gfar_irq(grp, TX)->irq == NO_IRQ ||
593 gfar_irq(grp, RX)->irq == NO_IRQ ||
594 gfar_irq(grp, ER)->irq == NO_IRQ)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000595 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000596 }
597
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000598 grp->priv = priv;
599 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000600 if (priv->mode == MQ_MG_MODE) {
601 queue_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000602 grp->rx_bit_map = queue_mask ?
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000603 *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
604 queue_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000605 grp->tx_bit_map = queue_mask ?
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000606 *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000607 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000608 grp->rx_bit_map = 0xFF;
609 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000610 }
611 priv->num_grps++;
612
613 return 0;
614}
615
Grant Likely2dc11582010-08-06 09:25:50 -0600616static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800617{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800618 const char *model;
619 const char *ctype;
620 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000621 int err = 0, i;
622 struct net_device *dev = NULL;
623 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700624 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000625 struct device_node *child = NULL;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800626 const u32 *stash;
627 const u32 *stash_len;
628 const u32 *stash_idx;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000629 unsigned int num_tx_qs, num_rx_qs;
630 u32 *tx_queues, *rx_queues;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800631
632 if (!np || !of_device_is_available(np))
633 return -ENODEV;
634
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000635 /* parse the num of tx and rx queues */
636 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
637 num_tx_qs = tx_queues ? *tx_queues : 1;
638
639 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000640 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
641 num_tx_qs, MAX_TX_QS);
642 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000643 return -EINVAL;
644 }
645
646 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
647 num_rx_qs = rx_queues ? *rx_queues : 1;
648
649 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000650 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
651 num_rx_qs, MAX_RX_QS);
652 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000653 return -EINVAL;
654 }
655
656 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
657 dev = *pdev;
658 if (NULL == dev)
659 return -ENOMEM;
660
661 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000662 priv->ndev = dev;
663
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000664 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000665 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000666 priv->num_rx_queues = num_rx_qs;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000667 priv->num_grps = 0x0;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800668
Jan Ceuleers0977f812012-06-05 03:42:12 +0000669 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700670 INIT_LIST_HEAD(&priv->rx_list.list);
671 priv->rx_list.count = 0;
672 mutex_init(&priv->rx_queue_access);
673
Andy Flemingb31a1d82008-12-16 15:29:15 -0800674 model = of_get_property(np, "model", NULL);
675
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000676 for (i = 0; i < MAXGROUPS; i++)
677 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800678
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000679 /* Parse and initialize group specific information */
680 if (of_device_is_compatible(np, "fsl,etsec2")) {
681 priv->mode = MQ_MG_MODE;
682 for_each_child_of_node(np, child) {
683 err = gfar_parse_group(child, priv, model);
684 if (err)
685 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800686 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000687 } else {
688 priv->mode = SQ_SG_MODE;
689 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000690 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000691 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800692 }
693
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000694 for (i = 0; i < priv->num_tx_queues; i++)
Claudiu Manoilc6e11602013-03-21 03:12:14 +0000695 priv->tx_queue[i] = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000696 for (i = 0; i < priv->num_rx_queues; i++)
697 priv->rx_queue[i] = NULL;
698
699 for (i = 0; i < priv->num_tx_queues; i++) {
Joe Perchesde47f072010-05-31 17:23:12 +0000700 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
701 GFP_KERNEL);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000702 if (!priv->tx_queue[i]) {
703 err = -ENOMEM;
704 goto tx_alloc_failed;
705 }
706 priv->tx_queue[i]->tx_skbuff = NULL;
707 priv->tx_queue[i]->qindex = i;
708 priv->tx_queue[i]->dev = dev;
709 spin_lock_init(&(priv->tx_queue[i]->txlock));
710 }
711
712 for (i = 0; i < priv->num_rx_queues; i++) {
Joe Perchesde47f072010-05-31 17:23:12 +0000713 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
714 GFP_KERNEL);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000715 if (!priv->rx_queue[i]) {
716 err = -ENOMEM;
717 goto rx_alloc_failed;
718 }
719 priv->rx_queue[i]->rx_skbuff = NULL;
720 priv->rx_queue[i]->qindex = i;
721 priv->rx_queue[i]->dev = dev;
722 spin_lock_init(&(priv->rx_queue[i]->rxlock));
723 }
724
725
Andy Fleming4d7902f2009-02-04 16:43:44 -0800726 stash = of_get_property(np, "bd-stash", NULL);
727
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000728 if (stash) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800729 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
730 priv->bd_stash_en = 1;
731 }
732
733 stash_len = of_get_property(np, "rx-stash-len", NULL);
734
735 if (stash_len)
736 priv->rx_stash_size = *stash_len;
737
738 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
739
740 if (stash_idx)
741 priv->rx_stash_index = *stash_idx;
742
743 if (stash_len || stash_idx)
744 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
745
Andy Flemingb31a1d82008-12-16 15:29:15 -0800746 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000747
Andy Flemingb31a1d82008-12-16 15:29:15 -0800748 if (mac_addr)
Joe Perches6a3c910c2011-11-16 09:38:02 +0000749 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800750
751 if (model && !strcasecmp(model, "TSEC"))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000752 priv->device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
753 FSL_GIANFAR_DEV_HAS_COALESCE |
754 FSL_GIANFAR_DEV_HAS_RMON |
755 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
756
Andy Flemingb31a1d82008-12-16 15:29:15 -0800757 if (model && !strcasecmp(model, "eTSEC"))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000758 priv->device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
759 FSL_GIANFAR_DEV_HAS_COALESCE |
760 FSL_GIANFAR_DEV_HAS_RMON |
761 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
762 FSL_GIANFAR_DEV_HAS_PADDING |
763 FSL_GIANFAR_DEV_HAS_CSUM |
764 FSL_GIANFAR_DEV_HAS_VLAN |
765 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
766 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
767 FSL_GIANFAR_DEV_HAS_TIMER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800768
769 ctype = of_get_property(np, "phy-connection-type", NULL);
770
771 /* We only care about rgmii-id. The rest are autodetected */
772 if (ctype && !strcmp(ctype, "rgmii-id"))
773 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
774 else
775 priv->interface = PHY_INTERFACE_MODE_MII;
776
777 if (of_get_property(np, "fsl,magic-packet", NULL))
778 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
779
Grant Likelyfe192a42009-04-25 12:53:12 +0000780 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800781
782 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000783 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800784
785 return 0;
786
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000787rx_alloc_failed:
788 free_rx_pointers(priv);
789tx_alloc_failed:
790 free_tx_pointers(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000791err_grp_init:
792 unmap_group_regs(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000793 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800794 return err;
795}
796
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000797static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000798{
799 struct hwtstamp_config config;
800 struct gfar_private *priv = netdev_priv(netdev);
801
802 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
803 return -EFAULT;
804
805 /* reserved for future extensions */
806 if (config.flags)
807 return -EINVAL;
808
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000809 switch (config.tx_type) {
810 case HWTSTAMP_TX_OFF:
811 priv->hwts_tx_en = 0;
812 break;
813 case HWTSTAMP_TX_ON:
814 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
815 return -ERANGE;
816 priv->hwts_tx_en = 1;
817 break;
818 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000819 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000820 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000821
822 switch (config.rx_filter) {
823 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +0000824 if (priv->hwts_rx_en) {
825 stop_gfar(netdev);
826 priv->hwts_rx_en = 0;
827 startup_gfar(netdev);
828 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000829 break;
830 default:
831 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
832 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000833 if (!priv->hwts_rx_en) {
834 stop_gfar(netdev);
835 priv->hwts_rx_en = 1;
836 startup_gfar(netdev);
837 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000838 config.rx_filter = HWTSTAMP_FILTER_ALL;
839 break;
840 }
841
842 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
843 -EFAULT : 0;
844}
845
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000846static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
847{
848 struct hwtstamp_config config;
849 struct gfar_private *priv = netdev_priv(netdev);
850
851 config.flags = 0;
852 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
853 config.rx_filter = (priv->hwts_rx_en ?
854 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
855
856 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
857 -EFAULT : 0;
858}
859
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000860static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
861{
862 struct gfar_private *priv = netdev_priv(dev);
863
864 if (!netif_running(dev))
865 return -EINVAL;
866
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000867 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000868 return gfar_hwtstamp_set(dev, rq);
869 if (cmd == SIOCGHWTSTAMP)
870 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000871
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000872 if (!priv->phydev)
873 return -ENODEV;
874
Richard Cochran28b04112010-07-17 08:48:55 +0000875 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000876}
877
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000878static unsigned int reverse_bitmap(unsigned int bit_map, unsigned int max_qs)
879{
880 unsigned int new_bit_map = 0x0;
881 int mask = 0x1 << (max_qs - 1), i;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000882
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000883 for (i = 0; i < max_qs; i++) {
884 if (bit_map & mask)
885 new_bit_map = new_bit_map + (1 << i);
886 mask = mask >> 0x1;
887 }
888 return new_bit_map;
889}
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000890
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000891static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
892 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000893{
894 u32 rqfpr = FPR_FILER_MASK;
895 u32 rqfcr = 0x0;
896
897 rqfar--;
898 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000899 priv->ftp_rqfpr[rqfar] = rqfpr;
900 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000901 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
902
903 rqfar--;
904 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000905 priv->ftp_rqfpr[rqfar] = rqfpr;
906 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000907 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
908
909 rqfar--;
910 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
911 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000912 priv->ftp_rqfcr[rqfar] = rqfcr;
913 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000914 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
915
916 rqfar--;
917 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
918 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000919 priv->ftp_rqfcr[rqfar] = rqfcr;
920 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000921 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
922
923 return rqfar;
924}
925
926static void gfar_init_filer_table(struct gfar_private *priv)
927{
928 int i = 0x0;
929 u32 rqfar = MAX_FILER_IDX;
930 u32 rqfcr = 0x0;
931 u32 rqfpr = FPR_FILER_MASK;
932
933 /* Default rule */
934 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000935 priv->ftp_rqfcr[rqfar] = rqfcr;
936 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000937 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
938
939 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
940 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
941 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
942 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
943 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
944 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
945
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +0200946 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000947 priv->cur_filer_idx = rqfar;
948
949 /* Rest are masked rules */
950 rqfcr = RQFCR_CMP_NOMATCH;
951 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000952 priv->ftp_rqfcr[i] = rqfcr;
953 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000954 gfar_write_filer(priv, i, rqfcr, rqfpr);
955 }
956}
957
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300958static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +0000959{
Anton Vorontsov7d350972010-06-30 06:39:12 +0000960 unsigned int pvr = mfspr(SPRN_PVR);
961 unsigned int svr = mfspr(SPRN_SVR);
962 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
963 unsigned int rev = svr & 0xffff;
964
965 /* MPC8313 Rev 2.0 and higher; All MPC837x */
966 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000967 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +0000968 priv->errata |= GFAR_ERRATA_74;
969
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +0000970 /* MPC8313 and MPC837x all rev */
971 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000972 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +0000973 priv->errata |= GFAR_ERRATA_76;
974
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300975 /* MPC8313 Rev < 2.0 */
976 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2fdd2011-03-16 17:57:13 +0000977 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300978}
979
980static void __gfar_detect_errata_85xx(struct gfar_private *priv)
981{
982 unsigned int svr = mfspr(SPRN_SVR);
983
984 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
985 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +0300986 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
987 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
988 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300989}
990
991static void gfar_detect_errata(struct gfar_private *priv)
992{
993 struct device *dev = &priv->ofdev->dev;
994
995 /* no plans to fix */
996 priv->errata |= GFAR_ERRATA_A002;
997
998 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
999 __gfar_detect_errata_85xx(priv);
1000 else /* non-mpc85xx parts, i.e. e300 core based */
1001 __gfar_detect_errata_83xx(priv);
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001002
Anton Vorontsov7d350972010-06-30 06:39:12 +00001003 if (priv->errata)
1004 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1005 priv->errata);
1006}
1007
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001008/* Set up the ethernet device structure, private data,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001009 * and anything else we need before we start
1010 */
Grant Likely74888762011-02-22 21:05:51 -07001011static int gfar_probe(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012{
1013 u32 tempval;
1014 struct net_device *dev = NULL;
1015 struct gfar_private *priv = NULL;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001016 struct gfar __iomem *regs = NULL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001017 int err = 0, i, grp_idx = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001018 u32 rstat = 0, tstat = 0, rqueue = 0, tqueue = 0;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001019 u32 isrg = 0;
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001020 u32 __iomem *baddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001022 err = gfar_of_init(ofdev, &dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001024 if (err)
1025 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027 priv = netdev_priv(dev);
Kumar Gala48268572009-03-18 23:28:22 -07001028 priv->ndev = dev;
1029 priv->ofdev = ofdev;
Claudiu Manoil369ec162013-02-14 05:00:02 +00001030 priv->dev = &ofdev->dev;
Kumar Gala48268572009-03-18 23:28:22 -07001031 SET_NETDEV_DEV(dev, &ofdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
Scott Woodd87eb122008-07-11 18:04:45 -05001033 spin_lock_init(&priv->bflock);
Sebastian Siewiorab939902008-08-19 21:12:45 +02001034 INIT_WORK(&priv->reset_task, gfar_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Jingoo Han8513fbd2013-05-23 00:52:31 +00001036 platform_set_drvdata(ofdev, priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001037 regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Anton Vorontsov7d350972010-06-30 06:39:12 +00001039 gfar_detect_errata(priv);
1040
Jan Ceuleers0977f812012-06-05 03:42:12 +00001041 /* Stop the DMA engine now, in case it was running before
1042 * (The firmware could have used it, and left it running).
1043 */
Andy Fleming257d9382008-12-16 15:25:45 -08001044 gfar_halt(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
1046 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001047 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Andy Flemingb98ac702009-02-04 16:38:05 -08001049 /* We need to delay at least 3 TX clocks */
1050 udelay(2);
1051
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001052 tempval = 0;
1053 if (!priv->pause_aneg_en && priv->tx_pause_en)
1054 tempval |= MACCFG1_TX_FLOW;
1055 if (!priv->pause_aneg_en && priv->rx_pause_en)
1056 tempval |= MACCFG1_RX_FLOW;
1057 /* the soft reset bit is not self-resetting, so we need to
1058 * clear it before resuming normal operation
1059 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001060 gfar_write(&regs->maccfg1, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
1062 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001063 tempval = MACCFG2_INIT_SETTINGS;
1064 if (gfar_has_errata(priv, GFAR_ERRATA_74))
1065 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1066 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
1068 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001069 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 /* Set the dev->base_addr to the gfar reg region */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001072 dev->base_addr = (unsigned long) regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 /* Fill in the dev structure */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 dev->mtu = 1500;
Andy Fleming26ccfc32009-03-10 12:58:28 +00001077 dev->netdev_ops = &gfar_netdev_ops;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001078 dev->ethtool_ops = &gfar_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001080 /* Register for napi ...We are registering NAPI for each grp */
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03001081 if (priv->mode == SQ_SG_MODE)
1082 netif_napi_add(dev, &priv->gfargrp[0].napi, gfar_poll_sq,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001083 GFAR_DEV_WEIGHT);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03001084 else
1085 for (i = 0; i < priv->num_grps; i++)
1086 netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll,
1087 GFAR_DEV_WEIGHT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001088
Andy Flemingb31a1d82008-12-16 15:29:15 -08001089 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
Michał Mirosław8b3afe92011-04-15 04:50:50 +00001090 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001091 NETIF_F_RXCSUM;
Michał Mirosław8b3afe92011-04-15 04:50:50 +00001092 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001093 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
Michał Mirosław8b3afe92011-04-15 04:50:50 +00001094 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Jiri Pirko87c288c2011-07-20 04:54:19 +00001096 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
Patrick McHardyf6469682013-04-19 02:04:27 +00001097 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1098 NETIF_F_HW_VLAN_CTAG_RX;
1099 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Jiri Pirko87c288c2011-07-20 04:54:19 +00001100 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05001101
Andy Flemingb31a1d82008-12-16 15:29:15 -08001102 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001103 priv->extended_hash = 1;
1104 priv->hash_width = 9;
1105
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001106 priv->hash_regs[0] = &regs->igaddr0;
1107 priv->hash_regs[1] = &regs->igaddr1;
1108 priv->hash_regs[2] = &regs->igaddr2;
1109 priv->hash_regs[3] = &regs->igaddr3;
1110 priv->hash_regs[4] = &regs->igaddr4;
1111 priv->hash_regs[5] = &regs->igaddr5;
1112 priv->hash_regs[6] = &regs->igaddr6;
1113 priv->hash_regs[7] = &regs->igaddr7;
1114 priv->hash_regs[8] = &regs->gaddr0;
1115 priv->hash_regs[9] = &regs->gaddr1;
1116 priv->hash_regs[10] = &regs->gaddr2;
1117 priv->hash_regs[11] = &regs->gaddr3;
1118 priv->hash_regs[12] = &regs->gaddr4;
1119 priv->hash_regs[13] = &regs->gaddr5;
1120 priv->hash_regs[14] = &regs->gaddr6;
1121 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001122
1123 } else {
1124 priv->extended_hash = 0;
1125 priv->hash_width = 8;
1126
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001127 priv->hash_regs[0] = &regs->gaddr0;
1128 priv->hash_regs[1] = &regs->gaddr1;
1129 priv->hash_regs[2] = &regs->gaddr2;
1130 priv->hash_regs[3] = &regs->gaddr3;
1131 priv->hash_regs[4] = &regs->gaddr4;
1132 priv->hash_regs[5] = &regs->gaddr5;
1133 priv->hash_regs[6] = &regs->gaddr6;
1134 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001135 }
1136
Andy Flemingb31a1d82008-12-16 15:29:15 -08001137 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
Kumar Gala0bbaf062005-06-20 10:54:21 -05001138 priv->padding = DEFAULT_PADDING;
1139 else
1140 priv->padding = 0;
1141
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001142 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001143 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001144 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001146 /* Program the isrg regs only if number of grps > 1 */
1147 if (priv->num_grps > 1) {
1148 baddr = &regs->isrg0;
1149 for (i = 0; i < priv->num_grps; i++) {
1150 isrg |= (priv->gfargrp[i].rx_bit_map << ISRG_SHIFT_RX);
1151 isrg |= (priv->gfargrp[i].tx_bit_map << ISRG_SHIFT_TX);
1152 gfar_write(baddr, isrg);
1153 baddr++;
1154 isrg = 0x0;
1155 }
1156 }
1157
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001158 /* Need to reverse the bit maps as bit_map's MSB is q0
Akinobu Mita984b3f52010-03-05 13:41:37 -08001159 * but, for_each_set_bit parses from right to left, which
Jan Ceuleers0977f812012-06-05 03:42:12 +00001160 * basically reverses the queue numbers
1161 */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001162 for (i = 0; i< priv->num_grps; i++) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001163 priv->gfargrp[i].tx_bit_map =
1164 reverse_bitmap(priv->gfargrp[i].tx_bit_map, MAX_TX_QS);
1165 priv->gfargrp[i].rx_bit_map =
1166 reverse_bitmap(priv->gfargrp[i].rx_bit_map, MAX_RX_QS);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001167 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001168
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001169 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001170 * also assign queues to groups
1171 */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001172 for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1173 priv->gfargrp[grp_idx].num_rx_queues = 0x0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001174
Akinobu Mita984b3f52010-03-05 13:41:37 -08001175 for_each_set_bit(i, &priv->gfargrp[grp_idx].rx_bit_map,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001176 priv->num_rx_queues) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001177 priv->gfargrp[grp_idx].num_rx_queues++;
1178 priv->rx_queue[i]->grp = &priv->gfargrp[grp_idx];
1179 rstat = rstat | (RSTAT_CLEAR_RHALT >> i);
1180 rqueue = rqueue | ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
1181 }
1182 priv->gfargrp[grp_idx].num_tx_queues = 0x0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001183
Akinobu Mita984b3f52010-03-05 13:41:37 -08001184 for_each_set_bit(i, &priv->gfargrp[grp_idx].tx_bit_map,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001185 priv->num_tx_queues) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001186 priv->gfargrp[grp_idx].num_tx_queues++;
1187 priv->tx_queue[i]->grp = &priv->gfargrp[grp_idx];
1188 tstat = tstat | (TSTAT_CLEAR_THALT >> i);
1189 tqueue = tqueue | (TQUEUE_EN0 >> i);
1190 }
1191 priv->gfargrp[grp_idx].rstat = rstat;
1192 priv->gfargrp[grp_idx].tstat = tstat;
1193 rstat = tstat =0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001194 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001195
1196 gfar_write(&regs->rqueue, rqueue);
1197 gfar_write(&regs->tqueue, tqueue);
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001201 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001202 for (i = 0; i < priv->num_tx_queues; i++) {
1203 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1204 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1205 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1206 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1207 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001208
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001209 for (i = 0; i < priv->num_rx_queues; i++) {
1210 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1211 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1212 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1213 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Jan Ceuleers0977f812012-06-05 03:42:12 +00001215 /* always enable rx filer */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -07001216 priv->rx_filer_enable = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001217 /* Enable most messages by default */
1218 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001219 /* use pritority h/w tx queue scheduling for single queue devices */
1220 if (priv->num_tx_queues == 1)
1221 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001222
Trent Piephod3eab822008-10-02 11:12:24 +00001223 /* Carrier starts down, phylib will bring it up */
1224 netif_carrier_off(dev);
1225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 err = register_netdev(dev);
1227
1228 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001229 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 goto register_fail;
1231 }
1232
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001233 device_init_wakeup(&dev->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001234 priv->device_flags &
1235 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001236
Dai Harukic50a5d92008-12-17 16:51:32 -08001237 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001238 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001239 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001240 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001241 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001242 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001243 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001244 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001245 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001246 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001247 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001248 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001249 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001250
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001251 /* Initialize the filer table */
1252 gfar_init_filer_table(priv);
1253
Andy Fleming7f7f5312005-11-11 12:38:59 -06001254 /* Create all the sysfs files */
1255 gfar_init_sysfs(dev);
1256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001258 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Jan Ceuleers0977f812012-06-05 03:42:12 +00001260 /* Even more device info helps when determining which kernel
1261 * provided which set of benchmarks.
1262 */
Joe Perches59deab22011-06-14 08:57:47 +00001263 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001264 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001265 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1266 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001267 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001268 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1269 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
1271 return 0;
1272
1273register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001274 unmap_group_regs(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001275 free_tx_pointers(priv);
1276 free_rx_pointers(priv);
Grant Likelyfe192a42009-04-25 12:53:12 +00001277 if (priv->phy_node)
1278 of_node_put(priv->phy_node);
1279 if (priv->tbi_node)
1280 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001281 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001282 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283}
1284
Grant Likely2dc11582010-08-06 09:25:50 -06001285static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001287 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
Grant Likelyfe192a42009-04-25 12:53:12 +00001289 if (priv->phy_node)
1290 of_node_put(priv->phy_node);
1291 if (priv->tbi_node)
1292 of_node_put(priv->tbi_node);
1293
David S. Millerd9d8e042009-09-06 01:41:02 -07001294 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001295 unmap_group_regs(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001296 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
1298 return 0;
1299}
1300
Scott Woodd87eb122008-07-11 18:04:45 -05001301#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001302
1303static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001304{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001305 struct gfar_private *priv = dev_get_drvdata(dev);
1306 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001307 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001308 unsigned long flags;
1309 u32 tempval;
1310
1311 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001312 (priv->device_flags &
1313 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001314
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001315 netif_device_detach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001316
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001317 if (netif_running(ndev)) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001318
1319 local_irq_save(flags);
1320 lock_tx_qs(priv);
1321 lock_rx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001322
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001323 gfar_halt_nodisable(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001324
1325 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001326 tempval = gfar_read(&regs->maccfg1);
Scott Woodd87eb122008-07-11 18:04:45 -05001327
1328 tempval &= ~MACCFG1_TX_EN;
1329
1330 if (!magic_packet)
1331 tempval &= ~MACCFG1_RX_EN;
1332
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001333 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001334
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001335 unlock_rx_qs(priv);
1336 unlock_tx_qs(priv);
1337 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001338
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001339 disable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001340
1341 if (magic_packet) {
1342 /* Enable interrupt on Magic Packet */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001343 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001344
1345 /* Enable Magic Packet mode */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001346 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001347 tempval |= MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001348 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001349 } else {
1350 phy_stop(priv->phydev);
1351 }
1352 }
1353
1354 return 0;
1355}
1356
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001357static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001358{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001359 struct gfar_private *priv = dev_get_drvdata(dev);
1360 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001361 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001362 unsigned long flags;
1363 u32 tempval;
1364 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001365 (priv->device_flags &
1366 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001367
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001368 if (!netif_running(ndev)) {
1369 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001370 return 0;
1371 }
1372
1373 if (!magic_packet && priv->phydev)
1374 phy_start(priv->phydev);
1375
1376 /* Disable Magic Packet mode, in case something
1377 * else woke us up.
1378 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001379 local_irq_save(flags);
1380 lock_tx_qs(priv);
1381 lock_rx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001382
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001383 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001384 tempval &= ~MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001385 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001386
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001387 gfar_start(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001388
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001389 unlock_rx_qs(priv);
1390 unlock_tx_qs(priv);
1391 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001392
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001393 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001394
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001395 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001396
1397 return 0;
1398}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001399
1400static int gfar_restore(struct device *dev)
1401{
1402 struct gfar_private *priv = dev_get_drvdata(dev);
1403 struct net_device *ndev = priv->ndev;
1404
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001405 if (!netif_running(ndev)) {
1406 netif_device_attach(ndev);
1407
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001408 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001409 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001410
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001411 if (gfar_init_bds(ndev)) {
1412 free_skb_resources(priv);
1413 return -ENOMEM;
1414 }
1415
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001416 init_registers(ndev);
1417 gfar_set_mac_address(ndev);
1418 gfar_init_mac(ndev);
1419 gfar_start(ndev);
1420
1421 priv->oldlink = 0;
1422 priv->oldspeed = 0;
1423 priv->oldduplex = -1;
1424
1425 if (priv->phydev)
1426 phy_start(priv->phydev);
1427
1428 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001429 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001430
1431 return 0;
1432}
1433
1434static struct dev_pm_ops gfar_pm_ops = {
1435 .suspend = gfar_suspend,
1436 .resume = gfar_resume,
1437 .freeze = gfar_suspend,
1438 .thaw = gfar_resume,
1439 .restore = gfar_restore,
1440};
1441
1442#define GFAR_PM_OPS (&gfar_pm_ops)
1443
Scott Woodd87eb122008-07-11 18:04:45 -05001444#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001445
1446#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001447
Scott Woodd87eb122008-07-11 18:04:45 -05001448#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001450/* Reads the controller's registers to determine what interface
1451 * connects it to the PHY.
1452 */
1453static phy_interface_t gfar_get_interface(struct net_device *dev)
1454{
1455 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001456 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001457 u32 ecntrl;
1458
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001459 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001460
1461 if (ecntrl & ECNTRL_SGMII_MODE)
1462 return PHY_INTERFACE_MODE_SGMII;
1463
1464 if (ecntrl & ECNTRL_TBI_MODE) {
1465 if (ecntrl & ECNTRL_REDUCED_MODE)
1466 return PHY_INTERFACE_MODE_RTBI;
1467 else
1468 return PHY_INTERFACE_MODE_TBI;
1469 }
1470
1471 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001472 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001473 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001474 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001475 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001476 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001477
Jan Ceuleers0977f812012-06-05 03:42:12 +00001478 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001479 * be set by the device tree or platform code.
1480 */
1481 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1482 return PHY_INTERFACE_MODE_RGMII_ID;
1483
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001484 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001485 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001486 }
1487
Andy Flemingb31a1d82008-12-16 15:29:15 -08001488 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001489 return PHY_INTERFACE_MODE_GMII;
1490
1491 return PHY_INTERFACE_MODE_MII;
1492}
1493
1494
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001495/* Initializes driver's PHY state, and attaches to the PHY.
1496 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 */
1498static int init_phy(struct net_device *dev)
1499{
1500 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001501 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001502 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001503 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001504 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
1506 priv->oldlink = 0;
1507 priv->oldspeed = 0;
1508 priv->oldduplex = -1;
1509
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001510 interface = gfar_get_interface(dev);
1511
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001512 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1513 interface);
1514 if (!priv->phydev)
1515 priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1516 interface);
1517 if (!priv->phydev) {
1518 dev_err(&dev->dev, "could not attach to PHY\n");
1519 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001520 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
Kapil Junejad3c12872007-05-11 18:25:11 -05001522 if (interface == PHY_INTERFACE_MODE_SGMII)
1523 gfar_configure_serdes(dev);
1524
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001525 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001526 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1527 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530}
1531
Jan Ceuleers0977f812012-06-05 03:42:12 +00001532/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001533 * SERDES lynx PHY on the chip. We communicate with this PHY
1534 * through the MDIO bus on each controller, treating it as a
1535 * "normal" PHY at the address found in the TBIPA register. We assume
1536 * that the TBIPA register is valid. Either the MDIO bus code will set
1537 * it to a value that doesn't conflict with other PHYs on the bus, or the
1538 * value doesn't matter, as there are no other PHYs on the bus.
1539 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001540static void gfar_configure_serdes(struct net_device *dev)
1541{
1542 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001543 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001544
Grant Likelyfe192a42009-04-25 12:53:12 +00001545 if (!priv->tbi_node) {
1546 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1547 "device tree specify a tbi-handle\n");
1548 return;
1549 }
1550
1551 tbiphy = of_phy_find_device(priv->tbi_node);
1552 if (!tbiphy) {
1553 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001554 return;
1555 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001556
Jan Ceuleers0977f812012-06-05 03:42:12 +00001557 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001558 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1559 * everything for us? Resetting it takes the link down and requires
1560 * several seconds for it to come back.
1561 */
Grant Likelyfe192a42009-04-25 12:53:12 +00001562 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
Andy Flemingb31a1d82008-12-16 15:29:15 -08001563 return;
Kapil Junejad3c12872007-05-11 18:25:11 -05001564
Paul Gortmakerd0313582008-04-17 00:08:10 -04001565 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001566 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001567
Grant Likelyfe192a42009-04-25 12:53:12 +00001568 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001569 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1570 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001571
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001572 phy_write(tbiphy, MII_BMCR,
1573 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1574 BMCR_SPEED1000);
Kapil Junejad3c12872007-05-11 18:25:11 -05001575}
1576
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577static void init_registers(struct net_device *dev)
1578{
1579 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001580 struct gfar __iomem *regs = NULL;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00001581 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001583 for (i = 0; i < priv->num_grps; i++) {
1584 regs = priv->gfargrp[i].regs;
1585 /* Clear IEVENT */
1586 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001588 /* Initialize IMASK */
1589 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1590 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001592 regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 /* Init hash registers to zero */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001594 gfar_write(&regs->igaddr0, 0);
1595 gfar_write(&regs->igaddr1, 0);
1596 gfar_write(&regs->igaddr2, 0);
1597 gfar_write(&regs->igaddr3, 0);
1598 gfar_write(&regs->igaddr4, 0);
1599 gfar_write(&regs->igaddr5, 0);
1600 gfar_write(&regs->igaddr6, 0);
1601 gfar_write(&regs->igaddr7, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001603 gfar_write(&regs->gaddr0, 0);
1604 gfar_write(&regs->gaddr1, 0);
1605 gfar_write(&regs->gaddr2, 0);
1606 gfar_write(&regs->gaddr3, 0);
1607 gfar_write(&regs->gaddr4, 0);
1608 gfar_write(&regs->gaddr5, 0);
1609 gfar_write(&regs->gaddr6, 0);
1610 gfar_write(&regs->gaddr7, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 /* Zero out the rmon mib registers if it has them */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001613 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001614 memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
1616 /* Mask off the CAM interrupts */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001617 gfar_write(&regs->rmon.cam1, 0xffffffff);
1618 gfar_write(&regs->rmon.cam2, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 }
1620
1621 /* Initialize the max receive buffer length */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001622 gfar_write(&regs->mrblr, priv->rx_buffer_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 /* Initialize the Minimum Frame Length Register */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001625 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
1627
Anton Vorontsov511d9342010-06-30 06:39:15 +00001628static int __gfar_is_rx_idle(struct gfar_private *priv)
1629{
1630 u32 res;
1631
Jan Ceuleers0977f812012-06-05 03:42:12 +00001632 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001633 * actually wait for IEVENT_GRSC flag.
1634 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001635 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001636 return 0;
1637
Jan Ceuleers0977f812012-06-05 03:42:12 +00001638 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001639 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1640 * and the Rx can be safely reset.
1641 */
1642 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1643 res &= 0x7f807f80;
1644 if ((res & 0xffff) == (res >> 16))
1645 return 1;
1646
1647 return 0;
1648}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001649
1650/* Halt the receive and transmit queues */
Scott Woodd87eb122008-07-11 18:04:45 -05001651static void gfar_halt_nodisable(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652{
1653 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001654 struct gfar __iomem *regs = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 u32 tempval;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00001656 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001658 for (i = 0; i < priv->num_grps; i++) {
1659 regs = priv->gfargrp[i].regs;
1660 /* Mask all interrupts */
1661 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001663 /* Clear all interrupts */
1664 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1665 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001667 regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001669 tempval = gfar_read(&regs->dmactrl);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001670 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) !=
1671 (DMACTRL_GRS | DMACTRL_GTS)) {
Anton Vorontsov511d9342010-06-30 06:39:15 +00001672 int ret;
1673
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001675 gfar_write(&regs->dmactrl, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Anton Vorontsov511d9342010-06-30 06:39:15 +00001677 do {
1678 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1679 (IEVENT_GRSC | IEVENT_GTSC)) ==
1680 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1681 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1682 ret = __gfar_is_rx_idle(priv);
1683 } while (!ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 }
Scott Woodd87eb122008-07-11 18:04:45 -05001685}
Scott Woodd87eb122008-07-11 18:04:45 -05001686
1687/* Halt the receive and transmit queues */
1688void gfar_halt(struct net_device *dev)
1689{
1690 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001691 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001692 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Scott Wood2a54adc2008-08-12 15:10:46 -05001694 gfar_halt_nodisable(dev);
1695
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 /* Disable Rx and Tx */
1697 tempval = gfar_read(&regs->maccfg1);
1698 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1699 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001700}
1701
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001702static void free_grp_irqs(struct gfar_priv_grp *grp)
1703{
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001704 free_irq(gfar_irq(grp, TX)->irq, grp);
1705 free_irq(gfar_irq(grp, RX)->irq, grp);
1706 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001707}
1708
Kumar Gala0bbaf062005-06-20 10:54:21 -05001709void stop_gfar(struct net_device *dev)
1710{
1711 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001712 unsigned long flags;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001713 int i;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001714
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001715 phy_stop(priv->phydev);
1716
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001717
Kumar Gala0bbaf062005-06-20 10:54:21 -05001718 /* Lock it down */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001719 local_irq_save(flags);
1720 lock_tx_qs(priv);
1721 lock_rx_qs(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001722
Kumar Gala0bbaf062005-06-20 10:54:21 -05001723 gfar_halt(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001725 unlock_rx_qs(priv);
1726 unlock_tx_qs(priv);
1727 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
1729 /* Free the IRQs */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001730 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001731 for (i = 0; i < priv->num_grps; i++)
1732 free_grp_irqs(&priv->gfargrp[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001734 for (i = 0; i < priv->num_grps; i++)
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001735 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001736 &priv->gfargrp[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 }
1738
1739 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740}
1741
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001742static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001745 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001746 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001748 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001750 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1751 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001752 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
Claudiu Manoil369ec162013-02-14 05:00:02 +00001754 dma_unmap_single(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001755 txbdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001756 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001757 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001758 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001759 txbdp++;
Claudiu Manoil369ec162013-02-14 05:00:02 +00001760 dma_unmap_page(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001761 txbdp->length, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001763 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001764 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1765 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001767 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001768 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001769}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001771static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1772{
1773 struct rxbd8 *rxbdp;
1774 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1775 int i;
1776
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001777 rxbdp = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001779 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1780 if (rx_queue->rx_skbuff[i]) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00001781 dma_unmap_single(priv->dev, rxbdp->bufPtr,
1782 priv->rx_buffer_size,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001783 DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001784 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1785 rx_queue->rx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 }
Anton Vorontsove69edd22009-10-12 06:00:30 +00001787 rxbdp->lstatus = 0;
1788 rxbdp->bufPtr = 0;
1789 rxbdp++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001791 kfree(rx_queue->rx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001792 rx_queue->rx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001793}
Anton Vorontsove69edd22009-10-12 06:00:30 +00001794
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001795/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00001796 * Then free tx_skbuff and rx_skbuff
1797 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001798static void free_skb_resources(struct gfar_private *priv)
1799{
1800 struct gfar_priv_tx_q *tx_queue = NULL;
1801 struct gfar_priv_rx_q *rx_queue = NULL;
1802 int i;
1803
1804 /* Go through all the buffer descriptors and free their data buffers */
1805 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001806 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001807
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001808 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001809 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001810 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001811 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001812 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001813 }
1814
1815 for (i = 0; i < priv->num_rx_queues; i++) {
1816 rx_queue = priv->rx_queue[i];
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001817 if (rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001818 free_skb_rx_queue(rx_queue);
1819 }
1820
Claudiu Manoil369ec162013-02-14 05:00:02 +00001821 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001822 sizeof(struct txbd8) * priv->total_tx_ring_size +
1823 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1824 priv->tx_queue[0]->tx_bd_base,
1825 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826}
1827
Kumar Gala0bbaf062005-06-20 10:54:21 -05001828void gfar_start(struct net_device *dev)
1829{
1830 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001831 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001832 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001833 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001834
1835 /* Enable Rx and Tx in MACCFG1 */
1836 tempval = gfar_read(&regs->maccfg1);
1837 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1838 gfar_write(&regs->maccfg1, tempval);
1839
1840 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001841 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001842 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001843 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001844
Kumar Gala0bbaf062005-06-20 10:54:21 -05001845 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001846 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001847 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001848 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001849
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001850 for (i = 0; i < priv->num_grps; i++) {
1851 regs = priv->gfargrp[i].regs;
1852 /* Clear THLT/RHLT, so that the DMA starts polling now */
1853 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1854 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1855 /* Unmask the interrupts we look for */
1856 gfar_write(&regs->imask, IMASK_DEFAULT);
1857 }
Dai Haruki12dea572008-12-16 15:30:20 -08001858
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001859 dev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05001860}
1861
Claudiu Manoil800c6442013-03-19 07:40:05 +00001862static void gfar_configure_coalescing(struct gfar_private *priv,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001863 unsigned long tx_mask, unsigned long rx_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001865 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001866 u32 __iomem *baddr;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001867
1868 if (priv->mode == MQ_MG_MODE) {
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001869 int i = 0;
Claudiu Manoilc6e11602013-03-21 03:12:14 +00001870
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001871 baddr = &regs->txic0;
Akinobu Mita984b3f52010-03-05 13:41:37 -08001872 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
Claudiu Manoil9740e002012-06-28 04:40:53 +00001873 gfar_write(baddr + i, 0);
1874 if (likely(priv->tx_queue[i]->txcoalescing))
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001875 gfar_write(baddr + i, priv->tx_queue[i]->txic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001876 }
1877
1878 baddr = &regs->rxic0;
Akinobu Mita984b3f52010-03-05 13:41:37 -08001879 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
Claudiu Manoil9740e002012-06-28 04:40:53 +00001880 gfar_write(baddr + i, 0);
1881 if (likely(priv->rx_queue[i]->rxcoalescing))
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001882 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001883 }
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001884 } else {
Claudiu Manoilc6e11602013-03-21 03:12:14 +00001885 /* Backward compatible case -- even if we enable
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001886 * multiple queues, there's only single reg to program
1887 */
1888 gfar_write(&regs->txic, 0);
1889 if (likely(priv->tx_queue[0]->txcoalescing))
1890 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
1891
1892 gfar_write(&regs->rxic, 0);
1893 if (unlikely(priv->rx_queue[0]->rxcoalescing))
1894 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001895 }
1896}
1897
Claudiu Manoil800c6442013-03-19 07:40:05 +00001898void gfar_configure_coalescing_all(struct gfar_private *priv)
1899{
1900 gfar_configure_coalescing(priv, 0xFF, 0xFF);
1901}
1902
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001903static int register_grp_irqs(struct gfar_priv_grp *grp)
1904{
1905 struct gfar_private *priv = grp->priv;
1906 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001907 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00001910 * them. Otherwise, only register for the one
1911 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001912 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001913 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001914 * Transmit, and Receive
1915 */
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001916 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
1917 gfar_irq(grp, ER)->name, grp);
1918 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001919 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001920 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001921
Julia Lawall2145f1a2010-08-05 10:26:20 +00001922 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001924 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
1925 gfar_irq(grp, TX)->name, grp);
1926 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001927 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001928 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 goto tx_irq_fail;
1930 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001931 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
1932 gfar_irq(grp, RX)->name, grp);
1933 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001934 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001935 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 goto rx_irq_fail;
1937 }
1938 } else {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001939 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
1940 gfar_irq(grp, TX)->name, grp);
1941 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001942 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001943 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 goto err_irq_fail;
1945 }
1946 }
1947
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001948 return 0;
1949
1950rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001951 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001952tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001953 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001954err_irq_fail:
1955 return err;
1956
1957}
1958
1959/* Bring the controller up and running */
1960int startup_gfar(struct net_device *ndev)
1961{
1962 struct gfar_private *priv = netdev_priv(ndev);
1963 struct gfar __iomem *regs = NULL;
1964 int err, i, j;
1965
1966 for (i = 0; i < priv->num_grps; i++) {
1967 regs= priv->gfargrp[i].regs;
1968 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1969 }
1970
1971 regs= priv->gfargrp[0].regs;
1972 err = gfar_alloc_skb_resources(ndev);
1973 if (err)
1974 return err;
1975
1976 gfar_init_mac(ndev);
1977
1978 for (i = 0; i < priv->num_grps; i++) {
1979 err = register_grp_irqs(&priv->gfargrp[i]);
1980 if (err) {
1981 for (j = 0; j < i; j++)
1982 free_grp_irqs(&priv->gfargrp[j]);
Anton Vorontsovff760152011-01-18 02:36:02 +00001983 goto irq_fail;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001984 }
1985 }
1986
Andy Fleming7f7f5312005-11-11 12:38:59 -06001987 /* Start the controller */
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001988 gfar_start(ndev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00001990 phy_start(priv->phydev);
1991
Claudiu Manoil800c6442013-03-19 07:40:05 +00001992 gfar_configure_coalescing_all(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001993
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994 return 0;
1995
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001996irq_fail:
Anton Vorontsove69edd22009-10-12 06:00:30 +00001997 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 return err;
1999}
2000
Jan Ceuleers0977f812012-06-05 03:42:12 +00002001/* Called when something needs to use the ethernet device
2002 * Returns 0 for success.
2003 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004static int gfar_enet_open(struct net_device *dev)
2005{
Li Yang94e8cc32007-10-12 21:53:51 +08002006 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007 int err;
2008
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002009 enable_napi(priv);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002010
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 /* Initialize a bunch of registers */
2012 init_registers(dev);
2013
2014 gfar_set_mac_address(dev);
2015
2016 err = init_phy(dev);
2017
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002018 if (err) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002019 disable_napi(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 return err;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002021 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022
2023 err = startup_gfar(dev);
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002024 if (err) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002025 disable_napi(priv);
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002026 return err;
2027 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002029 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08002031 device_set_wakeup_enable(&dev->dev, priv->wol_en);
2032
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 return err;
2034}
2035
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002036static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002037{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002038 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002039
2040 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002041
Kumar Gala0bbaf062005-06-20 10:54:21 -05002042 return fcb;
2043}
2044
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002045static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002046 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002047{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002048 /* If we're here, it's a IP packet with a TCP or UDP
2049 * payload. We set it to checksum, using a pseudo-header
2050 * we provide
2051 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002052 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002053
Jan Ceuleers0977f812012-06-05 03:42:12 +00002054 /* Tell the controller what the protocol is
2055 * And provide the already calculated phcs
2056 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002057 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002058 flags |= TXFCB_UDP;
Arnaldo Carvalho de Melo4bedb452007-03-13 14:28:48 -03002059 fcb->phcs = udp_hdr(skb)->check;
Andy Fleming7f7f5312005-11-11 12:38:59 -06002060 } else
Kumar Gala8da32de2007-06-29 00:12:04 -05002061 fcb->phcs = tcp_hdr(skb)->check;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002062
2063 /* l3os is the distance between the start of the
2064 * frame (skb->data) and the start of the IP hdr.
2065 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002066 * l3 hdr and the l4 hdr
2067 */
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002068 fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002069 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002070
Andy Fleming7f7f5312005-11-11 12:38:59 -06002071 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002072}
2073
Andy Fleming7f7f5312005-11-11 12:38:59 -06002074void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002075{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002076 fcb->flags |= TXFCB_VLN;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002077 fcb->vlctl = vlan_tx_tag_get(skb);
2078}
2079
Dai Haruki4669bc92008-12-17 16:51:04 -08002080static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002081 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002082{
2083 struct txbd8 *new_bd = bdp + stride;
2084
2085 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2086}
2087
2088static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002089 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002090{
2091 return skip_txbd(bdp, 1, base, ring_size);
2092}
2093
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002094/* eTSEC12: csum generation not supported for some fcb offsets */
2095static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2096 unsigned long fcb_addr)
2097{
2098 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2099 (fcb_addr % 0x20) > 0x18);
2100}
2101
2102/* eTSEC76: csum generation for frames larger than 2500 may
2103 * cause excess delays before start of transmission
2104 */
2105static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2106 unsigned int len)
2107{
2108 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2109 (len > 2500));
2110}
2111
Jan Ceuleers0977f812012-06-05 03:42:12 +00002112/* This is called by the kernel when a frame is ready for transmission.
2113 * It is pointed to by the dev->hard_start_xmit function pointer
2114 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2116{
2117 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002118 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002119 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002120 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002121 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002122 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002123 u32 lstatus;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002124 int i, rq = 0;
2125 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002126 u32 bufaddr;
Andy Flemingfef61082006-04-20 16:44:29 -05002127 unsigned long flags;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002128 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002129
2130 rq = skb->queue_mapping;
2131 tx_queue = priv->tx_queue[rq];
2132 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002133 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002134 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002135
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002136 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2137 do_vlan = vlan_tx_tag_present(skb);
2138 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2139 priv->hwts_tx_en;
2140
2141 if (do_csum || do_vlan)
2142 fcb_len = GMAC_FCB_LEN;
2143
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002144 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002145 if (unlikely(do_tstamp))
2146 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002147
Li Yang5b28bea2009-03-27 15:54:30 -07002148 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002149 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002150 struct sk_buff *skb_new;
2151
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002152 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002153 if (!skb_new) {
2154 dev->stats.tx_errors++;
David S. Millerbd14ba82009-03-27 01:10:58 -07002155 kfree_skb(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002156 return NETDEV_TX_OK;
2157 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002158
Eric Dumazet313b0372012-07-05 11:45:13 +00002159 if (skb->sk)
2160 skb_set_owner_w(skb_new, skb->sk);
2161 consume_skb(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002162 skb = skb_new;
2163 }
2164
Dai Haruki4669bc92008-12-17 16:51:04 -08002165 /* total number of fragments in the SKB */
2166 nr_frags = skb_shinfo(skb)->nr_frags;
2167
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002168 /* calculate the required number of TxBDs for this skb */
2169 if (unlikely(do_tstamp))
2170 nr_txbds = nr_frags + 2;
2171 else
2172 nr_txbds = nr_frags + 1;
2173
Dai Haruki4669bc92008-12-17 16:51:04 -08002174 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002175 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002176 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002177 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002178 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002179 return NETDEV_TX_BUSY;
2180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
2182 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002183 bytes_sent = skb->len;
2184 tx_queue->stats.tx_bytes += bytes_sent;
2185 /* keep Tx bytes on wire for BQL accounting */
2186 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002187 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002189 txbdp = txbdp_start = tx_queue->cur_tx;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002190 lstatus = txbdp->lstatus;
2191
2192 /* Time stamp insertion requires one additional TxBD */
2193 if (unlikely(do_tstamp))
2194 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002195 tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196
Dai Haruki4669bc92008-12-17 16:51:04 -08002197 if (nr_frags == 0) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002198 if (unlikely(do_tstamp))
2199 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002200 TXBD_INTERRUPT);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002201 else
2202 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
Dai Haruki4669bc92008-12-17 16:51:04 -08002203 } else {
2204 /* Place the fragment addresses and lengths into the TxBDs */
2205 for (i = 0; i < nr_frags; i++) {
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002206 unsigned int frag_len;
Dai Haruki4669bc92008-12-17 16:51:04 -08002207 /* Point at the next BD, wrapping as needed */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002208 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002210 frag_len = skb_shinfo(skb)->frags[i].size;
Dai Haruki4669bc92008-12-17 16:51:04 -08002211
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002212 lstatus = txbdp->lstatus | frag_len |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002213 BD_LFLAG(TXBD_READY);
Dai Haruki4669bc92008-12-17 16:51:04 -08002214
2215 /* Handle the last BD specially */
2216 if (i == nr_frags - 1)
2217 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2218
Claudiu Manoil369ec162013-02-14 05:00:02 +00002219 bufaddr = skb_frag_dma_map(priv->dev,
Ian Campbell2234a722011-08-29 23:18:29 +00002220 &skb_shinfo(skb)->frags[i],
2221 0,
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002222 frag_len,
Ian Campbell2234a722011-08-29 23:18:29 +00002223 DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002224
2225 /* set the TxBD length and buffer pointer */
2226 txbdp->bufPtr = bufaddr;
2227 txbdp->lstatus = lstatus;
2228 }
2229
2230 lstatus = txbdp_start->lstatus;
2231 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002233 /* Add TxPAL between FCB and frame if required */
2234 if (unlikely(do_tstamp)) {
2235 skb_push(skb, GMAC_TXPAL_LEN);
2236 memset(skb->data, 0, GMAC_TXPAL_LEN);
2237 }
2238
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002239 /* Add TxFCB if required */
2240 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002241 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002242 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002243 }
2244
2245 /* Set up checksumming */
2246 if (do_csum) {
2247 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002248
2249 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2250 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002251 __skb_pull(skb, GMAC_FCB_LEN);
2252 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002253 if (do_vlan || do_tstamp) {
2254 /* put back a new fcb for vlan/tstamp TOE */
2255 fcb = gfar_add_fcb(skb);
2256 } else {
2257 /* Tx TOE not used */
2258 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2259 fcb = NULL;
2260 }
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002261 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002262 }
2263
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002264 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002265 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002266
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002267 /* Setup tx hardware time stamping if requested */
2268 if (unlikely(do_tstamp)) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002269 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002270 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002271 }
2272
Claudiu Manoil369ec162013-02-14 05:00:02 +00002273 txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002274 skb_headlen(skb), DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275
Jan Ceuleers0977f812012-06-05 03:42:12 +00002276 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002277 * first TxBD points to the FCB and must have a data length of
2278 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2279 * the full frame length.
2280 */
2281 if (unlikely(do_tstamp)) {
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002282 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002283 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002284 (skb_headlen(skb) - fcb_len);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002285 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2286 } else {
2287 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002290 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002291
Jan Ceuleers0977f812012-06-05 03:42:12 +00002292 /* We can work in parallel with gfar_clean_tx_ring(), except
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002293 * when modifying num_txbdfree. Note that we didn't grab the lock
2294 * when we were reading the num_txbdfree and checking for available
2295 * space, that's because outside of this function it can only grow,
2296 * and once we've got needed space, it cannot suddenly disappear.
2297 *
2298 * The lock also protects us from gfar_error(), which can modify
2299 * regs->tstat and thus retrigger the transfers, which is why we
2300 * also must grab the lock before setting ready bit for the first
2301 * to be transmitted BD.
2302 */
2303 spin_lock_irqsave(&tx_queue->txlock, flags);
2304
Jan Ceuleers0977f812012-06-05 03:42:12 +00002305 /* The powerpc-specific eieio() is used, as wmb() has too strong
Scott Wood3b6330c2007-05-16 15:06:59 -05002306 * semantics (it requires synchronization between cacheable and
2307 * uncacheable mappings, which eieio doesn't provide and which we
2308 * don't need), thus requiring a more expensive sync instruction. At
2309 * some point, the set of architecture-independent barrier functions
2310 * should be expanded to include weaker barriers.
2311 */
Scott Wood3b6330c2007-05-16 15:06:59 -05002312 eieio();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002313
Dai Haruki4669bc92008-12-17 16:51:04 -08002314 txbdp_start->lstatus = lstatus;
2315
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002316 eieio(); /* force lstatus write before tx_skbuff */
2317
2318 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2319
Dai Haruki4669bc92008-12-17 16:51:04 -08002320 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002321 * (wrapping if necessary)
2322 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002323 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002324 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002325
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002326 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002327
2328 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002329 tx_queue->num_txbdfree -= (nr_txbds);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330
2331 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002332 * are full. We need to tell the kernel to stop sending us stuff.
2333 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002334 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002335 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002337 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 }
2339
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002341 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
2343 /* Unlock priv */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002344 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002346 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347}
2348
2349/* Stops the kernel queue, and halts the controller */
2350static int gfar_close(struct net_device *dev)
2351{
2352 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002353
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002354 disable_napi(priv);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002355
Sebastian Siewiorab939902008-08-19 21:12:45 +02002356 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 stop_gfar(dev);
2358
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002359 /* Disconnect from the PHY */
2360 phy_disconnect(priv->phydev);
2361 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002363 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364
2365 return 0;
2366}
2367
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002369static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002371 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
2373 return 0;
2374}
2375
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002376/* Check if rx parser should be activated */
2377void gfar_check_rx_parser_mode(struct gfar_private *priv)
2378{
2379 struct gfar __iomem *regs;
2380 u32 tempval;
2381
2382 regs = priv->gfargrp[0].regs;
2383
2384 tempval = gfar_read(&regs->rctrl);
2385 /* If parse is no longer required, then disable parser */
Claudiu Manoilba779712013-02-14 05:00:07 +00002386 if (tempval & RCTRL_REQ_PARSER) {
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002387 tempval |= RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +00002388 priv->uses_rxfcb = 1;
2389 } else {
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002390 tempval &= ~RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +00002391 priv->uses_rxfcb = 0;
2392 }
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002393 gfar_write(&regs->rctrl, tempval);
2394}
2395
Kumar Gala0bbaf062005-06-20 10:54:21 -05002396/* Enables and disables VLAN insertion/extraction */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002397void gfar_vlan_mode(struct net_device *dev, netdev_features_t features)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002398{
2399 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002400 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002401 unsigned long flags;
2402 u32 tempval;
2403
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002404 regs = priv->gfargrp[0].regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002405 local_irq_save(flags);
2406 lock_rx_qs(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002407
Patrick McHardyf6469682013-04-19 02:04:27 +00002408 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002409 /* Enable VLAN tag insertion */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002410 tempval = gfar_read(&regs->tctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002411 tempval |= TCTRL_VLINS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002412 gfar_write(&regs->tctrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002413 } else {
2414 /* Disable VLAN tag insertion */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002415 tempval = gfar_read(&regs->tctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002416 tempval &= ~TCTRL_VLINS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002417 gfar_write(&regs->tctrl, tempval);
Jiri Pirko87c288c2011-07-20 04:54:19 +00002418 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002419
Patrick McHardyf6469682013-04-19 02:04:27 +00002420 if (features & NETIF_F_HW_VLAN_CTAG_RX) {
Jiri Pirko87c288c2011-07-20 04:54:19 +00002421 /* Enable VLAN tag extraction */
2422 tempval = gfar_read(&regs->rctrl);
2423 tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
2424 gfar_write(&regs->rctrl, tempval);
Claudiu Manoilba779712013-02-14 05:00:07 +00002425 priv->uses_rxfcb = 1;
Jiri Pirko87c288c2011-07-20 04:54:19 +00002426 } else {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002427 /* Disable VLAN tag extraction */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002428 tempval = gfar_read(&regs->rctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002429 tempval &= ~RCTRL_VLEX;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002430 gfar_write(&regs->rctrl, tempval);
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002431
2432 gfar_check_rx_parser_mode(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002433 }
2434
Dai Haruki77ecaf22008-12-16 15:30:48 -08002435 gfar_change_mtu(dev, dev->mtu);
2436
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002437 unlock_rx_qs(priv);
2438 local_irq_restore(flags);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002439}
2440
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2442{
2443 int tempsize, tempval;
2444 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002445 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 int oldsize = priv->rx_buffer_size;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002447 int frame_size = new_mtu + ETH_HLEN;
2448
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002450 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 return -EINVAL;
2452 }
2453
Claudiu Manoilba779712013-02-14 05:00:07 +00002454 if (priv->uses_rxfcb)
Dai Haruki77ecaf22008-12-16 15:30:48 -08002455 frame_size += GMAC_FCB_LEN;
2456
2457 frame_size += priv->padding;
2458
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002459 tempsize = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2460 INCREMENTAL_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461
2462 /* Only stop and start the controller if it isn't already
Jan Ceuleers0977f812012-06-05 03:42:12 +00002463 * stopped, and we changed something
2464 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2466 stop_gfar(dev);
2467
2468 priv->rx_buffer_size = tempsize;
2469
2470 dev->mtu = new_mtu;
2471
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002472 gfar_write(&regs->mrblr, priv->rx_buffer_size);
2473 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474
2475 /* If the mtu is larger than the max size for standard
2476 * ethernet frames (ie, a jumbo frame), then set maccfg2
Jan Ceuleers0977f812012-06-05 03:42:12 +00002477 * to allow huge frames, and to check the length
2478 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002479 tempval = gfar_read(&regs->maccfg2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480
Anton Vorontsov7d350972010-06-30 06:39:12 +00002481 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002482 gfar_has_errata(priv, GFAR_ERRATA_74))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2484 else
2485 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2486
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002487 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488
2489 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2490 startup_gfar(dev);
2491
2492 return 0;
2493}
2494
Sebastian Siewiorab939902008-08-19 21:12:45 +02002495/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 * transmitted after a set amount of time.
2497 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002498 * starting over will fix the problem.
2499 */
2500static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002502 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002503 reset_task);
Kumar Gala48268572009-03-18 23:28:22 -07002504 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505
2506 if (dev->flags & IFF_UP) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002507 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 stop_gfar(dev);
2509 startup_gfar(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002510 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 }
2512
David S. Miller263ba322008-07-15 03:47:41 -07002513 netif_tx_schedule_all(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514}
2515
Sebastian Siewiorab939902008-08-19 21:12:45 +02002516static void gfar_timeout(struct net_device *dev)
2517{
2518 struct gfar_private *priv = netdev_priv(dev);
2519
2520 dev->stats.tx_errors++;
2521 schedule_work(&priv->reset_task);
2522}
2523
Eran Libertyacbc0f02010-07-07 15:54:54 -07002524static void gfar_align_skb(struct sk_buff *skb)
2525{
2526 /* We need the data buffer to be aligned properly. We will reserve
2527 * as many bytes as needed to align the data properly
2528 */
2529 skb_reserve(skb, RXBUF_ALIGNMENT -
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002530 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
Eran Libertyacbc0f02010-07-07 15:54:54 -07002531}
2532
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002534static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002536 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002537 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002538 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002539 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002540 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002541 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002542 struct sk_buff *skb;
2543 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002544 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002545 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002546 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002547 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002548 int tqi = tx_queue->qindex;
2549 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002550 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002551 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002553 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002554 bdp = tx_queue->dirty_tx;
2555 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002556
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002557 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002558 unsigned long flags;
2559
Dai Haruki4669bc92008-12-17 16:51:04 -08002560 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002561
Jan Ceuleers0977f812012-06-05 03:42:12 +00002562 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002563 * Also, we need to dma_unmap_single() the TxPAL.
2564 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002565 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002566 nr_txbds = frags + 2;
2567 else
2568 nr_txbds = frags + 1;
2569
2570 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002571
2572 lstatus = lbdp->lstatus;
2573
2574 /* Only clean completed frames */
2575 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002576 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577 break;
2578
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002579 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002580 next = next_txbd(bdp, base, tx_ring_size);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002581 buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002582 } else
2583 buflen = bdp->length;
2584
Claudiu Manoil369ec162013-02-14 05:00:02 +00002585 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002586 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002587
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002588 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002589 struct skb_shared_hwtstamps shhwtstamps;
2590 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002591
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002592 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2593 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002594 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002595 skb_tstamp_tx(skb, &shhwtstamps);
2596 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2597 bdp = next;
2598 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002599
2600 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2601 bdp = next_txbd(bdp, base, tx_ring_size);
2602
2603 for (i = 0; i < frags; i++) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00002604 dma_unmap_page(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002605 bdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002606 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2607 bdp = next_txbd(bdp, base, tx_ring_size);
2608 }
2609
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002610 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002611
Eric Dumazetacb600d2012-10-05 06:23:55 +00002612 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002613
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002614 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002615
2616 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002617 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002618
Dai Harukid080cd62008-04-09 19:37:51 -05002619 howmany++;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002620 spin_lock_irqsave(&tx_queue->txlock, flags);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002621 tx_queue->num_txbdfree += nr_txbds;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002622 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Dai Haruki4669bc92008-12-17 16:51:04 -08002623 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624
Dai Haruki4669bc92008-12-17 16:51:04 -08002625 /* If we freed a buffer, we can restart transmission, if necessary */
Paul Gortmaker5407b14c2012-03-18 17:11:22 -04002626 if (netif_tx_queue_stopped(txq) && tx_queue->num_txbdfree)
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002627 netif_wake_subqueue(dev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002628
Dai Haruki4669bc92008-12-17 16:51:04 -08002629 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002630 tx_queue->skb_dirtytx = skb_dirtytx;
2631 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002633 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002634}
2635
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002636static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
Dai Haruki8c7396a2008-12-17 16:52:00 -08002637{
Anton Vorontsova6d0b912009-01-12 21:57:34 -08002638 unsigned long flags;
2639
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002640 spin_lock_irqsave(&gfargrp->grplock, flags);
2641 if (napi_schedule_prep(&gfargrp->napi)) {
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002642 gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002643 __napi_schedule(&gfargrp->napi);
Jarek Poplawski8707bdd2009-02-09 14:59:30 -08002644 } else {
Jan Ceuleers0977f812012-06-05 03:42:12 +00002645 /* Clear IEVENT, so interrupts aren't called again
Jarek Poplawski8707bdd2009-02-09 14:59:30 -08002646 * because of the packets that have already arrived.
2647 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002648 gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08002649 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002650 spin_unlock_irqrestore(&gfargrp->grplock, flags);
Anton Vorontsova6d0b912009-01-12 21:57:34 -08002651
Dai Haruki8c7396a2008-12-17 16:52:00 -08002652}
2653
Dai Harukid080cd62008-04-09 19:37:51 -05002654/* Interrupt Handler for Transmit complete */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002655static irqreturn_t gfar_transmit(int irq, void *grp_id)
Dai Harukid080cd62008-04-09 19:37:51 -05002656{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002657 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 return IRQ_HANDLED;
2659}
2660
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002661static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002662 struct sk_buff *skb)
Andy Fleming815b97c2008-04-22 17:18:29 -05002663{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002664 struct net_device *dev = rx_queue->dev;
Andy Fleming815b97c2008-04-22 17:18:29 -05002665 struct gfar_private *priv = netdev_priv(dev);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002666 dma_addr_t buf;
Andy Fleming815b97c2008-04-22 17:18:29 -05002667
Claudiu Manoil369ec162013-02-14 05:00:02 +00002668 buf = dma_map_single(priv->dev, skb->data,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002669 priv->rx_buffer_size, DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002670 gfar_init_rxbdp(rx_queue, bdp, buf);
Andy Fleming815b97c2008-04-22 17:18:29 -05002671}
2672
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002673static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002674{
2675 struct gfar_private *priv = netdev_priv(dev);
Eric Dumazetacb600d2012-10-05 06:23:55 +00002676 struct sk_buff *skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002677
2678 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2679 if (!skb)
2680 return NULL;
2681
2682 gfar_align_skb(skb);
2683
2684 return skb;
2685}
Andy Fleming815b97c2008-04-22 17:18:29 -05002686
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002687struct sk_buff *gfar_new_skb(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688{
Eric Dumazetacb600d2012-10-05 06:23:55 +00002689 return gfar_alloc_skb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690}
2691
Li Yang298e1a92007-10-16 14:18:13 +08002692static inline void count_errors(unsigned short status, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693{
Li Yang298e1a92007-10-16 14:18:13 +08002694 struct gfar_private *priv = netdev_priv(dev);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002695 struct net_device_stats *stats = &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 struct gfar_extra_stats *estats = &priv->extra_stats;
2697
Jan Ceuleers0977f812012-06-05 03:42:12 +00002698 /* If the packet was truncated, none of the other errors matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699 if (status & RXBD_TRUNCATED) {
2700 stats->rx_length_errors++;
2701
Paul Gortmaker212079d2013-02-12 15:38:19 -05002702 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
2704 return;
2705 }
2706 /* Count the errors, if there were any */
2707 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2708 stats->rx_length_errors++;
2709
2710 if (status & RXBD_LARGE)
Paul Gortmaker212079d2013-02-12 15:38:19 -05002711 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002713 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 }
2715 if (status & RXBD_NONOCTET) {
2716 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002717 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002718 }
2719 if (status & RXBD_CRCERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002720 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 stats->rx_crc_errors++;
2722 }
2723 if (status & RXBD_OVERRUN) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002724 atomic64_inc(&estats->rx_overrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725 stats->rx_crc_errors++;
2726 }
2727}
2728
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002729irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002731 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 return IRQ_HANDLED;
2733}
2734
Kumar Gala0bbaf062005-06-20 10:54:21 -05002735static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2736{
2737 /* If valid headers were found, and valid sums
2738 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00002739 * checksumming is necessary. Otherwise, it is [FIXME]
2740 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06002741 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05002742 skb->ip_summed = CHECKSUM_UNNECESSARY;
2743 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002744 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002745}
2746
2747
Jan Ceuleers0977f812012-06-05 03:42:12 +00002748/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoil61db26c2013-02-14 05:00:05 +00002749static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2750 int amount_pull, struct napi_struct *napi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751{
2752 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002753 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754
Dai Haruki2c2db482008-12-16 15:31:15 -08002755 /* fcb is at the beginning if exists */
2756 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757
Jan Ceuleers0977f812012-06-05 03:42:12 +00002758 /* Remove the FCB from the skb
2759 * Remove the padded bytes, if there are any
2760 */
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002761 if (amount_pull) {
2762 skb_record_rx_queue(skb, fcb->rq);
Dai Haruki2c2db482008-12-16 15:31:15 -08002763 skb_pull(skb, amount_pull);
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002764 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002765
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002766 /* Get receive timestamp from the skb */
2767 if (priv->hwts_rx_en) {
2768 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2769 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002770
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002771 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2772 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2773 }
2774
2775 if (priv->padding)
2776 skb_pull(skb, priv->padding);
2777
Michał Mirosław8b3afe92011-04-15 04:50:50 +00002778 if (dev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08002779 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002780
Dai Haruki2c2db482008-12-16 15:31:15 -08002781 /* Tell the skb what kind of packet this is */
2782 skb->protocol = eth_type_trans(skb, dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002783
Patrick McHardyf6469682013-04-19 02:04:27 +00002784 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07002785 * Even if vlan rx accel is disabled, on some chips
2786 * RXFCB_VLN is pseudo randomly set.
2787 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002788 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
David S. Miller823dcd22011-08-20 10:39:12 -07002789 fcb->flags & RXFCB_VLN)
David S. Millere5905c82013-04-22 19:24:19 -04002790 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
Jiri Pirko87c288c2011-07-20 04:54:19 +00002791
Dai Haruki2c2db482008-12-16 15:31:15 -08002792 /* Send the packet up the stack */
Claudiu Manoil953d2762013-03-21 03:12:15 +00002793 napi_gro_receive(napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795}
2796
2797/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002798 * until the budget/quota has been reached. Returns the number
2799 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002801int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002803 struct net_device *dev = rx_queue->dev;
Andy Fleming31de1982008-12-16 15:33:40 -08002804 struct rxbd8 *bdp, *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805 struct sk_buff *skb;
Dai Haruki2c2db482008-12-16 15:31:15 -08002806 int pkt_len;
2807 int amount_pull;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 int howmany = 0;
2809 struct gfar_private *priv = netdev_priv(dev);
2810
2811 /* Get the first full descriptor */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002812 bdp = rx_queue->cur_rx;
2813 base = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814
Claudiu Manoilba779712013-02-14 05:00:07 +00002815 amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
Dai Haruki2c2db482008-12-16 15:31:15 -08002816
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002818 struct sk_buff *newskb;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002819
Scott Wood3b6330c2007-05-16 15:06:59 -05002820 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05002821
2822 /* Add another skb for the future */
2823 newskb = gfar_new_skb(dev);
2824
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002825 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826
Claudiu Manoil369ec162013-02-14 05:00:02 +00002827 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002828 priv->rx_buffer_size, DMA_FROM_DEVICE);
Andy Fleming81183052008-11-12 10:07:11 -06002829
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002830 if (unlikely(!(bdp->status & RXBD_ERR) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002831 bdp->length > priv->rx_buffer_size))
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002832 bdp->status = RXBD_LARGE;
2833
Andy Fleming815b97c2008-04-22 17:18:29 -05002834 /* We drop the frame if we failed to allocate a new buffer */
2835 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002836 bdp->status & RXBD_ERR)) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002837 count_errors(bdp->status, dev);
2838
2839 if (unlikely(!newskb))
2840 newskb = skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002841 else if (skb)
Eric Dumazetacb600d2012-10-05 06:23:55 +00002842 dev_kfree_skb(skb);
Andy Fleming815b97c2008-04-22 17:18:29 -05002843 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844 /* Increment the number of packets */
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002845 rx_queue->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846 howmany++;
2847
Dai Haruki2c2db482008-12-16 15:31:15 -08002848 if (likely(skb)) {
2849 pkt_len = bdp->length - ETH_FCS_LEN;
2850 /* Remove the FCS from the packet length */
2851 skb_put(skb, pkt_len);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002852 rx_queue->stats.rx_bytes += pkt_len;
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002853 skb_record_rx_queue(skb, rx_queue->qindex);
Wu Jiajun-B06378cd754a52012-04-19 22:54:35 +00002854 gfar_process_frame(dev, skb, amount_pull,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002855 &rx_queue->grp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856
Dai Haruki2c2db482008-12-16 15:31:15 -08002857 } else {
Joe Perches59deab22011-06-14 08:57:47 +00002858 netif_warn(priv, rx_err, dev, "Missing skb!\n");
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002859 rx_queue->stats.rx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002860 atomic64_inc(&priv->extra_stats.rx_skbmissing);
Dai Haruki2c2db482008-12-16 15:31:15 -08002861 }
2862
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 }
2864
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002865 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866
Andy Fleming815b97c2008-04-22 17:18:29 -05002867 /* Setup the new bdp */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002868 gfar_new_rxbdp(rx_queue, bdp, newskb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869
2870 /* Update to the next pointer */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002871 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872
2873 /* update to point at the next skb */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002874 rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2875 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 }
2877
2878 /* Update the current rxbd pointer to be the next one */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002879 rx_queue->cur_rx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881 return howmany;
2882}
2883
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002884static int gfar_poll_sq(struct napi_struct *napi, int budget)
2885{
2886 struct gfar_priv_grp *gfargrp =
2887 container_of(napi, struct gfar_priv_grp, napi);
2888 struct gfar __iomem *regs = gfargrp->regs;
2889 struct gfar_priv_tx_q *tx_queue = gfargrp->priv->tx_queue[0];
2890 struct gfar_priv_rx_q *rx_queue = gfargrp->priv->rx_queue[0];
2891 int work_done = 0;
2892
2893 /* Clear IEVENT, so interrupts aren't called again
2894 * because of the packets that have already arrived
2895 */
2896 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
2897
2898 /* run Tx cleanup to completion */
2899 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2900 gfar_clean_tx_ring(tx_queue);
2901
2902 work_done = gfar_clean_rx_ring(rx_queue, budget);
2903
2904 if (work_done < budget) {
2905 napi_complete(napi);
2906 /* Clear the halt bit in RSTAT */
2907 gfar_write(&regs->rstat, gfargrp->rstat);
2908
2909 gfar_write(&regs->imask, IMASK_DEFAULT);
2910
2911 /* If we are coalescing interrupts, update the timer
2912 * Otherwise, clear it
2913 */
2914 gfar_write(&regs->txic, 0);
2915 if (likely(tx_queue->txcoalescing))
2916 gfar_write(&regs->txic, tx_queue->txic);
2917
2918 gfar_write(&regs->rxic, 0);
2919 if (unlikely(rx_queue->rxcoalescing))
2920 gfar_write(&regs->rxic, rx_queue->rxic);
2921 }
2922
2923 return work_done;
2924}
2925
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002926static int gfar_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002928 struct gfar_priv_grp *gfargrp =
2929 container_of(napi, struct gfar_priv_grp, napi);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002930 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002931 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002932 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002933 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002934 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00002935 int i, budget_per_q = 0;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002936 int has_tx_work = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002937 unsigned long rstat_rxf;
2938 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05002939
Dai Haruki8c7396a2008-12-17 16:52:00 -08002940 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00002941 * because of the packets that have already arrived
2942 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002943 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08002944
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002945 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
2946
2947 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
2948 if (num_act_queues)
2949 budget_per_q = budget/num_act_queues;
2950
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002951 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
2952 tx_queue = priv->tx_queue[i];
2953 /* run Tx cleanup to completion */
2954 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
2955 gfar_clean_tx_ring(tx_queue);
2956 has_tx_work = 1;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002957 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002958 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002959
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002960 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
2961 /* skip queue if not active */
2962 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2963 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002964
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002965 rx_queue = priv->rx_queue[i];
2966 work_done_per_q =
2967 gfar_clean_rx_ring(rx_queue, budget_per_q);
2968 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002969
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002970 /* finished processing this queue */
2971 if (work_done_per_q < budget_per_q) {
2972 /* clear active queue hw indication */
2973 gfar_write(&regs->rstat,
2974 RSTAT_CLEAR_RXF0 >> i);
2975 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002976
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002977 if (!num_act_queues)
2978 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002979 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002980 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002981
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002982 if (!num_act_queues && !has_tx_work) {
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002983
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002984 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002985
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002986 /* Clear the halt bit in RSTAT */
2987 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002988
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002989 gfar_write(&regs->imask, IMASK_DEFAULT);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002990
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002991 /* If we are coalescing interrupts, update the timer
2992 * Otherwise, clear it
2993 */
2994 gfar_configure_coalescing(priv, gfargrp->rx_bit_map,
2995 gfargrp->tx_bit_map);
Dai Harukid080cd62008-04-09 19:37:51 -05002996 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002998 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003001#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00003002/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003003 * without having to re-enable interrupts. It's not called while
3004 * the interrupt routine is executing.
3005 */
3006static void gfar_netpoll(struct net_device *dev)
3007{
3008 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00003009 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003010
3011 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003012 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003013 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003014 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3015
3016 disable_irq(gfar_irq(grp, TX)->irq);
3017 disable_irq(gfar_irq(grp, RX)->irq);
3018 disable_irq(gfar_irq(grp, ER)->irq);
3019 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3020 enable_irq(gfar_irq(grp, ER)->irq);
3021 enable_irq(gfar_irq(grp, RX)->irq);
3022 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003023 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003024 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003025 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003026 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3027
3028 disable_irq(gfar_irq(grp, TX)->irq);
3029 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3030 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003031 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003032 }
3033}
3034#endif
3035
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003037static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003039 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003040
3041 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003042 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003045 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003046 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003047
3048 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003049 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003050 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003052 /* Check for errors */
3053 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003054 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055
3056 return IRQ_HANDLED;
3057}
3058
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003059static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3060{
3061 struct phy_device *phydev = priv->phydev;
3062 u32 val = 0;
3063
3064 if (!phydev->duplex)
3065 return val;
3066
3067 if (!priv->pause_aneg_en) {
3068 if (priv->tx_pause_en)
3069 val |= MACCFG1_TX_FLOW;
3070 if (priv->rx_pause_en)
3071 val |= MACCFG1_RX_FLOW;
3072 } else {
3073 u16 lcl_adv, rmt_adv;
3074 u8 flowctrl;
3075 /* get link partner capabilities */
3076 rmt_adv = 0;
3077 if (phydev->pause)
3078 rmt_adv = LPA_PAUSE_CAP;
3079 if (phydev->asym_pause)
3080 rmt_adv |= LPA_PAUSE_ASYM;
3081
3082 lcl_adv = mii_advertise_flowctrl(phydev->advertising);
3083
3084 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3085 if (flowctrl & FLOW_CTRL_TX)
3086 val |= MACCFG1_TX_FLOW;
3087 if (flowctrl & FLOW_CTRL_RX)
3088 val |= MACCFG1_RX_FLOW;
3089 }
3090
3091 return val;
3092}
3093
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094/* Called every time the controller might need to be made
3095 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003096 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097 * function converts those variables into the appropriate
3098 * register values, and can bring down the device if needed.
3099 */
3100static void adjust_link(struct net_device *dev)
3101{
3102 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003103 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003104 unsigned long flags;
3105 struct phy_device *phydev = priv->phydev;
3106 int new_state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003108 local_irq_save(flags);
3109 lock_tx_qs(priv);
3110
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003111 if (phydev->link) {
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003112 u32 tempval1 = gfar_read(&regs->maccfg1);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003113 u32 tempval = gfar_read(&regs->maccfg2);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003114 u32 ecntrl = gfar_read(&regs->ecntrl);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003115
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116 /* Now we make sure that we can be in full duplex mode.
Jan Ceuleers0977f812012-06-05 03:42:12 +00003117 * If not, we operate in half-duplex mode.
3118 */
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003119 if (phydev->duplex != priv->oldduplex) {
3120 new_state = 1;
3121 if (!(phydev->duplex))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122 tempval &= ~(MACCFG2_FULL_DUPLEX);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003123 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124 tempval |= MACCFG2_FULL_DUPLEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003126 priv->oldduplex = phydev->duplex;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127 }
3128
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003129 if (phydev->speed != priv->oldspeed) {
3130 new_state = 1;
3131 switch (phydev->speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 case 1000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133 tempval =
3134 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
Li Yangf430e492009-01-06 14:08:10 -08003135
3136 ecntrl &= ~(ECNTRL_R100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 break;
3138 case 100:
3139 case 10:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140 tempval =
3141 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003142
3143 /* Reduced mode distinguishes
Jan Ceuleers0977f812012-06-05 03:42:12 +00003144 * between 10 and 100
3145 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003146 if (phydev->speed == SPEED_100)
3147 ecntrl |= ECNTRL_R100;
3148 else
3149 ecntrl &= ~(ECNTRL_R100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150 break;
3151 default:
Joe Perches59deab22011-06-14 08:57:47 +00003152 netif_warn(priv, link, dev,
3153 "Ack! Speed (%d) is not 10/100/1000!\n",
3154 phydev->speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 break;
3156 }
3157
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003158 priv->oldspeed = phydev->speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159 }
3160
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003161 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3162 tempval1 |= gfar_get_flowctrl_cfg(priv);
3163
3164 gfar_write(&regs->maccfg1, tempval1);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003165 gfar_write(&regs->maccfg2, tempval);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003166 gfar_write(&regs->ecntrl, ecntrl);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003167
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168 if (!priv->oldlink) {
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003169 new_state = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170 priv->oldlink = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171 }
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003172 } else if (priv->oldlink) {
3173 new_state = 1;
3174 priv->oldlink = 0;
3175 priv->oldspeed = 0;
3176 priv->oldduplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003179 if (new_state && netif_msg_link(priv))
3180 phy_print_status(phydev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003181 unlock_tx_qs(priv);
3182 local_irq_restore(flags);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003183}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184
3185/* Update the hash table based on the current list of multicast
3186 * addresses we subscribe to. Also, change the promiscuity of
3187 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003188 * whenever dev->flags is changed
3189 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190static void gfar_set_multi(struct net_device *dev)
3191{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003192 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003194 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003195 u32 tempval;
3196
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003197 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198 /* Set RCTRL to PROM */
3199 tempval = gfar_read(&regs->rctrl);
3200 tempval |= RCTRL_PROM;
3201 gfar_write(&regs->rctrl, tempval);
3202 } else {
3203 /* Set RCTRL to not PROM */
3204 tempval = gfar_read(&regs->rctrl);
3205 tempval &= ~(RCTRL_PROM);
3206 gfar_write(&regs->rctrl, tempval);
3207 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003208
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003209 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003211 gfar_write(&regs->igaddr0, 0xffffffff);
3212 gfar_write(&regs->igaddr1, 0xffffffff);
3213 gfar_write(&regs->igaddr2, 0xffffffff);
3214 gfar_write(&regs->igaddr3, 0xffffffff);
3215 gfar_write(&regs->igaddr4, 0xffffffff);
3216 gfar_write(&regs->igaddr5, 0xffffffff);
3217 gfar_write(&regs->igaddr6, 0xffffffff);
3218 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219 gfar_write(&regs->gaddr0, 0xffffffff);
3220 gfar_write(&regs->gaddr1, 0xffffffff);
3221 gfar_write(&regs->gaddr2, 0xffffffff);
3222 gfar_write(&regs->gaddr3, 0xffffffff);
3223 gfar_write(&regs->gaddr4, 0xffffffff);
3224 gfar_write(&regs->gaddr5, 0xffffffff);
3225 gfar_write(&regs->gaddr6, 0xffffffff);
3226 gfar_write(&regs->gaddr7, 0xffffffff);
3227 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003228 int em_num;
3229 int idx;
3230
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003232 gfar_write(&regs->igaddr0, 0x0);
3233 gfar_write(&regs->igaddr1, 0x0);
3234 gfar_write(&regs->igaddr2, 0x0);
3235 gfar_write(&regs->igaddr3, 0x0);
3236 gfar_write(&regs->igaddr4, 0x0);
3237 gfar_write(&regs->igaddr5, 0x0);
3238 gfar_write(&regs->igaddr6, 0x0);
3239 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 gfar_write(&regs->gaddr0, 0x0);
3241 gfar_write(&regs->gaddr1, 0x0);
3242 gfar_write(&regs->gaddr2, 0x0);
3243 gfar_write(&regs->gaddr3, 0x0);
3244 gfar_write(&regs->gaddr4, 0x0);
3245 gfar_write(&regs->gaddr5, 0x0);
3246 gfar_write(&regs->gaddr6, 0x0);
3247 gfar_write(&regs->gaddr7, 0x0);
3248
Andy Fleming7f7f5312005-11-11 12:38:59 -06003249 /* If we have extended hash tables, we need to
3250 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003251 * setting them
3252 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003253 if (priv->extended_hash) {
3254 em_num = GFAR_EM_NUM + 1;
3255 gfar_clear_exact_match(dev);
3256 idx = 1;
3257 } else {
3258 idx = 0;
3259 em_num = 0;
3260 }
3261
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003262 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263 return;
3264
3265 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003266 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003267 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003268 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003269 idx++;
3270 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003271 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003272 }
3273 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274}
3275
Andy Fleming7f7f5312005-11-11 12:38:59 -06003276
3277/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003278 * don't interfere with normal reception
3279 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003280static void gfar_clear_exact_match(struct net_device *dev)
3281{
3282 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003283 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003284
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003285 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003286 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003287}
3288
Linus Torvalds1da177e2005-04-16 15:20:36 -07003289/* Set the appropriate hash bit for the given addr */
3290/* The algorithm works like so:
3291 * 1) Take the Destination Address (ie the multicast address), and
3292 * do a CRC on it (little endian), and reverse the bits of the
3293 * result.
3294 * 2) Use the 8 most significant bits as a hash into a 256-entry
3295 * table. The table is controlled through 8 32-bit registers:
3296 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3297 * gaddr7. This means that the 3 most significant bits in the
3298 * hash index which gaddr register to use, and the 5 other bits
3299 * indicate which bit (assuming an IBM numbering scheme, which
3300 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003301 * the entry.
3302 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3304{
3305 u32 tempval;
3306 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c910c2011-11-16 09:38:02 +00003307 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003308 int width = priv->hash_width;
3309 u8 whichbit = (result >> (32 - width)) & 0x1f;
3310 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311 u32 value = (1 << (31-whichbit));
3312
Kumar Gala0bbaf062005-06-20 10:54:21 -05003313 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003315 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003316}
3317
Andy Fleming7f7f5312005-11-11 12:38:59 -06003318
3319/* There are multiple MAC Address register pairs on some controllers
3320 * This function sets the numth pair to a given address
3321 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003322static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3323 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003324{
3325 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003326 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003327 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003328 char tmpbuf[ETH_ALEN];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003329 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003330 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003331
3332 macptr += num*2;
3333
Jan Ceuleers0977f812012-06-05 03:42:12 +00003334 /* Now copy it into the mac registers backwards, cuz
3335 * little endian is silly
3336 */
Joe Perches6a3c910c2011-11-16 09:38:02 +00003337 for (idx = 0; idx < ETH_ALEN; idx++)
3338 tmpbuf[ETH_ALEN - 1 - idx] = addr[idx];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003339
3340 gfar_write(macptr, *((u32 *) (tmpbuf)));
3341
3342 tempval = *((u32 *) (tmpbuf + 4));
3343
3344 gfar_write(macptr+1, tempval);
3345}
3346
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003348static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003349{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003350 struct gfar_priv_grp *gfargrp = grp_id;
3351 struct gfar __iomem *regs = gfargrp->regs;
3352 struct gfar_private *priv= gfargrp->priv;
3353 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354
3355 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003356 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003357
3358 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003359 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003360
3361 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003362 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003363 (events & IEVENT_MAG))
3364 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365
3366 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003367 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003368 netdev_dbg(dev,
3369 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003370 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371
3372 /* Update the error counters */
3373 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003374 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375
3376 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003377 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003379 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380 if (events & IEVENT_XFUN) {
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003381 unsigned long flags;
3382
Joe Perches59deab22011-06-14 08:57:47 +00003383 netif_dbg(priv, tx_err, dev,
3384 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003385 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003386 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003388 local_irq_save(flags);
3389 lock_tx_qs(priv);
3390
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 /* Reactivate the Tx Queues */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003392 gfar_write(&regs->tstat, gfargrp->tstat);
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003393
3394 unlock_tx_qs(priv);
3395 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003396 }
Joe Perches59deab22011-06-14 08:57:47 +00003397 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003398 }
3399 if (events & IEVENT_BSY) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003400 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003401 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003402
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003403 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404
Joe Perches59deab22011-06-14 08:57:47 +00003405 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3406 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407 }
3408 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003409 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003410 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411
Joe Perches59deab22011-06-14 08:57:47 +00003412 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413 }
3414 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003415 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003416 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417 }
Joe Perches59deab22011-06-14 08:57:47 +00003418 if (events & IEVENT_RXC)
3419 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420
3421 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003422 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003423 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003424 }
3425 return IRQ_HANDLED;
3426}
3427
Andy Flemingb31a1d82008-12-16 15:29:15 -08003428static struct of_device_id gfar_match[] =
3429{
3430 {
3431 .type = "network",
3432 .compatible = "gianfar",
3433 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003434 {
3435 .compatible = "fsl,etsec2",
3436 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003437 {},
3438};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003439MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003440
Linus Torvalds1da177e2005-04-16 15:20:36 -07003441/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003442static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003443 .driver = {
3444 .name = "fsl-gianfar",
3445 .owner = THIS_MODULE,
3446 .pm = GFAR_PM_OPS,
3447 .of_match_table = gfar_match,
3448 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003449 .probe = gfar_probe,
3450 .remove = gfar_remove,
3451};
3452
Axel Lindb62f682011-11-27 16:44:17 +00003453module_platform_driver(gfar_driver);