blob: 365342d293e82492f396551cdf1dad5af702e817 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +000012 * Copyright 2002-2009, 2011 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
73#include <linux/init.h>
74#include <linux/delay.h>
75#include <linux/netdevice.h>
76#include <linux/etherdevice.h>
77#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050078#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#include <linux/spinlock.h>
80#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050081#include <linux/of_address.h>
82#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000083#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080084#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050085#include <linux/ip.h>
86#include <linux/tcp.h>
87#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080088#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000089#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91#include <asm/io.h>
Anton Vorontsov7d350972010-06-30 06:39:12 +000092#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030093#include <asm/mpc85xx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <asm/irq.h>
95#include <asm/uaccess.h>
96#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097#include <linux/dma-mapping.h>
98#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040099#include <linux/mii.h>
100#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800101#include <linux/phy_fixed.h>
102#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700103#include <linux/of_net.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107#define TX_TIMEOUT (1*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Andy Fleming7f7f5312005-11-11 12:38:59 -0600109const char gfar_driver_version[] = "1.3";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111static int gfar_enet_open(struct net_device *dev);
112static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200113static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static void gfar_timeout(struct net_device *dev);
115static int gfar_close(struct net_device *dev);
Andy Fleming815b97c2008-04-22 17:18:29 -0500116struct sk_buff *gfar_new_skb(struct net_device *dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000117static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000118 struct sk_buff *skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119static int gfar_set_mac_address(struct net_device *dev);
120static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100121static irqreturn_t gfar_error(int irq, void *dev_id);
122static irqreturn_t gfar_transmit(int irq, void *dev_id);
123static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124static void adjust_link(struct net_device *dev);
125static void init_registers(struct net_device *dev);
126static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700127static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600128static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400129static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130static void gfar_set_multi(struct net_device *dev);
131static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500132static void gfar_configure_serdes(struct net_device *dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700133static int gfar_poll(struct napi_struct *napi, int budget);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +0300134static int gfar_poll_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300135#ifdef CONFIG_NET_POLL_CONTROLLER
136static void gfar_netpoll(struct net_device *dev);
137#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000138int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000139static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoil61db26c2013-02-14 05:00:05 +0000140static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
141 int amount_pull, struct napi_struct *napi);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600142void gfar_halt(struct net_device *dev);
Scott Woodd87eb122008-07-11 18:04:45 -0500143static void gfar_halt_nodisable(struct net_device *dev);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600144void gfar_start(struct net_device *dev);
145static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800146static void gfar_set_mac_for_addr(struct net_device *dev, int num,
147 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000148static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150MODULE_AUTHOR("Freescale Semiconductor, Inc");
151MODULE_DESCRIPTION("Gianfar Ethernet Driver");
152MODULE_LICENSE("GPL");
153
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000154static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000155 dma_addr_t buf)
156{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000157 u32 lstatus;
158
159 bdp->bufPtr = buf;
160
161 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000162 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000163 lstatus |= BD_LFLAG(RXBD_WRAP);
164
165 eieio();
166
167 bdp->lstatus = lstatus;
168}
169
Anton Vorontsov87283272009-10-12 06:00:39 +0000170static int gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000171{
Anton Vorontsov87283272009-10-12 06:00:39 +0000172 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000173 struct gfar_priv_tx_q *tx_queue = NULL;
174 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000175 struct txbd8 *txbdp;
176 struct rxbd8 *rxbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000177 int i, j;
Anton Vorontsov87283272009-10-12 06:00:39 +0000178
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000179 for (i = 0; i < priv->num_tx_queues; i++) {
180 tx_queue = priv->tx_queue[i];
181 /* Initialize some variables in our dev structure */
182 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
183 tx_queue->dirty_tx = tx_queue->tx_bd_base;
184 tx_queue->cur_tx = tx_queue->tx_bd_base;
185 tx_queue->skb_curtx = 0;
186 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000187
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000188 /* Initialize Transmit Descriptor Ring */
189 txbdp = tx_queue->tx_bd_base;
190 for (j = 0; j < tx_queue->tx_ring_size; j++) {
191 txbdp->lstatus = 0;
192 txbdp->bufPtr = 0;
193 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000194 }
195
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000196 /* Set the last descriptor in the ring to indicate wrap */
197 txbdp--;
198 txbdp->status |= TXBD_WRAP;
199 }
200
201 for (i = 0; i < priv->num_rx_queues; i++) {
202 rx_queue = priv->rx_queue[i];
203 rx_queue->cur_rx = rx_queue->rx_bd_base;
204 rx_queue->skb_currx = 0;
205 rxbdp = rx_queue->rx_bd_base;
206
207 for (j = 0; j < rx_queue->rx_ring_size; j++) {
208 struct sk_buff *skb = rx_queue->rx_skbuff[j];
209
210 if (skb) {
211 gfar_init_rxbdp(rx_queue, rxbdp,
212 rxbdp->bufPtr);
213 } else {
214 skb = gfar_new_skb(ndev);
215 if (!skb) {
Joe Perches59deab22011-06-14 08:57:47 +0000216 netdev_err(ndev, "Can't allocate RX buffers\n");
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +0000217 return -ENOMEM;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000218 }
219 rx_queue->rx_skbuff[j] = skb;
220
221 gfar_new_rxbdp(rx_queue, rxbdp, skb);
222 }
223
224 rxbdp++;
225 }
226
Anton Vorontsov87283272009-10-12 06:00:39 +0000227 }
228
229 return 0;
230}
231
232static int gfar_alloc_skb_resources(struct net_device *ndev)
233{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000234 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000235 dma_addr_t addr;
236 int i, j, k;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000237 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000238 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000239 struct gfar_priv_tx_q *tx_queue = NULL;
240 struct gfar_priv_rx_q *rx_queue = NULL;
241
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000242 priv->total_tx_ring_size = 0;
243 for (i = 0; i < priv->num_tx_queues; i++)
244 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
245
246 priv->total_rx_ring_size = 0;
247 for (i = 0; i < priv->num_rx_queues; i++)
248 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000249
250 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000251 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000252 (priv->total_tx_ring_size *
253 sizeof(struct txbd8)) +
254 (priv->total_rx_ring_size *
255 sizeof(struct rxbd8)),
256 &addr, GFP_KERNEL);
257 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000258 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000259
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000260 for (i = 0; i < priv->num_tx_queues; i++) {
261 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000262 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000263 tx_queue->tx_bd_dma_base = addr;
264 tx_queue->dev = ndev;
265 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000266 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
267 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000268 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000269
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000270 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000271 for (i = 0; i < priv->num_rx_queues; i++) {
272 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000273 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000274 rx_queue->rx_bd_dma_base = addr;
275 rx_queue->dev = ndev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000276 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
277 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000278 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000279
280 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000281 for (i = 0; i < priv->num_tx_queues; i++) {
282 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000283 tx_queue->tx_skbuff =
284 kmalloc_array(tx_queue->tx_ring_size,
285 sizeof(*tx_queue->tx_skbuff),
286 GFP_KERNEL);
287 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000288 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000289
290 for (k = 0; k < tx_queue->tx_ring_size; k++)
291 tx_queue->tx_skbuff[k] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000292 }
293
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000294 for (i = 0; i < priv->num_rx_queues; i++) {
295 rx_queue = priv->rx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000296 rx_queue->rx_skbuff =
297 kmalloc_array(rx_queue->rx_ring_size,
298 sizeof(*rx_queue->rx_skbuff),
299 GFP_KERNEL);
300 if (!rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000301 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000302
303 for (j = 0; j < rx_queue->rx_ring_size; j++)
304 rx_queue->rx_skbuff[j] = NULL;
305 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000306
Anton Vorontsov87283272009-10-12 06:00:39 +0000307 if (gfar_init_bds(ndev))
308 goto cleanup;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000309
310 return 0;
311
312cleanup:
313 free_skb_resources(priv);
314 return -ENOMEM;
315}
316
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000317static void gfar_init_tx_rx_base(struct gfar_private *priv)
318{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000319 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000320 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000321 int i;
322
323 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000324 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000325 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000326 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000327 }
328
329 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000330 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000331 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000332 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000333 }
334}
335
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000336static void gfar_init_mac(struct net_device *ndev)
337{
338 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000339 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000340 u32 rctrl = 0;
341 u32 tctrl = 0;
342 u32 attrs = 0;
343
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000344 /* write the tx/rx base registers */
345 gfar_init_tx_rx_base(priv);
Anton Vorontsov32c513b2009-10-12 06:00:36 +0000346
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000347 /* Configure the coalescing support */
Claudiu Manoil800c6442013-03-19 07:40:05 +0000348 gfar_configure_coalescing_all(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000349
Claudiu Manoilba779712013-02-14 05:00:07 +0000350 /* set this when rx hw offload (TOE) functions are being used */
351 priv->uses_rxfcb = 0;
352
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000353 if (priv->rx_filer_enable) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000354 rctrl |= RCTRL_FILREN;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000355 /* Program the RIR0 reg with the required distribution */
356 gfar_write(&regs->rir0, DEFAULT_RIR0);
357 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000358
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000359 /* Restore PROMISC mode */
360 if (ndev->flags & IFF_PROMISC)
361 rctrl |= RCTRL_PROM;
362
Claudiu Manoilba779712013-02-14 05:00:07 +0000363 if (ndev->features & NETIF_F_RXCSUM) {
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000364 rctrl |= RCTRL_CHECKSUMMING;
Claudiu Manoilba779712013-02-14 05:00:07 +0000365 priv->uses_rxfcb = 1;
366 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000367
368 if (priv->extended_hash) {
369 rctrl |= RCTRL_EXTHASH;
370
371 gfar_clear_exact_match(ndev);
372 rctrl |= RCTRL_EMEN;
373 }
374
375 if (priv->padding) {
376 rctrl &= ~RCTRL_PAL_MASK;
377 rctrl |= RCTRL_PADDING(priv->padding);
378 }
379
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000380 /* Insert receive time stamps into padding alignment bytes */
381 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER) {
382 rctrl &= ~RCTRL_PAL_MASK;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000383 rctrl |= RCTRL_PADDING(8);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000384 priv->padding = 8;
385 }
386
Manfred Rudigier97553f72010-06-11 01:49:05 +0000387 /* Enable HW time stamping if requested from user space */
Claudiu Manoilba779712013-02-14 05:00:07 +0000388 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000389 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
Claudiu Manoilba779712013-02-14 05:00:07 +0000390 priv->uses_rxfcb = 1;
391 }
Manfred Rudigier97553f72010-06-11 01:49:05 +0000392
Patrick McHardyf6469682013-04-19 02:04:27 +0000393 if (ndev->features & NETIF_F_HW_VLAN_CTAG_RX) {
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000394 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +0000395 priv->uses_rxfcb = 1;
396 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000397
398 /* Init rctrl based on our settings */
399 gfar_write(&regs->rctrl, rctrl);
400
401 if (ndev->features & NETIF_F_IP_CSUM)
402 tctrl |= TCTRL_INIT_CSUM;
403
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000404 if (priv->prio_sched_en)
405 tctrl |= TCTRL_TXSCHED_PRIO;
406 else {
407 tctrl |= TCTRL_TXSCHED_WRRS;
408 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
409 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
410 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000411
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000412 gfar_write(&regs->tctrl, tctrl);
413
414 /* Set the extraction length and index */
415 attrs = ATTRELI_EL(priv->rx_stash_size) |
416 ATTRELI_EI(priv->rx_stash_index);
417
418 gfar_write(&regs->attreli, attrs);
419
420 /* Start with defaults, and add stashing or locking
Jan Ceuleers0977f812012-06-05 03:42:12 +0000421 * depending on the approprate variables
422 */
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000423 attrs = ATTR_INIT_SETTINGS;
424
425 if (priv->bd_stash_en)
426 attrs |= ATTR_BDSTASH;
427
428 if (priv->rx_stash_size != 0)
429 attrs |= ATTR_BUFSTASH;
430
431 gfar_write(&regs->attr, attrs);
432
433 gfar_write(&regs->fifo_tx_thr, priv->fifo_threshold);
434 gfar_write(&regs->fifo_tx_starve, priv->fifo_starve);
435 gfar_write(&regs->fifo_tx_starve_shutoff, priv->fifo_starve_off);
436}
437
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000438static struct net_device_stats *gfar_get_stats(struct net_device *dev)
439{
440 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000441 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
442 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000443 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000444
445 for (i = 0; i < priv->num_rx_queues; i++) {
446 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000447 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000448 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
449 }
450
451 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000452 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000453 dev->stats.rx_dropped = rx_dropped;
454
455 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000456 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
457 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000458 }
459
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000460 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000461 dev->stats.tx_packets = tx_packets;
462
463 return &dev->stats;
464}
465
Andy Fleming26ccfc32009-03-10 12:58:28 +0000466static const struct net_device_ops gfar_netdev_ops = {
467 .ndo_open = gfar_enet_open,
468 .ndo_start_xmit = gfar_start_xmit,
469 .ndo_stop = gfar_close,
470 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000471 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000472 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000473 .ndo_tx_timeout = gfar_timeout,
474 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000475 .ndo_get_stats = gfar_get_stats,
Ben Hutchings240c1022009-07-09 17:54:35 +0000476 .ndo_set_mac_address = eth_mac_addr,
477 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000478#ifdef CONFIG_NET_POLL_CONTROLLER
479 .ndo_poll_controller = gfar_netpoll,
480#endif
481};
482
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000483void lock_rx_qs(struct gfar_private *priv)
484{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000485 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000486
487 for (i = 0; i < priv->num_rx_queues; i++)
488 spin_lock(&priv->rx_queue[i]->rxlock);
489}
490
491void lock_tx_qs(struct gfar_private *priv)
492{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000493 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000494
495 for (i = 0; i < priv->num_tx_queues; i++)
496 spin_lock(&priv->tx_queue[i]->txlock);
497}
498
499void unlock_rx_qs(struct gfar_private *priv)
500{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000501 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000502
503 for (i = 0; i < priv->num_rx_queues; i++)
504 spin_unlock(&priv->rx_queue[i]->rxlock);
505}
506
507void unlock_tx_qs(struct gfar_private *priv)
508{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000509 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000510
511 for (i = 0; i < priv->num_tx_queues; i++)
512 spin_unlock(&priv->tx_queue[i]->txlock);
513}
514
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000515static void free_tx_pointers(struct gfar_private *priv)
516{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000517 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000518
519 for (i = 0; i < priv->num_tx_queues; i++)
520 kfree(priv->tx_queue[i]);
521}
522
523static void free_rx_pointers(struct gfar_private *priv)
524{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000525 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000526
527 for (i = 0; i < priv->num_rx_queues; i++)
528 kfree(priv->rx_queue[i]);
529}
530
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000531static void unmap_group_regs(struct gfar_private *priv)
532{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000533 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000534
535 for (i = 0; i < MAXGROUPS; i++)
536 if (priv->gfargrp[i].regs)
537 iounmap(priv->gfargrp[i].regs);
538}
539
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000540static void free_gfar_dev(struct gfar_private *priv)
541{
542 int i, j;
543
544 for (i = 0; i < priv->num_grps; i++)
545 for (j = 0; j < GFAR_NUM_IRQS; j++) {
546 kfree(priv->gfargrp[i].irqinfo[j]);
547 priv->gfargrp[i].irqinfo[j] = NULL;
548 }
549
550 free_netdev(priv->ndev);
551}
552
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000553static void disable_napi(struct gfar_private *priv)
554{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000555 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000556
557 for (i = 0; i < priv->num_grps; i++)
558 napi_disable(&priv->gfargrp[i].napi);
559}
560
561static void enable_napi(struct gfar_private *priv)
562{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000563 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000564
565 for (i = 0; i < priv->num_grps; i++)
566 napi_enable(&priv->gfargrp[i].napi);
567}
568
569static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000570 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000571{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000572 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000573 u32 *queue_mask;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000574 int i;
575
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000576 for (i = 0; i < GFAR_NUM_IRQS; i++) {
577 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
578 GFP_KERNEL);
579 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000580 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000581 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000582
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000583 grp->regs = of_iomap(np, 0);
584 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000585 return -ENOMEM;
586
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000587 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000588
589 /* If we aren't the FEC we have multiple interrupts */
590 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000591 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
592 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
593 if (gfar_irq(grp, TX)->irq == NO_IRQ ||
594 gfar_irq(grp, RX)->irq == NO_IRQ ||
595 gfar_irq(grp, ER)->irq == NO_IRQ)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000596 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000597 }
598
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000599 grp->priv = priv;
600 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000601 if (priv->mode == MQ_MG_MODE) {
602 queue_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000603 grp->rx_bit_map = queue_mask ?
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000604 *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
605 queue_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000606 grp->tx_bit_map = queue_mask ?
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000607 *queue_mask : (DEFAULT_MAPPING >> priv->num_grps);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000608 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000609 grp->rx_bit_map = 0xFF;
610 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000611 }
612 priv->num_grps++;
613
614 return 0;
615}
616
Grant Likely2dc11582010-08-06 09:25:50 -0600617static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800618{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800619 const char *model;
620 const char *ctype;
621 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000622 int err = 0, i;
623 struct net_device *dev = NULL;
624 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700625 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000626 struct device_node *child = NULL;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800627 const u32 *stash;
628 const u32 *stash_len;
629 const u32 *stash_idx;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000630 unsigned int num_tx_qs, num_rx_qs;
631 u32 *tx_queues, *rx_queues;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800632
633 if (!np || !of_device_is_available(np))
634 return -ENODEV;
635
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000636 /* parse the num of tx and rx queues */
637 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
638 num_tx_qs = tx_queues ? *tx_queues : 1;
639
640 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000641 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
642 num_tx_qs, MAX_TX_QS);
643 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000644 return -EINVAL;
645 }
646
647 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
648 num_rx_qs = rx_queues ? *rx_queues : 1;
649
650 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000651 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
652 num_rx_qs, MAX_RX_QS);
653 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000654 return -EINVAL;
655 }
656
657 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
658 dev = *pdev;
659 if (NULL == dev)
660 return -ENOMEM;
661
662 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000663 priv->ndev = dev;
664
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000665 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000666 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000667 priv->num_rx_queues = num_rx_qs;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000668 priv->num_grps = 0x0;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800669
Jan Ceuleers0977f812012-06-05 03:42:12 +0000670 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700671 INIT_LIST_HEAD(&priv->rx_list.list);
672 priv->rx_list.count = 0;
673 mutex_init(&priv->rx_queue_access);
674
Andy Flemingb31a1d82008-12-16 15:29:15 -0800675 model = of_get_property(np, "model", NULL);
676
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000677 for (i = 0; i < MAXGROUPS; i++)
678 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800679
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000680 /* Parse and initialize group specific information */
681 if (of_device_is_compatible(np, "fsl,etsec2")) {
682 priv->mode = MQ_MG_MODE;
683 for_each_child_of_node(np, child) {
684 err = gfar_parse_group(child, priv, model);
685 if (err)
686 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800687 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000688 } else {
689 priv->mode = SQ_SG_MODE;
690 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000691 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000692 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800693 }
694
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000695 for (i = 0; i < priv->num_tx_queues; i++)
Claudiu Manoilc6e11602013-03-21 03:12:14 +0000696 priv->tx_queue[i] = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000697 for (i = 0; i < priv->num_rx_queues; i++)
698 priv->rx_queue[i] = NULL;
699
700 for (i = 0; i < priv->num_tx_queues; i++) {
Joe Perchesde47f072010-05-31 17:23:12 +0000701 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
702 GFP_KERNEL);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000703 if (!priv->tx_queue[i]) {
704 err = -ENOMEM;
705 goto tx_alloc_failed;
706 }
707 priv->tx_queue[i]->tx_skbuff = NULL;
708 priv->tx_queue[i]->qindex = i;
709 priv->tx_queue[i]->dev = dev;
710 spin_lock_init(&(priv->tx_queue[i]->txlock));
711 }
712
713 for (i = 0; i < priv->num_rx_queues; i++) {
Joe Perchesde47f072010-05-31 17:23:12 +0000714 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
715 GFP_KERNEL);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000716 if (!priv->rx_queue[i]) {
717 err = -ENOMEM;
718 goto rx_alloc_failed;
719 }
720 priv->rx_queue[i]->rx_skbuff = NULL;
721 priv->rx_queue[i]->qindex = i;
722 priv->rx_queue[i]->dev = dev;
723 spin_lock_init(&(priv->rx_queue[i]->rxlock));
724 }
725
726
Andy Fleming4d7902f2009-02-04 16:43:44 -0800727 stash = of_get_property(np, "bd-stash", NULL);
728
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000729 if (stash) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800730 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
731 priv->bd_stash_en = 1;
732 }
733
734 stash_len = of_get_property(np, "rx-stash-len", NULL);
735
736 if (stash_len)
737 priv->rx_stash_size = *stash_len;
738
739 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
740
741 if (stash_idx)
742 priv->rx_stash_index = *stash_idx;
743
744 if (stash_len || stash_idx)
745 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
746
Andy Flemingb31a1d82008-12-16 15:29:15 -0800747 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000748
Andy Flemingb31a1d82008-12-16 15:29:15 -0800749 if (mac_addr)
Joe Perches6a3c910c2011-11-16 09:38:02 +0000750 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800751
752 if (model && !strcasecmp(model, "TSEC"))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000753 priv->device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
754 FSL_GIANFAR_DEV_HAS_COALESCE |
755 FSL_GIANFAR_DEV_HAS_RMON |
756 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
757
Andy Flemingb31a1d82008-12-16 15:29:15 -0800758 if (model && !strcasecmp(model, "eTSEC"))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000759 priv->device_flags = FSL_GIANFAR_DEV_HAS_GIGABIT |
760 FSL_GIANFAR_DEV_HAS_COALESCE |
761 FSL_GIANFAR_DEV_HAS_RMON |
762 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
763 FSL_GIANFAR_DEV_HAS_PADDING |
764 FSL_GIANFAR_DEV_HAS_CSUM |
765 FSL_GIANFAR_DEV_HAS_VLAN |
766 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
767 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
768 FSL_GIANFAR_DEV_HAS_TIMER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800769
770 ctype = of_get_property(np, "phy-connection-type", NULL);
771
772 /* We only care about rgmii-id. The rest are autodetected */
773 if (ctype && !strcmp(ctype, "rgmii-id"))
774 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
775 else
776 priv->interface = PHY_INTERFACE_MODE_MII;
777
778 if (of_get_property(np, "fsl,magic-packet", NULL))
779 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
780
Grant Likelyfe192a42009-04-25 12:53:12 +0000781 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800782
783 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000784 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800785
786 return 0;
787
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000788rx_alloc_failed:
789 free_rx_pointers(priv);
790tx_alloc_failed:
791 free_tx_pointers(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000792err_grp_init:
793 unmap_group_regs(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000794 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800795 return err;
796}
797
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000798static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000799{
800 struct hwtstamp_config config;
801 struct gfar_private *priv = netdev_priv(netdev);
802
803 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
804 return -EFAULT;
805
806 /* reserved for future extensions */
807 if (config.flags)
808 return -EINVAL;
809
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000810 switch (config.tx_type) {
811 case HWTSTAMP_TX_OFF:
812 priv->hwts_tx_en = 0;
813 break;
814 case HWTSTAMP_TX_ON:
815 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
816 return -ERANGE;
817 priv->hwts_tx_en = 1;
818 break;
819 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000820 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000821 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000822
823 switch (config.rx_filter) {
824 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +0000825 if (priv->hwts_rx_en) {
826 stop_gfar(netdev);
827 priv->hwts_rx_en = 0;
828 startup_gfar(netdev);
829 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000830 break;
831 default:
832 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
833 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000834 if (!priv->hwts_rx_en) {
835 stop_gfar(netdev);
836 priv->hwts_rx_en = 1;
837 startup_gfar(netdev);
838 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000839 config.rx_filter = HWTSTAMP_FILTER_ALL;
840 break;
841 }
842
843 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
844 -EFAULT : 0;
845}
846
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000847static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
848{
849 struct hwtstamp_config config;
850 struct gfar_private *priv = netdev_priv(netdev);
851
852 config.flags = 0;
853 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
854 config.rx_filter = (priv->hwts_rx_en ?
855 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
856
857 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
858 -EFAULT : 0;
859}
860
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000861static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
862{
863 struct gfar_private *priv = netdev_priv(dev);
864
865 if (!netif_running(dev))
866 return -EINVAL;
867
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000868 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000869 return gfar_hwtstamp_set(dev, rq);
870 if (cmd == SIOCGHWTSTAMP)
871 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000872
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000873 if (!priv->phydev)
874 return -ENODEV;
875
Richard Cochran28b04112010-07-17 08:48:55 +0000876 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000877}
878
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000879static unsigned int reverse_bitmap(unsigned int bit_map, unsigned int max_qs)
880{
881 unsigned int new_bit_map = 0x0;
882 int mask = 0x1 << (max_qs - 1), i;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000883
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000884 for (i = 0; i < max_qs; i++) {
885 if (bit_map & mask)
886 new_bit_map = new_bit_map + (1 << i);
887 mask = mask >> 0x1;
888 }
889 return new_bit_map;
890}
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000891
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000892static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
893 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000894{
895 u32 rqfpr = FPR_FILER_MASK;
896 u32 rqfcr = 0x0;
897
898 rqfar--;
899 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000900 priv->ftp_rqfpr[rqfar] = rqfpr;
901 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000902 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
903
904 rqfar--;
905 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000906 priv->ftp_rqfpr[rqfar] = rqfpr;
907 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000908 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
909
910 rqfar--;
911 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
912 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000913 priv->ftp_rqfcr[rqfar] = rqfcr;
914 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000915 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
916
917 rqfar--;
918 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
919 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000920 priv->ftp_rqfcr[rqfar] = rqfcr;
921 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000922 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
923
924 return rqfar;
925}
926
927static void gfar_init_filer_table(struct gfar_private *priv)
928{
929 int i = 0x0;
930 u32 rqfar = MAX_FILER_IDX;
931 u32 rqfcr = 0x0;
932 u32 rqfpr = FPR_FILER_MASK;
933
934 /* Default rule */
935 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000936 priv->ftp_rqfcr[rqfar] = rqfcr;
937 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000938 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
939
940 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
941 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
942 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
943 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
944 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
945 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
946
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +0200947 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000948 priv->cur_filer_idx = rqfar;
949
950 /* Rest are masked rules */
951 rqfcr = RQFCR_CMP_NOMATCH;
952 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +0000953 priv->ftp_rqfcr[i] = rqfcr;
954 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000955 gfar_write_filer(priv, i, rqfcr, rqfpr);
956 }
957}
958
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300959static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +0000960{
Anton Vorontsov7d350972010-06-30 06:39:12 +0000961 unsigned int pvr = mfspr(SPRN_PVR);
962 unsigned int svr = mfspr(SPRN_SVR);
963 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
964 unsigned int rev = svr & 0xffff;
965
966 /* MPC8313 Rev 2.0 and higher; All MPC837x */
967 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000968 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +0000969 priv->errata |= GFAR_ERRATA_74;
970
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +0000971 /* MPC8313 and MPC837x all rev */
972 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000973 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +0000974 priv->errata |= GFAR_ERRATA_76;
975
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300976 /* MPC8313 Rev < 2.0 */
977 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2fdd2011-03-16 17:57:13 +0000978 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300979}
980
981static void __gfar_detect_errata_85xx(struct gfar_private *priv)
982{
983 unsigned int svr = mfspr(SPRN_SVR);
984
985 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
986 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +0300987 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
988 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
989 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +0300990}
991
992static void gfar_detect_errata(struct gfar_private *priv)
993{
994 struct device *dev = &priv->ofdev->dev;
995
996 /* no plans to fix */
997 priv->errata |= GFAR_ERRATA_A002;
998
999 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
1000 __gfar_detect_errata_85xx(priv);
1001 else /* non-mpc85xx parts, i.e. e300 core based */
1002 __gfar_detect_errata_83xx(priv);
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001003
Anton Vorontsov7d350972010-06-30 06:39:12 +00001004 if (priv->errata)
1005 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1006 priv->errata);
1007}
1008
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001009/* Set up the ethernet device structure, private data,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001010 * and anything else we need before we start
1011 */
Grant Likely74888762011-02-22 21:05:51 -07001012static int gfar_probe(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013{
1014 u32 tempval;
1015 struct net_device *dev = NULL;
1016 struct gfar_private *priv = NULL;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001017 struct gfar __iomem *regs = NULL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001018 int err = 0, i, grp_idx = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001019 u32 rstat = 0, tstat = 0, rqueue = 0, tqueue = 0;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001020 u32 isrg = 0;
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001021 u32 __iomem *baddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001023 err = gfar_of_init(ofdev, &dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001025 if (err)
1026 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
1028 priv = netdev_priv(dev);
Kumar Gala48268572009-03-18 23:28:22 -07001029 priv->ndev = dev;
1030 priv->ofdev = ofdev;
Claudiu Manoil369ec162013-02-14 05:00:02 +00001031 priv->dev = &ofdev->dev;
Kumar Gala48268572009-03-18 23:28:22 -07001032 SET_NETDEV_DEV(dev, &ofdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Scott Woodd87eb122008-07-11 18:04:45 -05001034 spin_lock_init(&priv->bflock);
Sebastian Siewiorab939902008-08-19 21:12:45 +02001035 INIT_WORK(&priv->reset_task, gfar_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Jingoo Han8513fbd2013-05-23 00:52:31 +00001037 platform_set_drvdata(ofdev, priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001038 regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Anton Vorontsov7d350972010-06-30 06:39:12 +00001040 gfar_detect_errata(priv);
1041
Jan Ceuleers0977f812012-06-05 03:42:12 +00001042 /* Stop the DMA engine now, in case it was running before
1043 * (The firmware could have used it, and left it running).
1044 */
Andy Fleming257d9382008-12-16 15:25:45 -08001045 gfar_halt(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
1047 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001048 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
Andy Flemingb98ac702009-02-04 16:38:05 -08001050 /* We need to delay at least 3 TX clocks */
1051 udelay(2);
1052
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001053 tempval = 0;
1054 if (!priv->pause_aneg_en && priv->tx_pause_en)
1055 tempval |= MACCFG1_TX_FLOW;
1056 if (!priv->pause_aneg_en && priv->rx_pause_en)
1057 tempval |= MACCFG1_RX_FLOW;
1058 /* the soft reset bit is not self-resetting, so we need to
1059 * clear it before resuming normal operation
1060 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001061 gfar_write(&regs->maccfg1, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
1063 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001064 tempval = MACCFG2_INIT_SETTINGS;
1065 if (gfar_has_errata(priv, GFAR_ERRATA_74))
1066 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
1067 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
1069 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001070 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 /* Set the dev->base_addr to the gfar reg region */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001073 dev->base_addr = (unsigned long) regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 /* Fill in the dev structure */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 dev->mtu = 1500;
Andy Fleming26ccfc32009-03-10 12:58:28 +00001078 dev->netdev_ops = &gfar_netdev_ops;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001079 dev->ethtool_ops = &gfar_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001081 /* Register for napi ...We are registering NAPI for each grp */
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03001082 if (priv->mode == SQ_SG_MODE)
1083 netif_napi_add(dev, &priv->gfargrp[0].napi, gfar_poll_sq,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001084 GFAR_DEV_WEIGHT);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03001085 else
1086 for (i = 0; i < priv->num_grps; i++)
1087 netif_napi_add(dev, &priv->gfargrp[i].napi, gfar_poll,
1088 GFAR_DEV_WEIGHT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001089
Andy Flemingb31a1d82008-12-16 15:29:15 -08001090 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
Michał Mirosław8b3afe92011-04-15 04:50:50 +00001091 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001092 NETIF_F_RXCSUM;
Michał Mirosław8b3afe92011-04-15 04:50:50 +00001093 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001094 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
Michał Mirosław8b3afe92011-04-15 04:50:50 +00001095 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Jiri Pirko87c288c2011-07-20 04:54:19 +00001097 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
Patrick McHardyf6469682013-04-19 02:04:27 +00001098 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1099 NETIF_F_HW_VLAN_CTAG_RX;
1100 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Jiri Pirko87c288c2011-07-20 04:54:19 +00001101 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05001102
Andy Flemingb31a1d82008-12-16 15:29:15 -08001103 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001104 priv->extended_hash = 1;
1105 priv->hash_width = 9;
1106
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001107 priv->hash_regs[0] = &regs->igaddr0;
1108 priv->hash_regs[1] = &regs->igaddr1;
1109 priv->hash_regs[2] = &regs->igaddr2;
1110 priv->hash_regs[3] = &regs->igaddr3;
1111 priv->hash_regs[4] = &regs->igaddr4;
1112 priv->hash_regs[5] = &regs->igaddr5;
1113 priv->hash_regs[6] = &regs->igaddr6;
1114 priv->hash_regs[7] = &regs->igaddr7;
1115 priv->hash_regs[8] = &regs->gaddr0;
1116 priv->hash_regs[9] = &regs->gaddr1;
1117 priv->hash_regs[10] = &regs->gaddr2;
1118 priv->hash_regs[11] = &regs->gaddr3;
1119 priv->hash_regs[12] = &regs->gaddr4;
1120 priv->hash_regs[13] = &regs->gaddr5;
1121 priv->hash_regs[14] = &regs->gaddr6;
1122 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001123
1124 } else {
1125 priv->extended_hash = 0;
1126 priv->hash_width = 8;
1127
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001128 priv->hash_regs[0] = &regs->gaddr0;
1129 priv->hash_regs[1] = &regs->gaddr1;
1130 priv->hash_regs[2] = &regs->gaddr2;
1131 priv->hash_regs[3] = &regs->gaddr3;
1132 priv->hash_regs[4] = &regs->gaddr4;
1133 priv->hash_regs[5] = &regs->gaddr5;
1134 priv->hash_regs[6] = &regs->gaddr6;
1135 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001136 }
1137
Andy Flemingb31a1d82008-12-16 15:29:15 -08001138 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_PADDING)
Kumar Gala0bbaf062005-06-20 10:54:21 -05001139 priv->padding = DEFAULT_PADDING;
1140 else
1141 priv->padding = 0;
1142
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001143 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001144 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001145 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001147 /* Program the isrg regs only if number of grps > 1 */
1148 if (priv->num_grps > 1) {
1149 baddr = &regs->isrg0;
1150 for (i = 0; i < priv->num_grps; i++) {
1151 isrg |= (priv->gfargrp[i].rx_bit_map << ISRG_SHIFT_RX);
1152 isrg |= (priv->gfargrp[i].tx_bit_map << ISRG_SHIFT_TX);
1153 gfar_write(baddr, isrg);
1154 baddr++;
1155 isrg = 0x0;
1156 }
1157 }
1158
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001159 /* Need to reverse the bit maps as bit_map's MSB is q0
Akinobu Mita984b3f52010-03-05 13:41:37 -08001160 * but, for_each_set_bit parses from right to left, which
Jan Ceuleers0977f812012-06-05 03:42:12 +00001161 * basically reverses the queue numbers
1162 */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001163 for (i = 0; i< priv->num_grps; i++) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001164 priv->gfargrp[i].tx_bit_map =
1165 reverse_bitmap(priv->gfargrp[i].tx_bit_map, MAX_TX_QS);
1166 priv->gfargrp[i].rx_bit_map =
1167 reverse_bitmap(priv->gfargrp[i].rx_bit_map, MAX_RX_QS);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001168 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001169
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001170 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001171 * also assign queues to groups
1172 */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001173 for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
1174 priv->gfargrp[grp_idx].num_rx_queues = 0x0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001175
Akinobu Mita984b3f52010-03-05 13:41:37 -08001176 for_each_set_bit(i, &priv->gfargrp[grp_idx].rx_bit_map,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001177 priv->num_rx_queues) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001178 priv->gfargrp[grp_idx].num_rx_queues++;
1179 priv->rx_queue[i]->grp = &priv->gfargrp[grp_idx];
1180 rstat = rstat | (RSTAT_CLEAR_RHALT >> i);
1181 rqueue = rqueue | ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
1182 }
1183 priv->gfargrp[grp_idx].num_tx_queues = 0x0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001184
Akinobu Mita984b3f52010-03-05 13:41:37 -08001185 for_each_set_bit(i, &priv->gfargrp[grp_idx].tx_bit_map,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001186 priv->num_tx_queues) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001187 priv->gfargrp[grp_idx].num_tx_queues++;
1188 priv->tx_queue[i]->grp = &priv->gfargrp[grp_idx];
1189 tstat = tstat | (TSTAT_CLEAR_THALT >> i);
1190 tqueue = tqueue | (TQUEUE_EN0 >> i);
1191 }
1192 priv->gfargrp[grp_idx].rstat = rstat;
1193 priv->gfargrp[grp_idx].tstat = tstat;
1194 rstat = tstat =0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001195 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001196
1197 gfar_write(&regs->rqueue, rqueue);
1198 gfar_write(&regs->tqueue, tqueue);
1199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001202 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001203 for (i = 0; i < priv->num_tx_queues; i++) {
1204 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1205 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1206 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1207 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1208 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001209
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001210 for (i = 0; i < priv->num_rx_queues; i++) {
1211 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1212 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1213 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
Jan Ceuleers0977f812012-06-05 03:42:12 +00001216 /* always enable rx filer */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -07001217 priv->rx_filer_enable = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001218 /* Enable most messages by default */
1219 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001220 /* use pritority h/w tx queue scheduling for single queue devices */
1221 if (priv->num_tx_queues == 1)
1222 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001223
Trent Piephod3eab822008-10-02 11:12:24 +00001224 /* Carrier starts down, phylib will bring it up */
1225 netif_carrier_off(dev);
1226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 err = register_netdev(dev);
1228
1229 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001230 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 goto register_fail;
1232 }
1233
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001234 device_init_wakeup(&dev->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001235 priv->device_flags &
1236 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001237
Dai Harukic50a5d92008-12-17 16:51:32 -08001238 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001239 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001240 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001241 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001242 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001243 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001244 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001245 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001246 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001247 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001248 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001249 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001250 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001251
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001252 /* Initialize the filer table */
1253 gfar_init_filer_table(priv);
1254
Andy Fleming7f7f5312005-11-11 12:38:59 -06001255 /* Create all the sysfs files */
1256 gfar_init_sysfs(dev);
1257
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001259 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Jan Ceuleers0977f812012-06-05 03:42:12 +00001261 /* Even more device info helps when determining which kernel
1262 * provided which set of benchmarks.
1263 */
Joe Perches59deab22011-06-14 08:57:47 +00001264 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001265 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001266 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1267 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001268 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001269 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1270 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
1272 return 0;
1273
1274register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001275 unmap_group_regs(priv);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001276 free_tx_pointers(priv);
1277 free_rx_pointers(priv);
Grant Likelyfe192a42009-04-25 12:53:12 +00001278 if (priv->phy_node)
1279 of_node_put(priv->phy_node);
1280 if (priv->tbi_node)
1281 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001282 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001283 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284}
1285
Grant Likely2dc11582010-08-06 09:25:50 -06001286static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001288 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
Grant Likelyfe192a42009-04-25 12:53:12 +00001290 if (priv->phy_node)
1291 of_node_put(priv->phy_node);
1292 if (priv->tbi_node)
1293 of_node_put(priv->tbi_node);
1294
David S. Millerd9d8e042009-09-06 01:41:02 -07001295 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001296 unmap_group_regs(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001297 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
1299 return 0;
1300}
1301
Scott Woodd87eb122008-07-11 18:04:45 -05001302#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001303
1304static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001305{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001306 struct gfar_private *priv = dev_get_drvdata(dev);
1307 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001308 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001309 unsigned long flags;
1310 u32 tempval;
1311
1312 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001313 (priv->device_flags &
1314 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001315
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001316 netif_device_detach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001317
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001318 if (netif_running(ndev)) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001319
1320 local_irq_save(flags);
1321 lock_tx_qs(priv);
1322 lock_rx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001323
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001324 gfar_halt_nodisable(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001325
1326 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001327 tempval = gfar_read(&regs->maccfg1);
Scott Woodd87eb122008-07-11 18:04:45 -05001328
1329 tempval &= ~MACCFG1_TX_EN;
1330
1331 if (!magic_packet)
1332 tempval &= ~MACCFG1_RX_EN;
1333
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001334 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001335
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001336 unlock_rx_qs(priv);
1337 unlock_tx_qs(priv);
1338 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001339
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001340 disable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001341
1342 if (magic_packet) {
1343 /* Enable interrupt on Magic Packet */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001344 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001345
1346 /* Enable Magic Packet mode */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001347 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001348 tempval |= MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001349 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001350 } else {
1351 phy_stop(priv->phydev);
1352 }
1353 }
1354
1355 return 0;
1356}
1357
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001358static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001359{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001360 struct gfar_private *priv = dev_get_drvdata(dev);
1361 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001362 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001363 unsigned long flags;
1364 u32 tempval;
1365 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001366 (priv->device_flags &
1367 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001368
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001369 if (!netif_running(ndev)) {
1370 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001371 return 0;
1372 }
1373
1374 if (!magic_packet && priv->phydev)
1375 phy_start(priv->phydev);
1376
1377 /* Disable Magic Packet mode, in case something
1378 * else woke us up.
1379 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001380 local_irq_save(flags);
1381 lock_tx_qs(priv);
1382 lock_rx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001383
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001384 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001385 tempval &= ~MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001386 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001387
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001388 gfar_start(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001389
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001390 unlock_rx_qs(priv);
1391 unlock_tx_qs(priv);
1392 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001393
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001394 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001395
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001396 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001397
1398 return 0;
1399}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001400
1401static int gfar_restore(struct device *dev)
1402{
1403 struct gfar_private *priv = dev_get_drvdata(dev);
1404 struct net_device *ndev = priv->ndev;
1405
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001406 if (!netif_running(ndev)) {
1407 netif_device_attach(ndev);
1408
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001409 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001410 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001411
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001412 if (gfar_init_bds(ndev)) {
1413 free_skb_resources(priv);
1414 return -ENOMEM;
1415 }
1416
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001417 init_registers(ndev);
1418 gfar_set_mac_address(ndev);
1419 gfar_init_mac(ndev);
1420 gfar_start(ndev);
1421
1422 priv->oldlink = 0;
1423 priv->oldspeed = 0;
1424 priv->oldduplex = -1;
1425
1426 if (priv->phydev)
1427 phy_start(priv->phydev);
1428
1429 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001430 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001431
1432 return 0;
1433}
1434
1435static struct dev_pm_ops gfar_pm_ops = {
1436 .suspend = gfar_suspend,
1437 .resume = gfar_resume,
1438 .freeze = gfar_suspend,
1439 .thaw = gfar_resume,
1440 .restore = gfar_restore,
1441};
1442
1443#define GFAR_PM_OPS (&gfar_pm_ops)
1444
Scott Woodd87eb122008-07-11 18:04:45 -05001445#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001446
1447#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001448
Scott Woodd87eb122008-07-11 18:04:45 -05001449#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001451/* Reads the controller's registers to determine what interface
1452 * connects it to the PHY.
1453 */
1454static phy_interface_t gfar_get_interface(struct net_device *dev)
1455{
1456 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001457 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001458 u32 ecntrl;
1459
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001460 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001461
1462 if (ecntrl & ECNTRL_SGMII_MODE)
1463 return PHY_INTERFACE_MODE_SGMII;
1464
1465 if (ecntrl & ECNTRL_TBI_MODE) {
1466 if (ecntrl & ECNTRL_REDUCED_MODE)
1467 return PHY_INTERFACE_MODE_RTBI;
1468 else
1469 return PHY_INTERFACE_MODE_TBI;
1470 }
1471
1472 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001473 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001474 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001475 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001476 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001477 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001478
Jan Ceuleers0977f812012-06-05 03:42:12 +00001479 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001480 * be set by the device tree or platform code.
1481 */
1482 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1483 return PHY_INTERFACE_MODE_RGMII_ID;
1484
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001485 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001486 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001487 }
1488
Andy Flemingb31a1d82008-12-16 15:29:15 -08001489 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001490 return PHY_INTERFACE_MODE_GMII;
1491
1492 return PHY_INTERFACE_MODE_MII;
1493}
1494
1495
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001496/* Initializes driver's PHY state, and attaches to the PHY.
1497 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 */
1499static int init_phy(struct net_device *dev)
1500{
1501 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001502 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001503 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001504 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001505 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
1507 priv->oldlink = 0;
1508 priv->oldspeed = 0;
1509 priv->oldduplex = -1;
1510
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001511 interface = gfar_get_interface(dev);
1512
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001513 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1514 interface);
1515 if (!priv->phydev)
1516 priv->phydev = of_phy_connect_fixed_link(dev, &adjust_link,
1517 interface);
1518 if (!priv->phydev) {
1519 dev_err(&dev->dev, "could not attach to PHY\n");
1520 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001521 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Kapil Junejad3c12872007-05-11 18:25:11 -05001523 if (interface == PHY_INTERFACE_MODE_SGMII)
1524 gfar_configure_serdes(dev);
1525
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001526 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001527 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1528 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
1530 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531}
1532
Jan Ceuleers0977f812012-06-05 03:42:12 +00001533/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001534 * SERDES lynx PHY on the chip. We communicate with this PHY
1535 * through the MDIO bus on each controller, treating it as a
1536 * "normal" PHY at the address found in the TBIPA register. We assume
1537 * that the TBIPA register is valid. Either the MDIO bus code will set
1538 * it to a value that doesn't conflict with other PHYs on the bus, or the
1539 * value doesn't matter, as there are no other PHYs on the bus.
1540 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001541static void gfar_configure_serdes(struct net_device *dev)
1542{
1543 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001544 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001545
Grant Likelyfe192a42009-04-25 12:53:12 +00001546 if (!priv->tbi_node) {
1547 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1548 "device tree specify a tbi-handle\n");
1549 return;
1550 }
1551
1552 tbiphy = of_phy_find_device(priv->tbi_node);
1553 if (!tbiphy) {
1554 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001555 return;
1556 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001557
Jan Ceuleers0977f812012-06-05 03:42:12 +00001558 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001559 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1560 * everything for us? Resetting it takes the link down and requires
1561 * several seconds for it to come back.
1562 */
Grant Likelyfe192a42009-04-25 12:53:12 +00001563 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
Andy Flemingb31a1d82008-12-16 15:29:15 -08001564 return;
Kapil Junejad3c12872007-05-11 18:25:11 -05001565
Paul Gortmakerd0313582008-04-17 00:08:10 -04001566 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001567 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001568
Grant Likelyfe192a42009-04-25 12:53:12 +00001569 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001570 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1571 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001572
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001573 phy_write(tbiphy, MII_BMCR,
1574 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1575 BMCR_SPEED1000);
Kapil Junejad3c12872007-05-11 18:25:11 -05001576}
1577
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578static void init_registers(struct net_device *dev)
1579{
1580 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001581 struct gfar __iomem *regs = NULL;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00001582 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001584 for (i = 0; i < priv->num_grps; i++) {
1585 regs = priv->gfargrp[i].regs;
1586 /* Clear IEVENT */
1587 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001589 /* Initialize IMASK */
1590 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1591 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001593 regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 /* Init hash registers to zero */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001595 gfar_write(&regs->igaddr0, 0);
1596 gfar_write(&regs->igaddr1, 0);
1597 gfar_write(&regs->igaddr2, 0);
1598 gfar_write(&regs->igaddr3, 0);
1599 gfar_write(&regs->igaddr4, 0);
1600 gfar_write(&regs->igaddr5, 0);
1601 gfar_write(&regs->igaddr6, 0);
1602 gfar_write(&regs->igaddr7, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001604 gfar_write(&regs->gaddr0, 0);
1605 gfar_write(&regs->gaddr1, 0);
1606 gfar_write(&regs->gaddr2, 0);
1607 gfar_write(&regs->gaddr3, 0);
1608 gfar_write(&regs->gaddr4, 0);
1609 gfar_write(&regs->gaddr5, 0);
1610 gfar_write(&regs->gaddr6, 0);
1611 gfar_write(&regs->gaddr7, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 /* Zero out the rmon mib registers if it has them */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001614 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001615 memset_io(&(regs->rmon), 0, sizeof (struct rmon_mib));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
1617 /* Mask off the CAM interrupts */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001618 gfar_write(&regs->rmon.cam1, 0xffffffff);
1619 gfar_write(&regs->rmon.cam2, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 }
1621
1622 /* Initialize the max receive buffer length */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001623 gfar_write(&regs->mrblr, priv->rx_buffer_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 /* Initialize the Minimum Frame Length Register */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001626 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627}
1628
Anton Vorontsov511d9342010-06-30 06:39:15 +00001629static int __gfar_is_rx_idle(struct gfar_private *priv)
1630{
1631 u32 res;
1632
Jan Ceuleers0977f812012-06-05 03:42:12 +00001633 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001634 * actually wait for IEVENT_GRSC flag.
1635 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001636 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001637 return 0;
1638
Jan Ceuleers0977f812012-06-05 03:42:12 +00001639 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001640 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1641 * and the Rx can be safely reset.
1642 */
1643 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1644 res &= 0x7f807f80;
1645 if ((res & 0xffff) == (res >> 16))
1646 return 1;
1647
1648 return 0;
1649}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001650
1651/* Halt the receive and transmit queues */
Scott Woodd87eb122008-07-11 18:04:45 -05001652static void gfar_halt_nodisable(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
1654 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001655 struct gfar __iomem *regs = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 u32 tempval;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00001657 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001659 for (i = 0; i < priv->num_grps; i++) {
1660 regs = priv->gfargrp[i].regs;
1661 /* Mask all interrupts */
1662 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001664 /* Clear all interrupts */
1665 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
1666 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001668 regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001670 tempval = gfar_read(&regs->dmactrl);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001671 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) !=
1672 (DMACTRL_GRS | DMACTRL_GTS)) {
Anton Vorontsov511d9342010-06-30 06:39:15 +00001673 int ret;
1674
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001676 gfar_write(&regs->dmactrl, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Anton Vorontsov511d9342010-06-30 06:39:15 +00001678 do {
1679 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1680 (IEVENT_GRSC | IEVENT_GTSC)) ==
1681 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1682 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1683 ret = __gfar_is_rx_idle(priv);
1684 } while (!ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 }
Scott Woodd87eb122008-07-11 18:04:45 -05001686}
Scott Woodd87eb122008-07-11 18:04:45 -05001687
1688/* Halt the receive and transmit queues */
1689void gfar_halt(struct net_device *dev)
1690{
1691 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001692 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001693 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Scott Wood2a54adc2008-08-12 15:10:46 -05001695 gfar_halt_nodisable(dev);
1696
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 /* Disable Rx and Tx */
1698 tempval = gfar_read(&regs->maccfg1);
1699 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1700 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001701}
1702
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001703static void free_grp_irqs(struct gfar_priv_grp *grp)
1704{
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001705 free_irq(gfar_irq(grp, TX)->irq, grp);
1706 free_irq(gfar_irq(grp, RX)->irq, grp);
1707 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001708}
1709
Kumar Gala0bbaf062005-06-20 10:54:21 -05001710void stop_gfar(struct net_device *dev)
1711{
1712 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001713 unsigned long flags;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001714 int i;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001715
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001716 phy_stop(priv->phydev);
1717
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001718
Kumar Gala0bbaf062005-06-20 10:54:21 -05001719 /* Lock it down */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001720 local_irq_save(flags);
1721 lock_tx_qs(priv);
1722 lock_rx_qs(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001723
Kumar Gala0bbaf062005-06-20 10:54:21 -05001724 gfar_halt(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001726 unlock_rx_qs(priv);
1727 unlock_tx_qs(priv);
1728 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730 /* Free the IRQs */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001731 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001732 for (i = 0; i < priv->num_grps; i++)
1733 free_grp_irqs(&priv->gfargrp[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001735 for (i = 0; i < priv->num_grps; i++)
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001736 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001737 &priv->gfargrp[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 }
1739
1740 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741}
1742
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001743static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001746 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001747 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001749 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001751 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1752 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001753 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754
Claudiu Manoil369ec162013-02-14 05:00:02 +00001755 dma_unmap_single(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001756 txbdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001757 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001758 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001759 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001760 txbdp++;
Claudiu Manoil369ec162013-02-14 05:00:02 +00001761 dma_unmap_page(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001762 txbdp->length, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001764 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001765 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1766 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001768 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001769 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001770}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001772static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1773{
1774 struct rxbd8 *rxbdp;
1775 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1776 int i;
1777
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001778 rxbdp = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001780 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1781 if (rx_queue->rx_skbuff[i]) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00001782 dma_unmap_single(priv->dev, rxbdp->bufPtr,
1783 priv->rx_buffer_size,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001784 DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001785 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1786 rx_queue->rx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 }
Anton Vorontsove69edd22009-10-12 06:00:30 +00001788 rxbdp->lstatus = 0;
1789 rxbdp->bufPtr = 0;
1790 rxbdp++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001792 kfree(rx_queue->rx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001793 rx_queue->rx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001794}
Anton Vorontsove69edd22009-10-12 06:00:30 +00001795
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001796/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00001797 * Then free tx_skbuff and rx_skbuff
1798 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001799static void free_skb_resources(struct gfar_private *priv)
1800{
1801 struct gfar_priv_tx_q *tx_queue = NULL;
1802 struct gfar_priv_rx_q *rx_queue = NULL;
1803 int i;
1804
1805 /* Go through all the buffer descriptors and free their data buffers */
1806 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001807 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001808
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001809 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001810 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001811 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001812 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001813 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001814 }
1815
1816 for (i = 0; i < priv->num_rx_queues; i++) {
1817 rx_queue = priv->rx_queue[i];
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001818 if (rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001819 free_skb_rx_queue(rx_queue);
1820 }
1821
Claudiu Manoil369ec162013-02-14 05:00:02 +00001822 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001823 sizeof(struct txbd8) * priv->total_tx_ring_size +
1824 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1825 priv->tx_queue[0]->tx_bd_base,
1826 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827}
1828
Kumar Gala0bbaf062005-06-20 10:54:21 -05001829void gfar_start(struct net_device *dev)
1830{
1831 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001832 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001833 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001834 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001835
1836 /* Enable Rx and Tx in MACCFG1 */
1837 tempval = gfar_read(&regs->maccfg1);
1838 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1839 gfar_write(&regs->maccfg1, tempval);
1840
1841 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001842 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001843 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001844 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001845
Kumar Gala0bbaf062005-06-20 10:54:21 -05001846 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001847 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001848 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001849 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001850
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001851 for (i = 0; i < priv->num_grps; i++) {
1852 regs = priv->gfargrp[i].regs;
1853 /* Clear THLT/RHLT, so that the DMA starts polling now */
1854 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1855 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
1856 /* Unmask the interrupts we look for */
1857 gfar_write(&regs->imask, IMASK_DEFAULT);
1858 }
Dai Haruki12dea572008-12-16 15:30:20 -08001859
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001860 dev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05001861}
1862
Claudiu Manoil800c6442013-03-19 07:40:05 +00001863static void gfar_configure_coalescing(struct gfar_private *priv,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001864 unsigned long tx_mask, unsigned long rx_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001866 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +00001867 u32 __iomem *baddr;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001868
1869 if (priv->mode == MQ_MG_MODE) {
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001870 int i = 0;
Claudiu Manoilc6e11602013-03-21 03:12:14 +00001871
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001872 baddr = &regs->txic0;
Akinobu Mita984b3f52010-03-05 13:41:37 -08001873 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
Claudiu Manoil9740e002012-06-28 04:40:53 +00001874 gfar_write(baddr + i, 0);
1875 if (likely(priv->tx_queue[i]->txcoalescing))
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001876 gfar_write(baddr + i, priv->tx_queue[i]->txic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001877 }
1878
1879 baddr = &regs->rxic0;
Akinobu Mita984b3f52010-03-05 13:41:37 -08001880 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
Claudiu Manoil9740e002012-06-28 04:40:53 +00001881 gfar_write(baddr + i, 0);
1882 if (likely(priv->rx_queue[i]->rxcoalescing))
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001883 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001884 }
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001885 } else {
Claudiu Manoilc6e11602013-03-21 03:12:14 +00001886 /* Backward compatible case -- even if we enable
Claudiu Manoil5d9657d2013-03-19 07:40:04 +00001887 * multiple queues, there's only single reg to program
1888 */
1889 gfar_write(&regs->txic, 0);
1890 if (likely(priv->tx_queue[0]->txcoalescing))
1891 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
1892
1893 gfar_write(&regs->rxic, 0);
1894 if (unlikely(priv->rx_queue[0]->rxcoalescing))
1895 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001896 }
1897}
1898
Claudiu Manoil800c6442013-03-19 07:40:05 +00001899void gfar_configure_coalescing_all(struct gfar_private *priv)
1900{
1901 gfar_configure_coalescing(priv, 0xFF, 0xFF);
1902}
1903
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001904static int register_grp_irqs(struct gfar_priv_grp *grp)
1905{
1906 struct gfar_private *priv = grp->priv;
1907 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001908 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00001911 * them. Otherwise, only register for the one
1912 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001913 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001914 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001915 * Transmit, and Receive
1916 */
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001917 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
1918 gfar_irq(grp, ER)->name, grp);
1919 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001920 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001921 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001922
Julia Lawall2145f1a2010-08-05 10:26:20 +00001923 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001925 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
1926 gfar_irq(grp, TX)->name, grp);
1927 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001928 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001929 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 goto tx_irq_fail;
1931 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001932 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
1933 gfar_irq(grp, RX)->name, grp);
1934 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001935 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001936 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 goto rx_irq_fail;
1938 }
1939 } else {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001940 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
1941 gfar_irq(grp, TX)->name, grp);
1942 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001943 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001944 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 goto err_irq_fail;
1946 }
1947 }
1948
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001949 return 0;
1950
1951rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001952 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001953tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001954 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001955err_irq_fail:
1956 return err;
1957
1958}
1959
1960/* Bring the controller up and running */
1961int startup_gfar(struct net_device *ndev)
1962{
1963 struct gfar_private *priv = netdev_priv(ndev);
1964 struct gfar __iomem *regs = NULL;
1965 int err, i, j;
1966
1967 for (i = 0; i < priv->num_grps; i++) {
1968 regs= priv->gfargrp[i].regs;
1969 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
1970 }
1971
1972 regs= priv->gfargrp[0].regs;
1973 err = gfar_alloc_skb_resources(ndev);
1974 if (err)
1975 return err;
1976
1977 gfar_init_mac(ndev);
1978
1979 for (i = 0; i < priv->num_grps; i++) {
1980 err = register_grp_irqs(&priv->gfargrp[i]);
1981 if (err) {
1982 for (j = 0; j < i; j++)
1983 free_grp_irqs(&priv->gfargrp[j]);
Anton Vorontsovff760152011-01-18 02:36:02 +00001984 goto irq_fail;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001985 }
1986 }
1987
Andy Fleming7f7f5312005-11-11 12:38:59 -06001988 /* Start the controller */
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001989 gfar_start(ndev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00001991 phy_start(priv->phydev);
1992
Claudiu Manoil800c6442013-03-19 07:40:05 +00001993 gfar_configure_coalescing_all(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001994
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 return 0;
1996
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001997irq_fail:
Anton Vorontsove69edd22009-10-12 06:00:30 +00001998 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 return err;
2000}
2001
Jan Ceuleers0977f812012-06-05 03:42:12 +00002002/* Called when something needs to use the ethernet device
2003 * Returns 0 for success.
2004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005static int gfar_enet_open(struct net_device *dev)
2006{
Li Yang94e8cc32007-10-12 21:53:51 +08002007 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 int err;
2009
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002010 enable_napi(priv);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 /* Initialize a bunch of registers */
2013 init_registers(dev);
2014
2015 gfar_set_mac_address(dev);
2016
2017 err = init_phy(dev);
2018
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002019 if (err) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002020 disable_napi(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 return err;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002022 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023
2024 err = startup_gfar(dev);
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002025 if (err) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002026 disable_napi(priv);
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002027 return err;
2028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002030 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08002032 device_set_wakeup_enable(&dev->dev, priv->wol_en);
2033
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 return err;
2035}
2036
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002037static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002038{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002039 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002040
2041 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002042
Kumar Gala0bbaf062005-06-20 10:54:21 -05002043 return fcb;
2044}
2045
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002046static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002047 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002048{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002049 /* If we're here, it's a IP packet with a TCP or UDP
2050 * payload. We set it to checksum, using a pseudo-header
2051 * we provide
2052 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002053 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002054
Jan Ceuleers0977f812012-06-05 03:42:12 +00002055 /* Tell the controller what the protocol is
2056 * And provide the already calculated phcs
2057 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002058 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002059 flags |= TXFCB_UDP;
Arnaldo Carvalho de Melo4bedb452007-03-13 14:28:48 -03002060 fcb->phcs = udp_hdr(skb)->check;
Andy Fleming7f7f5312005-11-11 12:38:59 -06002061 } else
Kumar Gala8da32de2007-06-29 00:12:04 -05002062 fcb->phcs = tcp_hdr(skb)->check;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002063
2064 /* l3os is the distance between the start of the
2065 * frame (skb->data) and the start of the IP hdr.
2066 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002067 * l3 hdr and the l4 hdr
2068 */
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002069 fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002070 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002071
Andy Fleming7f7f5312005-11-11 12:38:59 -06002072 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002073}
2074
Andy Fleming7f7f5312005-11-11 12:38:59 -06002075void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002076{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002077 fcb->flags |= TXFCB_VLN;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002078 fcb->vlctl = vlan_tx_tag_get(skb);
2079}
2080
Dai Haruki4669bc92008-12-17 16:51:04 -08002081static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002082 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002083{
2084 struct txbd8 *new_bd = bdp + stride;
2085
2086 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2087}
2088
2089static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002090 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002091{
2092 return skip_txbd(bdp, 1, base, ring_size);
2093}
2094
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002095/* eTSEC12: csum generation not supported for some fcb offsets */
2096static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2097 unsigned long fcb_addr)
2098{
2099 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2100 (fcb_addr % 0x20) > 0x18);
2101}
2102
2103/* eTSEC76: csum generation for frames larger than 2500 may
2104 * cause excess delays before start of transmission
2105 */
2106static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2107 unsigned int len)
2108{
2109 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2110 (len > 2500));
2111}
2112
Jan Ceuleers0977f812012-06-05 03:42:12 +00002113/* This is called by the kernel when a frame is ready for transmission.
2114 * It is pointed to by the dev->hard_start_xmit function pointer
2115 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2117{
2118 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002119 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002120 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002121 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002122 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002123 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002124 u32 lstatus;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002125 int i, rq = 0;
2126 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002127 u32 bufaddr;
Andy Flemingfef61082006-04-20 16:44:29 -05002128 unsigned long flags;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002129 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002130
2131 rq = skb->queue_mapping;
2132 tx_queue = priv->tx_queue[rq];
2133 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002134 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002135 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002136
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002137 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2138 do_vlan = vlan_tx_tag_present(skb);
2139 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2140 priv->hwts_tx_en;
2141
2142 if (do_csum || do_vlan)
2143 fcb_len = GMAC_FCB_LEN;
2144
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002145 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002146 if (unlikely(do_tstamp))
2147 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002148
Li Yang5b28bea2009-03-27 15:54:30 -07002149 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002150 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002151 struct sk_buff *skb_new;
2152
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002153 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002154 if (!skb_new) {
2155 dev->stats.tx_errors++;
David S. Millerbd14ba82009-03-27 01:10:58 -07002156 kfree_skb(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002157 return NETDEV_TX_OK;
2158 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002159
Eric Dumazet313b0372012-07-05 11:45:13 +00002160 if (skb->sk)
2161 skb_set_owner_w(skb_new, skb->sk);
2162 consume_skb(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002163 skb = skb_new;
2164 }
2165
Dai Haruki4669bc92008-12-17 16:51:04 -08002166 /* total number of fragments in the SKB */
2167 nr_frags = skb_shinfo(skb)->nr_frags;
2168
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002169 /* calculate the required number of TxBDs for this skb */
2170 if (unlikely(do_tstamp))
2171 nr_txbds = nr_frags + 2;
2172 else
2173 nr_txbds = nr_frags + 1;
2174
Dai Haruki4669bc92008-12-17 16:51:04 -08002175 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002176 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002177 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002178 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002179 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002180 return NETDEV_TX_BUSY;
2181 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182
2183 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002184 bytes_sent = skb->len;
2185 tx_queue->stats.tx_bytes += bytes_sent;
2186 /* keep Tx bytes on wire for BQL accounting */
2187 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002188 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002190 txbdp = txbdp_start = tx_queue->cur_tx;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002191 lstatus = txbdp->lstatus;
2192
2193 /* Time stamp insertion requires one additional TxBD */
2194 if (unlikely(do_tstamp))
2195 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002196 tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
Dai Haruki4669bc92008-12-17 16:51:04 -08002198 if (nr_frags == 0) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002199 if (unlikely(do_tstamp))
2200 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002201 TXBD_INTERRUPT);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002202 else
2203 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
Dai Haruki4669bc92008-12-17 16:51:04 -08002204 } else {
2205 /* Place the fragment addresses and lengths into the TxBDs */
2206 for (i = 0; i < nr_frags; i++) {
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002207 unsigned int frag_len;
Dai Haruki4669bc92008-12-17 16:51:04 -08002208 /* Point at the next BD, wrapping as needed */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002209 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002211 frag_len = skb_shinfo(skb)->frags[i].size;
Dai Haruki4669bc92008-12-17 16:51:04 -08002212
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002213 lstatus = txbdp->lstatus | frag_len |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002214 BD_LFLAG(TXBD_READY);
Dai Haruki4669bc92008-12-17 16:51:04 -08002215
2216 /* Handle the last BD specially */
2217 if (i == nr_frags - 1)
2218 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2219
Claudiu Manoil369ec162013-02-14 05:00:02 +00002220 bufaddr = skb_frag_dma_map(priv->dev,
Ian Campbell2234a722011-08-29 23:18:29 +00002221 &skb_shinfo(skb)->frags[i],
2222 0,
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002223 frag_len,
Ian Campbell2234a722011-08-29 23:18:29 +00002224 DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002225
2226 /* set the TxBD length and buffer pointer */
2227 txbdp->bufPtr = bufaddr;
2228 txbdp->lstatus = lstatus;
2229 }
2230
2231 lstatus = txbdp_start->lstatus;
2232 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002234 /* Add TxPAL between FCB and frame if required */
2235 if (unlikely(do_tstamp)) {
2236 skb_push(skb, GMAC_TXPAL_LEN);
2237 memset(skb->data, 0, GMAC_TXPAL_LEN);
2238 }
2239
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002240 /* Add TxFCB if required */
2241 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002242 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002243 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002244 }
2245
2246 /* Set up checksumming */
2247 if (do_csum) {
2248 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002249
2250 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2251 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002252 __skb_pull(skb, GMAC_FCB_LEN);
2253 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002254 if (do_vlan || do_tstamp) {
2255 /* put back a new fcb for vlan/tstamp TOE */
2256 fcb = gfar_add_fcb(skb);
2257 } else {
2258 /* Tx TOE not used */
2259 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2260 fcb = NULL;
2261 }
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002262 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002263 }
2264
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002265 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002266 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002267
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002268 /* Setup tx hardware time stamping if requested */
2269 if (unlikely(do_tstamp)) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002270 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002271 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002272 }
2273
Claudiu Manoil369ec162013-02-14 05:00:02 +00002274 txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002275 skb_headlen(skb), DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Jan Ceuleers0977f812012-06-05 03:42:12 +00002277 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002278 * first TxBD points to the FCB and must have a data length of
2279 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2280 * the full frame length.
2281 */
2282 if (unlikely(do_tstamp)) {
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002283 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002284 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002285 (skb_headlen(skb) - fcb_len);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002286 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2287 } else {
2288 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002291 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002292
Jan Ceuleers0977f812012-06-05 03:42:12 +00002293 /* We can work in parallel with gfar_clean_tx_ring(), except
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002294 * when modifying num_txbdfree. Note that we didn't grab the lock
2295 * when we were reading the num_txbdfree and checking for available
2296 * space, that's because outside of this function it can only grow,
2297 * and once we've got needed space, it cannot suddenly disappear.
2298 *
2299 * The lock also protects us from gfar_error(), which can modify
2300 * regs->tstat and thus retrigger the transfers, which is why we
2301 * also must grab the lock before setting ready bit for the first
2302 * to be transmitted BD.
2303 */
2304 spin_lock_irqsave(&tx_queue->txlock, flags);
2305
Jan Ceuleers0977f812012-06-05 03:42:12 +00002306 /* The powerpc-specific eieio() is used, as wmb() has too strong
Scott Wood3b6330c2007-05-16 15:06:59 -05002307 * semantics (it requires synchronization between cacheable and
2308 * uncacheable mappings, which eieio doesn't provide and which we
2309 * don't need), thus requiring a more expensive sync instruction. At
2310 * some point, the set of architecture-independent barrier functions
2311 * should be expanded to include weaker barriers.
2312 */
Scott Wood3b6330c2007-05-16 15:06:59 -05002313 eieio();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002314
Dai Haruki4669bc92008-12-17 16:51:04 -08002315 txbdp_start->lstatus = lstatus;
2316
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002317 eieio(); /* force lstatus write before tx_skbuff */
2318
2319 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2320
Dai Haruki4669bc92008-12-17 16:51:04 -08002321 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002322 * (wrapping if necessary)
2323 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002324 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002325 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002326
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002327 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002328
2329 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002330 tx_queue->num_txbdfree -= (nr_txbds);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331
2332 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002333 * are full. We need to tell the kernel to stop sending us stuff.
2334 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002335 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002336 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002338 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339 }
2340
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002342 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
2344 /* Unlock priv */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002345 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002347 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348}
2349
2350/* Stops the kernel queue, and halts the controller */
2351static int gfar_close(struct net_device *dev)
2352{
2353 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002354
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002355 disable_napi(priv);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002356
Sebastian Siewiorab939902008-08-19 21:12:45 +02002357 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358 stop_gfar(dev);
2359
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002360 /* Disconnect from the PHY */
2361 phy_disconnect(priv->phydev);
2362 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002364 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365
2366 return 0;
2367}
2368
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002370static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002372 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
2374 return 0;
2375}
2376
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002377/* Check if rx parser should be activated */
2378void gfar_check_rx_parser_mode(struct gfar_private *priv)
2379{
2380 struct gfar __iomem *regs;
2381 u32 tempval;
2382
2383 regs = priv->gfargrp[0].regs;
2384
2385 tempval = gfar_read(&regs->rctrl);
2386 /* If parse is no longer required, then disable parser */
Claudiu Manoilba779712013-02-14 05:00:07 +00002387 if (tempval & RCTRL_REQ_PARSER) {
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002388 tempval |= RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +00002389 priv->uses_rxfcb = 1;
2390 } else {
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002391 tempval &= ~RCTRL_PRSDEP_INIT;
Claudiu Manoilba779712013-02-14 05:00:07 +00002392 priv->uses_rxfcb = 0;
2393 }
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002394 gfar_write(&regs->rctrl, tempval);
2395}
2396
Kumar Gala0bbaf062005-06-20 10:54:21 -05002397/* Enables and disables VLAN insertion/extraction */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002398void gfar_vlan_mode(struct net_device *dev, netdev_features_t features)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002399{
2400 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002401 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002402 unsigned long flags;
2403 u32 tempval;
2404
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002405 regs = priv->gfargrp[0].regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002406 local_irq_save(flags);
2407 lock_rx_qs(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002408
Patrick McHardyf6469682013-04-19 02:04:27 +00002409 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002410 /* Enable VLAN tag insertion */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002411 tempval = gfar_read(&regs->tctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002412 tempval |= TCTRL_VLINS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002413 gfar_write(&regs->tctrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002414 } else {
2415 /* Disable VLAN tag insertion */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002416 tempval = gfar_read(&regs->tctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002417 tempval &= ~TCTRL_VLINS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002418 gfar_write(&regs->tctrl, tempval);
Jiri Pirko87c288c2011-07-20 04:54:19 +00002419 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002420
Patrick McHardyf6469682013-04-19 02:04:27 +00002421 if (features & NETIF_F_HW_VLAN_CTAG_RX) {
Jiri Pirko87c288c2011-07-20 04:54:19 +00002422 /* Enable VLAN tag extraction */
2423 tempval = gfar_read(&regs->rctrl);
2424 tempval |= (RCTRL_VLEX | RCTRL_PRSDEP_INIT);
2425 gfar_write(&regs->rctrl, tempval);
Claudiu Manoilba779712013-02-14 05:00:07 +00002426 priv->uses_rxfcb = 1;
Jiri Pirko87c288c2011-07-20 04:54:19 +00002427 } else {
Kumar Gala0bbaf062005-06-20 10:54:21 -05002428 /* Disable VLAN tag extraction */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002429 tempval = gfar_read(&regs->rctrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002430 tempval &= ~RCTRL_VLEX;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002431 gfar_write(&regs->rctrl, tempval);
Sebastian Pöhnf3dc1582011-07-15 16:00:20 -07002432
2433 gfar_check_rx_parser_mode(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002434 }
2435
Dai Haruki77ecaf22008-12-16 15:30:48 -08002436 gfar_change_mtu(dev, dev->mtu);
2437
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002438 unlock_rx_qs(priv);
2439 local_irq_restore(flags);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002440}
2441
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2443{
2444 int tempsize, tempval;
2445 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002446 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 int oldsize = priv->rx_buffer_size;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002448 int frame_size = new_mtu + ETH_HLEN;
2449
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002451 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 return -EINVAL;
2453 }
2454
Claudiu Manoilba779712013-02-14 05:00:07 +00002455 if (priv->uses_rxfcb)
Dai Haruki77ecaf22008-12-16 15:30:48 -08002456 frame_size += GMAC_FCB_LEN;
2457
2458 frame_size += priv->padding;
2459
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002460 tempsize = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
2461 INCREMENTAL_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462
2463 /* Only stop and start the controller if it isn't already
Jan Ceuleers0977f812012-06-05 03:42:12 +00002464 * stopped, and we changed something
2465 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2467 stop_gfar(dev);
2468
2469 priv->rx_buffer_size = tempsize;
2470
2471 dev->mtu = new_mtu;
2472
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002473 gfar_write(&regs->mrblr, priv->rx_buffer_size);
2474 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475
2476 /* If the mtu is larger than the max size for standard
2477 * ethernet frames (ie, a jumbo frame), then set maccfg2
Jan Ceuleers0977f812012-06-05 03:42:12 +00002478 * to allow huge frames, and to check the length
2479 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002480 tempval = gfar_read(&regs->maccfg2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481
Anton Vorontsov7d350972010-06-30 06:39:12 +00002482 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002483 gfar_has_errata(priv, GFAR_ERRATA_74))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 tempval |= (MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2485 else
2486 tempval &= ~(MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK);
2487
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002488 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489
2490 if ((oldsize != tempsize) && (dev->flags & IFF_UP))
2491 startup_gfar(dev);
2492
2493 return 0;
2494}
2495
Sebastian Siewiorab939902008-08-19 21:12:45 +02002496/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497 * transmitted after a set amount of time.
2498 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002499 * starting over will fix the problem.
2500 */
2501static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002503 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002504 reset_task);
Kumar Gala48268572009-03-18 23:28:22 -07002505 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506
2507 if (dev->flags & IFF_UP) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002508 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509 stop_gfar(dev);
2510 startup_gfar(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002511 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 }
2513
David S. Miller263ba322008-07-15 03:47:41 -07002514 netif_tx_schedule_all(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515}
2516
Sebastian Siewiorab939902008-08-19 21:12:45 +02002517static void gfar_timeout(struct net_device *dev)
2518{
2519 struct gfar_private *priv = netdev_priv(dev);
2520
2521 dev->stats.tx_errors++;
2522 schedule_work(&priv->reset_task);
2523}
2524
Eran Libertyacbc0f02010-07-07 15:54:54 -07002525static void gfar_align_skb(struct sk_buff *skb)
2526{
2527 /* We need the data buffer to be aligned properly. We will reserve
2528 * as many bytes as needed to align the data properly
2529 */
2530 skb_reserve(skb, RXBUF_ALIGNMENT -
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002531 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
Eran Libertyacbc0f02010-07-07 15:54:54 -07002532}
2533
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002535static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002537 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002538 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002539 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002540 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002541 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002542 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002543 struct sk_buff *skb;
2544 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002545 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002546 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002547 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002548 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002549 int tqi = tx_queue->qindex;
2550 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002551 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002552 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002554 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002555 bdp = tx_queue->dirty_tx;
2556 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002557
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002558 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002559 unsigned long flags;
2560
Dai Haruki4669bc92008-12-17 16:51:04 -08002561 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002562
Jan Ceuleers0977f812012-06-05 03:42:12 +00002563 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002564 * Also, we need to dma_unmap_single() the TxPAL.
2565 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002566 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002567 nr_txbds = frags + 2;
2568 else
2569 nr_txbds = frags + 1;
2570
2571 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002572
2573 lstatus = lbdp->lstatus;
2574
2575 /* Only clean completed frames */
2576 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002577 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578 break;
2579
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002580 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002581 next = next_txbd(bdp, base, tx_ring_size);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002582 buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002583 } else
2584 buflen = bdp->length;
2585
Claudiu Manoil369ec162013-02-14 05:00:02 +00002586 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002587 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002588
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002589 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002590 struct skb_shared_hwtstamps shhwtstamps;
2591 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002592
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002593 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2594 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002595 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002596 skb_tstamp_tx(skb, &shhwtstamps);
2597 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2598 bdp = next;
2599 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002600
2601 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2602 bdp = next_txbd(bdp, base, tx_ring_size);
2603
2604 for (i = 0; i < frags; i++) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00002605 dma_unmap_page(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002606 bdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002607 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2608 bdp = next_txbd(bdp, base, tx_ring_size);
2609 }
2610
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002611 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002612
Eric Dumazetacb600d2012-10-05 06:23:55 +00002613 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002614
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002615 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002616
2617 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002618 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002619
Dai Harukid080cd62008-04-09 19:37:51 -05002620 howmany++;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002621 spin_lock_irqsave(&tx_queue->txlock, flags);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002622 tx_queue->num_txbdfree += nr_txbds;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002623 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Dai Haruki4669bc92008-12-17 16:51:04 -08002624 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625
Dai Haruki4669bc92008-12-17 16:51:04 -08002626 /* If we freed a buffer, we can restart transmission, if necessary */
Paul Gortmaker5407b14c2012-03-18 17:11:22 -04002627 if (netif_tx_queue_stopped(txq) && tx_queue->num_txbdfree)
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002628 netif_wake_subqueue(dev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629
Dai Haruki4669bc92008-12-17 16:51:04 -08002630 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002631 tx_queue->skb_dirtytx = skb_dirtytx;
2632 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002634 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002635}
2636
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002637static void gfar_schedule_cleanup(struct gfar_priv_grp *gfargrp)
Dai Haruki8c7396a2008-12-17 16:52:00 -08002638{
Anton Vorontsova6d0b912009-01-12 21:57:34 -08002639 unsigned long flags;
2640
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002641 spin_lock_irqsave(&gfargrp->grplock, flags);
2642 if (napi_schedule_prep(&gfargrp->napi)) {
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002643 gfar_write(&gfargrp->regs->imask, IMASK_RTX_DISABLED);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002644 __napi_schedule(&gfargrp->napi);
Jarek Poplawski8707bdd2009-02-09 14:59:30 -08002645 } else {
Jan Ceuleers0977f812012-06-05 03:42:12 +00002646 /* Clear IEVENT, so interrupts aren't called again
Jarek Poplawski8707bdd2009-02-09 14:59:30 -08002647 * because of the packets that have already arrived.
2648 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002649 gfar_write(&gfargrp->regs->ievent, IEVENT_RTX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08002650 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002651 spin_unlock_irqrestore(&gfargrp->grplock, flags);
Anton Vorontsova6d0b912009-01-12 21:57:34 -08002652
Dai Haruki8c7396a2008-12-17 16:52:00 -08002653}
2654
Dai Harukid080cd62008-04-09 19:37:51 -05002655/* Interrupt Handler for Transmit complete */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002656static irqreturn_t gfar_transmit(int irq, void *grp_id)
Dai Harukid080cd62008-04-09 19:37:51 -05002657{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002658 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659 return IRQ_HANDLED;
2660}
2661
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002662static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002663 struct sk_buff *skb)
Andy Fleming815b97c2008-04-22 17:18:29 -05002664{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002665 struct net_device *dev = rx_queue->dev;
Andy Fleming815b97c2008-04-22 17:18:29 -05002666 struct gfar_private *priv = netdev_priv(dev);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002667 dma_addr_t buf;
Andy Fleming815b97c2008-04-22 17:18:29 -05002668
Claudiu Manoil369ec162013-02-14 05:00:02 +00002669 buf = dma_map_single(priv->dev, skb->data,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002670 priv->rx_buffer_size, DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002671 gfar_init_rxbdp(rx_queue, bdp, buf);
Andy Fleming815b97c2008-04-22 17:18:29 -05002672}
2673
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002674static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002675{
2676 struct gfar_private *priv = netdev_priv(dev);
Eric Dumazetacb600d2012-10-05 06:23:55 +00002677 struct sk_buff *skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002678
2679 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2680 if (!skb)
2681 return NULL;
2682
2683 gfar_align_skb(skb);
2684
2685 return skb;
2686}
Andy Fleming815b97c2008-04-22 17:18:29 -05002687
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002688struct sk_buff *gfar_new_skb(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689{
Eric Dumazetacb600d2012-10-05 06:23:55 +00002690 return gfar_alloc_skb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691}
2692
Li Yang298e1a92007-10-16 14:18:13 +08002693static inline void count_errors(unsigned short status, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694{
Li Yang298e1a92007-10-16 14:18:13 +08002695 struct gfar_private *priv = netdev_priv(dev);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002696 struct net_device_stats *stats = &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697 struct gfar_extra_stats *estats = &priv->extra_stats;
2698
Jan Ceuleers0977f812012-06-05 03:42:12 +00002699 /* If the packet was truncated, none of the other errors matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 if (status & RXBD_TRUNCATED) {
2701 stats->rx_length_errors++;
2702
Paul Gortmaker212079d2013-02-12 15:38:19 -05002703 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704
2705 return;
2706 }
2707 /* Count the errors, if there were any */
2708 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2709 stats->rx_length_errors++;
2710
2711 if (status & RXBD_LARGE)
Paul Gortmaker212079d2013-02-12 15:38:19 -05002712 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002714 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715 }
2716 if (status & RXBD_NONOCTET) {
2717 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002718 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719 }
2720 if (status & RXBD_CRCERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002721 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722 stats->rx_crc_errors++;
2723 }
2724 if (status & RXBD_OVERRUN) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002725 atomic64_inc(&estats->rx_overrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 stats->rx_crc_errors++;
2727 }
2728}
2729
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002730irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002732 gfar_schedule_cleanup((struct gfar_priv_grp *)grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733 return IRQ_HANDLED;
2734}
2735
Kumar Gala0bbaf062005-06-20 10:54:21 -05002736static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2737{
2738 /* If valid headers were found, and valid sums
2739 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00002740 * checksumming is necessary. Otherwise, it is [FIXME]
2741 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06002742 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05002743 skb->ip_summed = CHECKSUM_UNNECESSARY;
2744 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002745 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002746}
2747
2748
Jan Ceuleers0977f812012-06-05 03:42:12 +00002749/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoil61db26c2013-02-14 05:00:05 +00002750static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2751 int amount_pull, struct napi_struct *napi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752{
2753 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002754 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755
Dai Haruki2c2db482008-12-16 15:31:15 -08002756 /* fcb is at the beginning if exists */
2757 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002758
Jan Ceuleers0977f812012-06-05 03:42:12 +00002759 /* Remove the FCB from the skb
2760 * Remove the padded bytes, if there are any
2761 */
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002762 if (amount_pull) {
2763 skb_record_rx_queue(skb, fcb->rq);
Dai Haruki2c2db482008-12-16 15:31:15 -08002764 skb_pull(skb, amount_pull);
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002765 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002766
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002767 /* Get receive timestamp from the skb */
2768 if (priv->hwts_rx_en) {
2769 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2770 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002771
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002772 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2773 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2774 }
2775
2776 if (priv->padding)
2777 skb_pull(skb, priv->padding);
2778
Michał Mirosław8b3afe92011-04-15 04:50:50 +00002779 if (dev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08002780 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002781
Dai Haruki2c2db482008-12-16 15:31:15 -08002782 /* Tell the skb what kind of packet this is */
2783 skb->protocol = eth_type_trans(skb, dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002784
Patrick McHardyf6469682013-04-19 02:04:27 +00002785 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07002786 * Even if vlan rx accel is disabled, on some chips
2787 * RXFCB_VLN is pseudo randomly set.
2788 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002789 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
David S. Miller823dcd22011-08-20 10:39:12 -07002790 fcb->flags & RXFCB_VLN)
David S. Millere5905c82013-04-22 19:24:19 -04002791 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
Jiri Pirko87c288c2011-07-20 04:54:19 +00002792
Dai Haruki2c2db482008-12-16 15:31:15 -08002793 /* Send the packet up the stack */
Claudiu Manoil953d2762013-03-21 03:12:15 +00002794 napi_gro_receive(napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796}
2797
2798/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002799 * until the budget/quota has been reached. Returns the number
2800 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002802int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002804 struct net_device *dev = rx_queue->dev;
Andy Fleming31de1982008-12-16 15:33:40 -08002805 struct rxbd8 *bdp, *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806 struct sk_buff *skb;
Dai Haruki2c2db482008-12-16 15:31:15 -08002807 int pkt_len;
2808 int amount_pull;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809 int howmany = 0;
2810 struct gfar_private *priv = netdev_priv(dev);
2811
2812 /* Get the first full descriptor */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002813 bdp = rx_queue->cur_rx;
2814 base = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815
Claudiu Manoilba779712013-02-14 05:00:07 +00002816 amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
Dai Haruki2c2db482008-12-16 15:31:15 -08002817
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002819 struct sk_buff *newskb;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002820
Scott Wood3b6330c2007-05-16 15:06:59 -05002821 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05002822
2823 /* Add another skb for the future */
2824 newskb = gfar_new_skb(dev);
2825
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002826 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827
Claudiu Manoil369ec162013-02-14 05:00:02 +00002828 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002829 priv->rx_buffer_size, DMA_FROM_DEVICE);
Andy Fleming81183052008-11-12 10:07:11 -06002830
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002831 if (unlikely(!(bdp->status & RXBD_ERR) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002832 bdp->length > priv->rx_buffer_size))
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002833 bdp->status = RXBD_LARGE;
2834
Andy Fleming815b97c2008-04-22 17:18:29 -05002835 /* We drop the frame if we failed to allocate a new buffer */
2836 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002837 bdp->status & RXBD_ERR)) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002838 count_errors(bdp->status, dev);
2839
2840 if (unlikely(!newskb))
2841 newskb = skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002842 else if (skb)
Eric Dumazetacb600d2012-10-05 06:23:55 +00002843 dev_kfree_skb(skb);
Andy Fleming815b97c2008-04-22 17:18:29 -05002844 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 /* Increment the number of packets */
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002846 rx_queue->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847 howmany++;
2848
Dai Haruki2c2db482008-12-16 15:31:15 -08002849 if (likely(skb)) {
2850 pkt_len = bdp->length - ETH_FCS_LEN;
2851 /* Remove the FCS from the packet length */
2852 skb_put(skb, pkt_len);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002853 rx_queue->stats.rx_bytes += pkt_len;
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002854 skb_record_rx_queue(skb, rx_queue->qindex);
Wu Jiajun-B06378cd754a52012-04-19 22:54:35 +00002855 gfar_process_frame(dev, skb, amount_pull,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002856 &rx_queue->grp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002857
Dai Haruki2c2db482008-12-16 15:31:15 -08002858 } else {
Joe Perches59deab22011-06-14 08:57:47 +00002859 netif_warn(priv, rx_err, dev, "Missing skb!\n");
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002860 rx_queue->stats.rx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002861 atomic64_inc(&priv->extra_stats.rx_skbmissing);
Dai Haruki2c2db482008-12-16 15:31:15 -08002862 }
2863
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 }
2865
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002866 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867
Andy Fleming815b97c2008-04-22 17:18:29 -05002868 /* Setup the new bdp */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002869 gfar_new_rxbdp(rx_queue, bdp, newskb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
2871 /* Update to the next pointer */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002872 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873
2874 /* update to point at the next skb */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002875 rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2876 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 }
2878
2879 /* Update the current rxbd pointer to be the next one */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002880 rx_queue->cur_rx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 return howmany;
2883}
2884
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002885static int gfar_poll_sq(struct napi_struct *napi, int budget)
2886{
2887 struct gfar_priv_grp *gfargrp =
2888 container_of(napi, struct gfar_priv_grp, napi);
2889 struct gfar __iomem *regs = gfargrp->regs;
2890 struct gfar_priv_tx_q *tx_queue = gfargrp->priv->tx_queue[0];
2891 struct gfar_priv_rx_q *rx_queue = gfargrp->priv->rx_queue[0];
2892 int work_done = 0;
2893
2894 /* Clear IEVENT, so interrupts aren't called again
2895 * because of the packets that have already arrived
2896 */
2897 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
2898
2899 /* run Tx cleanup to completion */
2900 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2901 gfar_clean_tx_ring(tx_queue);
2902
2903 work_done = gfar_clean_rx_ring(rx_queue, budget);
2904
2905 if (work_done < budget) {
2906 napi_complete(napi);
2907 /* Clear the halt bit in RSTAT */
2908 gfar_write(&regs->rstat, gfargrp->rstat);
2909
2910 gfar_write(&regs->imask, IMASK_DEFAULT);
2911
2912 /* If we are coalescing interrupts, update the timer
2913 * Otherwise, clear it
2914 */
2915 gfar_write(&regs->txic, 0);
2916 if (likely(tx_queue->txcoalescing))
2917 gfar_write(&regs->txic, tx_queue->txic);
2918
2919 gfar_write(&regs->rxic, 0);
2920 if (unlikely(rx_queue->rxcoalescing))
2921 gfar_write(&regs->rxic, rx_queue->rxic);
2922 }
2923
2924 return work_done;
2925}
2926
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002927static int gfar_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002929 struct gfar_priv_grp *gfargrp =
2930 container_of(napi, struct gfar_priv_grp, napi);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002931 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002932 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002933 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002934 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002935 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00002936 int i, budget_per_q = 0;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002937 int has_tx_work = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002938 unsigned long rstat_rxf;
2939 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05002940
Dai Haruki8c7396a2008-12-17 16:52:00 -08002941 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00002942 * because of the packets that have already arrived
2943 */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002944 gfar_write(&regs->ievent, IEVENT_RTX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08002945
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002946 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
2947
2948 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
2949 if (num_act_queues)
2950 budget_per_q = budget/num_act_queues;
2951
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002952 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
2953 tx_queue = priv->tx_queue[i];
2954 /* run Tx cleanup to completion */
2955 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
2956 gfar_clean_tx_ring(tx_queue);
2957 has_tx_work = 1;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002958 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002959 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002960
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002961 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
2962 /* skip queue if not active */
2963 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2964 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002965
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002966 rx_queue = priv->rx_queue[i];
2967 work_done_per_q =
2968 gfar_clean_rx_ring(rx_queue, budget_per_q);
2969 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002970
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002971 /* finished processing this queue */
2972 if (work_done_per_q < budget_per_q) {
2973 /* clear active queue hw indication */
2974 gfar_write(&regs->rstat,
2975 RSTAT_CLEAR_RXF0 >> i);
2976 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002977
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002978 if (!num_act_queues)
2979 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002980 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002981 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002982
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002983 if (!num_act_queues && !has_tx_work) {
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002984
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002985 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002986
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002987 /* Clear the halt bit in RSTAT */
2988 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002989
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002990 gfar_write(&regs->imask, IMASK_DEFAULT);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002991
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002992 /* If we are coalescing interrupts, update the timer
2993 * Otherwise, clear it
2994 */
2995 gfar_configure_coalescing(priv, gfargrp->rx_bit_map,
2996 gfargrp->tx_bit_map);
Dai Harukid080cd62008-04-09 19:37:51 -05002997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002998
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002999 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003002#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00003003/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003004 * without having to re-enable interrupts. It's not called while
3005 * the interrupt routine is executing.
3006 */
3007static void gfar_netpoll(struct net_device *dev)
3008{
3009 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00003010 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003011
3012 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003013 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003014 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003015 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3016
3017 disable_irq(gfar_irq(grp, TX)->irq);
3018 disable_irq(gfar_irq(grp, RX)->irq);
3019 disable_irq(gfar_irq(grp, ER)->irq);
3020 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3021 enable_irq(gfar_irq(grp, ER)->irq);
3022 enable_irq(gfar_irq(grp, RX)->irq);
3023 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003024 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003025 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003026 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003027 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3028
3029 disable_irq(gfar_irq(grp, TX)->irq);
3030 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3031 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003032 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003033 }
3034}
3035#endif
3036
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003038static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003040 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041
3042 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003043 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003044
Linus Torvalds1da177e2005-04-16 15:20:36 -07003045 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003046 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003047 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003048
3049 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003050 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003051 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003053 /* Check for errors */
3054 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003055 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003056
3057 return IRQ_HANDLED;
3058}
3059
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003060static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3061{
3062 struct phy_device *phydev = priv->phydev;
3063 u32 val = 0;
3064
3065 if (!phydev->duplex)
3066 return val;
3067
3068 if (!priv->pause_aneg_en) {
3069 if (priv->tx_pause_en)
3070 val |= MACCFG1_TX_FLOW;
3071 if (priv->rx_pause_en)
3072 val |= MACCFG1_RX_FLOW;
3073 } else {
3074 u16 lcl_adv, rmt_adv;
3075 u8 flowctrl;
3076 /* get link partner capabilities */
3077 rmt_adv = 0;
3078 if (phydev->pause)
3079 rmt_adv = LPA_PAUSE_CAP;
3080 if (phydev->asym_pause)
3081 rmt_adv |= LPA_PAUSE_ASYM;
3082
3083 lcl_adv = mii_advertise_flowctrl(phydev->advertising);
3084
3085 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3086 if (flowctrl & FLOW_CTRL_TX)
3087 val |= MACCFG1_TX_FLOW;
3088 if (flowctrl & FLOW_CTRL_RX)
3089 val |= MACCFG1_RX_FLOW;
3090 }
3091
3092 return val;
3093}
3094
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095/* Called every time the controller might need to be made
3096 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003097 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 * function converts those variables into the appropriate
3099 * register values, and can bring down the device if needed.
3100 */
3101static void adjust_link(struct net_device *dev)
3102{
3103 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003104 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003105 unsigned long flags;
3106 struct phy_device *phydev = priv->phydev;
3107 int new_state = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003108
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003109 local_irq_save(flags);
3110 lock_tx_qs(priv);
3111
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003112 if (phydev->link) {
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003113 u32 tempval1 = gfar_read(&regs->maccfg1);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003114 u32 tempval = gfar_read(&regs->maccfg2);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003115 u32 ecntrl = gfar_read(&regs->ecntrl);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003116
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117 /* Now we make sure that we can be in full duplex mode.
Jan Ceuleers0977f812012-06-05 03:42:12 +00003118 * If not, we operate in half-duplex mode.
3119 */
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003120 if (phydev->duplex != priv->oldduplex) {
3121 new_state = 1;
3122 if (!(phydev->duplex))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123 tempval &= ~(MACCFG2_FULL_DUPLEX);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003124 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 tempval |= MACCFG2_FULL_DUPLEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003127 priv->oldduplex = phydev->duplex;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 }
3129
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003130 if (phydev->speed != priv->oldspeed) {
3131 new_state = 1;
3132 switch (phydev->speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003133 case 1000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134 tempval =
3135 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
Li Yangf430e492009-01-06 14:08:10 -08003136
3137 ecntrl &= ~(ECNTRL_R100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138 break;
3139 case 100:
3140 case 10:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141 tempval =
3142 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003143
3144 /* Reduced mode distinguishes
Jan Ceuleers0977f812012-06-05 03:42:12 +00003145 * between 10 and 100
3146 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003147 if (phydev->speed == SPEED_100)
3148 ecntrl |= ECNTRL_R100;
3149 else
3150 ecntrl &= ~(ECNTRL_R100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 break;
3152 default:
Joe Perches59deab22011-06-14 08:57:47 +00003153 netif_warn(priv, link, dev,
3154 "Ack! Speed (%d) is not 10/100/1000!\n",
3155 phydev->speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156 break;
3157 }
3158
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003159 priv->oldspeed = phydev->speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160 }
3161
Claudiu Manoil23402bd2013-08-12 13:53:26 +03003162 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3163 tempval1 |= gfar_get_flowctrl_cfg(priv);
3164
3165 gfar_write(&regs->maccfg1, tempval1);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003166 gfar_write(&regs->maccfg2, tempval);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003167 gfar_write(&regs->ecntrl, ecntrl);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003168
Linus Torvalds1da177e2005-04-16 15:20:36 -07003169 if (!priv->oldlink) {
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003170 new_state = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171 priv->oldlink = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172 }
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003173 } else if (priv->oldlink) {
3174 new_state = 1;
3175 priv->oldlink = 0;
3176 priv->oldspeed = 0;
3177 priv->oldduplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003180 if (new_state && netif_msg_link(priv))
3181 phy_print_status(phydev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003182 unlock_tx_qs(priv);
3183 local_irq_restore(flags);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003184}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003185
3186/* Update the hash table based on the current list of multicast
3187 * addresses we subscribe to. Also, change the promiscuity of
3188 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003189 * whenever dev->flags is changed
3190 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003191static void gfar_set_multi(struct net_device *dev)
3192{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003193 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003194 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003195 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 u32 tempval;
3197
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003198 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003199 /* Set RCTRL to PROM */
3200 tempval = gfar_read(&regs->rctrl);
3201 tempval |= RCTRL_PROM;
3202 gfar_write(&regs->rctrl, tempval);
3203 } else {
3204 /* Set RCTRL to not PROM */
3205 tempval = gfar_read(&regs->rctrl);
3206 tempval &= ~(RCTRL_PROM);
3207 gfar_write(&regs->rctrl, tempval);
3208 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003209
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003210 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003212 gfar_write(&regs->igaddr0, 0xffffffff);
3213 gfar_write(&regs->igaddr1, 0xffffffff);
3214 gfar_write(&regs->igaddr2, 0xffffffff);
3215 gfar_write(&regs->igaddr3, 0xffffffff);
3216 gfar_write(&regs->igaddr4, 0xffffffff);
3217 gfar_write(&regs->igaddr5, 0xffffffff);
3218 gfar_write(&regs->igaddr6, 0xffffffff);
3219 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220 gfar_write(&regs->gaddr0, 0xffffffff);
3221 gfar_write(&regs->gaddr1, 0xffffffff);
3222 gfar_write(&regs->gaddr2, 0xffffffff);
3223 gfar_write(&regs->gaddr3, 0xffffffff);
3224 gfar_write(&regs->gaddr4, 0xffffffff);
3225 gfar_write(&regs->gaddr5, 0xffffffff);
3226 gfar_write(&regs->gaddr6, 0xffffffff);
3227 gfar_write(&regs->gaddr7, 0xffffffff);
3228 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003229 int em_num;
3230 int idx;
3231
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003233 gfar_write(&regs->igaddr0, 0x0);
3234 gfar_write(&regs->igaddr1, 0x0);
3235 gfar_write(&regs->igaddr2, 0x0);
3236 gfar_write(&regs->igaddr3, 0x0);
3237 gfar_write(&regs->igaddr4, 0x0);
3238 gfar_write(&regs->igaddr5, 0x0);
3239 gfar_write(&regs->igaddr6, 0x0);
3240 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 gfar_write(&regs->gaddr0, 0x0);
3242 gfar_write(&regs->gaddr1, 0x0);
3243 gfar_write(&regs->gaddr2, 0x0);
3244 gfar_write(&regs->gaddr3, 0x0);
3245 gfar_write(&regs->gaddr4, 0x0);
3246 gfar_write(&regs->gaddr5, 0x0);
3247 gfar_write(&regs->gaddr6, 0x0);
3248 gfar_write(&regs->gaddr7, 0x0);
3249
Andy Fleming7f7f5312005-11-11 12:38:59 -06003250 /* If we have extended hash tables, we need to
3251 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003252 * setting them
3253 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003254 if (priv->extended_hash) {
3255 em_num = GFAR_EM_NUM + 1;
3256 gfar_clear_exact_match(dev);
3257 idx = 1;
3258 } else {
3259 idx = 0;
3260 em_num = 0;
3261 }
3262
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003263 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264 return;
3265
3266 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003267 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003268 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003269 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003270 idx++;
3271 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003272 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273 }
3274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003275}
3276
Andy Fleming7f7f5312005-11-11 12:38:59 -06003277
3278/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003279 * don't interfere with normal reception
3280 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003281static void gfar_clear_exact_match(struct net_device *dev)
3282{
3283 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003284 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003285
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003286 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003287 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003288}
3289
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290/* Set the appropriate hash bit for the given addr */
3291/* The algorithm works like so:
3292 * 1) Take the Destination Address (ie the multicast address), and
3293 * do a CRC on it (little endian), and reverse the bits of the
3294 * result.
3295 * 2) Use the 8 most significant bits as a hash into a 256-entry
3296 * table. The table is controlled through 8 32-bit registers:
3297 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3298 * gaddr7. This means that the 3 most significant bits in the
3299 * hash index which gaddr register to use, and the 5 other bits
3300 * indicate which bit (assuming an IBM numbering scheme, which
3301 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003302 * the entry.
3303 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3305{
3306 u32 tempval;
3307 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c910c2011-11-16 09:38:02 +00003308 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003309 int width = priv->hash_width;
3310 u8 whichbit = (result >> (32 - width)) & 0x1f;
3311 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312 u32 value = (1 << (31-whichbit));
3313
Kumar Gala0bbaf062005-06-20 10:54:21 -05003314 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003315 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003316 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317}
3318
Andy Fleming7f7f5312005-11-11 12:38:59 -06003319
3320/* There are multiple MAC Address register pairs on some controllers
3321 * This function sets the numth pair to a given address
3322 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003323static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3324 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003325{
3326 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003327 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003328 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003329 char tmpbuf[ETH_ALEN];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003330 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003331 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003332
3333 macptr += num*2;
3334
Jan Ceuleers0977f812012-06-05 03:42:12 +00003335 /* Now copy it into the mac registers backwards, cuz
3336 * little endian is silly
3337 */
Joe Perches6a3c910c2011-11-16 09:38:02 +00003338 for (idx = 0; idx < ETH_ALEN; idx++)
3339 tmpbuf[ETH_ALEN - 1 - idx] = addr[idx];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003340
3341 gfar_write(macptr, *((u32 *) (tmpbuf)));
3342
3343 tempval = *((u32 *) (tmpbuf + 4));
3344
3345 gfar_write(macptr+1, tempval);
3346}
3347
Linus Torvalds1da177e2005-04-16 15:20:36 -07003348/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003349static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003351 struct gfar_priv_grp *gfargrp = grp_id;
3352 struct gfar __iomem *regs = gfargrp->regs;
3353 struct gfar_private *priv= gfargrp->priv;
3354 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003355
3356 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003357 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358
3359 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003360 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003361
3362 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003363 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003364 (events & IEVENT_MAG))
3365 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366
3367 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003368 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003369 netdev_dbg(dev,
3370 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003371 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372
3373 /* Update the error counters */
3374 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003375 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003376
3377 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003378 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003380 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381 if (events & IEVENT_XFUN) {
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003382 unsigned long flags;
3383
Joe Perches59deab22011-06-14 08:57:47 +00003384 netif_dbg(priv, tx_err, dev,
3385 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003386 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003387 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003388
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003389 local_irq_save(flags);
3390 lock_tx_qs(priv);
3391
Linus Torvalds1da177e2005-04-16 15:20:36 -07003392 /* Reactivate the Tx Queues */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003393 gfar_write(&regs->tstat, gfargrp->tstat);
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003394
3395 unlock_tx_qs(priv);
3396 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 }
Joe Perches59deab22011-06-14 08:57:47 +00003398 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003399 }
3400 if (events & IEVENT_BSY) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003401 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003402 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003404 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003405
Joe Perches59deab22011-06-14 08:57:47 +00003406 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3407 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408 }
3409 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003410 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003411 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412
Joe Perches59deab22011-06-14 08:57:47 +00003413 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003414 }
3415 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003416 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003417 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418 }
Joe Perches59deab22011-06-14 08:57:47 +00003419 if (events & IEVENT_RXC)
3420 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421
3422 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003423 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003424 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425 }
3426 return IRQ_HANDLED;
3427}
3428
Andy Flemingb31a1d82008-12-16 15:29:15 -08003429static struct of_device_id gfar_match[] =
3430{
3431 {
3432 .type = "network",
3433 .compatible = "gianfar",
3434 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003435 {
3436 .compatible = "fsl,etsec2",
3437 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003438 {},
3439};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003440MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003441
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003443static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003444 .driver = {
3445 .name = "fsl-gianfar",
3446 .owner = THIS_MODULE,
3447 .pm = GFAR_PM_OPS,
3448 .of_match_table = gfar_match,
3449 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003450 .probe = gfar_probe,
3451 .remove = gfar_remove,
3452};
3453
Axel Lindb62f682011-11-27 16:44:17 +00003454module_platform_driver(gfar_driver);