blob: 52fe28ae50faf80d865b4d4b7494e1a1a7213ec7 [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
James Smartd080abe2017-02-12 13:52:39 -08004 * Copyright (C) 2017 Broadcom. All Rights Reserved. The term *
5 * “Broadcom” refers to Broadcom Limited and/or its subsidiaries. *
6 * Copyright (C) 2009-2016 Emulex. All rights reserved. *
James Smartda0436e2009-05-22 14:51:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James Smartda0436e2009-05-22 14:51:39 -04009 * *
10 * This program is free software; you can redistribute it and/or *
11 * modify it under the terms of version 2 of the GNU General *
12 * Public License as published by the Free Software Foundation. *
13 * This program is distributed in the hope that it will be useful. *
14 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
15 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
16 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
17 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18 * TO BE LEGALLY INVALID. See the GNU General Public License for *
19 * more details, a copy of which can be found in the file COPYING *
20 * included with this package. *
21 *******************************************************************/
22
23/* Macros to deal with bit fields. Each bit field must have 3 #defines
24 * associated with it (_SHIFT, _MASK, and _WORD).
25 * EG. For a bit field that is in the 7th bit of the "field4" field of a
26 * structure and is 2 bits in size the following #defines must exist:
27 * struct temp {
28 * uint32_t field1;
29 * uint32_t field2;
30 * uint32_t field3;
31 * uint32_t field4;
32 * #define example_bit_field_SHIFT 7
33 * #define example_bit_field_MASK 0x03
34 * #define example_bit_field_WORD field4
35 * uint32_t field5;
36 * };
37 * Then the macros below may be used to get or set the value of that field.
38 * EG. To get the value of the bit field from the above example:
39 * struct temp t1;
40 * value = bf_get(example_bit_field, &t1);
41 * And then to set that bit field:
42 * bf_set(example_bit_field, &t1, 2);
43 * Or clear that bit field:
44 * bf_set(example_bit_field, &t1, 0);
45 */
James Smart079b5c92011-08-21 21:48:49 -040046#define bf_get_be32(name, ptr) \
47 ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040048#define bf_get_le32(name, ptr) \
49 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040050#define bf_get(name, ptr) \
51 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040052#define bf_set_le32(name, ptr, value) \
53 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
54 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
55 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040056#define bf_set(name, ptr, value) \
57 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
58 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
59
60struct dma_address {
61 uint32_t addr_lo;
62 uint32_t addr_hi;
63};
64
James Smart8fa38512009-07-19 10:01:03 -040065struct lpfc_sli_intf {
66 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050067#define lpfc_sli_intf_valid_SHIFT 29
68#define lpfc_sli_intf_valid_MASK 0x00000007
69#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040070#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050071#define lpfc_sli_intf_sli_hint2_SHIFT 24
72#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
73#define lpfc_sli_intf_sli_hint2_WORD word0
74#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
75#define lpfc_sli_intf_sli_hint1_SHIFT 16
76#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
77#define lpfc_sli_intf_sli_hint1_WORD word0
78#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
79#define LPFC_SLI_INTF_SLI_HINT1_1 1
80#define LPFC_SLI_INTF_SLI_HINT1_2 2
81#define lpfc_sli_intf_if_type_SHIFT 12
82#define lpfc_sli_intf_if_type_MASK 0x0000000F
83#define lpfc_sli_intf_if_type_WORD word0
84#define LPFC_SLI_INTF_IF_TYPE_0 0
85#define LPFC_SLI_INTF_IF_TYPE_1 1
86#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart28baac72010-02-12 14:42:03 -050087#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050088#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050089#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050090#define LPFC_SLI_INTF_FAMILY_BE2 0x0
91#define LPFC_SLI_INTF_FAMILY_BE3 0x1
92#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
93#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050094#define lpfc_sli_intf_slirev_SHIFT 4
95#define lpfc_sli_intf_slirev_MASK 0x0000000F
96#define lpfc_sli_intf_slirev_WORD word0
97#define LPFC_SLI_INTF_REV_SLI3 3
98#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -050099#define lpfc_sli_intf_func_type_SHIFT 0
100#define lpfc_sli_intf_func_type_MASK 0x00000001
101#define lpfc_sli_intf_func_type_WORD word0
102#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
103#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400104};
105
James Smartda0436e2009-05-22 14:51:39 -0400106#define LPFC_SLI4_MBX_EMBED true
107#define LPFC_SLI4_MBX_NEMBED false
108
109#define LPFC_SLI4_MB_WORD_COUNT 64
110#define LPFC_MAX_MQ_PAGE 8
James Smart962bc512013-01-03 15:44:00 -0500111#define LPFC_MAX_WQ_PAGE_V0 4
James Smartda0436e2009-05-22 14:51:39 -0400112#define LPFC_MAX_WQ_PAGE 8
James Smart895427b2017-02-12 13:52:30 -0800113#define LPFC_MAX_RQ_PAGE 8
James Smartda0436e2009-05-22 14:51:39 -0400114#define LPFC_MAX_CQ_PAGE 4
115#define LPFC_MAX_EQ_PAGE 8
116
117#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
118#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
119#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
120
121/* Define SLI4 Alignment requirements. */
122#define LPFC_ALIGN_16_BYTE 16
123#define LPFC_ALIGN_64_BYTE 64
124
125/* Define SLI4 specific definitions. */
126#define LPFC_MQ_CQE_BYTE_OFFSET 256
127#define LPFC_MBX_CMD_HDR_LENGTH 16
128#define LPFC_MBX_ERROR_RANGE 0x4000
129#define LPFC_BMBX_BIT1_ADDR_HI 0x2
130#define LPFC_BMBX_BIT1_ADDR_LO 0
131#define LPFC_RPI_HDR_COUNT 64
132#define LPFC_HDR_TEMPLATE_SIZE 4096
133#define LPFC_RPI_ALLOC_ERROR 0xFFFF
134#define LPFC_FCF_RECORD_WD_CNT 132
135#define LPFC_ENTIRE_FCF_DATABASE 0
136#define LPFC_DFLT_FCF_INDEX 0
137
138/* Virtual function numbers */
139#define LPFC_VF0 0
140#define LPFC_VF1 1
141#define LPFC_VF2 2
142#define LPFC_VF3 3
143#define LPFC_VF4 4
144#define LPFC_VF5 5
145#define LPFC_VF6 6
146#define LPFC_VF7 7
147#define LPFC_VF8 8
148#define LPFC_VF9 9
149#define LPFC_VF10 10
150#define LPFC_VF11 11
151#define LPFC_VF12 12
152#define LPFC_VF13 13
153#define LPFC_VF14 14
154#define LPFC_VF15 15
155#define LPFC_VF16 16
156#define LPFC_VF17 17
157#define LPFC_VF18 18
158#define LPFC_VF19 19
159#define LPFC_VF20 20
160#define LPFC_VF21 21
161#define LPFC_VF22 22
162#define LPFC_VF23 23
163#define LPFC_VF24 24
164#define LPFC_VF25 25
165#define LPFC_VF26 26
166#define LPFC_VF27 27
167#define LPFC_VF28 28
168#define LPFC_VF29 29
169#define LPFC_VF30 30
170#define LPFC_VF31 31
171
172/* PCI function numbers */
173#define LPFC_PCI_FUNC0 0
174#define LPFC_PCI_FUNC1 1
175#define LPFC_PCI_FUNC2 2
176#define LPFC_PCI_FUNC3 3
177#define LPFC_PCI_FUNC4 4
178
James Smart88a2cfb2011-07-22 18:36:33 -0400179/* SLI4 interface type-2 PDEV_CTL register */
James Smartc0c11512011-05-24 11:41:34 -0400180#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
James Smartc0c11512011-05-24 11:41:34 -0400181#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
182#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
183#define LPFC_CTL_PDEV_CTL_DD 0x00000004
184#define LPFC_CTL_PDEV_CTL_LC 0x00000008
185#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
186#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
187#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
188
189#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
190
James Smartda0436e2009-05-22 14:51:39 -0400191/* Active interrupt test count */
192#define LPFC_ACT_INTR_CNT 4
193
James Smart49aa1432012-08-03 12:36:42 -0400194/* Algrithmns for scheduling FCP commands to WQs */
195#define LPFC_FCP_SCHED_ROUND_ROBIN 0
196#define LPFC_FCP_SCHED_BY_CPU 1
197
James Smartda0436e2009-05-22 14:51:39 -0400198/* Delay Multiplier constant */
199#define LPFC_DMULT_CONST 651042
James Smart0cf07f842017-06-01 21:07:10 -0700200#define LPFC_DMULT_MAX 1023
James Smartbf8dae82012-08-03 12:36:24 -0400201
202/* Configuration of Interrupts / sec for entire HBA port */
203#define LPFC_MIN_IMAX 5000
204#define LPFC_MAX_IMAX 5000000
James Smart895427b2017-02-12 13:52:30 -0800205#define LPFC_DEF_IMAX 150000
James Smartda0436e2009-05-22 14:51:39 -0400206
James Smart7bb03bb2013-04-17 20:19:16 -0400207#define LPFC_MIN_CPU_MAP 0
208#define LPFC_MAX_CPU_MAP 2
209#define LPFC_HBA_CPU_MAP 1
210#define LPFC_DRIVER_CPU_MAP 2 /* Default */
211
James Smart28baac72010-02-12 14:42:03 -0500212/* PORT_CAPABILITIES constants. */
213#define LPFC_MAX_SUPPORTED_PAGES 8
214
James Smartda0436e2009-05-22 14:51:39 -0400215struct ulp_bde64 {
216 union ULP_BDE_TUS {
217 uint32_t w;
218 struct {
219#ifdef __BIG_ENDIAN_BITFIELD
220 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
221 VALUE !! */
222 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
223#else /* __LITTLE_ENDIAN_BITFIELD */
224 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
225 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
226 VALUE !! */
227#endif
228#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
229#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
230#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
231#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
232#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
233#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
234#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
235 } f;
236 } tus;
237 uint32_t addrLow;
238 uint32_t addrHigh;
239};
240
James Smart0c651872013-07-15 18:33:23 -0400241/* Maximun size of immediate data that can fit into a 128 byte WQE */
242#define LPFC_MAX_BDE_IMM_SIZE 64
243
James Smartda0436e2009-05-22 14:51:39 -0400244struct lpfc_sli4_flags {
245 uint32_t word0;
James Smart6d368e52011-05-24 11:44:12 -0400246#define lpfc_idx_rsrc_rdy_SHIFT 0
247#define lpfc_idx_rsrc_rdy_MASK 0x00000001
248#define lpfc_idx_rsrc_rdy_WORD word0
249#define LPFC_IDX_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400250#define lpfc_rpi_rsrc_rdy_SHIFT 1
James Smart6d368e52011-05-24 11:44:12 -0400251#define lpfc_rpi_rsrc_rdy_MASK 0x00000001
252#define lpfc_rpi_rsrc_rdy_WORD word0
253#define LPFC_RPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400254#define lpfc_vpi_rsrc_rdy_SHIFT 2
James Smart6d368e52011-05-24 11:44:12 -0400255#define lpfc_vpi_rsrc_rdy_MASK 0x00000001
256#define lpfc_vpi_rsrc_rdy_WORD word0
257#define LPFC_VPI_RSRC_RDY 1
James Smart8a9d2e82012-05-09 21:16:12 -0400258#define lpfc_vfi_rsrc_rdy_SHIFT 3
James Smart6d368e52011-05-24 11:44:12 -0400259#define lpfc_vfi_rsrc_rdy_MASK 0x00000001
260#define lpfc_vfi_rsrc_rdy_WORD word0
261#define LPFC_VFI_RSRC_RDY 1
James Smartda0436e2009-05-22 14:51:39 -0400262};
263
James Smart546fc852011-03-11 16:06:29 -0500264struct sli4_bls_rsp {
James Smart5ffc2662009-11-18 15:39:44 -0500265 uint32_t word0_rsvd; /* Word0 must be reserved */
266 uint32_t word1;
267#define lpfc_abts_orig_SHIFT 0
268#define lpfc_abts_orig_MASK 0x00000001
269#define lpfc_abts_orig_WORD word1
270#define LPFC_ABTS_UNSOL_RSP 1
271#define LPFC_ABTS_UNSOL_INT 0
272 uint32_t word2;
273#define lpfc_abts_rxid_SHIFT 0
274#define lpfc_abts_rxid_MASK 0x0000FFFF
275#define lpfc_abts_rxid_WORD word2
276#define lpfc_abts_oxid_SHIFT 16
277#define lpfc_abts_oxid_MASK 0x0000FFFF
278#define lpfc_abts_oxid_WORD word2
279 uint32_t word3;
James Smart546fc852011-03-11 16:06:29 -0500280#define lpfc_vndr_code_SHIFT 0
281#define lpfc_vndr_code_MASK 0x000000FF
282#define lpfc_vndr_code_WORD word3
283#define lpfc_rsn_expln_SHIFT 8
284#define lpfc_rsn_expln_MASK 0x000000FF
285#define lpfc_rsn_expln_WORD word3
286#define lpfc_rsn_code_SHIFT 16
287#define lpfc_rsn_code_MASK 0x000000FF
288#define lpfc_rsn_code_WORD word3
289
James Smart5ffc2662009-11-18 15:39:44 -0500290 uint32_t word4;
291 uint32_t word5_rsvd; /* Word5 must be reserved */
292};
293
James Smartda0436e2009-05-22 14:51:39 -0400294/* event queue entry structure */
295struct lpfc_eqe {
296 uint32_t word0;
297#define lpfc_eqe_resource_id_SHIFT 16
James Smart16f3b482015-05-22 10:42:40 -0400298#define lpfc_eqe_resource_id_MASK 0x0000FFFF
James Smartda0436e2009-05-22 14:51:39 -0400299#define lpfc_eqe_resource_id_WORD word0
300#define lpfc_eqe_minor_code_SHIFT 4
301#define lpfc_eqe_minor_code_MASK 0x00000FFF
302#define lpfc_eqe_minor_code_WORD word0
303#define lpfc_eqe_major_code_SHIFT 1
304#define lpfc_eqe_major_code_MASK 0x00000007
305#define lpfc_eqe_major_code_WORD word0
306#define lpfc_eqe_valid_SHIFT 0
307#define lpfc_eqe_valid_MASK 0x00000001
308#define lpfc_eqe_valid_WORD word0
309};
310
311/* completion queue entry structure (common fields for all cqe types) */
312struct lpfc_cqe {
313 uint32_t reserved0;
314 uint32_t reserved1;
315 uint32_t reserved2;
316 uint32_t word3;
317#define lpfc_cqe_valid_SHIFT 31
318#define lpfc_cqe_valid_MASK 0x00000001
319#define lpfc_cqe_valid_WORD word3
320#define lpfc_cqe_code_SHIFT 16
321#define lpfc_cqe_code_MASK 0x000000FF
322#define lpfc_cqe_code_WORD word3
323};
324
325/* Completion Queue Entry Status Codes */
326#define CQE_STATUS_SUCCESS 0x0
327#define CQE_STATUS_FCP_RSP_FAILURE 0x1
328#define CQE_STATUS_REMOTE_STOP 0x2
329#define CQE_STATUS_LOCAL_REJECT 0x3
330#define CQE_STATUS_NPORT_RJT 0x4
331#define CQE_STATUS_FABRIC_RJT 0x5
332#define CQE_STATUS_NPORT_BSY 0x6
333#define CQE_STATUS_FABRIC_BSY 0x7
334#define CQE_STATUS_INTERMED_RSP 0x8
335#define CQE_STATUS_LS_RJT 0x9
336#define CQE_STATUS_CMD_REJECT 0xb
337#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
338#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
James Smartacd68592012-01-18 16:25:09 -0500339#define CQE_STATUS_DI_ERROR 0x16
340
341/* Used when mapping CQE status to IOCB */
342#define LPFC_IOCB_STATUS_MASK 0xf
James Smartda0436e2009-05-22 14:51:39 -0400343
344/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
345#define CQE_HW_STATUS_NO_ERR 0x0
346#define CQE_HW_STATUS_UNDERRUN 0x1
347#define CQE_HW_STATUS_OVERRUN 0x2
348
349/* Completion Queue Entry Codes */
350#define CQE_CODE_COMPL_WQE 0x1
351#define CQE_CODE_RELEASE_WQE 0x2
352#define CQE_CODE_RECEIVE 0x4
353#define CQE_CODE_XRI_ABORTED 0x5
James Smart7851fe22011-07-22 18:36:52 -0400354#define CQE_CODE_RECEIVE_V1 0x9
James Smart895427b2017-02-12 13:52:30 -0800355#define CQE_CODE_NVME_ERSP 0xd
James Smartda0436e2009-05-22 14:51:39 -0400356
James Smart5c1db2a2012-03-01 22:34:36 -0500357/*
358 * Define mask value for xri_aborted and wcqe completed CQE extended status.
359 * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
360 */
James Smarte3d2b802012-08-14 14:25:43 -0400361#define WCQE_PARAM_MASK 0x1FF
James Smart5c1db2a2012-03-01 22:34:36 -0500362
James Smartda0436e2009-05-22 14:51:39 -0400363/* completion queue entry for wqe completions */
364struct lpfc_wcqe_complete {
365 uint32_t word0;
366#define lpfc_wcqe_c_request_tag_SHIFT 16
367#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
368#define lpfc_wcqe_c_request_tag_WORD word0
369#define lpfc_wcqe_c_status_SHIFT 8
370#define lpfc_wcqe_c_status_MASK 0x000000FF
371#define lpfc_wcqe_c_status_WORD word0
372#define lpfc_wcqe_c_hw_status_SHIFT 0
373#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
374#define lpfc_wcqe_c_hw_status_WORD word0
James Smart895427b2017-02-12 13:52:30 -0800375#define lpfc_wcqe_c_ersp0_SHIFT 0
376#define lpfc_wcqe_c_ersp0_MASK 0x0000FFFF
377#define lpfc_wcqe_c_ersp0_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400378 uint32_t total_data_placed;
379 uint32_t parameter;
James Smartacd68592012-01-18 16:25:09 -0500380#define lpfc_wcqe_c_bg_edir_SHIFT 5
381#define lpfc_wcqe_c_bg_edir_MASK 0x00000001
382#define lpfc_wcqe_c_bg_edir_WORD parameter
383#define lpfc_wcqe_c_bg_tdpv_SHIFT 3
384#define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
385#define lpfc_wcqe_c_bg_tdpv_WORD parameter
386#define lpfc_wcqe_c_bg_re_SHIFT 2
387#define lpfc_wcqe_c_bg_re_MASK 0x00000001
388#define lpfc_wcqe_c_bg_re_WORD parameter
389#define lpfc_wcqe_c_bg_ae_SHIFT 1
390#define lpfc_wcqe_c_bg_ae_MASK 0x00000001
391#define lpfc_wcqe_c_bg_ae_WORD parameter
392#define lpfc_wcqe_c_bg_ge_SHIFT 0
393#define lpfc_wcqe_c_bg_ge_MASK 0x00000001
394#define lpfc_wcqe_c_bg_ge_WORD parameter
James Smartda0436e2009-05-22 14:51:39 -0400395 uint32_t word3;
396#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
397#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
398#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
399#define lpfc_wcqe_c_xb_SHIFT 28
400#define lpfc_wcqe_c_xb_MASK 0x00000001
401#define lpfc_wcqe_c_xb_WORD word3
402#define lpfc_wcqe_c_pv_SHIFT 27
403#define lpfc_wcqe_c_pv_MASK 0x00000001
404#define lpfc_wcqe_c_pv_WORD word3
405#define lpfc_wcqe_c_priority_SHIFT 24
James Smartacd68592012-01-18 16:25:09 -0500406#define lpfc_wcqe_c_priority_MASK 0x00000007
407#define lpfc_wcqe_c_priority_WORD word3
James Smartda0436e2009-05-22 14:51:39 -0400408#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
409#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
410#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
James Smart895427b2017-02-12 13:52:30 -0800411#define lpfc_wcqe_c_sqhead_SHIFT 0
412#define lpfc_wcqe_c_sqhead_MASK 0x0000FFFF
413#define lpfc_wcqe_c_sqhead_WORD word3
James Smartda0436e2009-05-22 14:51:39 -0400414};
415
416/* completion queue entry for wqe release */
417struct lpfc_wcqe_release {
418 uint32_t reserved0;
419 uint32_t reserved1;
420 uint32_t word2;
421#define lpfc_wcqe_r_wq_id_SHIFT 16
422#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
423#define lpfc_wcqe_r_wq_id_WORD word2
424#define lpfc_wcqe_r_wqe_index_SHIFT 0
425#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
426#define lpfc_wcqe_r_wqe_index_WORD word2
427 uint32_t word3;
428#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
429#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
430#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
431#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
432#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
433#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
434};
435
436struct sli4_wcqe_xri_aborted {
437 uint32_t word0;
438#define lpfc_wcqe_xa_status_SHIFT 8
439#define lpfc_wcqe_xa_status_MASK 0x000000FF
440#define lpfc_wcqe_xa_status_WORD word0
441 uint32_t parameter;
442 uint32_t word2;
443#define lpfc_wcqe_xa_remote_xid_SHIFT 16
444#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
445#define lpfc_wcqe_xa_remote_xid_WORD word2
446#define lpfc_wcqe_xa_xri_SHIFT 0
447#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
448#define lpfc_wcqe_xa_xri_WORD word2
449 uint32_t word3;
450#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
451#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
452#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
453#define lpfc_wcqe_xa_ia_SHIFT 30
454#define lpfc_wcqe_xa_ia_MASK 0x00000001
455#define lpfc_wcqe_xa_ia_WORD word3
456#define CQE_XRI_ABORTED_IA_REMOTE 0
457#define CQE_XRI_ABORTED_IA_LOCAL 1
458#define lpfc_wcqe_xa_br_SHIFT 29
459#define lpfc_wcqe_xa_br_MASK 0x00000001
460#define lpfc_wcqe_xa_br_WORD word3
461#define CQE_XRI_ABORTED_BR_BA_ACC 0
462#define CQE_XRI_ABORTED_BR_BA_RJT 1
463#define lpfc_wcqe_xa_eo_SHIFT 28
464#define lpfc_wcqe_xa_eo_MASK 0x00000001
465#define lpfc_wcqe_xa_eo_WORD word3
466#define CQE_XRI_ABORTED_EO_REMOTE 0
467#define CQE_XRI_ABORTED_EO_LOCAL 1
468#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
469#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
470#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
471};
472
473/* completion queue entry structure for rqe completion */
474struct lpfc_rcqe {
475 uint32_t word0;
476#define lpfc_rcqe_bindex_SHIFT 16
477#define lpfc_rcqe_bindex_MASK 0x0000FFF
478#define lpfc_rcqe_bindex_WORD word0
479#define lpfc_rcqe_status_SHIFT 8
480#define lpfc_rcqe_status_MASK 0x000000FF
481#define lpfc_rcqe_status_WORD word0
482#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
483#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
484#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
485#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
James Smart7851fe22011-07-22 18:36:52 -0400486 uint32_t word1;
487#define lpfc_rcqe_fcf_id_v1_SHIFT 0
488#define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
489#define lpfc_rcqe_fcf_id_v1_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400490 uint32_t word2;
491#define lpfc_rcqe_length_SHIFT 16
492#define lpfc_rcqe_length_MASK 0x0000FFFF
493#define lpfc_rcqe_length_WORD word2
494#define lpfc_rcqe_rq_id_SHIFT 6
495#define lpfc_rcqe_rq_id_MASK 0x000003FF
496#define lpfc_rcqe_rq_id_WORD word2
497#define lpfc_rcqe_fcf_id_SHIFT 0
498#define lpfc_rcqe_fcf_id_MASK 0x0000003F
499#define lpfc_rcqe_fcf_id_WORD word2
James Smart7851fe22011-07-22 18:36:52 -0400500#define lpfc_rcqe_rq_id_v1_SHIFT 0
501#define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
502#define lpfc_rcqe_rq_id_v1_WORD word2
James Smartda0436e2009-05-22 14:51:39 -0400503 uint32_t word3;
504#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
505#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
506#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
507#define lpfc_rcqe_port_SHIFT 30
508#define lpfc_rcqe_port_MASK 0x00000001
509#define lpfc_rcqe_port_WORD word3
510#define lpfc_rcqe_hdr_length_SHIFT 24
511#define lpfc_rcqe_hdr_length_MASK 0x0000001F
512#define lpfc_rcqe_hdr_length_WORD word3
513#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
514#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
515#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
516#define lpfc_rcqe_eof_SHIFT 8
517#define lpfc_rcqe_eof_MASK 0x000000FF
518#define lpfc_rcqe_eof_WORD word3
519#define FCOE_EOFn 0x41
520#define FCOE_EOFt 0x42
521#define FCOE_EOFni 0x49
522#define FCOE_EOFa 0x50
523#define lpfc_rcqe_sof_SHIFT 0
524#define lpfc_rcqe_sof_MASK 0x000000FF
525#define lpfc_rcqe_sof_WORD word3
526#define FCOE_SOFi2 0x2d
527#define FCOE_SOFi3 0x2e
528#define FCOE_SOFn2 0x35
529#define FCOE_SOFn3 0x36
530};
531
James Smartda0436e2009-05-22 14:51:39 -0400532struct lpfc_rqe {
533 uint32_t address_hi;
534 uint32_t address_lo;
535};
536
537/* buffer descriptors */
538struct lpfc_bde4 {
539 uint32_t addr_hi;
540 uint32_t addr_lo;
541 uint32_t word2;
542#define lpfc_bde4_last_SHIFT 31
543#define lpfc_bde4_last_MASK 0x00000001
544#define lpfc_bde4_last_WORD word2
545#define lpfc_bde4_sge_offset_SHIFT 0
546#define lpfc_bde4_sge_offset_MASK 0x000003FF
547#define lpfc_bde4_sge_offset_WORD word2
548 uint32_t word3;
549#define lpfc_bde4_length_SHIFT 0
550#define lpfc_bde4_length_MASK 0x000000FF
551#define lpfc_bde4_length_WORD word3
552};
553
554struct lpfc_register {
555 uint32_t word0;
556};
557
James Smart65791f12016-07-06 12:35:56 -0700558#define LPFC_PORT_SEM_UE_RECOVERABLE 0xE000
559#define LPFC_PORT_SEM_MASK 0xF000
James Smart085c6472010-11-20 23:11:37 -0500560/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400561#define LPFC_UERR_STATUS_HI 0x00A4
562#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500563#define LPFC_UE_MASK_HI 0x00AC
564#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400565
James Smart2fcee4b2010-12-15 17:57:46 -0500566/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
567#define LPFC_SLI_INTF 0x0058
James Smartda0436e2009-05-22 14:51:39 -0400568
James Smart88a2cfb2011-07-22 18:36:33 -0400569#define LPFC_CTL_PORT_SEM_OFFSET 0x400
James Smart2fcee4b2010-12-15 17:57:46 -0500570#define lpfc_port_smphr_perr_SHIFT 31
571#define lpfc_port_smphr_perr_MASK 0x1
572#define lpfc_port_smphr_perr_WORD word0
573#define lpfc_port_smphr_sfi_SHIFT 30
574#define lpfc_port_smphr_sfi_MASK 0x1
575#define lpfc_port_smphr_sfi_WORD word0
576#define lpfc_port_smphr_nip_SHIFT 29
577#define lpfc_port_smphr_nip_MASK 0x1
578#define lpfc_port_smphr_nip_WORD word0
579#define lpfc_port_smphr_ipc_SHIFT 28
580#define lpfc_port_smphr_ipc_MASK 0x1
581#define lpfc_port_smphr_ipc_WORD word0
582#define lpfc_port_smphr_scr1_SHIFT 27
583#define lpfc_port_smphr_scr1_MASK 0x1
584#define lpfc_port_smphr_scr1_WORD word0
585#define lpfc_port_smphr_scr2_SHIFT 26
586#define lpfc_port_smphr_scr2_MASK 0x1
587#define lpfc_port_smphr_scr2_WORD word0
588#define lpfc_port_smphr_host_scratch_SHIFT 16
589#define lpfc_port_smphr_host_scratch_MASK 0xFF
590#define lpfc_port_smphr_host_scratch_WORD word0
591#define lpfc_port_smphr_port_status_SHIFT 0
592#define lpfc_port_smphr_port_status_MASK 0xFFFF
593#define lpfc_port_smphr_port_status_WORD word0
594
James Smartda0436e2009-05-22 14:51:39 -0400595#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
596#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
597#define LPFC_POST_STAGE_HOST_RDY 0x0002
598#define LPFC_POST_STAGE_BE_RESET 0x0003
599#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
600#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
601#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
602#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
603#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
604#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
605#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
606#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
607#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
608#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
609#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
610#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
611#define LPFC_POST_STAGE_ARMFW_START 0x0800
612#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
613#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
614#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
615#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
616#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
617#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
618#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
619#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
620#define LPFC_POST_STAGE_PARSE_XML 0x0B04
621#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
622#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
623#define LPFC_POST_STAGE_RC_DONE 0x0B07
624#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
625#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500626#define LPFC_POST_STAGE_PORT_READY 0xC000
627#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500628
James Smart88a2cfb2011-07-22 18:36:33 -0400629#define LPFC_CTL_PORT_STA_OFFSET 0x404
James Smart085c6472010-11-20 23:11:37 -0500630#define lpfc_sliport_status_err_SHIFT 31
631#define lpfc_sliport_status_err_MASK 0x1
632#define lpfc_sliport_status_err_WORD word0
633#define lpfc_sliport_status_end_SHIFT 30
634#define lpfc_sliport_status_end_MASK 0x1
635#define lpfc_sliport_status_end_WORD word0
636#define lpfc_sliport_status_oti_SHIFT 29
637#define lpfc_sliport_status_oti_MASK 0x1
638#define lpfc_sliport_status_oti_WORD word0
639#define lpfc_sliport_status_rn_SHIFT 24
640#define lpfc_sliport_status_rn_MASK 0x1
641#define lpfc_sliport_status_rn_WORD word0
642#define lpfc_sliport_status_rdy_SHIFT 23
643#define lpfc_sliport_status_rdy_MASK 0x1
644#define lpfc_sliport_status_rdy_WORD word0
James Smart229adb02013-04-17 20:16:51 -0400645#define MAX_IF_TYPE_2_RESETS 6
James Smart085c6472010-11-20 23:11:37 -0500646
James Smart88a2cfb2011-07-22 18:36:33 -0400647#define LPFC_CTL_PORT_CTL_OFFSET 0x408
James Smart085c6472010-11-20 23:11:37 -0500648#define lpfc_sliport_ctrl_end_SHIFT 30
649#define lpfc_sliport_ctrl_end_MASK 0x1
650#define lpfc_sliport_ctrl_end_WORD word0
651#define LPFC_SLIPORT_LITTLE_ENDIAN 0
652#define LPFC_SLIPORT_BIG_ENDIAN 1
653#define lpfc_sliport_ctrl_ip_SHIFT 27
654#define lpfc_sliport_ctrl_ip_MASK 0x1
655#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500656#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500657
James Smart88a2cfb2011-07-22 18:36:33 -0400658#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
659#define LPFC_CTL_PORT_ER2_OFFSET 0x410
James Smart085c6472010-11-20 23:11:37 -0500660
James Smart0cf07f842017-06-01 21:07:10 -0700661#define LPFC_CTL_PORT_EQ_DELAY_OFFSET 0x418
662#define lpfc_sliport_eqdelay_delay_SHIFT 16
663#define lpfc_sliport_eqdelay_delay_MASK 0xffff
664#define lpfc_sliport_eqdelay_delay_WORD word0
665#define lpfc_sliport_eqdelay_id_SHIFT 0
666#define lpfc_sliport_eqdelay_id_MASK 0xfff
667#define lpfc_sliport_eqdelay_id_WORD word0
668#define LPFC_SEC_TO_USEC 1000000
669
James Smart2fcee4b2010-12-15 17:57:46 -0500670/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
671 * reside in BAR 2.
672 */
673#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
674
James Smartda0436e2009-05-22 14:51:39 -0400675#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
676#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
677
678#define LPFC_HST_ISR0 0x0C18
679#define LPFC_HST_ISR1 0x0C1C
680#define LPFC_HST_ISR2 0x0C20
681#define LPFC_HST_ISR3 0x0C24
682#define LPFC_HST_ISR4 0x0C28
683
684#define LPFC_HST_IMR0 0x0C48
685#define LPFC_HST_IMR1 0x0C4C
686#define LPFC_HST_IMR2 0x0C50
687#define LPFC_HST_IMR3 0x0C54
688#define LPFC_HST_IMR4 0x0C58
689
690#define LPFC_HST_ISCR0 0x0C78
691#define LPFC_HST_ISCR1 0x0C7C
692#define LPFC_HST_ISCR2 0x0C80
693#define LPFC_HST_ISCR3 0x0C84
694#define LPFC_HST_ISCR4 0x0C88
695
696#define LPFC_SLI4_INTR0 BIT0
697#define LPFC_SLI4_INTR1 BIT1
698#define LPFC_SLI4_INTR2 BIT2
699#define LPFC_SLI4_INTR3 BIT3
700#define LPFC_SLI4_INTR4 BIT4
701#define LPFC_SLI4_INTR5 BIT5
702#define LPFC_SLI4_INTR6 BIT6
703#define LPFC_SLI4_INTR7 BIT7
704#define LPFC_SLI4_INTR8 BIT8
705#define LPFC_SLI4_INTR9 BIT9
706#define LPFC_SLI4_INTR10 BIT10
707#define LPFC_SLI4_INTR11 BIT11
708#define LPFC_SLI4_INTR12 BIT12
709#define LPFC_SLI4_INTR13 BIT13
710#define LPFC_SLI4_INTR14 BIT14
711#define LPFC_SLI4_INTR15 BIT15
712#define LPFC_SLI4_INTR16 BIT16
713#define LPFC_SLI4_INTR17 BIT17
714#define LPFC_SLI4_INTR18 BIT18
715#define LPFC_SLI4_INTR19 BIT19
716#define LPFC_SLI4_INTR20 BIT20
717#define LPFC_SLI4_INTR21 BIT21
718#define LPFC_SLI4_INTR22 BIT22
719#define LPFC_SLI4_INTR23 BIT23
720#define LPFC_SLI4_INTR24 BIT24
721#define LPFC_SLI4_INTR25 BIT25
722#define LPFC_SLI4_INTR26 BIT26
723#define LPFC_SLI4_INTR27 BIT27
724#define LPFC_SLI4_INTR28 BIT28
725#define LPFC_SLI4_INTR29 BIT29
726#define LPFC_SLI4_INTR30 BIT30
727#define LPFC_SLI4_INTR31 BIT31
728
James Smart085c6472010-11-20 23:11:37 -0500729/*
730 * The Doorbell registers defined here exist in different BAR
731 * register sets depending on the UCNA Port's reported if_type
732 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500733 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart085c6472010-11-20 23:11:37 -0500734 * BAR0. The offsets are the same so the driver must account for
735 * any base address difference.
736 */
James Smart962bc512013-01-03 15:44:00 -0500737#define LPFC_ULP0_RQ_DOORBELL 0x00A0
738#define LPFC_ULP1_RQ_DOORBELL 0x00C0
739#define lpfc_rq_db_list_fm_num_posted_SHIFT 24
740#define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF
741#define lpfc_rq_db_list_fm_num_posted_WORD word0
742#define lpfc_rq_db_list_fm_index_SHIFT 16
743#define lpfc_rq_db_list_fm_index_MASK 0x00FF
744#define lpfc_rq_db_list_fm_index_WORD word0
745#define lpfc_rq_db_list_fm_id_SHIFT 0
746#define lpfc_rq_db_list_fm_id_MASK 0xFFFF
747#define lpfc_rq_db_list_fm_id_WORD word0
748#define lpfc_rq_db_ring_fm_num_posted_SHIFT 16
749#define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF
750#define lpfc_rq_db_ring_fm_num_posted_WORD word0
751#define lpfc_rq_db_ring_fm_id_SHIFT 0
752#define lpfc_rq_db_ring_fm_id_MASK 0xFFFF
753#define lpfc_rq_db_ring_fm_id_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400754
James Smart962bc512013-01-03 15:44:00 -0500755#define LPFC_ULP0_WQ_DOORBELL 0x0040
756#define LPFC_ULP1_WQ_DOORBELL 0x0060
757#define lpfc_wq_db_list_fm_num_posted_SHIFT 24
758#define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF
759#define lpfc_wq_db_list_fm_num_posted_WORD word0
760#define lpfc_wq_db_list_fm_index_SHIFT 16
761#define lpfc_wq_db_list_fm_index_MASK 0x00FF
762#define lpfc_wq_db_list_fm_index_WORD word0
763#define lpfc_wq_db_list_fm_id_SHIFT 0
764#define lpfc_wq_db_list_fm_id_MASK 0xFFFF
765#define lpfc_wq_db_list_fm_id_WORD word0
766#define lpfc_wq_db_ring_fm_num_posted_SHIFT 16
767#define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF
768#define lpfc_wq_db_ring_fm_num_posted_WORD word0
769#define lpfc_wq_db_ring_fm_id_SHIFT 0
770#define lpfc_wq_db_ring_fm_id_MASK 0xFFFF
771#define lpfc_wq_db_ring_fm_id_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400772
773#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500774#define lpfc_eqcq_doorbell_se_SHIFT 31
775#define lpfc_eqcq_doorbell_se_MASK 0x0001
776#define lpfc_eqcq_doorbell_se_WORD word0
777#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
778#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400779#define lpfc_eqcq_doorbell_arm_SHIFT 29
780#define lpfc_eqcq_doorbell_arm_MASK 0x0001
781#define lpfc_eqcq_doorbell_arm_WORD word0
782#define lpfc_eqcq_doorbell_num_released_SHIFT 16
783#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
784#define lpfc_eqcq_doorbell_num_released_WORD word0
785#define lpfc_eqcq_doorbell_qt_SHIFT 10
786#define lpfc_eqcq_doorbell_qt_MASK 0x0001
787#define lpfc_eqcq_doorbell_qt_WORD word0
788#define LPFC_QUEUE_TYPE_COMPLETION 0
789#define LPFC_QUEUE_TYPE_EVENT 1
790#define lpfc_eqcq_doorbell_eqci_SHIFT 9
791#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
792#define lpfc_eqcq_doorbell_eqci_WORD word0
James Smart6b5151f2012-01-18 16:24:06 -0500793#define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
794#define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
795#define lpfc_eqcq_doorbell_cqid_lo_WORD word0
796#define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
797#define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
798#define lpfc_eqcq_doorbell_cqid_hi_WORD word0
799#define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
800#define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
801#define lpfc_eqcq_doorbell_eqid_lo_WORD word0
802#define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
803#define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
804#define lpfc_eqcq_doorbell_eqid_hi_WORD word0
805#define LPFC_CQID_HI_FIELD_SHIFT 10
806#define LPFC_EQID_HI_FIELD_SHIFT 9
James Smartda0436e2009-05-22 14:51:39 -0400807
808#define LPFC_BMBX 0x0160
809#define lpfc_bmbx_addr_SHIFT 2
810#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
811#define lpfc_bmbx_addr_WORD word0
812#define lpfc_bmbx_hi_SHIFT 1
813#define lpfc_bmbx_hi_MASK 0x0001
814#define lpfc_bmbx_hi_WORD word0
815#define lpfc_bmbx_rdy_SHIFT 0
816#define lpfc_bmbx_rdy_MASK 0x0001
817#define lpfc_bmbx_rdy_WORD word0
818
819#define LPFC_MQ_DOORBELL 0x0140
820#define lpfc_mq_doorbell_num_posted_SHIFT 16
821#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
822#define lpfc_mq_doorbell_num_posted_WORD word0
823#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500824#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400825#define lpfc_mq_doorbell_id_WORD word0
826
827struct lpfc_sli4_cfg_mhdr {
828 uint32_t word1;
829#define lpfc_mbox_hdr_emb_SHIFT 0
830#define lpfc_mbox_hdr_emb_MASK 0x00000001
831#define lpfc_mbox_hdr_emb_WORD word1
832#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
833#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
834#define lpfc_mbox_hdr_sge_cnt_WORD word1
835 uint32_t payload_length;
836 uint32_t tag_lo;
837 uint32_t tag_hi;
838 uint32_t reserved5;
839};
840
841union lpfc_sli4_cfg_shdr {
842 struct {
843 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500844#define lpfc_mbox_hdr_opcode_SHIFT 0
845#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
846#define lpfc_mbox_hdr_opcode_WORD word6
847#define lpfc_mbox_hdr_subsystem_SHIFT 8
848#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
849#define lpfc_mbox_hdr_subsystem_WORD word6
850#define lpfc_mbox_hdr_port_number_SHIFT 16
851#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
852#define lpfc_mbox_hdr_port_number_WORD word6
853#define lpfc_mbox_hdr_domain_SHIFT 24
854#define lpfc_mbox_hdr_domain_MASK 0x000000FF
855#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400856 uint32_t timeout;
857 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500858 uint32_t word9;
859#define lpfc_mbox_hdr_version_SHIFT 0
860#define lpfc_mbox_hdr_version_MASK 0x000000FF
861#define lpfc_mbox_hdr_version_WORD word9
James Smart912e3ac2011-05-24 11:42:11 -0400862#define lpfc_mbox_hdr_pf_num_SHIFT 16
863#define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
864#define lpfc_mbox_hdr_pf_num_WORD word9
865#define lpfc_mbox_hdr_vh_num_SHIFT 24
866#define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
867#define lpfc_mbox_hdr_vh_num_WORD word9
James Smart5a6f1332011-03-11 16:05:35 -0500868#define LPFC_Q_CREATE_VERSION_2 2
869#define LPFC_Q_CREATE_VERSION_1 1
870#define LPFC_Q_CREATE_VERSION_0 0
James Smartcd1c8302011-10-10 21:33:25 -0400871#define LPFC_OPCODE_VERSION_0 0
872#define LPFC_OPCODE_VERSION_1 1
James Smartda0436e2009-05-22 14:51:39 -0400873 } request;
874 struct {
875 uint32_t word6;
876#define lpfc_mbox_hdr_opcode_SHIFT 0
877#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
878#define lpfc_mbox_hdr_opcode_WORD word6
879#define lpfc_mbox_hdr_subsystem_SHIFT 8
880#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
881#define lpfc_mbox_hdr_subsystem_WORD word6
882#define lpfc_mbox_hdr_domain_SHIFT 24
883#define lpfc_mbox_hdr_domain_MASK 0x000000FF
884#define lpfc_mbox_hdr_domain_WORD word6
885 uint32_t word7;
886#define lpfc_mbox_hdr_status_SHIFT 0
887#define lpfc_mbox_hdr_status_MASK 0x000000FF
888#define lpfc_mbox_hdr_status_WORD word7
889#define lpfc_mbox_hdr_add_status_SHIFT 8
890#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
891#define lpfc_mbox_hdr_add_status_WORD word7
892 uint32_t response_length;
893 uint32_t actual_response_length;
894 } response;
895};
896
James Smart6d368e52011-05-24 11:44:12 -0400897/* Mailbox Header structures.
898 * struct mbox_header is defined for first generation SLI4_CFG mailbox
899 * calls deployed for BE-based ports.
900 *
901 * struct sli4_mbox_header is defined for second generation SLI4
902 * ports that don't deploy the SLI4_CFG mechanism.
903 */
James Smartda0436e2009-05-22 14:51:39 -0400904struct mbox_header {
905 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
906 union lpfc_sli4_cfg_shdr cfg_shdr;
907};
908
James Smart6d368e52011-05-24 11:44:12 -0400909#define LPFC_EXTENT_LOCAL 0
910#define LPFC_TIMEOUT_DEFAULT 0
911#define LPFC_EXTENT_VERSION_DEFAULT 0
912
James Smartda0436e2009-05-22 14:51:39 -0400913/* Subsystem Definitions */
James Smarta183a152011-10-10 21:32:43 -0400914#define LPFC_MBOX_SUBSYSTEM_NA 0x0
James Smartda0436e2009-05-22 14:51:39 -0400915#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
916#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
917
918/* Device Specific Definitions */
919
920/* The HOST ENDIAN defines are in Big Endian format. */
921#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
922#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
923
924/* Common Opcodes */
James Smarta183a152011-10-10 21:32:43 -0400925#define LPFC_MBOX_OPCODE_NA 0x00
926#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
927#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
928#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
929#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
930#define LPFC_MBOX_OPCODE_NOP 0x21
James Smart173edbb2012-06-12 13:54:50 -0400931#define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
James Smarta183a152011-10-10 21:32:43 -0400932#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
933#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
934#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
935#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
936#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smart940eb682012-08-03 12:37:08 -0400937#define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E
938#define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43
James Smart8b017a32015-05-21 13:55:18 -0400939#define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG 0x45
940#define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG 0x46
James Smartcd1c8302011-10-10 21:33:25 -0400941#define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
James Smarta183a152011-10-10 21:32:43 -0400942#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
James Smart940eb682012-08-03 12:37:08 -0400943#define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B
James Smart61bda8f2016-10-13 15:06:05 -0700944#define LPFC_MBOX_OPCODE_SET_HOST_DATA 0x5D
James Smart940eb682012-08-03 12:37:08 -0400945#define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73
946#define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74
James Smarta183a152011-10-10 21:32:43 -0400947#define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
948#define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
949#define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
950#define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
951#define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
James Smart940eb682012-08-03 12:37:08 -0400952#define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1
James Smarta183a152011-10-10 21:32:43 -0400953#define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
954#define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
955#define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
956#define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
957#define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
958#define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
959#define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
960#define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
961#define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
962#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smart65791f12016-07-06 12:35:56 -0700963#define LPFC_MBOX_OPCODE_SET_FEATURES 0xBF
James Smartda0436e2009-05-22 14:51:39 -0400964
965/* FCoE Opcodes */
966#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
967#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
968#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
969#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
970#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
971#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
972#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
973#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
974#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
975#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -0500976#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smart2d7dbc42017-02-12 13:52:35 -0800977#define LPFC_MBOX_OPCODE_FCOE_CQ_CREATE_SET 0x1D
James Smarta183a152011-10-10 21:32:43 -0400978#define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
James Smart7ad20aa2011-05-24 11:44:28 -0400979#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
980#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
James Smartda0436e2009-05-22 14:51:39 -0400981
982/* Mailbox command structures */
983struct eq_context {
984 uint32_t word0;
985#define lpfc_eq_context_size_SHIFT 31
986#define lpfc_eq_context_size_MASK 0x00000001
987#define lpfc_eq_context_size_WORD word0
988#define LPFC_EQE_SIZE_4 0x0
989#define LPFC_EQE_SIZE_16 0x1
990#define lpfc_eq_context_valid_SHIFT 29
991#define lpfc_eq_context_valid_MASK 0x00000001
992#define lpfc_eq_context_valid_WORD word0
993 uint32_t word1;
994#define lpfc_eq_context_count_SHIFT 26
995#define lpfc_eq_context_count_MASK 0x00000003
996#define lpfc_eq_context_count_WORD word1
997#define LPFC_EQ_CNT_256 0x0
998#define LPFC_EQ_CNT_512 0x1
999#define LPFC_EQ_CNT_1024 0x2
1000#define LPFC_EQ_CNT_2048 0x3
1001#define LPFC_EQ_CNT_4096 0x4
1002 uint32_t word2;
1003#define lpfc_eq_context_delay_multi_SHIFT 13
1004#define lpfc_eq_context_delay_multi_MASK 0x000003FF
1005#define lpfc_eq_context_delay_multi_WORD word2
1006 uint32_t reserved3;
1007};
1008
James Smart173edbb2012-06-12 13:54:50 -04001009struct eq_delay_info {
1010 uint32_t eq_id;
1011 uint32_t phase;
1012 uint32_t delay_multi;
1013};
James Smart43140ca2017-03-04 09:30:34 -08001014#define LPFC_MAX_EQ_DELAY_EQID_CNT 8
James Smart173edbb2012-06-12 13:54:50 -04001015
James Smartda0436e2009-05-22 14:51:39 -04001016struct sgl_page_pairs {
1017 uint32_t sgl_pg0_addr_lo;
1018 uint32_t sgl_pg0_addr_hi;
1019 uint32_t sgl_pg1_addr_lo;
1020 uint32_t sgl_pg1_addr_hi;
1021};
1022
1023struct lpfc_mbx_post_sgl_pages {
1024 struct mbox_header header;
1025 uint32_t word0;
1026#define lpfc_post_sgl_pages_xri_SHIFT 0
1027#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
1028#define lpfc_post_sgl_pages_xri_WORD word0
1029#define lpfc_post_sgl_pages_xricnt_SHIFT 16
1030#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
1031#define lpfc_post_sgl_pages_xricnt_WORD word0
1032 struct sgl_page_pairs sgl_pg_pairs[1];
1033};
1034
1035/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
1036struct lpfc_mbx_post_uembed_sgl_page1 {
1037 union lpfc_sli4_cfg_shdr cfg_shdr;
1038 uint32_t word0;
1039 struct sgl_page_pairs sgl_pg_pairs;
1040};
1041
1042struct lpfc_mbx_sge {
1043 uint32_t pa_lo;
1044 uint32_t pa_hi;
1045 uint32_t length;
1046};
1047
1048struct lpfc_mbx_nembed_cmd {
1049 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
1050#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
1051 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1052};
1053
1054struct lpfc_mbx_nembed_sge_virt {
1055 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
1056};
1057
1058struct lpfc_mbx_eq_create {
1059 struct mbox_header header;
1060 union {
1061 struct {
1062 uint32_t word0;
1063#define lpfc_mbx_eq_create_num_pages_SHIFT 0
1064#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
1065#define lpfc_mbx_eq_create_num_pages_WORD word0
1066 struct eq_context context;
1067 struct dma_address page[LPFC_MAX_EQ_PAGE];
1068 } request;
1069 struct {
1070 uint32_t word0;
1071#define lpfc_mbx_eq_create_q_id_SHIFT 0
1072#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
1073#define lpfc_mbx_eq_create_q_id_WORD word0
1074 } response;
1075 } u;
1076};
1077
James Smart173edbb2012-06-12 13:54:50 -04001078struct lpfc_mbx_modify_eq_delay {
1079 struct mbox_header header;
1080 union {
1081 struct {
1082 uint32_t num_eq;
James Smart43140ca2017-03-04 09:30:34 -08001083 struct eq_delay_info eq[LPFC_MAX_EQ_DELAY_EQID_CNT];
James Smart173edbb2012-06-12 13:54:50 -04001084 } request;
1085 struct {
1086 uint32_t word0;
1087 } response;
1088 } u;
1089};
1090
James Smartda0436e2009-05-22 14:51:39 -04001091struct lpfc_mbx_eq_destroy {
1092 struct mbox_header header;
1093 union {
1094 struct {
1095 uint32_t word0;
1096#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
1097#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
1098#define lpfc_mbx_eq_destroy_q_id_WORD word0
1099 } request;
1100 struct {
1101 uint32_t word0;
1102 } response;
1103 } u;
1104};
1105
1106struct lpfc_mbx_nop {
1107 struct mbox_header header;
1108 uint32_t context[2];
1109};
1110
1111struct cq_context {
1112 uint32_t word0;
1113#define lpfc_cq_context_event_SHIFT 31
1114#define lpfc_cq_context_event_MASK 0x00000001
1115#define lpfc_cq_context_event_WORD word0
1116#define lpfc_cq_context_valid_SHIFT 29
1117#define lpfc_cq_context_valid_MASK 0x00000001
1118#define lpfc_cq_context_valid_WORD word0
1119#define lpfc_cq_context_count_SHIFT 27
1120#define lpfc_cq_context_count_MASK 0x00000003
1121#define lpfc_cq_context_count_WORD word0
1122#define LPFC_CQ_CNT_256 0x0
1123#define LPFC_CQ_CNT_512 0x1
1124#define LPFC_CQ_CNT_1024 0x2
James Smart81b96ed2017-11-20 16:00:29 -08001125#define LPFC_CQ_CNT_WORD7 0x3
James Smartda0436e2009-05-22 14:51:39 -04001126 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -05001127#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001128#define lpfc_cq_eq_id_MASK 0x000000FF
1129#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -05001130#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
1131#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
1132#define lpfc_cq_eq_id_2_WORD word1
James Smart81b96ed2017-11-20 16:00:29 -08001133 uint32_t lpfc_cq_context_count; /* Version 2 Only */
James Smartda0436e2009-05-22 14:51:39 -04001134 uint32_t reserved1;
1135};
1136
1137struct lpfc_mbx_cq_create {
1138 struct mbox_header header;
1139 union {
1140 struct {
1141 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001142#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
1143#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
1144#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001145#define lpfc_mbx_cq_create_num_pages_SHIFT 0
1146#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
1147#define lpfc_mbx_cq_create_num_pages_WORD word0
1148 struct cq_context context;
1149 struct dma_address page[LPFC_MAX_CQ_PAGE];
1150 } request;
1151 struct {
1152 uint32_t word0;
1153#define lpfc_mbx_cq_create_q_id_SHIFT 0
1154#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
1155#define lpfc_mbx_cq_create_q_id_WORD word0
1156 } response;
1157 } u;
1158};
1159
James Smart2d7dbc42017-02-12 13:52:35 -08001160struct lpfc_mbx_cq_create_set {
1161 union lpfc_sli4_cfg_shdr cfg_shdr;
1162 union {
1163 struct {
1164 uint32_t word0;
1165#define lpfc_mbx_cq_create_set_page_size_SHIFT 16 /* Version 2 Only */
1166#define lpfc_mbx_cq_create_set_page_size_MASK 0x000000FF
1167#define lpfc_mbx_cq_create_set_page_size_WORD word0
1168#define lpfc_mbx_cq_create_set_num_pages_SHIFT 0
1169#define lpfc_mbx_cq_create_set_num_pages_MASK 0x0000FFFF
1170#define lpfc_mbx_cq_create_set_num_pages_WORD word0
1171 uint32_t word1;
1172#define lpfc_mbx_cq_create_set_evt_SHIFT 31
1173#define lpfc_mbx_cq_create_set_evt_MASK 0x00000001
1174#define lpfc_mbx_cq_create_set_evt_WORD word1
1175#define lpfc_mbx_cq_create_set_valid_SHIFT 29
1176#define lpfc_mbx_cq_create_set_valid_MASK 0x00000001
1177#define lpfc_mbx_cq_create_set_valid_WORD word1
1178#define lpfc_mbx_cq_create_set_cqe_cnt_SHIFT 27
1179#define lpfc_mbx_cq_create_set_cqe_cnt_MASK 0x00000003
1180#define lpfc_mbx_cq_create_set_cqe_cnt_WORD word1
1181#define lpfc_mbx_cq_create_set_cqe_size_SHIFT 25
1182#define lpfc_mbx_cq_create_set_cqe_size_MASK 0x00000003
1183#define lpfc_mbx_cq_create_set_cqe_size_WORD word1
1184#define lpfc_mbx_cq_create_set_auto_SHIFT 15
1185#define lpfc_mbx_cq_create_set_auto_MASK 0x0000001
1186#define lpfc_mbx_cq_create_set_auto_WORD word1
1187#define lpfc_mbx_cq_create_set_nodelay_SHIFT 14
1188#define lpfc_mbx_cq_create_set_nodelay_MASK 0x00000001
1189#define lpfc_mbx_cq_create_set_nodelay_WORD word1
1190#define lpfc_mbx_cq_create_set_clswm_SHIFT 12
1191#define lpfc_mbx_cq_create_set_clswm_MASK 0x00000003
1192#define lpfc_mbx_cq_create_set_clswm_WORD word1
1193 uint32_t word2;
1194#define lpfc_mbx_cq_create_set_arm_SHIFT 31
1195#define lpfc_mbx_cq_create_set_arm_MASK 0x00000001
1196#define lpfc_mbx_cq_create_set_arm_WORD word2
James Smart81b96ed2017-11-20 16:00:29 -08001197#define lpfc_mbx_cq_create_set_cq_cnt_SHIFT 16
1198#define lpfc_mbx_cq_create_set_cq_cnt_MASK 0x00007FFF
1199#define lpfc_mbx_cq_create_set_cq_cnt_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08001200#define lpfc_mbx_cq_create_set_num_cq_SHIFT 0
1201#define lpfc_mbx_cq_create_set_num_cq_MASK 0x0000FFFF
1202#define lpfc_mbx_cq_create_set_num_cq_WORD word2
1203 uint32_t word3;
1204#define lpfc_mbx_cq_create_set_eq_id1_SHIFT 16
1205#define lpfc_mbx_cq_create_set_eq_id1_MASK 0x0000FFFF
1206#define lpfc_mbx_cq_create_set_eq_id1_WORD word3
1207#define lpfc_mbx_cq_create_set_eq_id0_SHIFT 0
1208#define lpfc_mbx_cq_create_set_eq_id0_MASK 0x0000FFFF
1209#define lpfc_mbx_cq_create_set_eq_id0_WORD word3
1210 uint32_t word4;
1211#define lpfc_mbx_cq_create_set_eq_id3_SHIFT 16
1212#define lpfc_mbx_cq_create_set_eq_id3_MASK 0x0000FFFF
1213#define lpfc_mbx_cq_create_set_eq_id3_WORD word4
1214#define lpfc_mbx_cq_create_set_eq_id2_SHIFT 0
1215#define lpfc_mbx_cq_create_set_eq_id2_MASK 0x0000FFFF
1216#define lpfc_mbx_cq_create_set_eq_id2_WORD word4
1217 uint32_t word5;
1218#define lpfc_mbx_cq_create_set_eq_id5_SHIFT 16
1219#define lpfc_mbx_cq_create_set_eq_id5_MASK 0x0000FFFF
1220#define lpfc_mbx_cq_create_set_eq_id5_WORD word5
1221#define lpfc_mbx_cq_create_set_eq_id4_SHIFT 0
1222#define lpfc_mbx_cq_create_set_eq_id4_MASK 0x0000FFFF
1223#define lpfc_mbx_cq_create_set_eq_id4_WORD word5
1224 uint32_t word6;
1225#define lpfc_mbx_cq_create_set_eq_id7_SHIFT 16
1226#define lpfc_mbx_cq_create_set_eq_id7_MASK 0x0000FFFF
1227#define lpfc_mbx_cq_create_set_eq_id7_WORD word6
1228#define lpfc_mbx_cq_create_set_eq_id6_SHIFT 0
1229#define lpfc_mbx_cq_create_set_eq_id6_MASK 0x0000FFFF
1230#define lpfc_mbx_cq_create_set_eq_id6_WORD word6
1231 uint32_t word7;
1232#define lpfc_mbx_cq_create_set_eq_id9_SHIFT 16
1233#define lpfc_mbx_cq_create_set_eq_id9_MASK 0x0000FFFF
1234#define lpfc_mbx_cq_create_set_eq_id9_WORD word7
1235#define lpfc_mbx_cq_create_set_eq_id8_SHIFT 0
1236#define lpfc_mbx_cq_create_set_eq_id8_MASK 0x0000FFFF
1237#define lpfc_mbx_cq_create_set_eq_id8_WORD word7
1238 uint32_t word8;
1239#define lpfc_mbx_cq_create_set_eq_id11_SHIFT 16
1240#define lpfc_mbx_cq_create_set_eq_id11_MASK 0x0000FFFF
1241#define lpfc_mbx_cq_create_set_eq_id11_WORD word8
1242#define lpfc_mbx_cq_create_set_eq_id10_SHIFT 0
1243#define lpfc_mbx_cq_create_set_eq_id10_MASK 0x0000FFFF
1244#define lpfc_mbx_cq_create_set_eq_id10_WORD word8
1245 uint32_t word9;
1246#define lpfc_mbx_cq_create_set_eq_id13_SHIFT 16
1247#define lpfc_mbx_cq_create_set_eq_id13_MASK 0x0000FFFF
1248#define lpfc_mbx_cq_create_set_eq_id13_WORD word9
1249#define lpfc_mbx_cq_create_set_eq_id12_SHIFT 0
1250#define lpfc_mbx_cq_create_set_eq_id12_MASK 0x0000FFFF
1251#define lpfc_mbx_cq_create_set_eq_id12_WORD word9
1252 uint32_t word10;
1253#define lpfc_mbx_cq_create_set_eq_id15_SHIFT 16
1254#define lpfc_mbx_cq_create_set_eq_id15_MASK 0x0000FFFF
1255#define lpfc_mbx_cq_create_set_eq_id15_WORD word10
1256#define lpfc_mbx_cq_create_set_eq_id14_SHIFT 0
1257#define lpfc_mbx_cq_create_set_eq_id14_MASK 0x0000FFFF
1258#define lpfc_mbx_cq_create_set_eq_id14_WORD word10
1259 struct dma_address page[1];
1260 } request;
1261 struct {
1262 uint32_t word0;
1263#define lpfc_mbx_cq_create_set_num_alloc_SHIFT 16
1264#define lpfc_mbx_cq_create_set_num_alloc_MASK 0x0000FFFF
1265#define lpfc_mbx_cq_create_set_num_alloc_WORD word0
1266#define lpfc_mbx_cq_create_set_base_id_SHIFT 0
1267#define lpfc_mbx_cq_create_set_base_id_MASK 0x0000FFFF
1268#define lpfc_mbx_cq_create_set_base_id_WORD word0
1269 } response;
1270 } u;
1271};
1272
James Smartda0436e2009-05-22 14:51:39 -04001273struct lpfc_mbx_cq_destroy {
1274 struct mbox_header header;
1275 union {
1276 struct {
1277 uint32_t word0;
1278#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1279#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1280#define lpfc_mbx_cq_destroy_q_id_WORD word0
1281 } request;
1282 struct {
1283 uint32_t word0;
1284 } response;
1285 } u;
1286};
1287
1288struct wq_context {
1289 uint32_t reserved0;
1290 uint32_t reserved1;
1291 uint32_t reserved2;
1292 uint32_t reserved3;
1293};
1294
1295struct lpfc_mbx_wq_create {
1296 struct mbox_header header;
1297 union {
James Smart5a6f1332011-03-11 16:05:35 -05001298 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -04001299 uint32_t word0;
1300#define lpfc_mbx_wq_create_num_pages_SHIFT 0
James Smart962bc512013-01-03 15:44:00 -05001301#define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF
James Smartda0436e2009-05-22 14:51:39 -04001302#define lpfc_mbx_wq_create_num_pages_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001303#define lpfc_mbx_wq_create_dua_SHIFT 8
1304#define lpfc_mbx_wq_create_dua_MASK 0x00000001
1305#define lpfc_mbx_wq_create_dua_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001306#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1307#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1308#define lpfc_mbx_wq_create_cq_id_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001309 struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
1310 uint32_t word9;
1311#define lpfc_mbx_wq_create_bua_SHIFT 0
1312#define lpfc_mbx_wq_create_bua_MASK 0x00000001
1313#define lpfc_mbx_wq_create_bua_WORD word9
1314#define lpfc_mbx_wq_create_ulp_num_SHIFT 8
1315#define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF
1316#define lpfc_mbx_wq_create_ulp_num_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04001317 } request;
James Smart5a6f1332011-03-11 16:05:35 -05001318 struct { /* Version 1 Request */
1319 uint32_t word0; /* Word 0 is the same as in v0 */
1320 uint32_t word1;
1321#define lpfc_mbx_wq_create_page_size_SHIFT 0
1322#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1323#define lpfc_mbx_wq_create_page_size_WORD word1
James Smart8ea73db2017-02-12 13:52:25 -08001324#define LPFC_WQ_PAGE_SIZE_4096 0x1
James Smart5a6f1332011-03-11 16:05:35 -05001325#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1326#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1327#define lpfc_mbx_wq_create_wqe_size_WORD word1
1328#define LPFC_WQ_WQE_SIZE_64 0x5
1329#define LPFC_WQ_WQE_SIZE_128 0x6
1330#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1331#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1332#define lpfc_mbx_wq_create_wqe_count_WORD word1
1333 uint32_t word2;
1334 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1335 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001336 struct {
1337 uint32_t word0;
1338#define lpfc_mbx_wq_create_q_id_SHIFT 0
1339#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1340#define lpfc_mbx_wq_create_q_id_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001341 uint32_t doorbell_offset;
1342 uint32_t word2;
1343#define lpfc_mbx_wq_create_bar_set_SHIFT 0
1344#define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF
1345#define lpfc_mbx_wq_create_bar_set_WORD word2
1346#define WQ_PCI_BAR_0_AND_1 0x00
1347#define WQ_PCI_BAR_2_AND_3 0x01
1348#define WQ_PCI_BAR_4_AND_5 0x02
1349#define lpfc_mbx_wq_create_db_format_SHIFT 16
1350#define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF
1351#define lpfc_mbx_wq_create_db_format_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001352 } response;
1353 } u;
1354};
1355
1356struct lpfc_mbx_wq_destroy {
1357 struct mbox_header header;
1358 union {
1359 struct {
1360 uint32_t word0;
1361#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1362#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1363#define lpfc_mbx_wq_destroy_q_id_WORD word0
1364 } request;
1365 struct {
1366 uint32_t word0;
1367 } response;
1368 } u;
1369};
1370
1371#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001372#define LPFC_DATA_BUF_SIZE 2048
James Smart3c603be2017-05-15 15:20:44 -07001373#define LPFC_NVMET_DATA_BUF_SIZE 128
James Smartda0436e2009-05-22 14:51:39 -04001374struct rq_context {
1375 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001376#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1377#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1378#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001379#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1380#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1381#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1382#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart2d7dbc42017-02-12 13:52:35 -08001383#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1-2 Only */
James Smart5a6f1332011-03-11 16:05:35 -05001384#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1385#define lpfc_rq_context_rqe_count_1_WORD word0
James Smart2d7dbc42017-02-12 13:52:35 -08001386#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1-2 Only */
James Smart5a6f1332011-03-11 16:05:35 -05001387#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1388#define lpfc_rq_context_rqe_size_WORD word0
James Smartc31098c2011-04-16 11:03:33 -04001389#define LPFC_RQE_SIZE_8 2
1390#define LPFC_RQE_SIZE_16 3
1391#define LPFC_RQE_SIZE_32 4
1392#define LPFC_RQE_SIZE_64 5
1393#define LPFC_RQE_SIZE_128 6
James Smart5a6f1332011-03-11 16:05:35 -05001394#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1395#define lpfc_rq_context_page_size_MASK 0x000000FF
1396#define lpfc_rq_context_page_size_WORD word0
James Smart8ea73db2017-02-12 13:52:25 -08001397#define LPFC_RQ_PAGE_SIZE_4096 0x1
James Smart2d7dbc42017-02-12 13:52:35 -08001398 uint32_t word1;
1399#define lpfc_rq_context_data_size_SHIFT 16 /* Version 2 Only */
1400#define lpfc_rq_context_data_size_MASK 0x0000FFFF
1401#define lpfc_rq_context_data_size_WORD word1
1402#define lpfc_rq_context_hdr_size_SHIFT 0 /* Version 2 Only */
1403#define lpfc_rq_context_hdr_size_MASK 0x0000FFFF
1404#define lpfc_rq_context_hdr_size_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001405 uint32_t word2;
1406#define lpfc_rq_context_cq_id_SHIFT 16
1407#define lpfc_rq_context_cq_id_MASK 0x000003FF
1408#define lpfc_rq_context_cq_id_WORD word2
1409#define lpfc_rq_context_buf_size_SHIFT 0
1410#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1411#define lpfc_rq_context_buf_size_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08001412#define lpfc_rq_context_base_cq_SHIFT 0 /* Version 2 Only */
1413#define lpfc_rq_context_base_cq_MASK 0x0000FFFF
1414#define lpfc_rq_context_base_cq_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001415 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001416};
1417
1418struct lpfc_mbx_rq_create {
1419 struct mbox_header header;
1420 union {
1421 struct {
1422 uint32_t word0;
1423#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1424#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1425#define lpfc_mbx_rq_create_num_pages_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001426#define lpfc_mbx_rq_create_dua_SHIFT 16
1427#define lpfc_mbx_rq_create_dua_MASK 0x00000001
1428#define lpfc_mbx_rq_create_dua_WORD word0
1429#define lpfc_mbx_rq_create_bqu_SHIFT 17
1430#define lpfc_mbx_rq_create_bqu_MASK 0x00000001
1431#define lpfc_mbx_rq_create_bqu_WORD word0
1432#define lpfc_mbx_rq_create_ulp_num_SHIFT 24
1433#define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
1434#define lpfc_mbx_rq_create_ulp_num_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001435 struct rq_context context;
James Smart2d7dbc42017-02-12 13:52:35 -08001436 struct dma_address page[LPFC_MAX_RQ_PAGE];
James Smartda0436e2009-05-22 14:51:39 -04001437 } request;
1438 struct {
1439 uint32_t word0;
James Smart2d7dbc42017-02-12 13:52:35 -08001440#define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
1441#define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
1442#define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
1443#define lpfc_mbx_rq_create_q_id_SHIFT 0
1444#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1445#define lpfc_mbx_rq_create_q_id_WORD word0
1446 uint32_t doorbell_offset;
1447 uint32_t word2;
1448#define lpfc_mbx_rq_create_bar_set_SHIFT 0
1449#define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
1450#define lpfc_mbx_rq_create_bar_set_WORD word2
1451#define lpfc_mbx_rq_create_db_format_SHIFT 16
1452#define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
1453#define lpfc_mbx_rq_create_db_format_WORD word2
1454 } response;
1455 } u;
1456};
1457
1458struct lpfc_mbx_rq_create_v2 {
1459 union lpfc_sli4_cfg_shdr cfg_shdr;
1460 union {
1461 struct {
1462 uint32_t word0;
1463#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1464#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1465#define lpfc_mbx_rq_create_num_pages_WORD word0
1466#define lpfc_mbx_rq_create_rq_cnt_SHIFT 16
1467#define lpfc_mbx_rq_create_rq_cnt_MASK 0x000000FF
1468#define lpfc_mbx_rq_create_rq_cnt_WORD word0
1469#define lpfc_mbx_rq_create_dua_SHIFT 16
1470#define lpfc_mbx_rq_create_dua_MASK 0x00000001
1471#define lpfc_mbx_rq_create_dua_WORD word0
1472#define lpfc_mbx_rq_create_bqu_SHIFT 17
1473#define lpfc_mbx_rq_create_bqu_MASK 0x00000001
1474#define lpfc_mbx_rq_create_bqu_WORD word0
1475#define lpfc_mbx_rq_create_ulp_num_SHIFT 24
1476#define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
1477#define lpfc_mbx_rq_create_ulp_num_WORD word0
1478#define lpfc_mbx_rq_create_dim_SHIFT 29
1479#define lpfc_mbx_rq_create_dim_MASK 0x00000001
1480#define lpfc_mbx_rq_create_dim_WORD word0
1481#define lpfc_mbx_rq_create_dfd_SHIFT 30
1482#define lpfc_mbx_rq_create_dfd_MASK 0x00000001
1483#define lpfc_mbx_rq_create_dfd_WORD word0
1484#define lpfc_mbx_rq_create_dnb_SHIFT 31
1485#define lpfc_mbx_rq_create_dnb_MASK 0x00000001
1486#define lpfc_mbx_rq_create_dnb_WORD word0
1487 struct rq_context context;
1488 struct dma_address page[1];
1489 } request;
1490 struct {
1491 uint32_t word0;
1492#define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
1493#define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
1494#define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
James Smart962bc512013-01-03 15:44:00 -05001495#define lpfc_mbx_rq_create_q_id_SHIFT 0
1496#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1497#define lpfc_mbx_rq_create_q_id_WORD word0
1498 uint32_t doorbell_offset;
1499 uint32_t word2;
1500#define lpfc_mbx_rq_create_bar_set_SHIFT 0
1501#define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
1502#define lpfc_mbx_rq_create_bar_set_WORD word2
1503#define lpfc_mbx_rq_create_db_format_SHIFT 16
1504#define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
1505#define lpfc_mbx_rq_create_db_format_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001506 } response;
1507 } u;
1508};
1509
1510struct lpfc_mbx_rq_destroy {
1511 struct mbox_header header;
1512 union {
1513 struct {
1514 uint32_t word0;
1515#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1516#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1517#define lpfc_mbx_rq_destroy_q_id_WORD word0
1518 } request;
1519 struct {
1520 uint32_t word0;
1521 } response;
1522 } u;
1523};
1524
1525struct mq_context {
1526 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001527#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001528#define lpfc_mq_context_cq_id_MASK 0x000003FF
1529#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001530#define lpfc_mq_context_ring_size_SHIFT 16
1531#define lpfc_mq_context_ring_size_MASK 0x0000000F
1532#define lpfc_mq_context_ring_size_WORD word0
1533#define LPFC_MQ_RING_SIZE_16 0x5
1534#define LPFC_MQ_RING_SIZE_32 0x6
1535#define LPFC_MQ_RING_SIZE_64 0x7
1536#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001537 uint32_t word1;
1538#define lpfc_mq_context_valid_SHIFT 31
1539#define lpfc_mq_context_valid_MASK 0x00000001
1540#define lpfc_mq_context_valid_WORD word1
1541 uint32_t reserved2;
1542 uint32_t reserved3;
1543};
1544
1545struct lpfc_mbx_mq_create {
1546 struct mbox_header header;
1547 union {
1548 struct {
1549 uint32_t word0;
1550#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1551#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1552#define lpfc_mbx_mq_create_num_pages_WORD word0
1553 struct mq_context context;
1554 struct dma_address page[LPFC_MAX_MQ_PAGE];
1555 } request;
1556 struct {
1557 uint32_t word0;
1558#define lpfc_mbx_mq_create_q_id_SHIFT 0
1559#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1560#define lpfc_mbx_mq_create_q_id_WORD word0
1561 } response;
1562 } u;
1563};
1564
James Smartb19a0612010-04-06 14:48:51 -04001565struct lpfc_mbx_mq_create_ext {
1566 struct mbox_header header;
1567 union {
1568 struct {
1569 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001570#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1571#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1572#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1573#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1574#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1575#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001576 uint32_t async_evt_bmap;
1577#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1578#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1579#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart8b68cd52012-09-29 11:32:37 -04001580#define LPFC_EVT_CODE_LINK_NO_LINK 0x0
1581#define LPFC_EVT_CODE_LINK_10_MBIT 0x1
1582#define LPFC_EVT_CODE_LINK_100_MBIT 0x2
1583#define LPFC_EVT_CODE_LINK_1_GBIT 0x3
1584#define LPFC_EVT_CODE_LINK_10_GBIT 0x4
James Smart70f3c072010-12-15 17:57:33 -05001585#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1586#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1587#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001588#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1589#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1590#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001591#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1592#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1593#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
James Smart8b68cd52012-09-29 11:32:37 -04001594#define LPFC_EVT_CODE_FC_NO_LINK 0x0
1595#define LPFC_EVT_CODE_FC_1_GBAUD 0x1
1596#define LPFC_EVT_CODE_FC_2_GBAUD 0x2
1597#define LPFC_EVT_CODE_FC_4_GBAUD 0x4
1598#define LPFC_EVT_CODE_FC_8_GBAUD 0x8
1599#define LPFC_EVT_CODE_FC_10_GBAUD 0xA
1600#define LPFC_EVT_CODE_FC_16_GBAUD 0x10
James Smart70f3c072010-12-15 17:57:33 -05001601#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1602#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1603#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001604 struct mq_context context;
1605 struct dma_address page[LPFC_MAX_MQ_PAGE];
1606 } request;
1607 struct {
1608 uint32_t word0;
1609#define lpfc_mbx_mq_create_q_id_SHIFT 0
1610#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1611#define lpfc_mbx_mq_create_q_id_WORD word0
1612 } response;
1613 } u;
1614#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1615#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1616#define LPFC_ASYNC_EVENT_GROUP5 0x20
1617};
1618
James Smartda0436e2009-05-22 14:51:39 -04001619struct lpfc_mbx_mq_destroy {
1620 struct mbox_header header;
1621 union {
1622 struct {
1623 uint32_t word0;
1624#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1625#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1626#define lpfc_mbx_mq_destroy_q_id_WORD word0
1627 } request;
1628 struct {
1629 uint32_t word0;
1630 } response;
1631 } u;
1632};
1633
James Smart6d368e52011-05-24 11:44:12 -04001634/* Start Gen 2 SLI4 Mailbox definitions: */
1635
1636/* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1637#define LPFC_RSC_TYPE_FCOE_VFI 0x20
1638#define LPFC_RSC_TYPE_FCOE_VPI 0x21
1639#define LPFC_RSC_TYPE_FCOE_RPI 0x22
1640#define LPFC_RSC_TYPE_FCOE_XRI 0x23
1641
1642struct lpfc_mbx_get_rsrc_extent_info {
1643 struct mbox_header header;
1644 union {
1645 struct {
1646 uint32_t word4;
1647#define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
1648#define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
1649#define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
1650 } req;
1651 struct {
1652 uint32_t word4;
1653#define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
1654#define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
1655#define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
1656#define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
1657#define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
1658#define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
1659 } rsp;
1660 } u;
1661};
1662
James Smart962bc512013-01-03 15:44:00 -05001663struct lpfc_mbx_query_fw_config {
1664 struct mbox_header header;
1665 struct {
1666 uint32_t config_number;
1667#define LPFC_FC_FCOE 0x00000007
1668 uint32_t asic_revision;
1669 uint32_t physical_port;
1670 uint32_t function_mode;
1671#define LPFC_FCOE_INI_MODE 0x00000040
1672#define LPFC_FCOE_TGT_MODE 0x00000080
1673#define LPFC_DUA_MODE 0x00000800
1674 uint32_t ulp0_mode;
1675#define LPFC_ULP_FCOE_INIT_MODE 0x00000040
1676#define LPFC_ULP_FCOE_TGT_MODE 0x00000080
1677 uint32_t ulp0_nap_words[12];
1678 uint32_t ulp1_mode;
1679 uint32_t ulp1_nap_words[12];
1680 uint32_t function_capabilities;
1681 uint32_t cqid_base;
1682 uint32_t cqid_tot;
1683 uint32_t eqid_base;
1684 uint32_t eqid_tot;
1685 uint32_t ulp0_nap2_words[2];
1686 uint32_t ulp1_nap2_words[2];
1687 } rsp;
1688};
1689
James Smart8b017a32015-05-21 13:55:18 -04001690struct lpfc_mbx_set_beacon_config {
1691 struct mbox_header header;
1692 uint32_t word4;
1693#define lpfc_mbx_set_beacon_port_num_SHIFT 0
1694#define lpfc_mbx_set_beacon_port_num_MASK 0x0000003F
1695#define lpfc_mbx_set_beacon_port_num_WORD word4
1696#define lpfc_mbx_set_beacon_port_type_SHIFT 6
1697#define lpfc_mbx_set_beacon_port_type_MASK 0x00000003
1698#define lpfc_mbx_set_beacon_port_type_WORD word4
1699#define lpfc_mbx_set_beacon_state_SHIFT 8
1700#define lpfc_mbx_set_beacon_state_MASK 0x000000FF
1701#define lpfc_mbx_set_beacon_state_WORD word4
1702#define lpfc_mbx_set_beacon_duration_SHIFT 16
1703#define lpfc_mbx_set_beacon_duration_MASK 0x000000FF
1704#define lpfc_mbx_set_beacon_duration_WORD word4
1705#define lpfc_mbx_set_beacon_status_duration_SHIFT 24
1706#define lpfc_mbx_set_beacon_status_duration_MASK 0x000000FF
1707#define lpfc_mbx_set_beacon_status_duration_WORD word4
1708};
1709
James Smart6d368e52011-05-24 11:44:12 -04001710struct lpfc_id_range {
1711 uint32_t word5;
1712#define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
1713#define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
1714#define lpfc_mbx_rsrc_id_word4_0_WORD word5
1715#define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
1716#define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
1717#define lpfc_mbx_rsrc_id_word4_1_WORD word5
1718};
1719
James Smart7ad20aa2011-05-24 11:44:28 -04001720struct lpfc_mbx_set_link_diag_state {
1721 struct mbox_header header;
1722 union {
1723 struct {
1724 uint32_t word0;
1725#define lpfc_mbx_set_diag_state_diag_SHIFT 0
1726#define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
1727#define lpfc_mbx_set_diag_state_diag_WORD word0
James Smart97315922012-08-03 12:32:52 -04001728#define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
1729#define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
1730#define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
1731#define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
1732#define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
James Smart7ad20aa2011-05-24 11:44:28 -04001733#define lpfc_mbx_set_diag_state_link_num_SHIFT 16
1734#define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
1735#define lpfc_mbx_set_diag_state_link_num_WORD word0
1736#define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1737#define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
1738#define lpfc_mbx_set_diag_state_link_type_WORD word0
1739 } req;
1740 struct {
1741 uint32_t word0;
1742 } rsp;
1743 } u;
1744};
1745
1746struct lpfc_mbx_set_link_diag_loopback {
1747 struct mbox_header header;
1748 union {
1749 struct {
1750 uint32_t word0;
1751#define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
James Smart1b511972011-12-13 13:23:09 -05001752#define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
James Smart7ad20aa2011-05-24 11:44:28 -04001753#define lpfc_mbx_set_diag_lpbk_type_WORD word0
1754#define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
1755#define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
James Smart1b511972011-12-13 13:23:09 -05001756#define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
James Smart7ad20aa2011-05-24 11:44:28 -04001757#define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
1758#define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
1759#define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
1760#define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
1761#define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
1762#define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
1763 } req;
1764 struct {
1765 uint32_t word0;
1766 } rsp;
1767 } u;
1768};
1769
1770struct lpfc_mbx_run_link_diag_test {
1771 struct mbox_header header;
1772 union {
1773 struct {
1774 uint32_t word0;
1775#define lpfc_mbx_run_diag_test_link_num_SHIFT 16
1776#define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
1777#define lpfc_mbx_run_diag_test_link_num_WORD word0
1778#define lpfc_mbx_run_diag_test_link_type_SHIFT 22
1779#define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
1780#define lpfc_mbx_run_diag_test_link_type_WORD word0
1781 uint32_t word1;
1782#define lpfc_mbx_run_diag_test_test_id_SHIFT 0
1783#define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
1784#define lpfc_mbx_run_diag_test_test_id_WORD word1
1785#define lpfc_mbx_run_diag_test_loops_SHIFT 16
1786#define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
1787#define lpfc_mbx_run_diag_test_loops_WORD word1
1788 uint32_t word2;
1789#define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
1790#define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
1791#define lpfc_mbx_run_diag_test_test_ver_WORD word2
1792#define lpfc_mbx_run_diag_test_err_act_SHIFT 16
1793#define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
1794#define lpfc_mbx_run_diag_test_err_act_WORD word2
1795 } req;
1796 struct {
1797 uint32_t word0;
1798 } rsp;
1799 } u;
1800};
1801
James Smart6d368e52011-05-24 11:44:12 -04001802/*
1803 * struct lpfc_mbx_alloc_rsrc_extents:
1804 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1805 * 6 words of header + 4 words of shared subcommand header +
1806 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1807 *
1808 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1809 * for extents payload.
1810 *
1811 * 212/2 (bytes per extent) = 106 extents.
1812 * 106/2 (extents per word) = 53 words.
1813 * lpfc_id_range id is statically size to 53.
1814 *
1815 * This mailbox definition is used for ALLOC or GET_ALLOCATED
1816 * extent ranges. For ALLOC, the type and cnt are required.
1817 * For GET_ALLOCATED, only the type is required.
1818 */
1819struct lpfc_mbx_alloc_rsrc_extents {
1820 struct mbox_header header;
1821 union {
1822 struct {
1823 uint32_t word4;
1824#define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
1825#define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
1826#define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
1827#define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
1828#define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
1829#define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
1830 } req;
1831 struct {
1832 uint32_t word4;
1833#define lpfc_mbx_rsrc_cnt_SHIFT 0
1834#define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
1835#define lpfc_mbx_rsrc_cnt_WORD word4
1836 struct lpfc_id_range id[53];
1837 } rsp;
1838 } u;
1839};
1840
1841/*
1842 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1843 * structure shares the same SHIFT/MASK/WORD defines provided in the
1844 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1845 * the structures defined above. This non-embedded structure provides for the
1846 * maximum number of extents supported by the port.
1847 */
1848struct lpfc_mbx_nembed_rsrc_extent {
1849 union lpfc_sli4_cfg_shdr cfg_shdr;
1850 uint32_t word4;
1851 struct lpfc_id_range id;
1852};
1853
1854struct lpfc_mbx_dealloc_rsrc_extents {
1855 struct mbox_header header;
1856 struct {
1857 uint32_t word4;
1858#define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
1859#define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
1860#define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
1861 } req;
1862
1863};
1864
1865/* Start SLI4 FCoE specific mbox structures. */
1866
James Smartda0436e2009-05-22 14:51:39 -04001867struct lpfc_mbx_post_hdr_tmpl {
1868 struct mbox_header header;
1869 uint32_t word10;
1870#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1871#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1872#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1873#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1874#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1875#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1876 uint32_t rpi_paddr_lo;
1877 uint32_t rpi_paddr_hi;
1878};
1879
1880struct sli4_sge { /* SLI-4 */
1881 uint32_t addr_hi;
1882 uint32_t addr_lo;
1883
1884 uint32_t word2;
James Smartf9bb2da2011-10-10 21:34:11 -04001885#define lpfc_sli4_sge_offset_SHIFT 0
1886#define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
James Smartda0436e2009-05-22 14:51:39 -04001887#define lpfc_sli4_sge_offset_WORD word2
James Smartf9bb2da2011-10-10 21:34:11 -04001888#define lpfc_sli4_sge_type_SHIFT 27
1889#define lpfc_sli4_sge_type_MASK 0x0000000F
1890#define lpfc_sli4_sge_type_WORD word2
1891#define LPFC_SGE_TYPE_DATA 0x0
1892#define LPFC_SGE_TYPE_DIF 0x4
1893#define LPFC_SGE_TYPE_LSP 0x5
1894#define LPFC_SGE_TYPE_PEDIF 0x6
1895#define LPFC_SGE_TYPE_PESEED 0x7
1896#define LPFC_SGE_TYPE_DISEED 0x8
1897#define LPFC_SGE_TYPE_ENC 0x9
1898#define LPFC_SGE_TYPE_ATM 0xA
1899#define LPFC_SGE_TYPE_SKIP 0xC
1900#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
James Smartda0436e2009-05-22 14:51:39 -04001901#define lpfc_sli4_sge_last_MASK 0x00000001
1902#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05001903 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04001904};
1905
James Smartf9bb2da2011-10-10 21:34:11 -04001906struct sli4_sge_diseed { /* SLI-4 */
1907 uint32_t ref_tag;
1908 uint32_t ref_tag_tran;
1909
1910 uint32_t word2;
1911#define lpfc_sli4_sge_dif_apptran_SHIFT 0
1912#define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
1913#define lpfc_sli4_sge_dif_apptran_WORD word2
1914#define lpfc_sli4_sge_dif_af_SHIFT 24
1915#define lpfc_sli4_sge_dif_af_MASK 0x00000001
1916#define lpfc_sli4_sge_dif_af_WORD word2
1917#define lpfc_sli4_sge_dif_na_SHIFT 25
1918#define lpfc_sli4_sge_dif_na_MASK 0x00000001
1919#define lpfc_sli4_sge_dif_na_WORD word2
1920#define lpfc_sli4_sge_dif_hi_SHIFT 26
1921#define lpfc_sli4_sge_dif_hi_MASK 0x00000001
1922#define lpfc_sli4_sge_dif_hi_WORD word2
1923#define lpfc_sli4_sge_dif_type_SHIFT 27
1924#define lpfc_sli4_sge_dif_type_MASK 0x0000000F
1925#define lpfc_sli4_sge_dif_type_WORD word2
1926#define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
1927#define lpfc_sli4_sge_dif_last_MASK 0x00000001
1928#define lpfc_sli4_sge_dif_last_WORD word2
1929 uint32_t word3;
1930#define lpfc_sli4_sge_dif_apptag_SHIFT 0
1931#define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
1932#define lpfc_sli4_sge_dif_apptag_WORD word3
1933#define lpfc_sli4_sge_dif_bs_SHIFT 16
1934#define lpfc_sli4_sge_dif_bs_MASK 0x00000007
1935#define lpfc_sli4_sge_dif_bs_WORD word3
1936#define lpfc_sli4_sge_dif_ai_SHIFT 19
1937#define lpfc_sli4_sge_dif_ai_MASK 0x00000001
1938#define lpfc_sli4_sge_dif_ai_WORD word3
1939#define lpfc_sli4_sge_dif_me_SHIFT 20
1940#define lpfc_sli4_sge_dif_me_MASK 0x00000001
1941#define lpfc_sli4_sge_dif_me_WORD word3
1942#define lpfc_sli4_sge_dif_re_SHIFT 21
1943#define lpfc_sli4_sge_dif_re_MASK 0x00000001
1944#define lpfc_sli4_sge_dif_re_WORD word3
1945#define lpfc_sli4_sge_dif_ce_SHIFT 22
1946#define lpfc_sli4_sge_dif_ce_MASK 0x00000001
1947#define lpfc_sli4_sge_dif_ce_WORD word3
1948#define lpfc_sli4_sge_dif_nr_SHIFT 23
1949#define lpfc_sli4_sge_dif_nr_MASK 0x00000001
1950#define lpfc_sli4_sge_dif_nr_WORD word3
1951#define lpfc_sli4_sge_dif_oprx_SHIFT 24
1952#define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
1953#define lpfc_sli4_sge_dif_oprx_WORD word3
1954#define lpfc_sli4_sge_dif_optx_SHIFT 28
1955#define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
1956#define lpfc_sli4_sge_dif_optx_WORD word3
1957/* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
1958};
1959
James Smartda0436e2009-05-22 14:51:39 -04001960struct fcf_record {
1961 uint32_t max_rcv_size;
1962 uint32_t fka_adv_period;
1963 uint32_t fip_priority;
1964 uint32_t word3;
1965#define lpfc_fcf_record_mac_0_SHIFT 0
1966#define lpfc_fcf_record_mac_0_MASK 0x000000FF
1967#define lpfc_fcf_record_mac_0_WORD word3
1968#define lpfc_fcf_record_mac_1_SHIFT 8
1969#define lpfc_fcf_record_mac_1_MASK 0x000000FF
1970#define lpfc_fcf_record_mac_1_WORD word3
1971#define lpfc_fcf_record_mac_2_SHIFT 16
1972#define lpfc_fcf_record_mac_2_MASK 0x000000FF
1973#define lpfc_fcf_record_mac_2_WORD word3
1974#define lpfc_fcf_record_mac_3_SHIFT 24
1975#define lpfc_fcf_record_mac_3_MASK 0x000000FF
1976#define lpfc_fcf_record_mac_3_WORD word3
1977 uint32_t word4;
1978#define lpfc_fcf_record_mac_4_SHIFT 0
1979#define lpfc_fcf_record_mac_4_MASK 0x000000FF
1980#define lpfc_fcf_record_mac_4_WORD word4
1981#define lpfc_fcf_record_mac_5_SHIFT 8
1982#define lpfc_fcf_record_mac_5_MASK 0x000000FF
1983#define lpfc_fcf_record_mac_5_WORD word4
1984#define lpfc_fcf_record_fcf_avail_SHIFT 16
1985#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04001986#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04001987#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1988#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1989#define lpfc_fcf_record_mac_addr_prov_WORD word4
1990#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1991#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1992 uint32_t word5;
1993#define lpfc_fcf_record_fab_name_0_SHIFT 0
1994#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1995#define lpfc_fcf_record_fab_name_0_WORD word5
1996#define lpfc_fcf_record_fab_name_1_SHIFT 8
1997#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1998#define lpfc_fcf_record_fab_name_1_WORD word5
1999#define lpfc_fcf_record_fab_name_2_SHIFT 16
2000#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
2001#define lpfc_fcf_record_fab_name_2_WORD word5
2002#define lpfc_fcf_record_fab_name_3_SHIFT 24
2003#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
2004#define lpfc_fcf_record_fab_name_3_WORD word5
2005 uint32_t word6;
2006#define lpfc_fcf_record_fab_name_4_SHIFT 0
2007#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
2008#define lpfc_fcf_record_fab_name_4_WORD word6
2009#define lpfc_fcf_record_fab_name_5_SHIFT 8
2010#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
2011#define lpfc_fcf_record_fab_name_5_WORD word6
2012#define lpfc_fcf_record_fab_name_6_SHIFT 16
2013#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
2014#define lpfc_fcf_record_fab_name_6_WORD word6
2015#define lpfc_fcf_record_fab_name_7_SHIFT 24
2016#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
2017#define lpfc_fcf_record_fab_name_7_WORD word6
2018 uint32_t word7;
2019#define lpfc_fcf_record_fc_map_0_SHIFT 0
2020#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
2021#define lpfc_fcf_record_fc_map_0_WORD word7
2022#define lpfc_fcf_record_fc_map_1_SHIFT 8
2023#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
2024#define lpfc_fcf_record_fc_map_1_WORD word7
2025#define lpfc_fcf_record_fc_map_2_SHIFT 16
2026#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
2027#define lpfc_fcf_record_fc_map_2_WORD word7
2028#define lpfc_fcf_record_fcf_valid_SHIFT 24
James Smart26979ce2012-09-29 11:31:55 -04002029#define lpfc_fcf_record_fcf_valid_MASK 0x00000001
James Smartda0436e2009-05-22 14:51:39 -04002030#define lpfc_fcf_record_fcf_valid_WORD word7
James Smart26979ce2012-09-29 11:31:55 -04002031#define lpfc_fcf_record_fcf_fc_SHIFT 25
2032#define lpfc_fcf_record_fcf_fc_MASK 0x00000001
2033#define lpfc_fcf_record_fcf_fc_WORD word7
2034#define lpfc_fcf_record_fcf_sol_SHIFT 31
2035#define lpfc_fcf_record_fcf_sol_MASK 0x00000001
2036#define lpfc_fcf_record_fcf_sol_WORD word7
James Smartda0436e2009-05-22 14:51:39 -04002037 uint32_t word8;
2038#define lpfc_fcf_record_fcf_index_SHIFT 0
2039#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
2040#define lpfc_fcf_record_fcf_index_WORD word8
2041#define lpfc_fcf_record_fcf_state_SHIFT 16
2042#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
2043#define lpfc_fcf_record_fcf_state_WORD word8
2044 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04002045 uint32_t word137;
2046#define lpfc_fcf_record_switch_name_0_SHIFT 0
2047#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
2048#define lpfc_fcf_record_switch_name_0_WORD word137
2049#define lpfc_fcf_record_switch_name_1_SHIFT 8
2050#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
2051#define lpfc_fcf_record_switch_name_1_WORD word137
2052#define lpfc_fcf_record_switch_name_2_SHIFT 16
2053#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
2054#define lpfc_fcf_record_switch_name_2_WORD word137
2055#define lpfc_fcf_record_switch_name_3_SHIFT 24
2056#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
2057#define lpfc_fcf_record_switch_name_3_WORD word137
2058 uint32_t word138;
2059#define lpfc_fcf_record_switch_name_4_SHIFT 0
2060#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
2061#define lpfc_fcf_record_switch_name_4_WORD word138
2062#define lpfc_fcf_record_switch_name_5_SHIFT 8
2063#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
2064#define lpfc_fcf_record_switch_name_5_WORD word138
2065#define lpfc_fcf_record_switch_name_6_SHIFT 16
2066#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
2067#define lpfc_fcf_record_switch_name_6_WORD word138
2068#define lpfc_fcf_record_switch_name_7_SHIFT 24
2069#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
2070#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04002071};
2072
2073struct lpfc_mbx_read_fcf_tbl {
2074 union lpfc_sli4_cfg_shdr cfg_shdr;
2075 union {
2076 struct {
2077 uint32_t word10;
2078#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
2079#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
2080#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
2081 } request;
2082 struct {
2083 uint32_t eventag;
2084 } response;
2085 } u;
2086 uint32_t word11;
2087#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
2088#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
2089#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
2090};
2091
2092struct lpfc_mbx_add_fcf_tbl_entry {
2093 union lpfc_sli4_cfg_shdr cfg_shdr;
2094 uint32_t word10;
2095#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
2096#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
2097#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
2098 struct lpfc_mbx_sge fcf_sge;
2099};
2100
2101struct lpfc_mbx_del_fcf_tbl_entry {
2102 struct mbox_header header;
2103 uint32_t word10;
2104#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
2105#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
2106#define lpfc_mbx_del_fcf_tbl_count_WORD word10
2107#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
2108#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
2109#define lpfc_mbx_del_fcf_tbl_index_WORD word10
2110};
2111
James Smartecfd03c2010-02-12 14:41:27 -05002112struct lpfc_mbx_redisc_fcf_tbl {
2113 struct mbox_header header;
2114 uint32_t word10;
2115#define lpfc_mbx_redisc_fcf_count_SHIFT 0
2116#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
2117#define lpfc_mbx_redisc_fcf_count_WORD word10
2118 uint32_t resvd;
2119 uint32_t word12;
2120#define lpfc_mbx_redisc_fcf_index_SHIFT 0
2121#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
2122#define lpfc_mbx_redisc_fcf_index_WORD word12
2123};
2124
James Smartda0436e2009-05-22 14:51:39 -04002125/* Status field for embedded SLI_CONFIG mailbox command */
2126#define STATUS_SUCCESS 0x0
2127#define STATUS_FAILED 0x1
2128#define STATUS_ILLEGAL_REQUEST 0x2
2129#define STATUS_ILLEGAL_FIELD 0x3
2130#define STATUS_INSUFFICIENT_BUFFER 0x4
2131#define STATUS_UNAUTHORIZED_REQUEST 0x5
2132#define STATUS_FLASHROM_SAVE_FAILED 0x17
2133#define STATUS_FLASHROM_RESTORE_FAILED 0x18
2134#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
2135#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
2136#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
2137#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
2138#define STATUS_ASSERT_FAILED 0x1e
2139#define STATUS_INVALID_SESSION 0x1f
2140#define STATUS_INVALID_CONNECTION 0x20
2141#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
2142#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
2143#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
2144#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
2145#define STATUS_FLASHROM_READ_FAILED 0x27
2146#define STATUS_POLL_IOCTL_TIMEOUT 0x28
2147#define STATUS_ERROR_ACITMAIN 0x2a
2148#define STATUS_REBOOT_REQUIRED 0x2c
2149#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05002150#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04002151
James Smart481ad962015-05-22 10:42:35 -04002152/*
2153 * Additional status field for embedded SLI_CONFIG mailbox
2154 * command.
2155 */
2156#define ADD_STATUS_OPERATION_ALREADY_ACTIVE 0x67
2157
James Smartda0436e2009-05-22 14:51:39 -04002158struct lpfc_mbx_sli4_config {
2159 struct mbox_header header;
2160};
2161
2162struct lpfc_mbx_init_vfi {
2163 uint32_t word1;
2164#define lpfc_init_vfi_vr_SHIFT 31
2165#define lpfc_init_vfi_vr_MASK 0x00000001
2166#define lpfc_init_vfi_vr_WORD word1
2167#define lpfc_init_vfi_vt_SHIFT 30
2168#define lpfc_init_vfi_vt_MASK 0x00000001
2169#define lpfc_init_vfi_vt_WORD word1
2170#define lpfc_init_vfi_vf_SHIFT 29
2171#define lpfc_init_vfi_vf_MASK 0x00000001
2172#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05002173#define lpfc_init_vfi_vp_SHIFT 28
2174#define lpfc_init_vfi_vp_MASK 0x00000001
2175#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002176#define lpfc_init_vfi_vfi_SHIFT 0
2177#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
2178#define lpfc_init_vfi_vfi_WORD word1
2179 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05002180#define lpfc_init_vfi_vpi_SHIFT 16
2181#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
2182#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002183#define lpfc_init_vfi_fcfi_SHIFT 0
2184#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
2185#define lpfc_init_vfi_fcfi_WORD word2
2186 uint32_t word3;
2187#define lpfc_init_vfi_pri_SHIFT 13
2188#define lpfc_init_vfi_pri_MASK 0x00000007
2189#define lpfc_init_vfi_pri_WORD word3
2190#define lpfc_init_vfi_vf_id_SHIFT 1
2191#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
2192#define lpfc_init_vfi_vf_id_WORD word3
2193 uint32_t word4;
2194#define lpfc_init_vfi_hop_count_SHIFT 24
2195#define lpfc_init_vfi_hop_count_MASK 0x000000FF
2196#define lpfc_init_vfi_hop_count_WORD word4
2197};
James Smartdf9e1b52011-12-13 13:22:17 -05002198#define MBX_VFI_IN_USE 0x9F02
2199
James Smartda0436e2009-05-22 14:51:39 -04002200
2201struct lpfc_mbx_reg_vfi {
2202 uint32_t word1;
James Smartae05ebe2013-03-01 16:35:38 -05002203#define lpfc_reg_vfi_upd_SHIFT 29
2204#define lpfc_reg_vfi_upd_MASK 0x00000001
2205#define lpfc_reg_vfi_upd_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002206#define lpfc_reg_vfi_vp_SHIFT 28
2207#define lpfc_reg_vfi_vp_MASK 0x00000001
2208#define lpfc_reg_vfi_vp_WORD word1
2209#define lpfc_reg_vfi_vfi_SHIFT 0
2210#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
2211#define lpfc_reg_vfi_vfi_WORD word1
2212 uint32_t word2;
2213#define lpfc_reg_vfi_vpi_SHIFT 16
2214#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
2215#define lpfc_reg_vfi_vpi_WORD word2
2216#define lpfc_reg_vfi_fcfi_SHIFT 0
2217#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
2218#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05002219 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04002220 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04002221 uint32_t e_d_tov;
2222 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04002223 uint32_t word10;
James Smart44fd7fe2017-08-23 16:55:47 -07002224#define lpfc_reg_vfi_nport_id_SHIFT 0
2225#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
2226#define lpfc_reg_vfi_nport_id_WORD word10
2227#define lpfc_reg_vfi_bbcr_SHIFT 27
2228#define lpfc_reg_vfi_bbcr_MASK 0x00000001
2229#define lpfc_reg_vfi_bbcr_WORD word10
2230#define lpfc_reg_vfi_bbscn_SHIFT 28
2231#define lpfc_reg_vfi_bbscn_MASK 0x0000000F
2232#define lpfc_reg_vfi_bbscn_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002233};
2234
2235struct lpfc_mbx_init_vpi {
2236 uint32_t word1;
2237#define lpfc_init_vpi_vfi_SHIFT 16
2238#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
2239#define lpfc_init_vpi_vfi_WORD word1
2240#define lpfc_init_vpi_vpi_SHIFT 0
2241#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
2242#define lpfc_init_vpi_vpi_WORD word1
2243};
2244
2245struct lpfc_mbx_read_vpi {
2246 uint32_t word1_rsvd;
2247 uint32_t word2;
2248#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
2249#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
2250#define lpfc_mbx_read_vpi_vnportid_WORD word2
2251 uint32_t word3_rsvd;
2252 uint32_t word4;
2253#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
2254#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
2255#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
2256#define lpfc_mbx_read_vpi_pb_SHIFT 15
2257#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
2258#define lpfc_mbx_read_vpi_pb_WORD word4
2259#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
2260#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
2261#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
2262#define lpfc_mbx_read_vpi_ns_SHIFT 30
2263#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
2264#define lpfc_mbx_read_vpi_ns_WORD word4
2265#define lpfc_mbx_read_vpi_hl_SHIFT 31
2266#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
2267#define lpfc_mbx_read_vpi_hl_WORD word4
2268 uint32_t word5_rsvd;
2269 uint32_t word6;
2270#define lpfc_mbx_read_vpi_vpi_SHIFT 0
2271#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
2272#define lpfc_mbx_read_vpi_vpi_WORD word6
2273 uint32_t word7;
2274#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
2275#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
2276#define lpfc_mbx_read_vpi_mac_0_WORD word7
2277#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
2278#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
2279#define lpfc_mbx_read_vpi_mac_1_WORD word7
2280#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
2281#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
2282#define lpfc_mbx_read_vpi_mac_2_WORD word7
2283#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
2284#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
2285#define lpfc_mbx_read_vpi_mac_3_WORD word7
2286 uint32_t word8;
2287#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
2288#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
2289#define lpfc_mbx_read_vpi_mac_4_WORD word8
2290#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
2291#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
2292#define lpfc_mbx_read_vpi_mac_5_WORD word8
2293#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
2294#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
2295#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
2296#define lpfc_mbx_read_vpi_vv_SHIFT 28
2297#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
2298#define lpfc_mbx_read_vpi_vv_WORD word8
2299};
2300
2301struct lpfc_mbx_unreg_vfi {
2302 uint32_t word1_rsvd;
2303 uint32_t word2;
2304#define lpfc_unreg_vfi_vfi_SHIFT 0
2305#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
2306#define lpfc_unreg_vfi_vfi_WORD word2
2307};
2308
2309struct lpfc_mbx_resume_rpi {
2310 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04002311#define lpfc_resume_rpi_index_SHIFT 0
2312#define lpfc_resume_rpi_index_MASK 0x0000FFFF
2313#define lpfc_resume_rpi_index_WORD word1
2314#define lpfc_resume_rpi_ii_SHIFT 30
2315#define lpfc_resume_rpi_ii_MASK 0x00000003
2316#define lpfc_resume_rpi_ii_WORD word1
2317#define RESUME_INDEX_RPI 0
2318#define RESUME_INDEX_VPI 1
2319#define RESUME_INDEX_VFI 2
2320#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04002321 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04002322};
2323
2324#define REG_FCF_INVALID_QID 0xFFFF
2325struct lpfc_mbx_reg_fcfi {
2326 uint32_t word1;
2327#define lpfc_reg_fcfi_info_index_SHIFT 0
2328#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
2329#define lpfc_reg_fcfi_info_index_WORD word1
2330#define lpfc_reg_fcfi_fcfi_SHIFT 16
2331#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
2332#define lpfc_reg_fcfi_fcfi_WORD word1
2333 uint32_t word2;
2334#define lpfc_reg_fcfi_rq_id1_SHIFT 0
2335#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
2336#define lpfc_reg_fcfi_rq_id1_WORD word2
2337#define lpfc_reg_fcfi_rq_id0_SHIFT 16
2338#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
2339#define lpfc_reg_fcfi_rq_id0_WORD word2
2340 uint32_t word3;
2341#define lpfc_reg_fcfi_rq_id3_SHIFT 0
2342#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
2343#define lpfc_reg_fcfi_rq_id3_WORD word3
2344#define lpfc_reg_fcfi_rq_id2_SHIFT 16
2345#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
2346#define lpfc_reg_fcfi_rq_id2_WORD word3
2347 uint32_t word4;
2348#define lpfc_reg_fcfi_type_match0_SHIFT 24
2349#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
2350#define lpfc_reg_fcfi_type_match0_WORD word4
2351#define lpfc_reg_fcfi_type_mask0_SHIFT 16
2352#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
2353#define lpfc_reg_fcfi_type_mask0_WORD word4
2354#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
2355#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
2356#define lpfc_reg_fcfi_rctl_match0_WORD word4
2357#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
2358#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
2359#define lpfc_reg_fcfi_rctl_mask0_WORD word4
2360 uint32_t word5;
2361#define lpfc_reg_fcfi_type_match1_SHIFT 24
2362#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
2363#define lpfc_reg_fcfi_type_match1_WORD word5
2364#define lpfc_reg_fcfi_type_mask1_SHIFT 16
2365#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
2366#define lpfc_reg_fcfi_type_mask1_WORD word5
2367#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
2368#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
2369#define lpfc_reg_fcfi_rctl_match1_WORD word5
2370#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
2371#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
2372#define lpfc_reg_fcfi_rctl_mask1_WORD word5
2373 uint32_t word6;
2374#define lpfc_reg_fcfi_type_match2_SHIFT 24
2375#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
2376#define lpfc_reg_fcfi_type_match2_WORD word6
2377#define lpfc_reg_fcfi_type_mask2_SHIFT 16
2378#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
2379#define lpfc_reg_fcfi_type_mask2_WORD word6
2380#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
2381#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
2382#define lpfc_reg_fcfi_rctl_match2_WORD word6
2383#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
2384#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
2385#define lpfc_reg_fcfi_rctl_mask2_WORD word6
2386 uint32_t word7;
2387#define lpfc_reg_fcfi_type_match3_SHIFT 24
2388#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
2389#define lpfc_reg_fcfi_type_match3_WORD word7
2390#define lpfc_reg_fcfi_type_mask3_SHIFT 16
2391#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
2392#define lpfc_reg_fcfi_type_mask3_WORD word7
2393#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
2394#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
2395#define lpfc_reg_fcfi_rctl_match3_WORD word7
2396#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
2397#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
2398#define lpfc_reg_fcfi_rctl_mask3_WORD word7
2399 uint32_t word8;
2400#define lpfc_reg_fcfi_mam_SHIFT 13
2401#define lpfc_reg_fcfi_mam_MASK 0x00000003
2402#define lpfc_reg_fcfi_mam_WORD word8
2403#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
2404#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
2405#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
2406#define lpfc_reg_fcfi_vv_SHIFT 12
2407#define lpfc_reg_fcfi_vv_MASK 0x00000001
2408#define lpfc_reg_fcfi_vv_WORD word8
2409#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
2410#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
2411#define lpfc_reg_fcfi_vlan_tag_WORD word8
2412};
2413
James Smart2d7dbc42017-02-12 13:52:35 -08002414struct lpfc_mbx_reg_fcfi_mrq {
2415 uint32_t word1;
2416#define lpfc_reg_fcfi_mrq_info_index_SHIFT 0
2417#define lpfc_reg_fcfi_mrq_info_index_MASK 0x0000FFFF
2418#define lpfc_reg_fcfi_mrq_info_index_WORD word1
2419#define lpfc_reg_fcfi_mrq_fcfi_SHIFT 16
2420#define lpfc_reg_fcfi_mrq_fcfi_MASK 0x0000FFFF
2421#define lpfc_reg_fcfi_mrq_fcfi_WORD word1
2422 uint32_t word2;
2423#define lpfc_reg_fcfi_mrq_rq_id1_SHIFT 0
2424#define lpfc_reg_fcfi_mrq_rq_id1_MASK 0x0000FFFF
2425#define lpfc_reg_fcfi_mrq_rq_id1_WORD word2
2426#define lpfc_reg_fcfi_mrq_rq_id0_SHIFT 16
2427#define lpfc_reg_fcfi_mrq_rq_id0_MASK 0x0000FFFF
2428#define lpfc_reg_fcfi_mrq_rq_id0_WORD word2
2429 uint32_t word3;
2430#define lpfc_reg_fcfi_mrq_rq_id3_SHIFT 0
2431#define lpfc_reg_fcfi_mrq_rq_id3_MASK 0x0000FFFF
2432#define lpfc_reg_fcfi_mrq_rq_id3_WORD word3
2433#define lpfc_reg_fcfi_mrq_rq_id2_SHIFT 16
2434#define lpfc_reg_fcfi_mrq_rq_id2_MASK 0x0000FFFF
2435#define lpfc_reg_fcfi_mrq_rq_id2_WORD word3
2436 uint32_t word4;
2437#define lpfc_reg_fcfi_mrq_type_match0_SHIFT 24
2438#define lpfc_reg_fcfi_mrq_type_match0_MASK 0x000000FF
2439#define lpfc_reg_fcfi_mrq_type_match0_WORD word4
2440#define lpfc_reg_fcfi_mrq_type_mask0_SHIFT 16
2441#define lpfc_reg_fcfi_mrq_type_mask0_MASK 0x000000FF
2442#define lpfc_reg_fcfi_mrq_type_mask0_WORD word4
2443#define lpfc_reg_fcfi_mrq_rctl_match0_SHIFT 8
2444#define lpfc_reg_fcfi_mrq_rctl_match0_MASK 0x000000FF
2445#define lpfc_reg_fcfi_mrq_rctl_match0_WORD word4
2446#define lpfc_reg_fcfi_mrq_rctl_mask0_SHIFT 0
2447#define lpfc_reg_fcfi_mrq_rctl_mask0_MASK 0x000000FF
2448#define lpfc_reg_fcfi_mrq_rctl_mask0_WORD word4
2449 uint32_t word5;
2450#define lpfc_reg_fcfi_mrq_type_match1_SHIFT 24
2451#define lpfc_reg_fcfi_mrq_type_match1_MASK 0x000000FF
2452#define lpfc_reg_fcfi_mrq_type_match1_WORD word5
2453#define lpfc_reg_fcfi_mrq_type_mask1_SHIFT 16
2454#define lpfc_reg_fcfi_mrq_type_mask1_MASK 0x000000FF
2455#define lpfc_reg_fcfi_mrq_type_mask1_WORD word5
2456#define lpfc_reg_fcfi_mrq_rctl_match1_SHIFT 8
2457#define lpfc_reg_fcfi_mrq_rctl_match1_MASK 0x000000FF
2458#define lpfc_reg_fcfi_mrq_rctl_match1_WORD word5
2459#define lpfc_reg_fcfi_mrq_rctl_mask1_SHIFT 0
2460#define lpfc_reg_fcfi_mrq_rctl_mask1_MASK 0x000000FF
2461#define lpfc_reg_fcfi_mrq_rctl_mask1_WORD word5
2462 uint32_t word6;
2463#define lpfc_reg_fcfi_mrq_type_match2_SHIFT 24
2464#define lpfc_reg_fcfi_mrq_type_match2_MASK 0x000000FF
2465#define lpfc_reg_fcfi_mrq_type_match2_WORD word6
2466#define lpfc_reg_fcfi_mrq_type_mask2_SHIFT 16
2467#define lpfc_reg_fcfi_mrq_type_mask2_MASK 0x000000FF
2468#define lpfc_reg_fcfi_mrq_type_mask2_WORD word6
2469#define lpfc_reg_fcfi_mrq_rctl_match2_SHIFT 8
2470#define lpfc_reg_fcfi_mrq_rctl_match2_MASK 0x000000FF
2471#define lpfc_reg_fcfi_mrq_rctl_match2_WORD word6
2472#define lpfc_reg_fcfi_mrq_rctl_mask2_SHIFT 0
2473#define lpfc_reg_fcfi_mrq_rctl_mask2_MASK 0x000000FF
2474#define lpfc_reg_fcfi_mrq_rctl_mask2_WORD word6
2475 uint32_t word7;
2476#define lpfc_reg_fcfi_mrq_type_match3_SHIFT 24
2477#define lpfc_reg_fcfi_mrq_type_match3_MASK 0x000000FF
2478#define lpfc_reg_fcfi_mrq_type_match3_WORD word7
2479#define lpfc_reg_fcfi_mrq_type_mask3_SHIFT 16
2480#define lpfc_reg_fcfi_mrq_type_mask3_MASK 0x000000FF
2481#define lpfc_reg_fcfi_mrq_type_mask3_WORD word7
2482#define lpfc_reg_fcfi_mrq_rctl_match3_SHIFT 8
2483#define lpfc_reg_fcfi_mrq_rctl_match3_MASK 0x000000FF
2484#define lpfc_reg_fcfi_mrq_rctl_match3_WORD word7
2485#define lpfc_reg_fcfi_mrq_rctl_mask3_SHIFT 0
2486#define lpfc_reg_fcfi_mrq_rctl_mask3_MASK 0x000000FF
2487#define lpfc_reg_fcfi_mrq_rctl_mask3_WORD word7
2488 uint32_t word8;
2489#define lpfc_reg_fcfi_mrq_ptc7_SHIFT 31
2490#define lpfc_reg_fcfi_mrq_ptc7_MASK 0x00000001
2491#define lpfc_reg_fcfi_mrq_ptc7_WORD word8
2492#define lpfc_reg_fcfi_mrq_ptc6_SHIFT 30
2493#define lpfc_reg_fcfi_mrq_ptc6_MASK 0x00000001
2494#define lpfc_reg_fcfi_mrq_ptc6_WORD word8
2495#define lpfc_reg_fcfi_mrq_ptc5_SHIFT 29
2496#define lpfc_reg_fcfi_mrq_ptc5_MASK 0x00000001
2497#define lpfc_reg_fcfi_mrq_ptc5_WORD word8
2498#define lpfc_reg_fcfi_mrq_ptc4_SHIFT 28
2499#define lpfc_reg_fcfi_mrq_ptc4_MASK 0x00000001
2500#define lpfc_reg_fcfi_mrq_ptc4_WORD word8
2501#define lpfc_reg_fcfi_mrq_ptc3_SHIFT 27
2502#define lpfc_reg_fcfi_mrq_ptc3_MASK 0x00000001
2503#define lpfc_reg_fcfi_mrq_ptc3_WORD word8
2504#define lpfc_reg_fcfi_mrq_ptc2_SHIFT 26
2505#define lpfc_reg_fcfi_mrq_ptc2_MASK 0x00000001
2506#define lpfc_reg_fcfi_mrq_ptc2_WORD word8
2507#define lpfc_reg_fcfi_mrq_ptc1_SHIFT 25
2508#define lpfc_reg_fcfi_mrq_ptc1_MASK 0x00000001
2509#define lpfc_reg_fcfi_mrq_ptc1_WORD word8
2510#define lpfc_reg_fcfi_mrq_ptc0_SHIFT 24
2511#define lpfc_reg_fcfi_mrq_ptc0_MASK 0x00000001
2512#define lpfc_reg_fcfi_mrq_ptc0_WORD word8
2513#define lpfc_reg_fcfi_mrq_pt7_SHIFT 23
2514#define lpfc_reg_fcfi_mrq_pt7_MASK 0x00000001
2515#define lpfc_reg_fcfi_mrq_pt7_WORD word8
2516#define lpfc_reg_fcfi_mrq_pt6_SHIFT 22
2517#define lpfc_reg_fcfi_mrq_pt6_MASK 0x00000001
2518#define lpfc_reg_fcfi_mrq_pt6_WORD word8
2519#define lpfc_reg_fcfi_mrq_pt5_SHIFT 21
2520#define lpfc_reg_fcfi_mrq_pt5_MASK 0x00000001
2521#define lpfc_reg_fcfi_mrq_pt5_WORD word8
2522#define lpfc_reg_fcfi_mrq_pt4_SHIFT 20
2523#define lpfc_reg_fcfi_mrq_pt4_MASK 0x00000001
2524#define lpfc_reg_fcfi_mrq_pt4_WORD word8
2525#define lpfc_reg_fcfi_mrq_pt3_SHIFT 19
2526#define lpfc_reg_fcfi_mrq_pt3_MASK 0x00000001
2527#define lpfc_reg_fcfi_mrq_pt3_WORD word8
2528#define lpfc_reg_fcfi_mrq_pt2_SHIFT 18
2529#define lpfc_reg_fcfi_mrq_pt2_MASK 0x00000001
2530#define lpfc_reg_fcfi_mrq_pt2_WORD word8
2531#define lpfc_reg_fcfi_mrq_pt1_SHIFT 17
2532#define lpfc_reg_fcfi_mrq_pt1_MASK 0x00000001
2533#define lpfc_reg_fcfi_mrq_pt1_WORD word8
2534#define lpfc_reg_fcfi_mrq_pt0_SHIFT 16
2535#define lpfc_reg_fcfi_mrq_pt0_MASK 0x00000001
2536#define lpfc_reg_fcfi_mrq_pt0_WORD word8
2537#define lpfc_reg_fcfi_mrq_xmv_SHIFT 15
2538#define lpfc_reg_fcfi_mrq_xmv_MASK 0x00000001
2539#define lpfc_reg_fcfi_mrq_xmv_WORD word8
2540#define lpfc_reg_fcfi_mrq_mode_SHIFT 13
2541#define lpfc_reg_fcfi_mrq_mode_MASK 0x00000001
2542#define lpfc_reg_fcfi_mrq_mode_WORD word8
2543#define lpfc_reg_fcfi_mrq_vv_SHIFT 12
2544#define lpfc_reg_fcfi_mrq_vv_MASK 0x00000001
2545#define lpfc_reg_fcfi_mrq_vv_WORD word8
2546#define lpfc_reg_fcfi_mrq_vlan_tag_SHIFT 0
2547#define lpfc_reg_fcfi_mrq_vlan_tag_MASK 0x00000FFF
2548#define lpfc_reg_fcfi_mrq_vlan_tag_WORD word8
2549 uint32_t word9;
2550#define lpfc_reg_fcfi_mrq_policy_SHIFT 12
2551#define lpfc_reg_fcfi_mrq_policy_MASK 0x0000000F
2552#define lpfc_reg_fcfi_mrq_policy_WORD word9
2553#define lpfc_reg_fcfi_mrq_filter_SHIFT 8
2554#define lpfc_reg_fcfi_mrq_filter_MASK 0x0000000F
2555#define lpfc_reg_fcfi_mrq_filter_WORD word9
2556#define lpfc_reg_fcfi_mrq_npairs_SHIFT 0
2557#define lpfc_reg_fcfi_mrq_npairs_MASK 0x000000FF
2558#define lpfc_reg_fcfi_mrq_npairs_WORD word9
2559 uint32_t word10;
2560 uint32_t word11;
2561 uint32_t word12;
2562 uint32_t word13;
2563 uint32_t word14;
2564 uint32_t word15;
2565 uint32_t word16;
2566};
2567
James Smartda0436e2009-05-22 14:51:39 -04002568struct lpfc_mbx_unreg_fcfi {
2569 uint32_t word1_rsv;
2570 uint32_t word2;
2571#define lpfc_unreg_fcfi_SHIFT 0
2572#define lpfc_unreg_fcfi_MASK 0x0000FFFF
2573#define lpfc_unreg_fcfi_WORD word2
2574};
2575
2576struct lpfc_mbx_read_rev {
2577 uint32_t word1;
2578#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
2579#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
2580#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
2581#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
2582#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
2583#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04002584#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
2585#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
2586#define lpfc_mbx_rd_rev_cee_ver_WORD word1
2587#define LPFC_PREDCBX_CEE_MODE 0
2588#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04002589#define lpfc_mbx_rd_rev_vpd_SHIFT 29
2590#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
2591#define lpfc_mbx_rd_rev_vpd_WORD word1
2592 uint32_t first_hw_rev;
2593 uint32_t second_hw_rev;
2594 uint32_t word4_rsvd;
2595 uint32_t third_hw_rev;
2596 uint32_t word6;
2597#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
2598#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
2599#define lpfc_mbx_rd_rev_fcph_low_WORD word6
2600#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
2601#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
2602#define lpfc_mbx_rd_rev_fcph_high_WORD word6
2603#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
2604#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
2605#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
2606#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
2607#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
2608#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
2609 uint32_t word7_rsvd;
2610 uint32_t fw_id_rev;
2611 uint8_t fw_name[16];
2612 uint32_t ulp_fw_id_rev;
2613 uint8_t ulp_fw_name[16];
2614 uint32_t word18_47_rsvd[30];
2615 uint32_t word48;
2616#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
2617#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
2618#define lpfc_mbx_rd_rev_avail_len_WORD word48
2619 uint32_t vpd_paddr_low;
2620 uint32_t vpd_paddr_high;
2621 uint32_t avail_vpd_len;
2622 uint32_t rsvd_52_63[12];
2623};
2624
2625struct lpfc_mbx_read_config {
2626 uint32_t word1;
James Smart6d368e52011-05-24 11:44:12 -04002627#define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
2628#define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
2629#define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002630 uint32_t word2;
James Smartcd1c8302011-10-10 21:33:25 -04002631#define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
2632#define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
2633#define lpfc_mbx_rd_conf_lnk_numb_WORD word2
2634#define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
2635#define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
2636#define lpfc_mbx_rd_conf_lnk_type_WORD word2
James Smart026abb82011-12-13 13:20:45 -05002637#define LPFC_LNK_TYPE_GE 0
2638#define LPFC_LNK_TYPE_FC 1
James Smartcd1c8302011-10-10 21:33:25 -04002639#define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
2640#define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
2641#define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002642#define lpfc_mbx_rd_conf_topology_SHIFT 24
2643#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
2644#define lpfc_mbx_rd_conf_topology_WORD word2
James Smart6d368e52011-05-24 11:44:12 -04002645 uint32_t rsvd_3;
James Smartda0436e2009-05-22 14:51:39 -04002646 uint32_t word4;
2647#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
2648#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
2649#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
James Smart6d368e52011-05-24 11:44:12 -04002650 uint32_t rsvd_5;
James Smartda0436e2009-05-22 14:51:39 -04002651 uint32_t word6;
2652#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
2653#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
2654#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
James Smartc6918162016-10-13 15:06:16 -07002655#define lpfc_mbx_rd_conf_link_speed_SHIFT 16
2656#define lpfc_mbx_rd_conf_link_speed_MASK 0x0000FFFF
2657#define lpfc_mbx_rd_conf_link_speed_WORD word6
James Smart6d368e52011-05-24 11:44:12 -04002658 uint32_t rsvd_7;
James Smart44fd7fe2017-08-23 16:55:47 -07002659 uint32_t word8;
2660#define lpfc_mbx_rd_conf_bbscn_min_SHIFT 0
2661#define lpfc_mbx_rd_conf_bbscn_min_MASK 0x0000000F
2662#define lpfc_mbx_rd_conf_bbscn_min_WORD word8
2663#define lpfc_mbx_rd_conf_bbscn_max_SHIFT 4
2664#define lpfc_mbx_rd_conf_bbscn_max_MASK 0x0000000F
2665#define lpfc_mbx_rd_conf_bbscn_max_WORD word8
2666#define lpfc_mbx_rd_conf_bbscn_def_SHIFT 8
2667#define lpfc_mbx_rd_conf_bbscn_def_MASK 0x0000000F
2668#define lpfc_mbx_rd_conf_bbscn_def_WORD word8
James Smartda0436e2009-05-22 14:51:39 -04002669 uint32_t word9;
2670#define lpfc_mbx_rd_conf_lmt_SHIFT 0
2671#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
2672#define lpfc_mbx_rd_conf_lmt_WORD word9
James Smart6d368e52011-05-24 11:44:12 -04002673 uint32_t rsvd_10;
2674 uint32_t rsvd_11;
James Smartda0436e2009-05-22 14:51:39 -04002675 uint32_t word12;
2676#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
2677#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
2678#define lpfc_mbx_rd_conf_xri_base_WORD word12
2679#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
2680#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
2681#define lpfc_mbx_rd_conf_xri_count_WORD word12
2682 uint32_t word13;
2683#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
2684#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
2685#define lpfc_mbx_rd_conf_rpi_base_WORD word13
2686#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
2687#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
2688#define lpfc_mbx_rd_conf_rpi_count_WORD word13
2689 uint32_t word14;
2690#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
2691#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
2692#define lpfc_mbx_rd_conf_vpi_base_WORD word14
2693#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
2694#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
2695#define lpfc_mbx_rd_conf_vpi_count_WORD word14
2696 uint32_t word15;
2697#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
2698#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
2699#define lpfc_mbx_rd_conf_vfi_base_WORD word15
2700#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
2701#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
2702#define lpfc_mbx_rd_conf_vfi_count_WORD word15
2703 uint32_t word16;
James Smartda0436e2009-05-22 14:51:39 -04002704#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
2705#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
2706#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
2707 uint32_t word17;
2708#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
2709#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
2710#define lpfc_mbx_rd_conf_rq_count_WORD word17
2711#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
2712#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
2713#define lpfc_mbx_rd_conf_eq_count_WORD word17
2714 uint32_t word18;
2715#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
2716#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
2717#define lpfc_mbx_rd_conf_wq_count_WORD word18
2718#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
2719#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
2720#define lpfc_mbx_rd_conf_cq_count_WORD word18
2721};
2722
2723struct lpfc_mbx_request_features {
2724 uint32_t word1;
2725#define lpfc_mbx_rq_ftr_qry_SHIFT 0
2726#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
2727#define lpfc_mbx_rq_ftr_qry_WORD word1
2728 uint32_t word2;
2729#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
2730#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
2731#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
2732#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
2733#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
2734#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
2735#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
2736#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
2737#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
2738#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
2739#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
2740#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
2741#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
2742#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
2743#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
2744#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
2745#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
2746#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
2747#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
2748#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
2749#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
2750#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
2751#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
2752#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smart86c67372017-04-21 16:05:04 -07002753#define lpfc_mbx_rq_ftr_rq_iaar_SHIFT 9
2754#define lpfc_mbx_rq_ftr_rq_iaar_MASK 0x00000001
2755#define lpfc_mbx_rq_ftr_rq_iaar_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05002756#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
2757#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
2758#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smart2d7dbc42017-02-12 13:52:35 -08002759#define lpfc_mbx_rq_ftr_rq_mrqp_SHIFT 16
2760#define lpfc_mbx_rq_ftr_rq_mrqp_MASK 0x00000001
2761#define lpfc_mbx_rq_ftr_rq_mrqp_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002762 uint32_t word3;
2763#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
2764#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
2765#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
2766#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
2767#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
2768#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
2769#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
2770#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
2771#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
2772#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
2773#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
2774#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
2775#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
2776#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
2777#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
2778#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
2779#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
2780#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
2781#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
2782#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
2783#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
2784#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
2785#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
2786#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05002787#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
2788#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
2789#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smart2d7dbc42017-02-12 13:52:35 -08002790#define lpfc_mbx_rq_ftr_rsp_mrqp_SHIFT 16
2791#define lpfc_mbx_rq_ftr_rsp_mrqp_MASK 0x00000001
2792#define lpfc_mbx_rq_ftr_rsp_mrqp_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04002793};
2794
James Smart28baac72010-02-12 14:42:03 -05002795struct lpfc_mbx_supp_pages {
2796 uint32_t word1;
2797#define qs_SHIFT 0
2798#define qs_MASK 0x00000001
2799#define qs_WORD word1
2800#define wr_SHIFT 1
2801#define wr_MASK 0x00000001
2802#define wr_WORD word1
2803#define pf_SHIFT 8
2804#define pf_MASK 0x000000ff
2805#define pf_WORD word1
2806#define cpn_SHIFT 16
2807#define cpn_MASK 0x000000ff
2808#define cpn_WORD word1
2809 uint32_t word2;
2810#define list_offset_SHIFT 0
2811#define list_offset_MASK 0x000000ff
2812#define list_offset_WORD word2
2813#define next_offset_SHIFT 8
2814#define next_offset_MASK 0x000000ff
2815#define next_offset_WORD word2
2816#define elem_cnt_SHIFT 16
2817#define elem_cnt_MASK 0x000000ff
2818#define elem_cnt_WORD word2
2819 uint32_t word3;
2820#define pn_0_SHIFT 24
2821#define pn_0_MASK 0x000000ff
2822#define pn_0_WORD word3
2823#define pn_1_SHIFT 16
2824#define pn_1_MASK 0x000000ff
2825#define pn_1_WORD word3
2826#define pn_2_SHIFT 8
2827#define pn_2_MASK 0x000000ff
2828#define pn_2_WORD word3
2829#define pn_3_SHIFT 0
2830#define pn_3_MASK 0x000000ff
2831#define pn_3_WORD word3
2832 uint32_t word4;
2833#define pn_4_SHIFT 24
2834#define pn_4_MASK 0x000000ff
2835#define pn_4_WORD word4
2836#define pn_5_SHIFT 16
2837#define pn_5_MASK 0x000000ff
2838#define pn_5_WORD word4
2839#define pn_6_SHIFT 8
2840#define pn_6_MASK 0x000000ff
2841#define pn_6_WORD word4
2842#define pn_7_SHIFT 0
2843#define pn_7_MASK 0x000000ff
2844#define pn_7_WORD word4
2845 uint32_t rsvd[27];
2846#define LPFC_SUPP_PAGES 0
2847#define LPFC_BLOCK_GUARD_PROFILES 1
2848#define LPFC_SLI4_PARAMETERS 2
2849};
2850
James Smart86478872015-05-21 13:55:21 -04002851struct lpfc_mbx_memory_dump_type3 {
2852 uint32_t word1;
2853#define lpfc_mbx_memory_dump_type3_type_SHIFT 0
2854#define lpfc_mbx_memory_dump_type3_type_MASK 0x0000000f
2855#define lpfc_mbx_memory_dump_type3_type_WORD word1
2856#define lpfc_mbx_memory_dump_type3_link_SHIFT 24
2857#define lpfc_mbx_memory_dump_type3_link_MASK 0x000000ff
2858#define lpfc_mbx_memory_dump_type3_link_WORD word1
2859 uint32_t word2;
2860#define lpfc_mbx_memory_dump_type3_page_no_SHIFT 0
2861#define lpfc_mbx_memory_dump_type3_page_no_MASK 0x0000ffff
2862#define lpfc_mbx_memory_dump_type3_page_no_WORD word2
2863#define lpfc_mbx_memory_dump_type3_offset_SHIFT 16
2864#define lpfc_mbx_memory_dump_type3_offset_MASK 0x0000ffff
2865#define lpfc_mbx_memory_dump_type3_offset_WORD word2
2866 uint32_t word3;
2867#define lpfc_mbx_memory_dump_type3_length_SHIFT 0
2868#define lpfc_mbx_memory_dump_type3_length_MASK 0x00ffffff
2869#define lpfc_mbx_memory_dump_type3_length_WORD word3
2870 uint32_t addr_lo;
2871 uint32_t addr_hi;
2872 uint32_t return_len;
2873};
2874
2875#define DMP_PAGE_A0 0xa0
2876#define DMP_PAGE_A2 0xa2
2877#define DMP_SFF_PAGE_A0_SIZE 256
2878#define DMP_SFF_PAGE_A2_SIZE 256
2879
2880#define SFP_WAVELENGTH_LC1310 1310
2881#define SFP_WAVELENGTH_LL1550 1550
2882
2883
2884/*
2885 * * SFF-8472 TABLE 3.4
2886 * */
2887#define SFF_PG0_CONNECTOR_UNKNOWN 0x00 /* Unknown */
2888#define SFF_PG0_CONNECTOR_SC 0x01 /* SC */
2889#define SFF_PG0_CONNECTOR_FC_COPPER1 0x02 /* FC style 1 copper connector */
2890#define SFF_PG0_CONNECTOR_FC_COPPER2 0x03 /* FC style 2 copper connector */
2891#define SFF_PG0_CONNECTOR_BNC 0x04 /* BNC / TNC */
2892#define SFF_PG0_CONNECTOR__FC_COAX 0x05 /* FC coaxial headers */
2893#define SFF_PG0_CONNECTOR_FIBERJACK 0x06 /* FiberJack */
2894#define SFF_PG0_CONNECTOR_LC 0x07 /* LC */
2895#define SFF_PG0_CONNECTOR_MT 0x08 /* MT - RJ */
2896#define SFF_PG0_CONNECTOR_MU 0x09 /* MU */
2897#define SFF_PG0_CONNECTOR_SF 0x0A /* SG */
2898#define SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */
2899#define SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */
2900#define SFF_PG0_CONNECTOR_HSSDC_II 0x20 /* HSSDC II */
2901#define SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */
2902#define SFF_PG0_CONNECTOR_RJ45 0x22 /* RJ45 */
2903
2904/* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */
2905
2906#define SSF_IDENTIFIER 0
2907#define SSF_EXT_IDENTIFIER 1
2908#define SSF_CONNECTOR 2
2909#define SSF_TRANSCEIVER_CODE_B0 3
2910#define SSF_TRANSCEIVER_CODE_B1 4
2911#define SSF_TRANSCEIVER_CODE_B2 5
2912#define SSF_TRANSCEIVER_CODE_B3 6
2913#define SSF_TRANSCEIVER_CODE_B4 7
2914#define SSF_TRANSCEIVER_CODE_B5 8
2915#define SSF_TRANSCEIVER_CODE_B6 9
2916#define SSF_TRANSCEIVER_CODE_B7 10
2917#define SSF_ENCODING 11
2918#define SSF_BR_NOMINAL 12
2919#define SSF_RATE_IDENTIFIER 13
2920#define SSF_LENGTH_9UM_KM 14
2921#define SSF_LENGTH_9UM 15
2922#define SSF_LENGTH_50UM_OM2 16
2923#define SSF_LENGTH_62UM_OM1 17
2924#define SFF_LENGTH_COPPER 18
2925#define SSF_LENGTH_50UM_OM3 19
2926#define SSF_VENDOR_NAME 20
2927#define SSF_VENDOR_OUI 36
2928#define SSF_VENDOR_PN 40
2929#define SSF_VENDOR_REV 56
2930#define SSF_WAVELENGTH_B1 60
2931#define SSF_WAVELENGTH_B0 61
2932#define SSF_CC_BASE 63
2933#define SSF_OPTIONS_B1 64
2934#define SSF_OPTIONS_B0 65
2935#define SSF_BR_MAX 66
2936#define SSF_BR_MIN 67
2937#define SSF_VENDOR_SN 68
2938#define SSF_DATE_CODE 84
2939#define SSF_MONITORING_TYPEDIAGNOSTIC 92
2940#define SSF_ENHANCED_OPTIONS 93
2941#define SFF_8472_COMPLIANCE 94
2942#define SSF_CC_EXT 95
2943#define SSF_A0_VENDOR_SPECIFIC 96
2944
2945/* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */
2946
James Smart56204982016-03-31 14:12:32 -07002947#define SSF_TEMP_HIGH_ALARM 0
2948#define SSF_TEMP_LOW_ALARM 2
2949#define SSF_TEMP_HIGH_WARNING 4
2950#define SSF_TEMP_LOW_WARNING 6
2951#define SSF_VOLTAGE_HIGH_ALARM 8
2952#define SSF_VOLTAGE_LOW_ALARM 10
2953#define SSF_VOLTAGE_HIGH_WARNING 12
2954#define SSF_VOLTAGE_LOW_WARNING 14
2955#define SSF_BIAS_HIGH_ALARM 16
2956#define SSF_BIAS_LOW_ALARM 18
2957#define SSF_BIAS_HIGH_WARNING 20
2958#define SSF_BIAS_LOW_WARNING 22
2959#define SSF_TXPOWER_HIGH_ALARM 24
2960#define SSF_TXPOWER_LOW_ALARM 26
2961#define SSF_TXPOWER_HIGH_WARNING 28
2962#define SSF_TXPOWER_LOW_WARNING 30
2963#define SSF_RXPOWER_HIGH_ALARM 32
2964#define SSF_RXPOWER_LOW_ALARM 34
2965#define SSF_RXPOWER_HIGH_WARNING 36
2966#define SSF_RXPOWER_LOW_WARNING 38
James Smart86478872015-05-21 13:55:21 -04002967#define SSF_EXT_CAL_CONSTANTS 56
2968#define SSF_CC_DMI 95
2969#define SFF_TEMPERATURE_B1 96
2970#define SFF_TEMPERATURE_B0 97
2971#define SFF_VCC_B1 98
2972#define SFF_VCC_B0 99
2973#define SFF_TX_BIAS_CURRENT_B1 100
2974#define SFF_TX_BIAS_CURRENT_B0 101
2975#define SFF_TXPOWER_B1 102
2976#define SFF_TXPOWER_B0 103
2977#define SFF_RXPOWER_B1 104
2978#define SFF_RXPOWER_B0 105
2979#define SSF_STATUS_CONTROL 110
James Smart310429e2016-07-06 12:35:54 -07002980#define SSF_ALARM_FLAGS 112
2981#define SSF_WARNING_FLAGS 116
James Smart86478872015-05-21 13:55:21 -04002982#define SSF_EXT_TATUS_CONTROL_B1 118
2983#define SSF_EXT_TATUS_CONTROL_B0 119
2984#define SSF_A2_VENDOR_SPECIFIC 120
2985#define SSF_USER_EEPROM 128
2986#define SSF_VENDOR_CONTROL 148
2987
2988
2989/*
2990 * Tranceiver codes Fibre Channel SFF-8472
2991 * Table 3.5.
2992 */
2993
2994struct sff_trasnceiver_codes_byte0 {
2995 uint8_t inifiband:4;
2996 uint8_t teng_ethernet:4;
2997};
2998
2999struct sff_trasnceiver_codes_byte1 {
3000 uint8_t sonet:6;
3001 uint8_t escon:2;
3002};
3003
3004struct sff_trasnceiver_codes_byte2 {
3005 uint8_t soNet:8;
3006};
3007
3008struct sff_trasnceiver_codes_byte3 {
3009 uint8_t ethernet:8;
3010};
3011
3012struct sff_trasnceiver_codes_byte4 {
3013 uint8_t fc_el_lo:1;
3014 uint8_t fc_lw_laser:1;
3015 uint8_t fc_sw_laser:1;
3016 uint8_t fc_md_distance:1;
3017 uint8_t fc_lg_distance:1;
3018 uint8_t fc_int_distance:1;
3019 uint8_t fc_short_distance:1;
3020 uint8_t fc_vld_distance:1;
3021};
3022
3023struct sff_trasnceiver_codes_byte5 {
3024 uint8_t reserved1:1;
3025 uint8_t reserved2:1;
3026 uint8_t fc_sfp_active:1; /* Active cable */
3027 uint8_t fc_sfp_passive:1; /* Passive cable */
3028 uint8_t fc_lw_laser:1; /* Longwave laser */
3029 uint8_t fc_sw_laser_sl:1;
3030 uint8_t fc_sw_laser_sn:1;
3031 uint8_t fc_el_hi:1; /* Electrical enclosure high bit */
3032};
3033
3034struct sff_trasnceiver_codes_byte6 {
3035 uint8_t fc_tm_sm:1; /* Single Mode */
3036 uint8_t reserved:1;
3037 uint8_t fc_tm_m6:1; /* Multimode, 62.5um (M6) */
3038 uint8_t fc_tm_tv:1; /* Video Coax (TV) */
3039 uint8_t fc_tm_mi:1; /* Miniature Coax (MI) */
3040 uint8_t fc_tm_tp:1; /* Twisted Pair (TP) */
3041 uint8_t fc_tm_tw:1; /* Twin Axial Pair */
3042};
3043
3044struct sff_trasnceiver_codes_byte7 {
3045 uint8_t fc_sp_100MB:1; /* 100 MB/sec */
3046 uint8_t reserve:1;
3047 uint8_t fc_sp_200mb:1; /* 200 MB/sec */
3048 uint8_t fc_sp_3200MB:1; /* 3200 MB/sec */
3049 uint8_t fc_sp_400MB:1; /* 400 MB/sec */
3050 uint8_t fc_sp_1600MB:1; /* 1600 MB/sec */
3051 uint8_t fc_sp_800MB:1; /* 800 MB/sec */
3052 uint8_t fc_sp_1200MB:1; /* 1200 MB/sec */
3053};
3054
3055/* User writable non-volatile memory, SFF-8472 Table 3.20 */
3056struct user_eeprom {
3057 uint8_t vendor_name[16];
3058 uint8_t vendor_oui[3];
3059 uint8_t vendor_pn[816];
3060 uint8_t vendor_rev[4];
3061 uint8_t vendor_sn[16];
3062 uint8_t datecode[6];
3063 uint8_t lot_code[2];
3064 uint8_t reserved191[57];
3065};
3066
James Smartfedd3b72011-02-16 12:39:24 -05003067struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05003068 uint32_t word1;
3069#define qs_SHIFT 0
3070#define qs_MASK 0x00000001
3071#define qs_WORD word1
3072#define wr_SHIFT 1
3073#define wr_MASK 0x00000001
3074#define wr_WORD word1
3075#define pf_SHIFT 8
3076#define pf_MASK 0x000000ff
3077#define pf_WORD word1
3078#define cpn_SHIFT 16
3079#define cpn_MASK 0x000000ff
3080#define cpn_WORD word1
3081 uint32_t word2;
3082#define if_type_SHIFT 0
3083#define if_type_MASK 0x00000007
3084#define if_type_WORD word2
3085#define sli_rev_SHIFT 4
3086#define sli_rev_MASK 0x0000000f
3087#define sli_rev_WORD word2
3088#define sli_family_SHIFT 8
3089#define sli_family_MASK 0x000000ff
3090#define sli_family_WORD word2
3091#define featurelevel_1_SHIFT 16
3092#define featurelevel_1_MASK 0x000000ff
3093#define featurelevel_1_WORD word2
3094#define featurelevel_2_SHIFT 24
3095#define featurelevel_2_MASK 0x0000001f
3096#define featurelevel_2_WORD word2
3097 uint32_t word3;
3098#define fcoe_SHIFT 0
3099#define fcoe_MASK 0x00000001
3100#define fcoe_WORD word3
3101#define fc_SHIFT 1
3102#define fc_MASK 0x00000001
3103#define fc_WORD word3
3104#define nic_SHIFT 2
3105#define nic_MASK 0x00000001
3106#define nic_WORD word3
3107#define iscsi_SHIFT 3
3108#define iscsi_MASK 0x00000001
3109#define iscsi_WORD word3
3110#define rdma_SHIFT 4
3111#define rdma_MASK 0x00000001
3112#define rdma_WORD word3
3113 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04003114#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05003115 uint32_t word5;
3116#define if_page_sz_SHIFT 0
3117#define if_page_sz_MASK 0x0000ffff
3118#define if_page_sz_WORD word5
3119#define loopbk_scope_SHIFT 24
3120#define loopbk_scope_MASK 0x0000000f
3121#define loopbk_scope_WORD word5
3122#define rq_db_window_SHIFT 28
3123#define rq_db_window_MASK 0x0000000f
3124#define rq_db_window_WORD word5
3125 uint32_t word6;
3126#define eq_pages_SHIFT 0
3127#define eq_pages_MASK 0x0000000f
3128#define eq_pages_WORD word6
3129#define eqe_size_SHIFT 8
3130#define eqe_size_MASK 0x000000ff
3131#define eqe_size_WORD word6
3132 uint32_t word7;
3133#define cq_pages_SHIFT 0
3134#define cq_pages_MASK 0x0000000f
3135#define cq_pages_WORD word7
3136#define cqe_size_SHIFT 8
3137#define cqe_size_MASK 0x000000ff
3138#define cqe_size_WORD word7
3139 uint32_t word8;
3140#define mq_pages_SHIFT 0
3141#define mq_pages_MASK 0x0000000f
3142#define mq_pages_WORD word8
3143#define mqe_size_SHIFT 8
3144#define mqe_size_MASK 0x000000ff
3145#define mqe_size_WORD word8
3146#define mq_elem_cnt_SHIFT 16
3147#define mq_elem_cnt_MASK 0x000000ff
3148#define mq_elem_cnt_WORD word8
3149 uint32_t word9;
3150#define wq_pages_SHIFT 0
3151#define wq_pages_MASK 0x0000ffff
3152#define wq_pages_WORD word9
3153#define wqe_size_SHIFT 8
3154#define wqe_size_MASK 0x000000ff
3155#define wqe_size_WORD word9
3156 uint32_t word10;
3157#define rq_pages_SHIFT 0
3158#define rq_pages_MASK 0x0000ffff
3159#define rq_pages_WORD word10
3160#define rqe_size_SHIFT 8
3161#define rqe_size_MASK 0x000000ff
3162#define rqe_size_WORD word10
3163 uint32_t word11;
3164#define hdr_pages_SHIFT 0
3165#define hdr_pages_MASK 0x0000000f
3166#define hdr_pages_WORD word11
3167#define hdr_size_SHIFT 8
3168#define hdr_size_MASK 0x0000000f
3169#define hdr_size_WORD word11
3170#define hdr_pp_align_SHIFT 16
3171#define hdr_pp_align_MASK 0x0000ffff
3172#define hdr_pp_align_WORD word11
3173 uint32_t word12;
3174#define sgl_pages_SHIFT 0
3175#define sgl_pages_MASK 0x0000000f
3176#define sgl_pages_WORD word12
3177#define sgl_pp_align_SHIFT 16
3178#define sgl_pp_align_MASK 0x0000ffff
3179#define sgl_pp_align_WORD word12
3180 uint32_t rsvd_13_63[51];
3181};
James Smart9589b0622011-04-16 11:03:17 -04003182#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
3183 &(~((SLI4_PAGE_SIZE)-1)))
James Smart28baac72010-02-12 14:42:03 -05003184
James Smartfedd3b72011-02-16 12:39:24 -05003185struct lpfc_sli4_parameters {
3186 uint32_t word0;
3187#define cfg_prot_type_SHIFT 0
3188#define cfg_prot_type_MASK 0x000000FF
3189#define cfg_prot_type_WORD word0
3190 uint32_t word1;
3191#define cfg_ft_SHIFT 0
3192#define cfg_ft_MASK 0x00000001
3193#define cfg_ft_WORD word1
3194#define cfg_sli_rev_SHIFT 4
3195#define cfg_sli_rev_MASK 0x0000000f
3196#define cfg_sli_rev_WORD word1
3197#define cfg_sli_family_SHIFT 8
3198#define cfg_sli_family_MASK 0x0000000f
3199#define cfg_sli_family_WORD word1
3200#define cfg_if_type_SHIFT 12
3201#define cfg_if_type_MASK 0x0000000f
3202#define cfg_if_type_WORD word1
3203#define cfg_sli_hint_1_SHIFT 16
3204#define cfg_sli_hint_1_MASK 0x000000ff
3205#define cfg_sli_hint_1_WORD word1
3206#define cfg_sli_hint_2_SHIFT 24
3207#define cfg_sli_hint_2_MASK 0x0000001f
3208#define cfg_sli_hint_2_WORD word1
3209 uint32_t word2;
3210 uint32_t word3;
3211 uint32_t word4;
3212#define cfg_cqv_SHIFT 14
3213#define cfg_cqv_MASK 0x00000003
3214#define cfg_cqv_WORD word4
James Smartc176ffa2018-01-30 15:58:46 -08003215#define cfg_cqpsize_SHIFT 16
3216#define cfg_cqpsize_MASK 0x000000ff
3217#define cfg_cqpsize_WORD word4
James Smartfedd3b72011-02-16 12:39:24 -05003218 uint32_t word5;
3219 uint32_t word6;
3220#define cfg_mqv_SHIFT 14
3221#define cfg_mqv_MASK 0x00000003
3222#define cfg_mqv_WORD word6
3223 uint32_t word7;
3224 uint32_t word8;
James Smart895427b2017-02-12 13:52:30 -08003225#define cfg_wqpcnt_SHIFT 0
3226#define cfg_wqpcnt_MASK 0x0000000f
3227#define cfg_wqpcnt_WORD word8
James Smart0c651872013-07-15 18:33:23 -04003228#define cfg_wqsize_SHIFT 8
3229#define cfg_wqsize_MASK 0x0000000f
3230#define cfg_wqsize_WORD word8
James Smartfedd3b72011-02-16 12:39:24 -05003231#define cfg_wqv_SHIFT 14
3232#define cfg_wqv_MASK 0x00000003
3233#define cfg_wqv_WORD word8
James Smart895427b2017-02-12 13:52:30 -08003234#define cfg_wqpsize_SHIFT 16
3235#define cfg_wqpsize_MASK 0x000000ff
3236#define cfg_wqpsize_WORD word8
James Smartfedd3b72011-02-16 12:39:24 -05003237 uint32_t word9;
3238 uint32_t word10;
3239#define cfg_rqv_SHIFT 14
3240#define cfg_rqv_MASK 0x00000003
3241#define cfg_rqv_WORD word10
3242 uint32_t word11;
3243#define cfg_rq_db_window_SHIFT 28
3244#define cfg_rq_db_window_MASK 0x0000000f
3245#define cfg_rq_db_window_WORD word11
3246 uint32_t word12;
3247#define cfg_fcoe_SHIFT 0
3248#define cfg_fcoe_MASK 0x00000001
3249#define cfg_fcoe_WORD word12
James Smart6d368e52011-05-24 11:44:12 -04003250#define cfg_ext_SHIFT 1
3251#define cfg_ext_MASK 0x00000001
3252#define cfg_ext_WORD word12
3253#define cfg_hdrr_SHIFT 2
3254#define cfg_hdrr_MASK 0x00000001
3255#define cfg_hdrr_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05003256#define cfg_phwq_SHIFT 15
3257#define cfg_phwq_MASK 0x00000001
3258#define cfg_phwq_WORD word12
James Smart1ba981f2014-02-20 09:56:45 -05003259#define cfg_oas_SHIFT 25
3260#define cfg_oas_MASK 0x00000001
3261#define cfg_oas_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05003262#define cfg_loopbk_scope_SHIFT 28
3263#define cfg_loopbk_scope_MASK 0x0000000f
3264#define cfg_loopbk_scope_WORD word12
3265 uint32_t sge_supp_len;
3266 uint32_t word14;
3267#define cfg_sgl_page_cnt_SHIFT 0
3268#define cfg_sgl_page_cnt_MASK 0x0000000f
3269#define cfg_sgl_page_cnt_WORD word14
3270#define cfg_sgl_page_size_SHIFT 8
3271#define cfg_sgl_page_size_MASK 0x000000ff
3272#define cfg_sgl_page_size_WORD word14
3273#define cfg_sgl_pp_align_SHIFT 16
3274#define cfg_sgl_pp_align_MASK 0x000000ff
3275#define cfg_sgl_pp_align_WORD word14
3276 uint32_t word15;
3277 uint32_t word16;
3278 uint32_t word17;
3279 uint32_t word18;
3280 uint32_t word19;
James Smartb5c53952016-03-31 14:12:30 -07003281#define cfg_ext_embed_cb_SHIFT 0
3282#define cfg_ext_embed_cb_MASK 0x00000001
3283#define cfg_ext_embed_cb_WORD word19
James Smart7bdedb32016-07-06 12:36:00 -07003284#define cfg_mds_diags_SHIFT 1
3285#define cfg_mds_diags_MASK 0x00000001
3286#define cfg_mds_diags_WORD word19
James Smart895427b2017-02-12 13:52:30 -08003287#define cfg_nvme_SHIFT 3
3288#define cfg_nvme_MASK 0x00000001
3289#define cfg_nvme_WORD word19
3290#define cfg_xib_SHIFT 4
3291#define cfg_xib_MASK 0x00000001
3292#define cfg_xib_WORD word19
James Smart0cf07f842017-06-01 21:07:10 -07003293#define cfg_eqdr_SHIFT 8
3294#define cfg_eqdr_MASK 0x00000001
3295#define cfg_eqdr_WORD word19
James Smart20aefac2018-01-30 15:58:58 -08003296#define cfg_nosr_SHIFT 9
3297#define cfg_nosr_MASK 0x00000001
3298#define cfg_nosr_WORD word19
James Smart0cf07f842017-06-01 21:07:10 -07003299#define LPFC_NODELAY_MAX_IO 32
James Smartfedd3b72011-02-16 12:39:24 -05003300};
3301
James Smart7bdedb32016-07-06 12:36:00 -07003302#define LPFC_SET_UE_RECOVERY 0x10
3303#define LPFC_SET_MDS_DIAGS 0x11
James Smart65791f12016-07-06 12:35:56 -07003304struct lpfc_mbx_set_feature {
3305 struct mbox_header header;
3306 uint32_t feature;
3307 uint32_t param_len;
3308 uint32_t word6;
3309#define lpfc_mbx_set_feature_UER_SHIFT 0
3310#define lpfc_mbx_set_feature_UER_MASK 0x00000001
3311#define lpfc_mbx_set_feature_UER_WORD word6
James Smart7bdedb32016-07-06 12:36:00 -07003312#define lpfc_mbx_set_feature_mds_SHIFT 0
3313#define lpfc_mbx_set_feature_mds_MASK 0x00000001
3314#define lpfc_mbx_set_feature_mds_WORD word6
3315#define lpfc_mbx_set_feature_mds_deep_loopbk_SHIFT 1
3316#define lpfc_mbx_set_feature_mds_deep_loopbk_MASK 0x00000001
3317#define lpfc_mbx_set_feature_mds_deep_loopbk_WORD word6
James Smart65791f12016-07-06 12:35:56 -07003318 uint32_t word7;
3319#define lpfc_mbx_set_feature_UERP_SHIFT 0
3320#define lpfc_mbx_set_feature_UERP_MASK 0x0000ffff
3321#define lpfc_mbx_set_feature_UERP_WORD word7
3322#define lpfc_mbx_set_feature_UESR_SHIFT 16
3323#define lpfc_mbx_set_feature_UESR_MASK 0x0000ffff
3324#define lpfc_mbx_set_feature_UESR_WORD word7
3325};
3326
3327
James Smart61bda8f2016-10-13 15:06:05 -07003328#define LPFC_SET_HOST_OS_DRIVER_VERSION 0x2
3329struct lpfc_mbx_set_host_data {
3330#define LPFC_HOST_OS_DRIVER_VERSION_SIZE 48
3331 struct mbox_header header;
3332 uint32_t param_id;
3333 uint32_t param_len;
3334 uint8_t data[LPFC_HOST_OS_DRIVER_VERSION_SIZE];
3335};
3336
3337
James Smartfedd3b72011-02-16 12:39:24 -05003338struct lpfc_mbx_get_sli4_parameters {
3339 struct mbox_header header;
3340 struct lpfc_sli4_parameters sli4_parameters;
3341};
3342
James Smart912e3ac2011-05-24 11:42:11 -04003343struct lpfc_rscr_desc_generic {
James Smart8aa134a2012-08-14 14:25:29 -04003344#define LPFC_RSRC_DESC_WSIZE 22
James Smart912e3ac2011-05-24 11:42:11 -04003345 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
3346};
3347
3348struct lpfc_rsrc_desc_pcie {
3349 uint32_t word0;
3350#define lpfc_rsrc_desc_pcie_type_SHIFT 0
3351#define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
3352#define lpfc_rsrc_desc_pcie_type_WORD word0
3353#define LPFC_RSRC_DESC_TYPE_PCIE 0x40
James Smart8aa134a2012-08-14 14:25:29 -04003354#define lpfc_rsrc_desc_pcie_length_SHIFT 8
3355#define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff
3356#define lpfc_rsrc_desc_pcie_length_WORD word0
James Smart912e3ac2011-05-24 11:42:11 -04003357 uint32_t word1;
3358#define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
3359#define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
3360#define lpfc_rsrc_desc_pcie_pfnum_WORD word1
3361 uint32_t reserved;
3362 uint32_t word3;
3363#define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
3364#define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
3365#define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
3366#define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
3367#define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
3368#define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
3369#define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
3370#define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
3371#define lpfc_rsrc_desc_pcie_pf_type_WORD word3
3372 uint32_t word4;
3373#define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
3374#define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
3375#define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
3376};
3377
3378struct lpfc_rsrc_desc_fcfcoe {
3379 uint32_t word0;
3380#define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
3381#define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
3382#define lpfc_rsrc_desc_fcfcoe_type_WORD word0
3383#define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
James Smart8aa134a2012-08-14 14:25:29 -04003384#define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8
3385#define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff
3386#define lpfc_rsrc_desc_fcfcoe_length_WORD word0
3387#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0
3388#define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72
3389#define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88
James Smart912e3ac2011-05-24 11:42:11 -04003390 uint32_t word1;
3391#define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
3392#define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
3393#define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
3394#define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
3395#define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
3396#define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
3397 uint32_t word2;
3398#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
3399#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
3400#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
3401#define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
3402#define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
3403#define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
3404 uint32_t word3;
3405#define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
3406#define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
3407#define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
3408#define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
3409#define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
3410#define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
3411 uint32_t word4;
3412#define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
3413#define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
3414#define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
3415#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
3416#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
3417#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
3418 uint32_t word5;
3419#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
3420#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
3421#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
3422#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
3423#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
3424#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
3425 uint32_t word6;
3426 uint32_t word7;
3427 uint32_t word8;
3428 uint32_t word9;
3429 uint32_t word10;
3430 uint32_t word11;
3431 uint32_t word12;
3432 uint32_t word13;
3433#define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
3434#define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
3435#define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
3436#define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
3437#define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
3438#define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
3439#define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
3440#define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
3441#define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
3442#define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
3443#define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
3444#define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
3445#define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
3446#define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
3447#define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
James Smart8aa134a2012-08-14 14:25:29 -04003448/* extended FC/FCoE Resource Descriptor when length = 88 bytes */
3449 uint32_t bw_min;
3450 uint32_t bw_max;
3451 uint32_t iops_min;
3452 uint32_t iops_max;
3453 uint32_t reserved[4];
James Smart912e3ac2011-05-24 11:42:11 -04003454};
3455
3456struct lpfc_func_cfg {
3457#define LPFC_RSRC_DESC_MAX_NUM 2
3458 uint32_t rsrc_desc_count;
3459 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3460};
3461
3462struct lpfc_mbx_get_func_cfg {
3463 struct mbox_header header;
3464#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3465#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3466#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3467 struct lpfc_func_cfg func_cfg;
3468};
3469
3470struct lpfc_prof_cfg {
3471#define LPFC_RSRC_DESC_MAX_NUM 2
3472 uint32_t rsrc_desc_count;
3473 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
3474};
3475
3476struct lpfc_mbx_get_prof_cfg {
3477 struct mbox_header header;
3478#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
3479#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
3480#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
3481 union {
3482 struct {
3483 uint32_t word10;
3484#define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
3485#define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
3486#define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
3487#define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
3488#define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
3489#define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
3490 } request;
3491 struct {
3492 struct lpfc_prof_cfg prof_cfg;
3493 } response;
3494 } u;
3495};
3496
James Smartcd1c8302011-10-10 21:33:25 -04003497struct lpfc_controller_attribute {
3498 uint32_t version_string[8];
3499 uint32_t manufacturer_name[8];
3500 uint32_t supported_modes;
3501 uint32_t word17;
3502#define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
3503#define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
3504#define lpfc_cntl_attr_eprom_ver_lo_WORD word17
3505#define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
3506#define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
3507#define lpfc_cntl_attr_eprom_ver_hi_WORD word17
3508 uint32_t mbx_da_struct_ver;
3509 uint32_t ep_fw_da_struct_ver;
3510 uint32_t ncsi_ver_str[3];
3511 uint32_t dflt_ext_timeout;
3512 uint32_t model_number[8];
3513 uint32_t description[16];
3514 uint32_t serial_number[8];
3515 uint32_t ip_ver_str[8];
3516 uint32_t fw_ver_str[8];
3517 uint32_t bios_ver_str[8];
3518 uint32_t redboot_ver_str[8];
3519 uint32_t driver_ver_str[8];
3520 uint32_t flash_fw_ver_str[8];
3521 uint32_t functionality;
3522 uint32_t word105;
3523#define lpfc_cntl_attr_max_cbd_len_SHIFT 0
3524#define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
3525#define lpfc_cntl_attr_max_cbd_len_WORD word105
3526#define lpfc_cntl_attr_asic_rev_SHIFT 16
3527#define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
3528#define lpfc_cntl_attr_asic_rev_WORD word105
3529#define lpfc_cntl_attr_gen_guid0_SHIFT 24
3530#define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
3531#define lpfc_cntl_attr_gen_guid0_WORD word105
3532 uint32_t gen_guid1_12[3];
3533 uint32_t word109;
3534#define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
3535#define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
3536#define lpfc_cntl_attr_gen_guid13_14_WORD word109
3537#define lpfc_cntl_attr_gen_guid15_SHIFT 16
3538#define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
3539#define lpfc_cntl_attr_gen_guid15_WORD word109
3540#define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
3541#define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
3542#define lpfc_cntl_attr_hba_port_cnt_WORD word109
3543 uint32_t word110;
3544#define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
3545#define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
3546#define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
3547#define lpfc_cntl_attr_multi_func_dev_SHIFT 24
3548#define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
3549#define lpfc_cntl_attr_multi_func_dev_WORD word110
3550 uint32_t word111;
3551#define lpfc_cntl_attr_cache_valid_SHIFT 0
3552#define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
3553#define lpfc_cntl_attr_cache_valid_WORD word111
3554#define lpfc_cntl_attr_hba_status_SHIFT 8
3555#define lpfc_cntl_attr_hba_status_MASK 0x000000ff
3556#define lpfc_cntl_attr_hba_status_WORD word111
3557#define lpfc_cntl_attr_max_domain_SHIFT 16
3558#define lpfc_cntl_attr_max_domain_MASK 0x000000ff
3559#define lpfc_cntl_attr_max_domain_WORD word111
3560#define lpfc_cntl_attr_lnk_numb_SHIFT 24
3561#define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
3562#define lpfc_cntl_attr_lnk_numb_WORD word111
3563#define lpfc_cntl_attr_lnk_type_SHIFT 30
3564#define lpfc_cntl_attr_lnk_type_MASK 0x00000003
3565#define lpfc_cntl_attr_lnk_type_WORD word111
3566 uint32_t fw_post_status;
3567 uint32_t hba_mtu[8];
3568 uint32_t word121;
3569 uint32_t reserved1[3];
3570 uint32_t word125;
3571#define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
3572#define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
3573#define lpfc_cntl_attr_pci_vendor_id_WORD word125
3574#define lpfc_cntl_attr_pci_device_id_SHIFT 16
3575#define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
3576#define lpfc_cntl_attr_pci_device_id_WORD word125
3577 uint32_t word126;
3578#define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
3579#define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
3580#define lpfc_cntl_attr_pci_subvdr_id_WORD word126
3581#define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
3582#define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
3583#define lpfc_cntl_attr_pci_subsys_id_WORD word126
3584 uint32_t word127;
3585#define lpfc_cntl_attr_pci_bus_num_SHIFT 0
3586#define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
3587#define lpfc_cntl_attr_pci_bus_num_WORD word127
3588#define lpfc_cntl_attr_pci_dev_num_SHIFT 8
3589#define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
3590#define lpfc_cntl_attr_pci_dev_num_WORD word127
3591#define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
3592#define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
3593#define lpfc_cntl_attr_pci_fnc_num_WORD word127
3594#define lpfc_cntl_attr_inf_type_SHIFT 24
3595#define lpfc_cntl_attr_inf_type_MASK 0x000000ff
3596#define lpfc_cntl_attr_inf_type_WORD word127
3597 uint32_t unique_id[2];
3598 uint32_t word130;
3599#define lpfc_cntl_attr_num_netfil_SHIFT 0
3600#define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
3601#define lpfc_cntl_attr_num_netfil_WORD word130
3602 uint32_t reserved2[4];
3603};
3604
3605struct lpfc_mbx_get_cntl_attributes {
3606 union lpfc_sli4_cfg_shdr cfg_shdr;
3607 struct lpfc_controller_attribute cntl_attr;
3608};
3609
3610struct lpfc_mbx_get_port_name {
3611 struct mbox_header header;
3612 union {
3613 struct {
3614 uint32_t word4;
3615#define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
3616#define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
3617#define lpfc_mbx_get_port_name_lnk_type_WORD word4
3618 } request;
3619 struct {
3620 uint32_t word4;
3621#define lpfc_mbx_get_port_name_name0_SHIFT 0
3622#define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
3623#define lpfc_mbx_get_port_name_name0_WORD word4
3624#define lpfc_mbx_get_port_name_name1_SHIFT 8
3625#define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
3626#define lpfc_mbx_get_port_name_name1_WORD word4
3627#define lpfc_mbx_get_port_name_name2_SHIFT 16
3628#define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
3629#define lpfc_mbx_get_port_name_name2_WORD word4
3630#define lpfc_mbx_get_port_name_name3_SHIFT 24
3631#define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
3632#define lpfc_mbx_get_port_name_name3_WORD word4
3633#define LPFC_LINK_NUMBER_0 0
3634#define LPFC_LINK_NUMBER_1 1
3635#define LPFC_LINK_NUMBER_2 2
3636#define LPFC_LINK_NUMBER_3 3
3637 } response;
3638 } u;
3639};
3640
James Smartda0436e2009-05-22 14:51:39 -04003641/* Mailbox Completion Queue Error Messages */
James Smartcd1c8302011-10-10 21:33:25 -04003642#define MB_CQE_STATUS_SUCCESS 0x0
James Smartda0436e2009-05-22 14:51:39 -04003643#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
3644#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
3645#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
3646#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
3647#define MB_CQE_STATUS_DMA_FAILED 0x5
3648
Dick Kennedy184fc2b2017-09-29 17:34:42 -07003649#define LPFC_MBX_WR_CONFIG_MAX_BDE 1
James Smart52d52442011-05-24 11:42:45 -04003650struct lpfc_mbx_wr_object {
3651 struct mbox_header header;
3652 union {
3653 struct {
3654 uint32_t word4;
3655#define lpfc_wr_object_eof_SHIFT 31
3656#define lpfc_wr_object_eof_MASK 0x00000001
3657#define lpfc_wr_object_eof_WORD word4
3658#define lpfc_wr_object_write_length_SHIFT 0
3659#define lpfc_wr_object_write_length_MASK 0x00FFFFFF
3660#define lpfc_wr_object_write_length_WORD word4
3661 uint32_t write_offset;
3662 uint32_t object_name[26];
3663 uint32_t bde_count;
3664 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
3665 } request;
3666 struct {
3667 uint32_t actual_write_length;
3668 } response;
3669 } u;
3670};
3671
James Smartda0436e2009-05-22 14:51:39 -04003672/* mailbox queue entry structure */
3673struct lpfc_mqe {
3674 uint32_t word0;
3675#define lpfc_mqe_status_SHIFT 16
3676#define lpfc_mqe_status_MASK 0x0000FFFF
3677#define lpfc_mqe_status_WORD word0
3678#define lpfc_mqe_command_SHIFT 8
3679#define lpfc_mqe_command_MASK 0x000000FF
3680#define lpfc_mqe_command_WORD word0
3681 union {
3682 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
3683 /* sli4 mailbox commands */
3684 struct lpfc_mbx_sli4_config sli4_config;
3685 struct lpfc_mbx_init_vfi init_vfi;
3686 struct lpfc_mbx_reg_vfi reg_vfi;
3687 struct lpfc_mbx_reg_vfi unreg_vfi;
3688 struct lpfc_mbx_init_vpi init_vpi;
3689 struct lpfc_mbx_resume_rpi resume_rpi;
3690 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
3691 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
3692 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05003693 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04003694 struct lpfc_mbx_reg_fcfi reg_fcfi;
James Smart2d7dbc42017-02-12 13:52:35 -08003695 struct lpfc_mbx_reg_fcfi_mrq reg_fcfi_mrq;
James Smartda0436e2009-05-22 14:51:39 -04003696 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
3697 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04003698 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04003699 struct lpfc_mbx_eq_create eq_create;
James Smart173edbb2012-06-12 13:54:50 -04003700 struct lpfc_mbx_modify_eq_delay eq_delay;
James Smartda0436e2009-05-22 14:51:39 -04003701 struct lpfc_mbx_cq_create cq_create;
James Smart2d7dbc42017-02-12 13:52:35 -08003702 struct lpfc_mbx_cq_create_set cq_create_set;
James Smartda0436e2009-05-22 14:51:39 -04003703 struct lpfc_mbx_wq_create wq_create;
3704 struct lpfc_mbx_rq_create rq_create;
James Smart2d7dbc42017-02-12 13:52:35 -08003705 struct lpfc_mbx_rq_create_v2 rq_create_v2;
James Smartda0436e2009-05-22 14:51:39 -04003706 struct lpfc_mbx_mq_destroy mq_destroy;
3707 struct lpfc_mbx_eq_destroy eq_destroy;
3708 struct lpfc_mbx_cq_destroy cq_destroy;
3709 struct lpfc_mbx_wq_destroy wq_destroy;
3710 struct lpfc_mbx_rq_destroy rq_destroy;
James Smart6d368e52011-05-24 11:44:12 -04003711 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
3712 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
3713 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
James Smartda0436e2009-05-22 14:51:39 -04003714 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
3715 struct lpfc_mbx_nembed_cmd nembed_cmd;
3716 struct lpfc_mbx_read_rev read_rev;
3717 struct lpfc_mbx_read_vpi read_vpi;
3718 struct lpfc_mbx_read_config rd_config;
3719 struct lpfc_mbx_request_features req_ftrs;
3720 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart962bc512013-01-03 15:44:00 -05003721 struct lpfc_mbx_query_fw_config query_fw_cfg;
James Smart8b017a32015-05-21 13:55:18 -04003722 struct lpfc_mbx_set_beacon_config beacon_config;
James Smart28baac72010-02-12 14:42:03 -05003723 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05003724 struct lpfc_mbx_pc_sli4_params sli4_params;
3725 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smart7ad20aa2011-05-24 11:44:28 -04003726 struct lpfc_mbx_set_link_diag_state link_diag_state;
3727 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
3728 struct lpfc_mbx_run_link_diag_test link_diag_test;
James Smart912e3ac2011-05-24 11:42:11 -04003729 struct lpfc_mbx_get_func_cfg get_func_cfg;
3730 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
James Smart52d52442011-05-24 11:42:45 -04003731 struct lpfc_mbx_wr_object wr_object;
James Smartcd1c8302011-10-10 21:33:25 -04003732 struct lpfc_mbx_get_port_name get_port_name;
James Smart65791f12016-07-06 12:35:56 -07003733 struct lpfc_mbx_set_feature set_feature;
James Smart86478872015-05-21 13:55:21 -04003734 struct lpfc_mbx_memory_dump_type3 mem_dump_type3;
James Smart61bda8f2016-10-13 15:06:05 -07003735 struct lpfc_mbx_set_host_data set_host_data;
James Smartcd1c8302011-10-10 21:33:25 -04003736 struct lpfc_mbx_nop nop;
James Smartda0436e2009-05-22 14:51:39 -04003737 } un;
3738};
3739
3740struct lpfc_mcqe {
3741 uint32_t word0;
3742#define lpfc_mcqe_status_SHIFT 0
3743#define lpfc_mcqe_status_MASK 0x0000FFFF
3744#define lpfc_mcqe_status_WORD word0
3745#define lpfc_mcqe_ext_status_SHIFT 16
James Smart8b017a32015-05-21 13:55:18 -04003746#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
3747#define lpfc_mcqe_ext_status_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04003748 uint32_t mcqe_tag0;
3749 uint32_t mcqe_tag1;
3750 uint32_t trailer;
3751#define lpfc_trailer_valid_SHIFT 31
3752#define lpfc_trailer_valid_MASK 0x00000001
3753#define lpfc_trailer_valid_WORD trailer
3754#define lpfc_trailer_async_SHIFT 30
3755#define lpfc_trailer_async_MASK 0x00000001
3756#define lpfc_trailer_async_WORD trailer
3757#define lpfc_trailer_hpi_SHIFT 29
3758#define lpfc_trailer_hpi_MASK 0x00000001
3759#define lpfc_trailer_hpi_WORD trailer
3760#define lpfc_trailer_completed_SHIFT 28
3761#define lpfc_trailer_completed_MASK 0x00000001
3762#define lpfc_trailer_completed_WORD trailer
3763#define lpfc_trailer_consumed_SHIFT 27
3764#define lpfc_trailer_consumed_MASK 0x00000001
3765#define lpfc_trailer_consumed_WORD trailer
3766#define lpfc_trailer_type_SHIFT 16
3767#define lpfc_trailer_type_MASK 0x000000FF
3768#define lpfc_trailer_type_WORD trailer
3769#define lpfc_trailer_code_SHIFT 8
3770#define lpfc_trailer_code_MASK 0x000000FF
3771#define lpfc_trailer_code_WORD trailer
3772#define LPFC_TRAILER_CODE_LINK 0x1
3773#define LPFC_TRAILER_CODE_FCOE 0x2
3774#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04003775#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05003776#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05003777#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04003778};
3779
3780struct lpfc_acqe_link {
3781 uint32_t word0;
3782#define lpfc_acqe_link_speed_SHIFT 24
3783#define lpfc_acqe_link_speed_MASK 0x000000FF
3784#define lpfc_acqe_link_speed_WORD word0
3785#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
3786#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
3787#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
3788#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
3789#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
James Smart26d830e2015-04-07 15:07:17 -04003790#define LPFC_ASYNC_LINK_SPEED_20GBPS 0x5
3791#define LPFC_ASYNC_LINK_SPEED_25GBPS 0x6
3792#define LPFC_ASYNC_LINK_SPEED_40GBPS 0x7
James Smarta085e872015-12-16 18:12:02 -05003793#define LPFC_ASYNC_LINK_SPEED_100GBPS 0x8
James Smartda0436e2009-05-22 14:51:39 -04003794#define lpfc_acqe_link_duplex_SHIFT 16
3795#define lpfc_acqe_link_duplex_MASK 0x000000FF
3796#define lpfc_acqe_link_duplex_WORD word0
3797#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
3798#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
3799#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
3800#define lpfc_acqe_link_status_SHIFT 8
3801#define lpfc_acqe_link_status_MASK 0x000000FF
3802#define lpfc_acqe_link_status_WORD word0
3803#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
3804#define LPFC_ASYNC_LINK_STATUS_UP 0x1
3805#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
3806#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05003807#define lpfc_acqe_link_type_SHIFT 6
3808#define lpfc_acqe_link_type_MASK 0x00000003
3809#define lpfc_acqe_link_type_WORD word0
3810#define lpfc_acqe_link_number_SHIFT 0
3811#define lpfc_acqe_link_number_MASK 0x0000003F
3812#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04003813 uint32_t word1;
3814#define lpfc_acqe_link_fault_SHIFT 0
3815#define lpfc_acqe_link_fault_MASK 0x000000FF
3816#define lpfc_acqe_link_fault_WORD word1
3817#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
3818#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
3819#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart70f3c072010-12-15 17:57:33 -05003820#define lpfc_acqe_logical_link_speed_SHIFT 16
3821#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
3822#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003823 uint32_t event_tag;
3824 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003825#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
3826#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04003827};
3828
James Smart70f3c072010-12-15 17:57:33 -05003829struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04003830 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04003831 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05003832#define lpfc_acqe_fip_fcf_count_SHIFT 0
3833#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
3834#define lpfc_acqe_fip_fcf_count_WORD word1
3835#define lpfc_acqe_fip_event_type_SHIFT 16
3836#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
3837#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04003838 uint32_t event_tag;
3839 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05003840#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
3841#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
3842#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
3843#define LPFC_FIP_EVENT_TYPE_CVL 0x4
3844#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04003845};
3846
3847struct lpfc_acqe_dcbx {
3848 uint32_t tlv_ttl;
3849 uint32_t reserved;
3850 uint32_t event_tag;
3851 uint32_t trailer;
3852};
3853
James Smartb19a0612010-04-06 14:48:51 -04003854struct lpfc_acqe_grp5 {
3855 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05003856#define lpfc_acqe_grp5_type_SHIFT 6
3857#define lpfc_acqe_grp5_type_MASK 0x00000003
3858#define lpfc_acqe_grp5_type_WORD word0
3859#define lpfc_acqe_grp5_number_SHIFT 0
3860#define lpfc_acqe_grp5_number_MASK 0x0000003F
3861#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04003862 uint32_t word1;
3863#define lpfc_acqe_grp5_llink_spd_SHIFT 16
3864#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
3865#define lpfc_acqe_grp5_llink_spd_WORD word1
3866 uint32_t event_tag;
3867 uint32_t trailer;
3868};
3869
James Smart70f3c072010-12-15 17:57:33 -05003870struct lpfc_acqe_fc_la {
3871 uint32_t word0;
3872#define lpfc_acqe_fc_la_speed_SHIFT 24
3873#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
3874#define lpfc_acqe_fc_la_speed_WORD word0
James Smart26d830e2015-04-07 15:07:17 -04003875#define LPFC_FC_LA_SPEED_UNKNOWN 0x0
James Smart70f3c072010-12-15 17:57:33 -05003876#define LPFC_FC_LA_SPEED_1G 0x1
3877#define LPFC_FC_LA_SPEED_2G 0x2
3878#define LPFC_FC_LA_SPEED_4G 0x4
3879#define LPFC_FC_LA_SPEED_8G 0x8
3880#define LPFC_FC_LA_SPEED_10G 0xA
3881#define LPFC_FC_LA_SPEED_16G 0x10
James Smart86478872015-05-21 13:55:21 -04003882#define LPFC_FC_LA_SPEED_32G 0x20
James Smart70f3c072010-12-15 17:57:33 -05003883#define lpfc_acqe_fc_la_topology_SHIFT 16
3884#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
3885#define lpfc_acqe_fc_la_topology_WORD word0
3886#define LPFC_FC_LA_TOP_UNKOWN 0x0
3887#define LPFC_FC_LA_TOP_P2P 0x1
3888#define LPFC_FC_LA_TOP_FCAL 0x2
3889#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
3890#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
3891#define lpfc_acqe_fc_la_att_type_SHIFT 8
3892#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
3893#define lpfc_acqe_fc_la_att_type_WORD word0
3894#define LPFC_FC_LA_TYPE_LINK_UP 0x1
3895#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
3896#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
James Smart7bdedb32016-07-06 12:36:00 -07003897#define LPFC_FC_LA_TYPE_MDS_LINK_DOWN 0x4
3898#define LPFC_FC_LA_TYPE_MDS_LOOPBACK 0x5
James Smartaeb3c812017-04-21 16:05:02 -07003899#define LPFC_FC_LA_TYPE_UNEXP_WWPN 0x6
James Smart70f3c072010-12-15 17:57:33 -05003900#define lpfc_acqe_fc_la_port_type_SHIFT 6
3901#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
3902#define lpfc_acqe_fc_la_port_type_WORD word0
3903#define LPFC_LINK_TYPE_ETHERNET 0x0
3904#define LPFC_LINK_TYPE_FC 0x1
3905#define lpfc_acqe_fc_la_port_number_SHIFT 0
3906#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
3907#define lpfc_acqe_fc_la_port_number_WORD word0
3908 uint32_t word1;
3909#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
3910#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
3911#define lpfc_acqe_fc_la_llink_spd_WORD word1
3912#define lpfc_acqe_fc_la_fault_SHIFT 0
3913#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
3914#define lpfc_acqe_fc_la_fault_WORD word1
3915#define LPFC_FC_LA_FAULT_NONE 0x0
3916#define LPFC_FC_LA_FAULT_LOCAL 0x1
3917#define LPFC_FC_LA_FAULT_REMOTE 0x2
3918 uint32_t event_tag;
3919 uint32_t trailer;
3920#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
3921#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
3922};
3923
James Smart4b8bae02012-06-12 13:55:07 -04003924struct lpfc_acqe_misconfigured_event {
3925 struct {
3926 uint32_t word0;
James Smart448193b2015-12-16 18:12:05 -05003927#define lpfc_sli_misconfigured_port0_state_SHIFT 0
3928#define lpfc_sli_misconfigured_port0_state_MASK 0x000000FF
3929#define lpfc_sli_misconfigured_port0_state_WORD word0
3930#define lpfc_sli_misconfigured_port1_state_SHIFT 8
3931#define lpfc_sli_misconfigured_port1_state_MASK 0x000000FF
3932#define lpfc_sli_misconfigured_port1_state_WORD word0
3933#define lpfc_sli_misconfigured_port2_state_SHIFT 16
3934#define lpfc_sli_misconfigured_port2_state_MASK 0x000000FF
3935#define lpfc_sli_misconfigured_port2_state_WORD word0
3936#define lpfc_sli_misconfigured_port3_state_SHIFT 24
3937#define lpfc_sli_misconfigured_port3_state_MASK 0x000000FF
3938#define lpfc_sli_misconfigured_port3_state_WORD word0
3939 uint32_t word1;
3940#define lpfc_sli_misconfigured_port0_op_SHIFT 0
3941#define lpfc_sli_misconfigured_port0_op_MASK 0x00000001
3942#define lpfc_sli_misconfigured_port0_op_WORD word1
3943#define lpfc_sli_misconfigured_port0_severity_SHIFT 1
3944#define lpfc_sli_misconfigured_port0_severity_MASK 0x00000003
3945#define lpfc_sli_misconfigured_port0_severity_WORD word1
3946#define lpfc_sli_misconfigured_port1_op_SHIFT 8
3947#define lpfc_sli_misconfigured_port1_op_MASK 0x00000001
3948#define lpfc_sli_misconfigured_port1_op_WORD word1
3949#define lpfc_sli_misconfigured_port1_severity_SHIFT 9
3950#define lpfc_sli_misconfigured_port1_severity_MASK 0x00000003
3951#define lpfc_sli_misconfigured_port1_severity_WORD word1
3952#define lpfc_sli_misconfigured_port2_op_SHIFT 16
3953#define lpfc_sli_misconfigured_port2_op_MASK 0x00000001
3954#define lpfc_sli_misconfigured_port2_op_WORD word1
3955#define lpfc_sli_misconfigured_port2_severity_SHIFT 17
3956#define lpfc_sli_misconfigured_port2_severity_MASK 0x00000003
3957#define lpfc_sli_misconfigured_port2_severity_WORD word1
3958#define lpfc_sli_misconfigured_port3_op_SHIFT 24
3959#define lpfc_sli_misconfigured_port3_op_MASK 0x00000001
3960#define lpfc_sli_misconfigured_port3_op_WORD word1
3961#define lpfc_sli_misconfigured_port3_severity_SHIFT 25
3962#define lpfc_sli_misconfigured_port3_severity_MASK 0x00000003
3963#define lpfc_sli_misconfigured_port3_severity_WORD word1
James Smart4b8bae02012-06-12 13:55:07 -04003964 } theEvent;
3965#define LPFC_SLI_EVENT_STATUS_VALID 0x00
3966#define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
3967#define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
3968#define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
James Smart448193b2015-12-16 18:12:05 -05003969#define LPFC_SLI_EVENT_STATUS_UNQUALIFIED 0x04
3970#define LPFC_SLI_EVENT_STATUS_UNCERTIFIED 0x05
James Smart4b8bae02012-06-12 13:55:07 -04003971};
3972
James Smart70f3c072010-12-15 17:57:33 -05003973struct lpfc_acqe_sli {
3974 uint32_t event_data1;
3975 uint32_t event_data2;
3976 uint32_t reserved;
3977 uint32_t trailer;
3978#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
3979#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
3980#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
3981#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
3982#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
James Smart4b8bae02012-06-12 13:55:07 -04003983#define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
James Smart946727d2015-04-07 15:07:09 -04003984#define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT 0xA
James Smart70f3c072010-12-15 17:57:33 -05003985};
3986
James Smartda0436e2009-05-22 14:51:39 -04003987/*
3988 * Define the bootstrap mailbox (bmbx) region used to communicate
3989 * mailbox command between the host and port. The mailbox consists
3990 * of a payload area of 256 bytes and a completion queue of length
3991 * 16 bytes.
3992 */
3993struct lpfc_bmbx_create {
3994 struct lpfc_mqe mqe;
3995 struct lpfc_mcqe mcqe;
3996};
3997
3998#define SGL_ALIGN_SZ 64
3999#define SGL_PAGE_SIZE 4096
4000/* align SGL addr on a size boundary - adjust address up */
James Smart6d368e52011-05-24 11:44:12 -04004001#define NO_XRI 0xffff
James Smart5ffc2662009-11-18 15:39:44 -05004002
James Smartda0436e2009-05-22 14:51:39 -04004003struct wqe_common {
4004 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04004005#define wqe_xri_tag_SHIFT 0
4006#define wqe_xri_tag_MASK 0x0000FFFF
4007#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04004008#define wqe_ctxt_tag_SHIFT 16
4009#define wqe_ctxt_tag_MASK 0x0000FFFF
4010#define wqe_ctxt_tag_WORD word6
4011 uint32_t word7;
James Smartf9bb2da2011-10-10 21:34:11 -04004012#define wqe_dif_SHIFT 0
4013#define wqe_dif_MASK 0x00000003
4014#define wqe_dif_WORD word7
James Smart8012cc32012-10-31 14:44:49 -04004015#define LPFC_WQE_DIF_PASSTHRU 1
4016#define LPFC_WQE_DIF_STRIP 2
4017#define LPFC_WQE_DIF_INSERT 3
James Smartda0436e2009-05-22 14:51:39 -04004018#define wqe_ct_SHIFT 2
4019#define wqe_ct_MASK 0x00000003
4020#define wqe_ct_WORD word7
4021#define wqe_status_SHIFT 4
4022#define wqe_status_MASK 0x0000000f
4023#define wqe_status_WORD word7
4024#define wqe_cmnd_SHIFT 8
4025#define wqe_cmnd_MASK 0x000000ff
4026#define wqe_cmnd_WORD word7
4027#define wqe_class_SHIFT 16
4028#define wqe_class_MASK 0x00000007
4029#define wqe_class_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04004030#define wqe_ar_SHIFT 19
4031#define wqe_ar_MASK 0x00000001
4032#define wqe_ar_WORD word7
4033#define wqe_ag_SHIFT wqe_ar_SHIFT
4034#define wqe_ag_MASK wqe_ar_MASK
4035#define wqe_ag_WORD wqe_ar_WORD
James Smartda0436e2009-05-22 14:51:39 -04004036#define wqe_pu_SHIFT 20
4037#define wqe_pu_MASK 0x00000003
4038#define wqe_pu_WORD word7
4039#define wqe_erp_SHIFT 22
4040#define wqe_erp_MASK 0x00000001
4041#define wqe_erp_WORD word7
James Smartf9bb2da2011-10-10 21:34:11 -04004042#define wqe_conf_SHIFT wqe_erp_SHIFT
4043#define wqe_conf_MASK wqe_erp_MASK
4044#define wqe_conf_WORD wqe_erp_WORD
James Smartda0436e2009-05-22 14:51:39 -04004045#define wqe_lnk_SHIFT 23
4046#define wqe_lnk_MASK 0x00000001
4047#define wqe_lnk_WORD word7
4048#define wqe_tmo_SHIFT 24
4049#define wqe_tmo_MASK 0x000000ff
4050#define wqe_tmo_WORD word7
4051 uint32_t abort_tag; /* word 8 in WQE */
4052 uint32_t word9;
4053#define wqe_reqtag_SHIFT 0
4054#define wqe_reqtag_MASK 0x0000FFFF
4055#define wqe_reqtag_WORD word9
James Smartc31098c2011-04-16 11:03:33 -04004056#define wqe_temp_rpi_SHIFT 16
4057#define wqe_temp_rpi_MASK 0x0000FFFF
4058#define wqe_temp_rpi_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04004059#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04004060#define wqe_rcvoxid_MASK 0x0000FFFF
4061#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04004062 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04004063#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05004064#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04004065#define wqe_ebde_cnt_WORD word10
James Smart895427b2017-02-12 13:52:30 -08004066#define wqe_nvme_SHIFT 4
4067#define wqe_nvme_MASK 0x00000001
4068#define wqe_nvme_WORD word10
James Smart1ba981f2014-02-20 09:56:45 -05004069#define wqe_oas_SHIFT 6
4070#define wqe_oas_MASK 0x00000001
4071#define wqe_oas_WORD word10
James Smartf0d9bcc2010-10-22 11:07:09 -04004072#define wqe_lenloc_SHIFT 7
4073#define wqe_lenloc_MASK 0x00000003
4074#define wqe_lenloc_WORD word10
4075#define LPFC_WQE_LENLOC_NONE 0
4076#define LPFC_WQE_LENLOC_WORD3 1
4077#define LPFC_WQE_LENLOC_WORD12 2
4078#define LPFC_WQE_LENLOC_WORD4 3
4079#define wqe_qosd_SHIFT 9
4080#define wqe_qosd_MASK 0x00000001
4081#define wqe_qosd_WORD word10
4082#define wqe_xbl_SHIFT 11
4083#define wqe_xbl_MASK 0x00000001
4084#define wqe_xbl_WORD word10
4085#define wqe_iod_SHIFT 13
4086#define wqe_iod_MASK 0x00000001
4087#define wqe_iod_WORD word10
4088#define LPFC_WQE_IOD_WRITE 0
4089#define LPFC_WQE_IOD_READ 1
4090#define wqe_dbde_SHIFT 14
4091#define wqe_dbde_MASK 0x00000001
4092#define wqe_dbde_WORD word10
4093#define wqe_wqes_SHIFT 15
4094#define wqe_wqes_MASK 0x00000001
4095#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05004096/* Note that this field overlaps above fields */
4097#define wqe_wqid_SHIFT 1
James Smart9589b0622011-04-16 11:03:17 -04004098#define wqe_wqid_MASK 0x00007fff
James Smartfedd3b72011-02-16 12:39:24 -05004099#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004100#define wqe_pri_SHIFT 16
4101#define wqe_pri_MASK 0x00000007
4102#define wqe_pri_WORD word10
4103#define wqe_pv_SHIFT 19
4104#define wqe_pv_MASK 0x00000001
4105#define wqe_pv_WORD word10
4106#define wqe_xc_SHIFT 21
4107#define wqe_xc_MASK 0x00000001
4108#define wqe_xc_WORD word10
James Smartf9bb2da2011-10-10 21:34:11 -04004109#define wqe_sr_SHIFT 22
4110#define wqe_sr_MASK 0x00000001
4111#define wqe_sr_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004112#define wqe_ccpe_SHIFT 23
4113#define wqe_ccpe_MASK 0x00000001
4114#define wqe_ccpe_WORD word10
4115#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04004116#define wqe_ccp_MASK 0x000000ff
4117#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04004118 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04004119#define wqe_cmd_type_SHIFT 0
4120#define wqe_cmd_type_MASK 0x0000000f
4121#define wqe_cmd_type_WORD word11
4122#define wqe_els_id_SHIFT 4
4123#define wqe_els_id_MASK 0x00000003
4124#define wqe_els_id_WORD word11
4125#define LPFC_ELS_ID_FLOGI 3
4126#define LPFC_ELS_ID_FDISC 2
4127#define LPFC_ELS_ID_LOGO 1
4128#define LPFC_ELS_ID_DEFAULT 0
James Smartf358dd02017-02-12 13:52:34 -08004129#define wqe_irsp_SHIFT 4
4130#define wqe_irsp_MASK 0x00000001
4131#define wqe_irsp_WORD word11
4132#define wqe_sup_SHIFT 6
4133#define wqe_sup_MASK 0x00000001
4134#define wqe_sup_WORD word11
James Smartf0d9bcc2010-10-22 11:07:09 -04004135#define wqe_wqec_SHIFT 7
4136#define wqe_wqec_MASK 0x00000001
4137#define wqe_wqec_WORD word11
James Smartf358dd02017-02-12 13:52:34 -08004138#define wqe_irsplen_SHIFT 8
4139#define wqe_irsplen_MASK 0x0000000f
4140#define wqe_irsplen_WORD word11
James Smartf0d9bcc2010-10-22 11:07:09 -04004141#define wqe_cqid_SHIFT 16
4142#define wqe_cqid_MASK 0x0000ffff
4143#define wqe_cqid_WORD word11
4144#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04004145};
4146
4147struct wqe_did {
4148 uint32_t word5;
4149#define wqe_els_did_SHIFT 0
4150#define wqe_els_did_MASK 0x00FFFFFF
4151#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04004152#define wqe_xmit_bls_pt_SHIFT 28
4153#define wqe_xmit_bls_pt_MASK 0x00000003
4154#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04004155#define wqe_xmit_bls_ar_SHIFT 30
4156#define wqe_xmit_bls_ar_MASK 0x00000001
4157#define wqe_xmit_bls_ar_WORD word5
4158#define wqe_xmit_bls_xo_SHIFT 31
4159#define wqe_xmit_bls_xo_MASK 0x00000001
4160#define wqe_xmit_bls_xo_WORD word5
4161};
4162
James Smartf0d9bcc2010-10-22 11:07:09 -04004163struct lpfc_wqe_generic{
4164 struct ulp_bde64 bde;
4165 uint32_t word3;
4166 uint32_t word4;
4167 uint32_t word5;
4168 struct wqe_common wqe_com;
4169 uint32_t payload[4];
4170};
4171
James Smartda0436e2009-05-22 14:51:39 -04004172struct els_request64_wqe {
4173 struct ulp_bde64 bde;
4174 uint32_t payload_len;
4175 uint32_t word4;
4176#define els_req64_sid_SHIFT 0
4177#define els_req64_sid_MASK 0x00FFFFFF
4178#define els_req64_sid_WORD word4
4179#define els_req64_sp_SHIFT 24
4180#define els_req64_sp_MASK 0x00000001
4181#define els_req64_sp_WORD word4
4182#define els_req64_vf_SHIFT 25
4183#define els_req64_vf_MASK 0x00000001
4184#define els_req64_vf_WORD word4
4185 struct wqe_did wqe_dest;
4186 struct wqe_common wqe_com; /* words 6-11 */
4187 uint32_t word12;
4188#define els_req64_vfid_SHIFT 1
4189#define els_req64_vfid_MASK 0x00000FFF
4190#define els_req64_vfid_WORD word12
4191#define els_req64_pri_SHIFT 13
4192#define els_req64_pri_MASK 0x00000007
4193#define els_req64_pri_WORD word12
4194 uint32_t word13;
4195#define els_req64_hopcnt_SHIFT 24
4196#define els_req64_hopcnt_MASK 0x000000ff
4197#define els_req64_hopcnt_WORD word13
James Smartaf227412013-10-10 12:23:10 -04004198 uint32_t word14;
4199 uint32_t max_response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004200};
4201
4202struct xmit_els_rsp64_wqe {
4203 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004204 uint32_t response_payload_len;
James Smart939723a2012-05-09 21:19:03 -04004205 uint32_t word4;
4206#define els_rsp64_sid_SHIFT 0
4207#define els_rsp64_sid_MASK 0x00FFFFFF
4208#define els_rsp64_sid_WORD word4
4209#define els_rsp64_sp_SHIFT 24
4210#define els_rsp64_sp_MASK 0x00000001
4211#define els_rsp64_sp_WORD word4
James Smartf0d9bcc2010-10-22 11:07:09 -04004212 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04004213 struct wqe_common wqe_com; /* words 6-11 */
James Smartc31098c2011-04-16 11:03:33 -04004214 uint32_t word12;
4215#define wqe_rsp_temp_rpi_SHIFT 0
4216#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
4217#define wqe_rsp_temp_rpi_WORD word12
4218 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04004219};
4220
4221struct xmit_bls_rsp64_wqe {
4222 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04004223/* Payload0 for BA_ACC */
4224#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
4225#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
4226#define xmit_bls_rsp64_acc_seq_id_WORD payload0
4227#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
4228#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
4229#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
4230/* Payload0 for BA_RJT */
4231#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
4232#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
4233#define xmit_bls_rsp64_rjt_vspec_WORD payload0
4234#define xmit_bls_rsp64_rjt_expc_SHIFT 8
4235#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
4236#define xmit_bls_rsp64_rjt_expc_WORD payload0
4237#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
4238#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
4239#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04004240 uint32_t word1;
4241#define xmit_bls_rsp64_rxid_SHIFT 0
4242#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
4243#define xmit_bls_rsp64_rxid_WORD word1
4244#define xmit_bls_rsp64_oxid_SHIFT 16
4245#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
4246#define xmit_bls_rsp64_oxid_WORD word1
4247 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04004248#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04004249#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
4250#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04004251#define xmit_bls_rsp64_seqcntlo_SHIFT 16
4252#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
4253#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04004254 uint32_t rsrvd3;
4255 uint32_t rsrvd4;
4256 struct wqe_did wqe_dest;
4257 struct wqe_common wqe_com; /* words 6-11 */
James Smart6b5151f2012-01-18 16:24:06 -05004258 uint32_t word12;
4259#define xmit_bls_rsp64_temprpi_SHIFT 0
4260#define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
4261#define xmit_bls_rsp64_temprpi_WORD word12
4262 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04004263};
James Smart6669f9b2009-10-02 15:16:45 -04004264
James Smartda0436e2009-05-22 14:51:39 -04004265struct wqe_rctl_dfctl {
4266 uint32_t word5;
4267#define wqe_si_SHIFT 2
4268#define wqe_si_MASK 0x000000001
4269#define wqe_si_WORD word5
4270#define wqe_la_SHIFT 3
4271#define wqe_la_MASK 0x000000001
4272#define wqe_la_WORD word5
James Smart1b511972011-12-13 13:23:09 -05004273#define wqe_xo_SHIFT 6
4274#define wqe_xo_MASK 0x000000001
4275#define wqe_xo_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04004276#define wqe_ls_SHIFT 7
4277#define wqe_ls_MASK 0x000000001
4278#define wqe_ls_WORD word5
4279#define wqe_dfctl_SHIFT 8
4280#define wqe_dfctl_MASK 0x0000000ff
4281#define wqe_dfctl_WORD word5
4282#define wqe_type_SHIFT 16
4283#define wqe_type_MASK 0x0000000ff
4284#define wqe_type_WORD word5
4285#define wqe_rctl_SHIFT 24
4286#define wqe_rctl_MASK 0x0000000ff
4287#define wqe_rctl_WORD word5
4288};
4289
4290struct xmit_seq64_wqe {
4291 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004292 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04004293 uint32_t relative_offset;
4294 struct wqe_rctl_dfctl wge_ctl;
4295 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04004296 uint32_t xmit_len;
4297 uint32_t rsvd_12_15[3];
4298};
4299struct xmit_bcast64_wqe {
4300 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004301 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004302 uint32_t rsvd4;
4303 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4304 struct wqe_common wqe_com; /* words 6-11 */
4305 uint32_t rsvd_12_15[4];
4306};
4307
4308struct gen_req64_wqe {
4309 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04004310 uint32_t request_payload_len;
4311 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04004312 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
4313 struct wqe_common wqe_com; /* words 6-11 */
James Smartaf227412013-10-10 12:23:10 -04004314 uint32_t rsvd_12_14[3];
4315 uint32_t max_response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04004316};
4317
James Smarta0f2d3e2017-02-12 13:52:31 -08004318/* Define NVME PRLI request to fabric. NVME is a
4319 * fabric-only protocol.
4320 * Updated to red-lined v1.08 on Sept 16, 2016
4321 */
4322struct lpfc_nvme_prli {
4323 uint32_t word1;
4324 /* The Response Code is defined in the FCP PRLI lpfc_hw.h */
4325#define prli_acc_rsp_code_SHIFT 8
4326#define prli_acc_rsp_code_MASK 0x0000000f
4327#define prli_acc_rsp_code_WORD word1
4328#define prli_estabImagePair_SHIFT 13
4329#define prli_estabImagePair_MASK 0x00000001
4330#define prli_estabImagePair_WORD word1
4331#define prli_type_code_ext_SHIFT 16
4332#define prli_type_code_ext_MASK 0x000000ff
4333#define prli_type_code_ext_WORD word1
4334#define prli_type_code_SHIFT 24
4335#define prli_type_code_MASK 0x000000ff
4336#define prli_type_code_WORD word1
4337 uint32_t word_rsvd2;
4338 uint32_t word_rsvd3;
4339 uint32_t word4;
4340#define prli_fba_SHIFT 0
4341#define prli_fba_MASK 0x00000001
4342#define prli_fba_WORD word4
4343#define prli_disc_SHIFT 3
4344#define prli_disc_MASK 0x00000001
4345#define prli_disc_WORD word4
4346#define prli_tgt_SHIFT 4
4347#define prli_tgt_MASK 0x00000001
4348#define prli_tgt_WORD word4
4349#define prli_init_SHIFT 5
4350#define prli_init_MASK 0x00000001
4351#define prli_init_WORD word4
James Smarta5ff0682018-01-30 15:58:56 -08004352#define prli_conf_SHIFT 7
4353#define prli_conf_MASK 0x00000001
4354#define prli_conf_WORD word4
James Smarta0f2d3e2017-02-12 13:52:31 -08004355 uint32_t word5;
4356#define prli_fb_sz_SHIFT 0
4357#define prli_fb_sz_MASK 0x0000ffff
4358#define prli_fb_sz_WORD word5
James Smart2d7dbc42017-02-12 13:52:35 -08004359#define LPFC_NVMET_FB_SZ_MAX 65536 /* Driver target mode only. */
James Smarta0f2d3e2017-02-12 13:52:31 -08004360};
4361
James Smartda0436e2009-05-22 14:51:39 -04004362struct create_xri_wqe {
4363 uint32_t rsrvd[5]; /* words 0-4 */
4364 struct wqe_did wqe_dest; /* word 5 */
4365 struct wqe_common wqe_com; /* words 6-11 */
4366 uint32_t rsvd_12_15[4]; /* word 12-15 */
4367};
4368
4369#define T_REQUEST_TAG 3
4370#define T_XRI_TAG 1
4371
4372struct abort_cmd_wqe {
4373 uint32_t rsrvd[3];
4374 uint32_t word3;
4375#define abort_cmd_ia_SHIFT 0
4376#define abort_cmd_ia_MASK 0x000000001
4377#define abort_cmd_ia_WORD word3
4378#define abort_cmd_criteria_SHIFT 8
4379#define abort_cmd_criteria_MASK 0x0000000ff
4380#define abort_cmd_criteria_WORD word3
4381 uint32_t rsrvd4;
4382 uint32_t rsrvd5;
4383 struct wqe_common wqe_com; /* words 6-11 */
4384 uint32_t rsvd_12_15[4]; /* word 12-15 */
4385};
4386
4387struct fcp_iwrite64_wqe {
4388 struct ulp_bde64 bde;
James Smart0ba4b212013-10-10 12:22:38 -04004389 uint32_t word3;
4390#define cmd_buff_len_SHIFT 16
4391#define cmd_buff_len_MASK 0x00000ffff
4392#define cmd_buff_len_WORD word3
4393#define payload_offset_len_SHIFT 0
4394#define payload_offset_len_MASK 0x0000ffff
4395#define payload_offset_len_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04004396 uint32_t total_xfer_len;
4397 uint32_t initial_xfer_len;
4398 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05004399 uint32_t rsrvd12;
4400 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04004401};
4402
4403struct fcp_iread64_wqe {
4404 struct ulp_bde64 bde;
James Smart0ba4b212013-10-10 12:22:38 -04004405 uint32_t word3;
4406#define cmd_buff_len_SHIFT 16
4407#define cmd_buff_len_MASK 0x00000ffff
4408#define cmd_buff_len_WORD word3
4409#define payload_offset_len_SHIFT 0
4410#define payload_offset_len_MASK 0x0000ffff
4411#define payload_offset_len_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04004412 uint32_t total_xfer_len; /* word 4 */
4413 uint32_t rsrvd5; /* word 5 */
4414 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05004415 uint32_t rsrvd12;
4416 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04004417};
4418
4419struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04004420 struct ulp_bde64 bde; /* words 0-2 */
James Smart0ba4b212013-10-10 12:22:38 -04004421 uint32_t word3;
4422#define cmd_buff_len_SHIFT 16
4423#define cmd_buff_len_MASK 0x00000ffff
4424#define cmd_buff_len_WORD word3
4425#define payload_offset_len_SHIFT 0
4426#define payload_offset_len_MASK 0x0000ffff
4427#define payload_offset_len_WORD word3
James Smartf0d9bcc2010-10-22 11:07:09 -04004428 uint32_t rsrvd4; /* word 4 */
4429 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04004430 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04004431 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04004432};
4433
James Smartf358dd02017-02-12 13:52:34 -08004434struct fcp_trsp64_wqe {
4435 struct ulp_bde64 bde;
4436 uint32_t response_len;
4437 uint32_t rsvd_4_5[2];
4438 struct wqe_common wqe_com; /* words 6-11 */
4439 uint32_t rsvd_12_15[4]; /* word 12-15 */
4440};
4441
4442struct fcp_tsend64_wqe {
4443 struct ulp_bde64 bde;
4444 uint32_t payload_offset_len;
4445 uint32_t relative_offset;
4446 uint32_t reserved;
4447 struct wqe_common wqe_com; /* words 6-11 */
4448 uint32_t fcp_data_len; /* word 12 */
4449 uint32_t rsvd_13_15[3]; /* word 13-15 */
4450};
4451
4452struct fcp_treceive64_wqe {
4453 struct ulp_bde64 bde;
4454 uint32_t payload_offset_len;
4455 uint32_t relative_offset;
4456 uint32_t reserved;
4457 struct wqe_common wqe_com; /* words 6-11 */
4458 uint32_t fcp_data_len; /* word 12 */
4459 uint32_t rsvd_13_15[3]; /* word 13-15 */
4460};
4461#define TXRDY_PAYLOAD_LEN 12
4462
James Smartae9e28f2017-05-15 15:20:51 -07004463#define CMD_SEND_FRAME 0xE1
4464
4465struct send_frame_wqe {
4466 struct ulp_bde64 bde; /* words 0-2 */
4467 uint32_t frame_len; /* word 3 */
4468 uint32_t fc_hdr_wd0; /* word 4 */
4469 uint32_t fc_hdr_wd1; /* word 5 */
4470 struct wqe_common wqe_com; /* words 6-11 */
4471 uint32_t fc_hdr_wd2; /* word 12 */
4472 uint32_t fc_hdr_wd3; /* word 13 */
4473 uint32_t fc_hdr_wd4; /* word 14 */
4474 uint32_t fc_hdr_wd5; /* word 15 */
4475};
James Smartda0436e2009-05-22 14:51:39 -04004476
4477union lpfc_wqe {
4478 uint32_t words[16];
4479 struct lpfc_wqe_generic generic;
4480 struct fcp_icmnd64_wqe fcp_icmd;
4481 struct fcp_iread64_wqe fcp_iread;
4482 struct fcp_iwrite64_wqe fcp_iwrite;
4483 struct abort_cmd_wqe abort_cmd;
4484 struct create_xri_wqe create_xri;
4485 struct xmit_bcast64_wqe xmit_bcast64;
4486 struct xmit_seq64_wqe xmit_sequence;
4487 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
4488 struct xmit_els_rsp64_wqe xmit_els_rsp;
4489 struct els_request64_wqe els_req;
4490 struct gen_req64_wqe gen_req;
James Smartf358dd02017-02-12 13:52:34 -08004491 struct fcp_trsp64_wqe fcp_trsp;
4492 struct fcp_tsend64_wqe fcp_tsend;
4493 struct fcp_treceive64_wqe fcp_treceive;
James Smartae9e28f2017-05-15 15:20:51 -07004494 struct send_frame_wqe send_frame;
James Smartda0436e2009-05-22 14:51:39 -04004495};
4496
James Smart0c651872013-07-15 18:33:23 -04004497union lpfc_wqe128 {
4498 uint32_t words[32];
4499 struct lpfc_wqe_generic generic;
James Smartb5c53952016-03-31 14:12:30 -07004500 struct fcp_icmnd64_wqe fcp_icmd;
4501 struct fcp_iread64_wqe fcp_iread;
4502 struct fcp_iwrite64_wqe fcp_iwrite;
James Smartf358dd02017-02-12 13:52:34 -08004503 struct fcp_trsp64_wqe fcp_trsp;
4504 struct fcp_tsend64_wqe fcp_tsend;
4505 struct fcp_treceive64_wqe fcp_treceive;
James Smart0c651872013-07-15 18:33:23 -04004506 struct xmit_seq64_wqe xmit_sequence;
4507 struct gen_req64_wqe gen_req;
4508};
4509
James Smart6b6ef5d2016-10-13 15:06:17 -07004510#define LPFC_GROUP_OJECT_MAGIC_G5 0xfeaa0001
4511#define LPFC_GROUP_OJECT_MAGIC_G6 0xfeaa0003
James Smart52d52442011-05-24 11:42:45 -04004512#define LPFC_FILE_TYPE_GROUP 0xf7
4513#define LPFC_FILE_ID_GROUP 0xa2
4514struct lpfc_grp_hdr {
4515 uint32_t size;
4516 uint32_t magic_number;
4517 uint32_t word2;
4518#define lpfc_grp_hdr_file_type_SHIFT 24
4519#define lpfc_grp_hdr_file_type_MASK 0x000000FF
4520#define lpfc_grp_hdr_file_type_WORD word2
4521#define lpfc_grp_hdr_id_SHIFT 16
4522#define lpfc_grp_hdr_id_MASK 0x000000FF
4523#define lpfc_grp_hdr_id_WORD word2
4524 uint8_t rev_name[128];
James Smart88a2cfb2011-07-22 18:36:33 -04004525 uint8_t date[12];
4526 uint8_t revision[32];
James Smart52d52442011-05-24 11:42:45 -04004527};
4528
James Smart895427b2017-02-12 13:52:30 -08004529/* Defines for WQE command type */
4530#define FCP_COMMAND 0x0
4531#define NVME_READ_CMD 0x0
4532#define FCP_COMMAND_DATA_OUT 0x1
4533#define NVME_WRITE_CMD 0x1
4534#define FCP_COMMAND_TRECEIVE 0x2
4535#define FCP_COMMAND_TRSP 0x3
4536#define FCP_COMMAND_TSEND 0x7
4537#define OTHER_COMMAND 0x8
4538#define ELS_COMMAND_NON_FIP 0xC
4539#define ELS_COMMAND_FIP 0xD
4540
4541#define LPFC_NVME_EMBED_CMD 0x0
4542#define LPFC_NVME_EMBED_WRITE 0x1
4543#define LPFC_NVME_EMBED_READ 0x2
4544
4545/* WQE Commands */
4546#define CMD_ABORT_XRI_WQE 0x0F
4547#define CMD_XMIT_SEQUENCE64_WQE 0x82
4548#define CMD_XMIT_BCAST64_WQE 0x84
4549#define CMD_ELS_REQUEST64_WQE 0x8A
4550#define CMD_XMIT_ELS_RSP64_WQE 0x95
4551#define CMD_XMIT_BLS_RSP64_WQE 0x97
4552#define CMD_FCP_IWRITE64_WQE 0x98
4553#define CMD_FCP_IREAD64_WQE 0x9A
4554#define CMD_FCP_ICMND64_WQE 0x9C
4555#define CMD_FCP_TSEND64_WQE 0x9F
4556#define CMD_FCP_TRECEIVE64_WQE 0xA1
4557#define CMD_FCP_TRSP64_WQE 0xA3
4558#define CMD_GEN_REQUEST64_WQE 0xC2
4559
4560#define CMD_WQE_MASK 0xff
4561
James Smartda0436e2009-05-22 14:51:39 -04004562
James Smart52d52442011-05-24 11:42:45 -04004563#define LPFC_FW_DUMP 1
4564#define LPFC_FW_RESET 2
4565#define LPFC_DV_RESET 3