Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 3 | * copy of this software and associated documentation files (the "Software"), |
| 4 | * to deal in the Software without restriction, including without limitation |
| 5 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 6 | * and/or sell copies of the Software, and to permit persons to whom the |
| 7 | * Software is furnished to do so, subject to the following conditions: |
| 8 | * |
| 9 | * The above copyright notice and this permission notice shall be included in |
| 10 | * all copies or substantial portions of the Software. |
| 11 | * |
| 12 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 13 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 15 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 16 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 17 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 18 | * OTHER DEALINGS IN THE SOFTWARE. |
| 19 | * |
| 20 | * Authors: Rafał Miłecki <zajec5@gmail.com> |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 21 | * Alex Deucher <alexdeucher@gmail.com> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 22 | */ |
| 23 | #include "drmP.h" |
| 24 | #include "radeon.h" |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 25 | #include "avivod.h" |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 26 | #ifdef CONFIG_ACPI |
| 27 | #include <linux/acpi.h> |
| 28 | #endif |
| 29 | #include <linux/power_supply.h> |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 30 | #include <linux/hwmon.h> |
| 31 | #include <linux/hwmon-sysfs.h> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 32 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 33 | #define RADEON_IDLE_LOOP_MS 100 |
| 34 | #define RADEON_RECLOCK_DELAY_MS 200 |
Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 35 | #define RADEON_WAIT_VBLANK_TIMEOUT 200 |
Alex Deucher | 2031f77 | 2010-04-22 12:52:11 -0400 | [diff] [blame] | 36 | #define RADEON_WAIT_IDLE_TIMEOUT 200 |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 37 | |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 38 | static const char *radeon_pm_state_type_name[5] = { |
| 39 | "Default", |
| 40 | "Powersave", |
| 41 | "Battery", |
| 42 | "Balanced", |
| 43 | "Performance", |
| 44 | }; |
| 45 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 46 | static void radeon_dynpm_idle_work_handler(struct work_struct *work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 47 | static int radeon_debugfs_pm_init(struct radeon_device *rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 48 | static bool radeon_pm_in_vbl(struct radeon_device *rdev); |
| 49 | static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); |
| 50 | static void radeon_pm_update_profile(struct radeon_device *rdev); |
| 51 | static void radeon_pm_set_clocks(struct radeon_device *rdev); |
| 52 | |
| 53 | #define ACPI_AC_CLASS "ac_adapter" |
| 54 | |
| 55 | #ifdef CONFIG_ACPI |
| 56 | static int radeon_acpi_event(struct notifier_block *nb, |
| 57 | unsigned long val, |
| 58 | void *data) |
| 59 | { |
| 60 | struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb); |
| 61 | struct acpi_bus_event *entry = (struct acpi_bus_event *)data; |
| 62 | |
| 63 | if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) { |
| 64 | if (power_supply_is_system_supplied() > 0) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 65 | DRM_DEBUG_DRIVER("pm: AC\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 66 | else |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 67 | DRM_DEBUG_DRIVER("pm: DC\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 68 | |
| 69 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 70 | if (rdev->pm.profile == PM_PROFILE_AUTO) { |
| 71 | mutex_lock(&rdev->pm.mutex); |
| 72 | radeon_pm_update_profile(rdev); |
| 73 | radeon_pm_set_clocks(rdev); |
| 74 | mutex_unlock(&rdev->pm.mutex); |
| 75 | } |
| 76 | } |
| 77 | } |
| 78 | |
| 79 | return NOTIFY_OK; |
| 80 | } |
| 81 | #endif |
| 82 | |
| 83 | static void radeon_pm_update_profile(struct radeon_device *rdev) |
| 84 | { |
| 85 | switch (rdev->pm.profile) { |
| 86 | case PM_PROFILE_DEFAULT: |
| 87 | rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; |
| 88 | break; |
| 89 | case PM_PROFILE_AUTO: |
| 90 | if (power_supply_is_system_supplied() > 0) { |
| 91 | if (rdev->pm.active_crtc_count > 1) |
| 92 | rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; |
| 93 | else |
| 94 | rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; |
| 95 | } else { |
| 96 | if (rdev->pm.active_crtc_count > 1) |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 97 | rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 98 | else |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 99 | rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 100 | } |
| 101 | break; |
| 102 | case PM_PROFILE_LOW: |
| 103 | if (rdev->pm.active_crtc_count > 1) |
| 104 | rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; |
| 105 | else |
| 106 | rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; |
| 107 | break; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 108 | case PM_PROFILE_MID: |
| 109 | if (rdev->pm.active_crtc_count > 1) |
| 110 | rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; |
| 111 | else |
| 112 | rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; |
| 113 | break; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 114 | case PM_PROFILE_HIGH: |
| 115 | if (rdev->pm.active_crtc_count > 1) |
| 116 | rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; |
| 117 | else |
| 118 | rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; |
| 119 | break; |
| 120 | } |
| 121 | |
| 122 | if (rdev->pm.active_crtc_count == 0) { |
| 123 | rdev->pm.requested_power_state_index = |
| 124 | rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; |
| 125 | rdev->pm.requested_clock_mode_index = |
| 126 | rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; |
| 127 | } else { |
| 128 | rdev->pm.requested_power_state_index = |
| 129 | rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; |
| 130 | rdev->pm.requested_clock_mode_index = |
| 131 | rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; |
| 132 | } |
| 133 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 134 | |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 135 | static void radeon_unmap_vram_bos(struct radeon_device *rdev) |
| 136 | { |
| 137 | struct radeon_bo *bo, *n; |
| 138 | |
| 139 | if (list_empty(&rdev->gem.objects)) |
| 140 | return; |
| 141 | |
| 142 | list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { |
| 143 | if (bo->tbo.mem.mem_type == TTM_PL_VRAM) |
| 144 | ttm_bo_unmap_virtual(&bo->tbo); |
| 145 | } |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 146 | } |
| 147 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 148 | static void radeon_sync_with_vblank(struct radeon_device *rdev) |
| 149 | { |
| 150 | if (rdev->pm.active_crtcs) { |
| 151 | rdev->pm.vblank_sync = false; |
| 152 | wait_event_timeout( |
| 153 | rdev->irq.vblank_queue, rdev->pm.vblank_sync, |
| 154 | msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); |
| 155 | } |
| 156 | } |
| 157 | |
| 158 | static void radeon_set_power_state(struct radeon_device *rdev) |
| 159 | { |
| 160 | u32 sclk, mclk; |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 161 | bool misc_after = false; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 162 | |
| 163 | if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && |
| 164 | (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) |
| 165 | return; |
| 166 | |
| 167 | if (radeon_gui_idle(rdev)) { |
| 168 | sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 169 | clock_info[rdev->pm.requested_clock_mode_index].sclk; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 170 | if (sclk > rdev->pm.default_sclk) |
| 171 | sclk = rdev->pm.default_sclk; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 172 | |
| 173 | mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 174 | clock_info[rdev->pm.requested_clock_mode_index].mclk; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 175 | if (mclk > rdev->pm.default_mclk) |
| 176 | mclk = rdev->pm.default_mclk; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 177 | |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 178 | /* upvolt before raising clocks, downvolt after lowering clocks */ |
| 179 | if (sclk < rdev->pm.current_sclk) |
| 180 | misc_after = true; |
| 181 | |
| 182 | radeon_sync_with_vblank(rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 183 | |
| 184 | if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 185 | if (!radeon_pm_in_vbl(rdev)) |
| 186 | return; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 187 | } |
| 188 | |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 189 | radeon_pm_prepare(rdev); |
| 190 | |
| 191 | if (!misc_after) |
| 192 | /* voltage, pcie lanes, etc.*/ |
| 193 | radeon_pm_misc(rdev); |
| 194 | |
| 195 | /* set engine clock */ |
| 196 | if (sclk != rdev->pm.current_sclk) { |
| 197 | radeon_pm_debug_check_in_vbl(rdev, false); |
| 198 | radeon_set_engine_clock(rdev, sclk); |
| 199 | radeon_pm_debug_check_in_vbl(rdev, true); |
| 200 | rdev->pm.current_sclk = sclk; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 201 | DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 202 | } |
| 203 | |
| 204 | /* set memory clock */ |
| 205 | if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) { |
| 206 | radeon_pm_debug_check_in_vbl(rdev, false); |
| 207 | radeon_set_memory_clock(rdev, mclk); |
| 208 | radeon_pm_debug_check_in_vbl(rdev, true); |
| 209 | rdev->pm.current_mclk = mclk; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 210 | DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 211 | } |
| 212 | |
| 213 | if (misc_after) |
| 214 | /* voltage, pcie lanes, etc.*/ |
| 215 | radeon_pm_misc(rdev); |
| 216 | |
| 217 | radeon_pm_finish(rdev); |
| 218 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 219 | rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; |
| 220 | rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; |
| 221 | } else |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 222 | DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 223 | } |
| 224 | |
| 225 | static void radeon_pm_set_clocks(struct radeon_device *rdev) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 226 | { |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 227 | int i; |
| 228 | |
Alex Deucher | 4e186b2 | 2010-08-13 10:53:35 -0400 | [diff] [blame] | 229 | /* no need to take locks, etc. if nothing's going to change */ |
| 230 | if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && |
| 231 | (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) |
| 232 | return; |
| 233 | |
Matthew Garrett | 612e06c | 2010-04-27 17:16:58 -0400 | [diff] [blame] | 234 | mutex_lock(&rdev->ddev->struct_mutex); |
| 235 | mutex_lock(&rdev->vram_mutex); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 236 | mutex_lock(&rdev->cp.mutex); |
Alex Deucher | 4f3218c | 2010-04-29 16:14:02 -0400 | [diff] [blame] | 237 | |
| 238 | /* gui idle int has issues on older chips it seems */ |
| 239 | if (rdev->family >= CHIP_R600) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 240 | if (rdev->irq.installed) { |
| 241 | /* wait for GPU idle */ |
| 242 | rdev->pm.gui_idle = false; |
| 243 | rdev->irq.gui_idle = true; |
| 244 | radeon_irq_set(rdev); |
| 245 | wait_event_interruptible_timeout( |
| 246 | rdev->irq.idle_queue, rdev->pm.gui_idle, |
| 247 | msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT)); |
| 248 | rdev->irq.gui_idle = false; |
| 249 | radeon_irq_set(rdev); |
| 250 | } |
Matthew Garrett | 01434b4 | 2010-04-30 15:48:23 -0400 | [diff] [blame] | 251 | } else { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 252 | if (rdev->cp.ready) { |
| 253 | struct radeon_fence *fence; |
| 254 | radeon_ring_alloc(rdev, 64); |
| 255 | radeon_fence_create(rdev, &fence); |
| 256 | radeon_fence_emit(rdev, fence); |
| 257 | radeon_ring_commit(rdev); |
| 258 | radeon_fence_wait(fence, false); |
| 259 | radeon_fence_unref(&fence); |
| 260 | } |
Alex Deucher | 4f3218c | 2010-04-29 16:14:02 -0400 | [diff] [blame] | 261 | } |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 262 | radeon_unmap_vram_bos(rdev); |
| 263 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 264 | if (rdev->irq.installed) { |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 265 | for (i = 0; i < rdev->num_crtc; i++) { |
| 266 | if (rdev->pm.active_crtcs & (1 << i)) { |
| 267 | rdev->pm.req_vblank |= (1 << i); |
| 268 | drm_vblank_get(rdev->ddev, i); |
| 269 | } |
| 270 | } |
| 271 | } |
Alex Deucher | 539d241 | 2010-04-29 00:22:43 -0400 | [diff] [blame] | 272 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 273 | radeon_set_power_state(rdev); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 274 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 275 | if (rdev->irq.installed) { |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 276 | for (i = 0; i < rdev->num_crtc; i++) { |
| 277 | if (rdev->pm.req_vblank & (1 << i)) { |
| 278 | rdev->pm.req_vblank &= ~(1 << i); |
| 279 | drm_vblank_put(rdev->ddev, i); |
| 280 | } |
| 281 | } |
| 282 | } |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 283 | |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 284 | /* update display watermarks based on new power state */ |
| 285 | radeon_update_bandwidth_info(rdev); |
| 286 | if (rdev->pm.active_crtc_count) |
| 287 | radeon_bandwidth_update(rdev); |
| 288 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 289 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 290 | |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 291 | mutex_unlock(&rdev->cp.mutex); |
Matthew Garrett | 612e06c | 2010-04-27 17:16:58 -0400 | [diff] [blame] | 292 | mutex_unlock(&rdev->vram_mutex); |
| 293 | mutex_unlock(&rdev->ddev->struct_mutex); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 294 | } |
| 295 | |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 296 | static void radeon_pm_print_states(struct radeon_device *rdev) |
| 297 | { |
| 298 | int i, j; |
| 299 | struct radeon_power_state *power_state; |
| 300 | struct radeon_pm_clock_info *clock_info; |
| 301 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 302 | DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 303 | for (i = 0; i < rdev->pm.num_power_states; i++) { |
| 304 | power_state = &rdev->pm.power_state[i]; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 305 | DRM_DEBUG_DRIVER("State %d: %s\n", i, |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 306 | radeon_pm_state_type_name[power_state->type]); |
| 307 | if (i == rdev->pm.default_power_state_index) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 308 | DRM_DEBUG_DRIVER("\tDefault"); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 309 | if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 310 | DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 311 | if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 312 | DRM_DEBUG_DRIVER("\tSingle display only\n"); |
| 313 | DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 314 | for (j = 0; j < power_state->num_clock_modes; j++) { |
| 315 | clock_info = &(power_state->clock_info[j]); |
| 316 | if (rdev->flags & RADEON_IS_IGP) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 317 | DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n", |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 318 | j, |
| 319 | clock_info->sclk * 10, |
| 320 | clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); |
| 321 | else |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 322 | DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n", |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 323 | j, |
| 324 | clock_info->sclk * 10, |
| 325 | clock_info->mclk * 10, |
| 326 | clock_info->voltage.voltage, |
| 327 | clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); |
| 328 | } |
| 329 | } |
| 330 | } |
| 331 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 332 | static ssize_t radeon_get_pm_profile(struct device *dev, |
| 333 | struct device_attribute *attr, |
| 334 | char *buf) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 335 | { |
| 336 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 337 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 338 | int cp = rdev->pm.profile; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 339 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 340 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 341 | (cp == PM_PROFILE_AUTO) ? "auto" : |
| 342 | (cp == PM_PROFILE_LOW) ? "low" : |
Daniel J Blueman | 12e27be | 2010-07-28 12:25:58 +0100 | [diff] [blame] | 343 | (cp == PM_PROFILE_MID) ? "mid" : |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 344 | (cp == PM_PROFILE_HIGH) ? "high" : "default"); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 345 | } |
| 346 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 347 | static ssize_t radeon_set_pm_profile(struct device *dev, |
| 348 | struct device_attribute *attr, |
| 349 | const char *buf, |
| 350 | size_t count) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 351 | { |
| 352 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 353 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 354 | |
| 355 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 356 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 357 | if (strncmp("default", buf, strlen("default")) == 0) |
| 358 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
| 359 | else if (strncmp("auto", buf, strlen("auto")) == 0) |
| 360 | rdev->pm.profile = PM_PROFILE_AUTO; |
| 361 | else if (strncmp("low", buf, strlen("low")) == 0) |
| 362 | rdev->pm.profile = PM_PROFILE_LOW; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 363 | else if (strncmp("mid", buf, strlen("mid")) == 0) |
| 364 | rdev->pm.profile = PM_PROFILE_MID; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 365 | else if (strncmp("high", buf, strlen("high")) == 0) |
| 366 | rdev->pm.profile = PM_PROFILE_HIGH; |
| 367 | else { |
| 368 | DRM_ERROR("invalid power profile!\n"); |
| 369 | goto fail; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 370 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 371 | radeon_pm_update_profile(rdev); |
| 372 | radeon_pm_set_clocks(rdev); |
| 373 | } |
| 374 | fail: |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 375 | mutex_unlock(&rdev->pm.mutex); |
| 376 | |
| 377 | return count; |
| 378 | } |
| 379 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 380 | static ssize_t radeon_get_pm_method(struct device *dev, |
| 381 | struct device_attribute *attr, |
| 382 | char *buf) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 383 | { |
| 384 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 385 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 386 | int pm = rdev->pm.pm_method; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 387 | |
| 388 | return snprintf(buf, PAGE_SIZE, "%s\n", |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 389 | (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile"); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 390 | } |
| 391 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 392 | static ssize_t radeon_set_pm_method(struct device *dev, |
| 393 | struct device_attribute *attr, |
| 394 | const char *buf, |
| 395 | size_t count) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 396 | { |
| 397 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 398 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 399 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 400 | |
| 401 | if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 402 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 403 | rdev->pm.pm_method = PM_METHOD_DYNPM; |
| 404 | rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; |
| 405 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 406 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 407 | } else if (strncmp("profile", buf, strlen("profile")) == 0) { |
| 408 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 409 | /* disable dynpm */ |
| 410 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 411 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 412 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 413 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 414 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 415 | } else { |
| 416 | DRM_ERROR("invalid power method!\n"); |
| 417 | goto fail; |
| 418 | } |
| 419 | radeon_pm_compute_clocks(rdev); |
| 420 | fail: |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 421 | return count; |
| 422 | } |
| 423 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 424 | static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); |
| 425 | static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 426 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 427 | static ssize_t radeon_hwmon_show_temp(struct device *dev, |
| 428 | struct device_attribute *attr, |
| 429 | char *buf) |
| 430 | { |
| 431 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 432 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | 20d391d | 2011-02-01 16:12:34 -0500 | [diff] [blame^] | 433 | int temp; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 434 | |
| 435 | switch (rdev->pm.int_thermal_type) { |
| 436 | case THERMAL_TYPE_RV6XX: |
| 437 | temp = rv6xx_get_temp(rdev); |
| 438 | break; |
| 439 | case THERMAL_TYPE_RV770: |
| 440 | temp = rv770_get_temp(rdev); |
| 441 | break; |
| 442 | case THERMAL_TYPE_EVERGREEN: |
Alex Deucher | 4fddba1 | 2011-01-06 21:19:22 -0500 | [diff] [blame] | 443 | case THERMAL_TYPE_NI: |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 444 | temp = evergreen_get_temp(rdev); |
| 445 | break; |
Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 446 | case THERMAL_TYPE_SUMO: |
| 447 | temp = sumo_get_temp(rdev); |
| 448 | break; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 449 | default: |
| 450 | temp = 0; |
| 451 | break; |
| 452 | } |
| 453 | |
| 454 | return snprintf(buf, PAGE_SIZE, "%d\n", temp); |
| 455 | } |
| 456 | |
| 457 | static ssize_t radeon_hwmon_show_name(struct device *dev, |
| 458 | struct device_attribute *attr, |
| 459 | char *buf) |
| 460 | { |
| 461 | return sprintf(buf, "radeon\n"); |
| 462 | } |
| 463 | |
| 464 | static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); |
| 465 | static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); |
| 466 | |
| 467 | static struct attribute *hwmon_attributes[] = { |
| 468 | &sensor_dev_attr_temp1_input.dev_attr.attr, |
| 469 | &sensor_dev_attr_name.dev_attr.attr, |
| 470 | NULL |
| 471 | }; |
| 472 | |
| 473 | static const struct attribute_group hwmon_attrgroup = { |
| 474 | .attrs = hwmon_attributes, |
| 475 | }; |
| 476 | |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 477 | static int radeon_hwmon_init(struct radeon_device *rdev) |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 478 | { |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 479 | int err = 0; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 480 | |
| 481 | rdev->pm.int_hwmon_dev = NULL; |
| 482 | |
| 483 | switch (rdev->pm.int_thermal_type) { |
| 484 | case THERMAL_TYPE_RV6XX: |
| 485 | case THERMAL_TYPE_RV770: |
| 486 | case THERMAL_TYPE_EVERGREEN: |
Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 487 | case THERMAL_TYPE_SUMO: |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 488 | rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 489 | if (IS_ERR(rdev->pm.int_hwmon_dev)) { |
| 490 | err = PTR_ERR(rdev->pm.int_hwmon_dev); |
| 491 | dev_err(rdev->dev, |
| 492 | "Unable to register hwmon device: %d\n", err); |
| 493 | break; |
| 494 | } |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 495 | dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); |
| 496 | err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, |
| 497 | &hwmon_attrgroup); |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 498 | if (err) { |
| 499 | dev_err(rdev->dev, |
| 500 | "Unable to create hwmon sysfs file: %d\n", err); |
| 501 | hwmon_device_unregister(rdev->dev); |
| 502 | } |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 503 | break; |
| 504 | default: |
| 505 | break; |
| 506 | } |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 507 | |
| 508 | return err; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 509 | } |
| 510 | |
| 511 | static void radeon_hwmon_fini(struct radeon_device *rdev) |
| 512 | { |
| 513 | if (rdev->pm.int_hwmon_dev) { |
| 514 | sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); |
| 515 | hwmon_device_unregister(rdev->pm.int_hwmon_dev); |
| 516 | } |
| 517 | } |
| 518 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 519 | void radeon_pm_suspend(struct radeon_device *rdev) |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 520 | { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 521 | mutex_lock(&rdev->pm.mutex); |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 522 | if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 523 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) |
| 524 | rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 525 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 526 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 527 | |
| 528 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 529 | } |
| 530 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 531 | void radeon_pm_resume(struct radeon_device *rdev) |
Rafał Miłecki | d0d6cb8 | 2010-03-02 22:06:52 +0100 | [diff] [blame] | 532 | { |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 533 | /* set up the default clocks if the MC ucode is loaded */ |
| 534 | if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { |
| 535 | if (rdev->pm.default_vddc) |
| 536 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc); |
| 537 | if (rdev->pm.default_sclk) |
| 538 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 539 | if (rdev->pm.default_mclk) |
| 540 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 541 | } |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 542 | /* asic init will reset the default power state */ |
| 543 | mutex_lock(&rdev->pm.mutex); |
| 544 | rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; |
| 545 | rdev->pm.current_clock_mode_index = 0; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 546 | rdev->pm.current_sclk = rdev->pm.default_sclk; |
| 547 | rdev->pm.current_mclk = rdev->pm.default_mclk; |
Alex Deucher | 4d60173 | 2010-06-07 18:15:18 -0400 | [diff] [blame] | 548 | rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 549 | if (rdev->pm.pm_method == PM_METHOD_DYNPM |
| 550 | && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { |
| 551 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 552 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 553 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 554 | } |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 555 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 556 | radeon_pm_compute_clocks(rdev); |
Rafał Miłecki | d0d6cb8 | 2010-03-02 22:06:52 +0100 | [diff] [blame] | 557 | } |
| 558 | |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 559 | int radeon_pm_init(struct radeon_device *rdev) |
| 560 | { |
Dave Airlie | 26481fb | 2010-05-18 19:00:14 +1000 | [diff] [blame] | 561 | int ret; |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 562 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 563 | /* default to profile method */ |
| 564 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 565 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 566 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 567 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 568 | rdev->pm.dynpm_can_upclock = true; |
| 569 | rdev->pm.dynpm_can_downclock = true; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 570 | rdev->pm.default_sclk = rdev->clock.default_sclk; |
| 571 | rdev->pm.default_mclk = rdev->clock.default_mclk; |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 572 | rdev->pm.current_sclk = rdev->clock.default_sclk; |
| 573 | rdev->pm.current_mclk = rdev->clock.default_mclk; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 574 | rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 575 | |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 576 | if (rdev->bios) { |
| 577 | if (rdev->is_atom_bios) |
| 578 | radeon_atombios_get_power_modes(rdev); |
| 579 | else |
| 580 | radeon_combios_get_power_modes(rdev); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 581 | radeon_pm_print_states(rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 582 | radeon_pm_init_profile(rdev); |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 583 | /* set up the default clocks if the MC ucode is loaded */ |
| 584 | if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { |
| 585 | if (rdev->pm.default_vddc) |
| 586 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc); |
| 587 | if (rdev->pm.default_sclk) |
| 588 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 589 | if (rdev->pm.default_mclk) |
| 590 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 591 | } |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 592 | } |
| 593 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 594 | /* set up the internal thermal sensor if applicable */ |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 595 | ret = radeon_hwmon_init(rdev); |
| 596 | if (ret) |
| 597 | return ret; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 598 | |
| 599 | INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); |
| 600 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 601 | if (rdev->pm.num_power_states > 1) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 602 | /* where's the best place to put these? */ |
Dave Airlie | 26481fb | 2010-05-18 19:00:14 +1000 | [diff] [blame] | 603 | ret = device_create_file(rdev->dev, &dev_attr_power_profile); |
| 604 | if (ret) |
| 605 | DRM_ERROR("failed to create device file for power profile\n"); |
| 606 | ret = device_create_file(rdev->dev, &dev_attr_power_method); |
| 607 | if (ret) |
| 608 | DRM_ERROR("failed to create device file for power method\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 609 | |
| 610 | #ifdef CONFIG_ACPI |
| 611 | rdev->acpi_nb.notifier_call = radeon_acpi_event; |
| 612 | register_acpi_notifier(&rdev->acpi_nb); |
| 613 | #endif |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 614 | if (radeon_debugfs_pm_init(rdev)) { |
| 615 | DRM_ERROR("Failed to register debugfs file for PM!\n"); |
| 616 | } |
| 617 | |
| 618 | DRM_INFO("radeon: power management initialized\n"); |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 619 | } |
| 620 | |
| 621 | return 0; |
| 622 | } |
| 623 | |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 624 | void radeon_pm_fini(struct radeon_device *rdev) |
| 625 | { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 626 | if (rdev->pm.num_power_states > 1) { |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 627 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 628 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 629 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
| 630 | radeon_pm_update_profile(rdev); |
| 631 | radeon_pm_set_clocks(rdev); |
| 632 | } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 633 | /* reset default clocks */ |
| 634 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 635 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
| 636 | radeon_pm_set_clocks(rdev); |
| 637 | } |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 638 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 639 | |
| 640 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | 58e21df | 2010-03-22 13:31:08 -0400 | [diff] [blame] | 641 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 642 | device_remove_file(rdev->dev, &dev_attr_power_profile); |
| 643 | device_remove_file(rdev->dev, &dev_attr_power_method); |
| 644 | #ifdef CONFIG_ACPI |
| 645 | unregister_acpi_notifier(&rdev->acpi_nb); |
| 646 | #endif |
| 647 | } |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 648 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 649 | radeon_hwmon_fini(rdev); |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 650 | } |
| 651 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 652 | void radeon_pm_compute_clocks(struct radeon_device *rdev) |
| 653 | { |
| 654 | struct drm_device *ddev = rdev->ddev; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 655 | struct drm_crtc *crtc; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 656 | struct radeon_crtc *radeon_crtc; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 657 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 658 | if (rdev->pm.num_power_states < 2) |
| 659 | return; |
| 660 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 661 | mutex_lock(&rdev->pm.mutex); |
| 662 | |
| 663 | rdev->pm.active_crtcs = 0; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 664 | rdev->pm.active_crtc_count = 0; |
| 665 | list_for_each_entry(crtc, |
| 666 | &ddev->mode_config.crtc_list, head) { |
| 667 | radeon_crtc = to_radeon_crtc(crtc); |
| 668 | if (radeon_crtc->enabled) { |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 669 | rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 670 | rdev->pm.active_crtc_count++; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 671 | } |
| 672 | } |
| 673 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 674 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 675 | radeon_pm_update_profile(rdev); |
| 676 | radeon_pm_set_clocks(rdev); |
| 677 | } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
| 678 | if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { |
| 679 | if (rdev->pm.active_crtc_count > 1) { |
| 680 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { |
| 681 | cancel_delayed_work(&rdev->pm.dynpm_idle_work); |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 682 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 683 | rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; |
| 684 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
| 685 | radeon_pm_get_dynpm_state(rdev); |
| 686 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 687 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 688 | DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 689 | } |
| 690 | } else if (rdev->pm.active_crtc_count == 1) { |
| 691 | /* TODO: Increase clocks if needed for current mode */ |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 692 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 693 | if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { |
| 694 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
| 695 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; |
| 696 | radeon_pm_get_dynpm_state(rdev); |
| 697 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 698 | |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 699 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 700 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 701 | } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { |
| 702 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 703 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 704 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 705 | DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 706 | } |
| 707 | } else { /* count == 0 */ |
| 708 | if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { |
| 709 | cancel_delayed_work(&rdev->pm.dynpm_idle_work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 710 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 711 | rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; |
| 712 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; |
| 713 | radeon_pm_get_dynpm_state(rdev); |
| 714 | radeon_pm_set_clocks(rdev); |
| 715 | } |
| 716 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 717 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 718 | } |
Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 719 | |
| 720 | mutex_unlock(&rdev->pm.mutex); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 721 | } |
| 722 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 723 | static bool radeon_pm_in_vbl(struct radeon_device *rdev) |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 724 | { |
Mario Kleiner | 75fa0b0 | 2010-10-05 19:57:37 -0400 | [diff] [blame] | 725 | int crtc, vpos, hpos, vbl_status; |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 726 | bool in_vbl = true; |
| 727 | |
Mario Kleiner | 75fa0b0 | 2010-10-05 19:57:37 -0400 | [diff] [blame] | 728 | /* Iterate over all active crtc's. All crtc's must be in vblank, |
| 729 | * otherwise return in_vbl == false. |
| 730 | */ |
| 731 | for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { |
| 732 | if (rdev->pm.active_crtcs & (1 << crtc)) { |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 733 | vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); |
| 734 | if ((vbl_status & DRM_SCANOUTPOS_VALID) && |
| 735 | !(vbl_status & DRM_SCANOUTPOS_INVBL)) |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 736 | in_vbl = false; |
| 737 | } |
| 738 | } |
Matthew Garrett | f81f202 | 2010-04-28 12:13:06 -0400 | [diff] [blame] | 739 | |
| 740 | return in_vbl; |
| 741 | } |
| 742 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 743 | static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) |
Matthew Garrett | f81f202 | 2010-04-28 12:13:06 -0400 | [diff] [blame] | 744 | { |
| 745 | u32 stat_crtc = 0; |
| 746 | bool in_vbl = radeon_pm_in_vbl(rdev); |
| 747 | |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 748 | if (in_vbl == false) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 749 | DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, |
Alex Deucher | bae6b562 | 2010-04-22 13:38:05 -0400 | [diff] [blame] | 750 | finish ? "exit" : "entry"); |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 751 | return in_vbl; |
| 752 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 753 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 754 | static void radeon_dynpm_idle_work_handler(struct work_struct *work) |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 755 | { |
| 756 | struct radeon_device *rdev; |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 757 | int resched; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 758 | rdev = container_of(work, struct radeon_device, |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 759 | pm.dynpm_idle_work.work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 760 | |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 761 | resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 762 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 763 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 764 | unsigned long irq_flags; |
| 765 | int not_processed = 0; |
| 766 | |
| 767 | read_lock_irqsave(&rdev->fence_drv.lock, irq_flags); |
| 768 | if (!list_empty(&rdev->fence_drv.emited)) { |
| 769 | struct list_head *ptr; |
| 770 | list_for_each(ptr, &rdev->fence_drv.emited) { |
| 771 | /* count up to 3, that's enought info */ |
| 772 | if (++not_processed >= 3) |
| 773 | break; |
| 774 | } |
| 775 | } |
| 776 | read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags); |
| 777 | |
| 778 | if (not_processed >= 3) { /* should upclock */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 779 | if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { |
| 780 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 781 | } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && |
| 782 | rdev->pm.dynpm_can_upclock) { |
| 783 | rdev->pm.dynpm_planned_action = |
| 784 | DYNPM_ACTION_UPCLOCK; |
| 785 | rdev->pm.dynpm_action_timeout = jiffies + |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 786 | msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); |
| 787 | } |
| 788 | } else if (not_processed == 0) { /* should downclock */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 789 | if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { |
| 790 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 791 | } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && |
| 792 | rdev->pm.dynpm_can_downclock) { |
| 793 | rdev->pm.dynpm_planned_action = |
| 794 | DYNPM_ACTION_DOWNCLOCK; |
| 795 | rdev->pm.dynpm_action_timeout = jiffies + |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 796 | msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); |
| 797 | } |
| 798 | } |
| 799 | |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 800 | /* Note, radeon_pm_set_clocks is called with static_switch set |
| 801 | * to false since we want to wait for vbl to avoid flicker. |
| 802 | */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 803 | if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && |
| 804 | jiffies > rdev->pm.dynpm_action_timeout) { |
| 805 | radeon_pm_get_dynpm_state(rdev); |
| 806 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 807 | } |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 808 | |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 809 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 810 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 811 | } |
| 812 | mutex_unlock(&rdev->pm.mutex); |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 813 | ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 814 | } |
| 815 | |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 816 | /* |
| 817 | * Debugfs info |
| 818 | */ |
| 819 | #if defined(CONFIG_DEBUG_FS) |
| 820 | |
| 821 | static int radeon_debugfs_pm_info(struct seq_file *m, void *data) |
| 822 | { |
| 823 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 824 | struct drm_device *dev = node->minor->dev; |
| 825 | struct radeon_device *rdev = dev->dev_private; |
| 826 | |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 827 | seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); |
Rafał Miłecki | 6234077 | 2009-12-15 21:46:58 +0100 | [diff] [blame] | 828 | seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 829 | seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); |
Rafał Miłecki | 6234077 | 2009-12-15 21:46:58 +0100 | [diff] [blame] | 830 | if (rdev->asic->get_memory_clock) |
| 831 | seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); |
Rafał Miłecki | 0fcbe94 | 2010-06-07 18:25:21 -0400 | [diff] [blame] | 832 | if (rdev->pm.current_vddc) |
| 833 | seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); |
Rafał Miłecki | aa5120d | 2010-02-18 20:24:28 +0000 | [diff] [blame] | 834 | if (rdev->asic->get_pcie_lanes) |
| 835 | seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 836 | |
| 837 | return 0; |
| 838 | } |
| 839 | |
| 840 | static struct drm_info_list radeon_pm_info_list[] = { |
| 841 | {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, |
| 842 | }; |
| 843 | #endif |
| 844 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 845 | static int radeon_debugfs_pm_init(struct radeon_device *rdev) |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 846 | { |
| 847 | #if defined(CONFIG_DEBUG_FS) |
| 848 | return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); |
| 849 | #else |
| 850 | return 0; |
| 851 | #endif |
| 852 | } |