blob: b0eb2f537392d192d84d3884bd685f7084e9e220 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010028#include <linux/dma-fence-array.h>
Christian Königa9f87f62017-03-30 14:03:59 +020029#include <linux/interval_tree_generic.h>
Felix Kuehling02208442017-08-25 20:40:26 -040030#include <linux/idr.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040031#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "amdgpu_trace.h"
Felix Kuehlingede0dd82018-03-15 17:27:43 -040035#include "amdgpu_amdkfd.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036
37/*
38 * GPUVM
39 * GPUVM is similar to the legacy gart on older asics, however
40 * rather than there being a single global gart table
41 * for the entire GPU, there are multiple VM page tables active
42 * at any given time. The VM page tables can contain a mix
43 * vram pages and system memory pages and system memory pages
44 * can be mapped as snooped (cached system pages) or unsnooped
45 * (uncached system pages).
46 * Each VM has an ID associated with it and there is a page table
47 * associated with each VMID. When execting a command buffer,
48 * the kernel tells the the ring what VMID to use for that command
49 * buffer. VMIDs are allocated dynamically as commands are submitted.
50 * The userspace drivers maintain their own address space and the kernel
51 * sets up their pages tables accordingly when they submit their
52 * command buffers and a VMID is assigned.
53 * Cayman/Trinity support up to 8 active VMs at any given time;
54 * SI supports 16.
55 */
56
Christian Königa9f87f62017-03-30 14:03:59 +020057#define START(node) ((node)->start)
58#define LAST(node) ((node)->last)
59
60INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
61 START, LAST, static, amdgpu_vm_it)
62
63#undef START
64#undef LAST
65
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040066/* Local structure. Encapsulate some VM table update parameters to reduce
67 * the number of function parameters
68 */
Christian König29efc4f2016-08-04 14:52:50 +020069struct amdgpu_pte_update_params {
Christian König27c5f362016-08-04 15:02:49 +020070 /* amdgpu device we do this update for */
71 struct amdgpu_device *adev;
Christian König49ac8a22016-10-13 15:09:08 +020072 /* optional amdgpu_vm we do this update for */
73 struct amdgpu_vm *vm;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040074 /* address where to copy page table entries from */
75 uint64_t src;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040076 /* indirect buffer to fill with commands */
77 struct amdgpu_ib *ib;
Christian Königafef8b82016-08-12 13:29:18 +020078 /* Function which actually does the update */
Christian König373ac642018-01-16 16:54:25 +010079 void (*func)(struct amdgpu_pte_update_params *params,
80 struct amdgpu_bo *bo, uint64_t pe,
Christian Königafef8b82016-08-12 13:29:18 +020081 uint64_t addr, unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +080082 uint64_t flags);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -040083 /* The next two are used during VM update by CPU
84 * DMA addresses to use for mapping
85 * Kernel pointer of PD/PT BO that needs to be updated
86 */
87 dma_addr_t *pages_addr;
88 void *kptr;
Harish Kasiviswanathanf4833c42016-04-21 10:40:18 -040089};
90
Christian König284710f2017-01-30 11:09:31 +010091/* Helper to disable partial resident texture feature from a fence callback */
92struct amdgpu_prt_cb {
93 struct amdgpu_device *adev;
94 struct dma_fence_cb cb;
95};
96
Chunming Zhou3f4299b2018-04-24 12:14:39 +080097static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
98 struct amdgpu_vm *vm,
99 struct amdgpu_bo *bo)
100{
101 base->vm = vm;
102 base->bo = bo;
103 INIT_LIST_HEAD(&base->bo_list);
104 INIT_LIST_HEAD(&base->vm_status);
105
106 if (!bo)
107 return;
108 list_add_tail(&base->bo_list, &bo->va);
109
110 if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
111 return;
112
113 if (bo->preferred_domains &
114 amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
115 return;
116
117 /*
118 * we checked all the prerequisites, but it looks like this per vm bo
119 * is currently evicted. add the bo to the evicted list to make sure it
120 * is validated on next vm use to avoid fault.
121 * */
Chunming Zhou3f4299b2018-04-24 12:14:39 +0800122 list_move_tail(&base->vm_status, &vm->evicted);
Chunming Zhou3f4299b2018-04-24 12:14:39 +0800123}
124
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125/**
Christian König50783142017-11-27 14:01:51 +0100126 * amdgpu_vm_level_shift - return the addr shift for each level
127 *
128 * @adev: amdgpu_device pointer
129 *
130 * Returns the number of bits the pfn needs to be right shifted for a level.
131 */
132static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
133 unsigned level)
134{
Chunming Zhou196f7482017-12-13 14:22:54 +0800135 unsigned shift = 0xff;
136
137 switch (level) {
138 case AMDGPU_VM_PDB2:
139 case AMDGPU_VM_PDB1:
140 case AMDGPU_VM_PDB0:
141 shift = 9 * (AMDGPU_VM_PDB0 - level) +
Christian König50783142017-11-27 14:01:51 +0100142 adev->vm_manager.block_size;
Chunming Zhou196f7482017-12-13 14:22:54 +0800143 break;
144 case AMDGPU_VM_PTB:
145 shift = 0;
146 break;
147 default:
148 dev_err(adev->dev, "the level%d isn't supported.\n", level);
149 }
150
151 return shift;
Christian König50783142017-11-27 14:01:51 +0100152}
153
154/**
Christian König72a7ec52016-10-19 11:03:57 +0200155 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 *
157 * @adev: amdgpu_device pointer
158 *
Christian König72a7ec52016-10-19 11:03:57 +0200159 * Calculate the number of entries in a page directory or page table.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400160 */
Christian König72a7ec52016-10-19 11:03:57 +0200161static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
162 unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400163{
Chunming Zhou196f7482017-12-13 14:22:54 +0800164 unsigned shift = amdgpu_vm_level_shift(adev,
165 adev->vm_manager.root_level);
Christian König0410c5e2017-11-20 14:29:01 +0100166
Chunming Zhou196f7482017-12-13 14:22:54 +0800167 if (level == adev->vm_manager.root_level)
Christian König72a7ec52016-10-19 11:03:57 +0200168 /* For the root directory */
Christian König0410c5e2017-11-20 14:29:01 +0100169 return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
Chunming Zhou196f7482017-12-13 14:22:54 +0800170 else if (level != AMDGPU_VM_PTB)
Christian König0410c5e2017-11-20 14:29:01 +0100171 /* Everything in between */
172 return 512;
173 else
Christian König72a7ec52016-10-19 11:03:57 +0200174 /* For the page tables on the leaves */
Zhang, Jerry36b32a62017-03-29 16:08:32 +0800175 return AMDGPU_VM_PTE_COUNT(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176}
177
178/**
Christian König72a7ec52016-10-19 11:03:57 +0200179 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 *
181 * @adev: amdgpu_device pointer
182 *
Christian König72a7ec52016-10-19 11:03:57 +0200183 * Calculate the size of the BO for a page directory or page table in bytes.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 */
Christian König72a7ec52016-10-19 11:03:57 +0200185static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186{
Christian König72a7ec52016-10-19 11:03:57 +0200187 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188}
189
190/**
Christian König56467eb2015-12-11 15:16:32 +0100191 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 *
193 * @vm: vm providing the BOs
Christian König3c0eea62015-12-11 14:39:05 +0100194 * @validated: head of validation list
Christian König56467eb2015-12-11 15:16:32 +0100195 * @entry: entry to add
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400196 *
197 * Add the page directory to the list of BOs to
Christian König56467eb2015-12-11 15:16:32 +0100198 * validate for command submission.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 */
Christian König56467eb2015-12-11 15:16:32 +0100200void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
201 struct list_head *validated,
202 struct amdgpu_bo_list_entry *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203{
Christian König3f3333f2017-08-03 14:02:13 +0200204 entry->robj = vm->root.base.bo;
Christian König56467eb2015-12-11 15:16:32 +0100205 entry->priority = 0;
Christian König67003a12016-10-12 14:46:26 +0200206 entry->tv.bo = &entry->robj->tbo;
Christian König56467eb2015-12-11 15:16:32 +0100207 entry->tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100208 entry->user_pages = NULL;
Christian König56467eb2015-12-11 15:16:32 +0100209 list_add(&entry->tv.head, validated);
210}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400211
Christian König56467eb2015-12-11 15:16:32 +0100212/**
Christian Königf7da30d2016-09-28 12:03:04 +0200213 * amdgpu_vm_validate_pt_bos - validate the page table BOs
Christian König56467eb2015-12-11 15:16:32 +0100214 *
Christian König5a712a82016-06-21 16:28:15 +0200215 * @adev: amdgpu device pointer
Christian König56467eb2015-12-11 15:16:32 +0100216 * @vm: vm providing the BOs
Christian Königf7da30d2016-09-28 12:03:04 +0200217 * @validate: callback to do the validation
218 * @param: parameter for the validation callback
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400219 *
Christian Königf7da30d2016-09-28 12:03:04 +0200220 * Validate the page table BOs on command submission if neccessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221 */
Christian Königf7da30d2016-09-28 12:03:04 +0200222int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
223 int (*validate)(void *p, struct amdgpu_bo *bo),
224 void *param)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225{
Christian König3f3333f2017-08-03 14:02:13 +0200226 struct ttm_bo_global *glob = adev->mman.bdev.glob;
Christian König91ccdd22018-04-19 11:02:54 +0200227 struct amdgpu_vm_bo_base *bo_base, *tmp;
228 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400229
Christian König91ccdd22018-04-19 11:02:54 +0200230 list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
231 struct amdgpu_bo *bo = bo_base->bo;
Christian König5a712a82016-06-21 16:28:15 +0200232
Christian König3f3333f2017-08-03 14:02:13 +0200233 if (bo->parent) {
234 r = validate(param, bo);
235 if (r)
Christian König91ccdd22018-04-19 11:02:54 +0200236 break;
Christian König34d7be52017-08-24 12:32:55 +0200237
Christian König3f3333f2017-08-03 14:02:13 +0200238 spin_lock(&glob->lru_lock);
239 ttm_bo_move_to_lru_tail(&bo->tbo);
240 if (bo->shadow)
241 ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
242 spin_unlock(&glob->lru_lock);
243 }
244
Christian Königaf4c0f62018-04-19 10:56:02 +0200245 if (bo->tbo.type != ttm_bo_type_kernel) {
246 spin_lock(&vm->moved_lock);
Christian König73fb16e2017-08-16 11:13:48 +0200247 list_move(&bo_base->vm_status, &vm->moved);
Christian Königaf4c0f62018-04-19 10:56:02 +0200248 spin_unlock(&vm->moved_lock);
249 } else {
Christian König73fb16e2017-08-16 11:13:48 +0200250 list_move(&bo_base->vm_status, &vm->relocated);
Christian Königaf4c0f62018-04-19 10:56:02 +0200251 }
Christian König3f3333f2017-08-03 14:02:13 +0200252 }
Christian König34d7be52017-08-24 12:32:55 +0200253
Christian König806f0432018-04-19 15:01:12 +0200254 spin_lock(&glob->lru_lock);
255 list_for_each_entry(bo_base, &vm->idle, vm_status) {
256 struct amdgpu_bo *bo = bo_base->bo;
257
258 if (!bo->parent)
259 continue;
260
261 ttm_bo_move_to_lru_tail(&bo->tbo);
262 if (bo->shadow)
263 ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
264 }
265 spin_unlock(&glob->lru_lock);
266
Christian König91ccdd22018-04-19 11:02:54 +0200267 return r;
Christian König34d7be52017-08-24 12:32:55 +0200268}
269
270/**
271 * amdgpu_vm_ready - check VM is ready for updates
272 *
Christian König34d7be52017-08-24 12:32:55 +0200273 * @vm: VM to check
274 *
275 * Check if all VM PDs/PTs are ready for updates
276 */
Christian König3f3333f2017-08-03 14:02:13 +0200277bool amdgpu_vm_ready(struct amdgpu_vm *vm)
Christian König34d7be52017-08-24 12:32:55 +0200278{
Christian Königaf4c0f62018-04-19 10:56:02 +0200279 return list_empty(&vm->evicted);
Christian Königeceb8a12016-01-11 15:35:21 +0100280}
281
282/**
Christian König13307f72018-01-24 17:19:04 +0100283 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
284 *
285 * @adev: amdgpu_device pointer
286 * @bo: BO to clear
287 * @level: level this BO is at
288 *
289 * Root PD needs to be reserved when calling this.
290 */
291static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
Christian König45843122018-01-25 18:36:15 +0100292 struct amdgpu_vm *vm, struct amdgpu_bo *bo,
293 unsigned level, bool pte_support_ats)
Christian König13307f72018-01-24 17:19:04 +0100294{
295 struct ttm_operation_ctx ctx = { true, false };
296 struct dma_fence *fence = NULL;
Christian König45843122018-01-25 18:36:15 +0100297 unsigned entries, ats_entries;
Christian König13307f72018-01-24 17:19:04 +0100298 struct amdgpu_ring *ring;
299 struct amdgpu_job *job;
Christian König45843122018-01-25 18:36:15 +0100300 uint64_t addr;
Christian König13307f72018-01-24 17:19:04 +0100301 int r;
302
Christian König45843122018-01-25 18:36:15 +0100303 addr = amdgpu_bo_gpu_offset(bo);
304 entries = amdgpu_bo_size(bo) / 8;
305
306 if (pte_support_ats) {
307 if (level == adev->vm_manager.root_level) {
308 ats_entries = amdgpu_vm_level_shift(adev, level);
309 ats_entries += AMDGPU_GPU_PAGE_SHIFT;
310 ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
311 ats_entries = min(ats_entries, entries);
312 entries -= ats_entries;
313 } else {
314 ats_entries = entries;
315 entries = 0;
316 }
Christian König13307f72018-01-24 17:19:04 +0100317 } else {
Christian König45843122018-01-25 18:36:15 +0100318 ats_entries = 0;
Christian König13307f72018-01-24 17:19:04 +0100319 }
320
321 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
322
323 r = reservation_object_reserve_shared(bo->tbo.resv);
324 if (r)
325 return r;
326
327 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
328 if (r)
329 goto error;
330
Christian König13307f72018-01-24 17:19:04 +0100331 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
332 if (r)
333 goto error;
334
Christian König45843122018-01-25 18:36:15 +0100335 if (ats_entries) {
336 uint64_t ats_value;
337
338 ats_value = AMDGPU_PTE_DEFAULT_ATC;
339 if (level != AMDGPU_VM_PTB)
340 ats_value |= AMDGPU_PDE_PTE;
341
342 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
343 ats_entries, 0, ats_value);
344 addr += ats_entries * 8;
345 }
346
347 if (entries)
348 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
349 entries, 0, 0);
350
Christian König13307f72018-01-24 17:19:04 +0100351 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
352
353 WARN_ON(job->ibs[0].length_dw > 64);
Christian König29e83572018-02-04 19:36:52 +0100354 r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
355 AMDGPU_FENCE_OWNER_UNDEFINED, false);
356 if (r)
357 goto error_free;
358
Christian König13307f72018-01-24 17:19:04 +0100359 r = amdgpu_job_submit(job, ring, &vm->entity,
360 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
361 if (r)
362 goto error_free;
363
364 amdgpu_bo_fence(bo, fence, true);
365 dma_fence_put(fence);
Christian Könige61736d2018-02-02 21:05:40 +0100366
367 if (bo->shadow)
368 return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
369 level, pte_support_ats);
370
Christian König13307f72018-01-24 17:19:04 +0100371 return 0;
372
373error_free:
374 amdgpu_job_free(job);
375
376error:
377 return r;
378}
379
380/**
Christian Königf566ceb2016-10-27 20:04:38 +0200381 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
382 *
383 * @adev: amdgpu_device pointer
384 * @vm: requested vm
385 * @saddr: start of the address range
386 * @eaddr: end of the address range
387 *
388 * Make sure the page directories and page tables are allocated
389 */
390static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
391 struct amdgpu_vm *vm,
392 struct amdgpu_vm_pt *parent,
393 uint64_t saddr, uint64_t eaddr,
Christian König45843122018-01-25 18:36:15 +0100394 unsigned level, bool ats)
Christian Königf566ceb2016-10-27 20:04:38 +0200395{
Christian König50783142017-11-27 14:01:51 +0100396 unsigned shift = amdgpu_vm_level_shift(adev, level);
Christian Königf566ceb2016-10-27 20:04:38 +0200397 unsigned pt_idx, from, to;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400398 u64 flags;
Christian König13307f72018-01-24 17:19:04 +0100399 int r;
Christian Königf566ceb2016-10-27 20:04:38 +0200400
401 if (!parent->entries) {
402 unsigned num_entries = amdgpu_vm_num_entries(adev, level);
403
Michal Hocko20981052017-05-17 14:23:12 +0200404 parent->entries = kvmalloc_array(num_entries,
405 sizeof(struct amdgpu_vm_pt),
406 GFP_KERNEL | __GFP_ZERO);
Christian Königf566ceb2016-10-27 20:04:38 +0200407 if (!parent->entries)
408 return -ENOMEM;
409 memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
410 }
411
Felix Kuehling1866bac2017-03-28 20:36:12 -0400412 from = saddr >> shift;
413 to = eaddr >> shift;
414 if (from >= amdgpu_vm_num_entries(adev, level) ||
415 to >= amdgpu_vm_num_entries(adev, level))
416 return -EINVAL;
Christian Königf566ceb2016-10-27 20:04:38 +0200417
Christian Königf566ceb2016-10-27 20:04:38 +0200418 ++level;
Felix Kuehling1866bac2017-03-28 20:36:12 -0400419 saddr = saddr & ((1 << shift) - 1);
420 eaddr = eaddr & ((1 << shift) - 1);
Christian Königf566ceb2016-10-27 20:04:38 +0200421
Christian König13307f72018-01-24 17:19:04 +0100422 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400423 if (vm->use_cpu_for_update)
424 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
425 else
426 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
427 AMDGPU_GEM_CREATE_SHADOW);
428
Christian Königf566ceb2016-10-27 20:04:38 +0200429 /* walk over the address space and allocate the page tables */
430 for (pt_idx = from; pt_idx <= to; ++pt_idx) {
Christian König3f3333f2017-08-03 14:02:13 +0200431 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian Königf566ceb2016-10-27 20:04:38 +0200432 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
433 struct amdgpu_bo *pt;
434
Christian König3f3333f2017-08-03 14:02:13 +0200435 if (!entry->base.bo) {
Chunming Zhou3216c6b2018-04-16 18:27:50 +0800436 struct amdgpu_bo_param bp;
437
438 memset(&bp, 0, sizeof(bp));
439 bp.size = amdgpu_vm_bo_size(adev, level);
440 bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
441 bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
442 bp.flags = flags;
443 bp.type = ttm_bo_type_kernel;
444 bp.resv = resv;
445 r = amdgpu_bo_create(adev, &bp, &pt);
Christian Königf566ceb2016-10-27 20:04:38 +0200446 if (r)
447 return r;
448
Christian König45843122018-01-25 18:36:15 +0100449 r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
Christian König13307f72018-01-24 17:19:04 +0100450 if (r) {
Christian Könige5197a42018-02-02 21:00:44 +0100451 amdgpu_bo_unref(&pt->shadow);
Christian König13307f72018-01-24 17:19:04 +0100452 amdgpu_bo_unref(&pt);
453 return r;
454 }
455
Christian König0a096fb2017-07-12 10:01:48 +0200456 if (vm->use_cpu_for_update) {
457 r = amdgpu_bo_kmap(pt, NULL);
458 if (r) {
Christian Könige5197a42018-02-02 21:00:44 +0100459 amdgpu_bo_unref(&pt->shadow);
Christian König0a096fb2017-07-12 10:01:48 +0200460 amdgpu_bo_unref(&pt);
461 return r;
462 }
463 }
464
Christian Königf566ceb2016-10-27 20:04:38 +0200465 /* Keep a reference to the root directory to avoid
466 * freeing them up in the wrong order.
467 */
Christian König0f2fc432017-08-31 10:46:20 +0200468 pt->parent = amdgpu_bo_ref(parent->base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +0200469
Chunming Zhou3f4299b2018-04-24 12:14:39 +0800470 amdgpu_vm_bo_base_init(&entry->base, vm, pt);
Chunming Zhou3f4299b2018-04-24 12:14:39 +0800471 list_move(&entry->base.vm_status, &vm->relocated);
Christian Königf566ceb2016-10-27 20:04:38 +0200472 }
473
Chunming Zhou196f7482017-12-13 14:22:54 +0800474 if (level < AMDGPU_VM_PTB) {
Felix Kuehling1866bac2017-03-28 20:36:12 -0400475 uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
476 uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
477 ((1 << shift) - 1);
478 r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
Christian König45843122018-01-25 18:36:15 +0100479 sub_eaddr, level, ats);
Christian Königf566ceb2016-10-27 20:04:38 +0200480 if (r)
481 return r;
482 }
483 }
484
485 return 0;
486}
487
Christian König663e4572017-03-13 10:13:37 +0100488/**
489 * amdgpu_vm_alloc_pts - Allocate page tables.
490 *
491 * @adev: amdgpu_device pointer
492 * @vm: VM to allocate page tables for
493 * @saddr: Start address which needs to be allocated
494 * @size: Size from start address we need.
495 *
496 * Make sure the page tables are allocated.
497 */
498int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
499 struct amdgpu_vm *vm,
500 uint64_t saddr, uint64_t size)
501{
Christian König663e4572017-03-13 10:13:37 +0100502 uint64_t eaddr;
Christian König45843122018-01-25 18:36:15 +0100503 bool ats = false;
Christian König663e4572017-03-13 10:13:37 +0100504
505 /* validate the parameters */
506 if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
507 return -EINVAL;
508
509 eaddr = saddr + size - 1;
Christian König45843122018-01-25 18:36:15 +0100510
511 if (vm->pte_support_ats)
512 ats = saddr < AMDGPU_VA_HOLE_START;
Christian König663e4572017-03-13 10:13:37 +0100513
514 saddr /= AMDGPU_GPU_PAGE_SIZE;
515 eaddr /= AMDGPU_GPU_PAGE_SIZE;
516
Christian König45843122018-01-25 18:36:15 +0100517 if (eaddr >= adev->vm_manager.max_pfn) {
518 dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
519 eaddr, adev->vm_manager.max_pfn);
520 return -EINVAL;
521 }
522
Chunming Zhou196f7482017-12-13 14:22:54 +0800523 return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
Christian König45843122018-01-25 18:36:15 +0100524 adev->vm_manager.root_level, ats);
Christian König663e4572017-03-13 10:13:37 +0100525}
526
Christian König641e9402017-04-03 13:59:25 +0200527/**
Alex Xiee59c0202017-06-01 09:42:59 -0400528 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
529 *
530 * @adev: amdgpu_device pointer
531 */
532void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
533{
534 const struct amdgpu_ip_block *ip_block;
535 bool has_compute_vm_bug;
536 struct amdgpu_ring *ring;
537 int i;
538
539 has_compute_vm_bug = false;
540
Alex Deucher2990a1f2017-12-15 16:18:00 -0500541 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
Alex Xiee59c0202017-06-01 09:42:59 -0400542 if (ip_block) {
543 /* Compute has a VM bug for GFX version < 7.
544 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
545 if (ip_block->version->major <= 7)
546 has_compute_vm_bug = true;
547 else if (ip_block->version->major == 8)
548 if (adev->gfx.mec_fw_version < 673)
549 has_compute_vm_bug = true;
550 }
551
552 for (i = 0; i < adev->num_rings; i++) {
553 ring = adev->rings[i];
554 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
555 /* only compute rings */
556 ring->has_compute_vm_bug = has_compute_vm_bug;
557 else
558 ring->has_compute_vm_bug = false;
559 }
560}
561
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400562bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
563 struct amdgpu_job *job)
564{
565 struct amdgpu_device *adev = ring->adev;
566 unsigned vmhub = ring->funcs->vmhub;
Christian König620f7742017-12-18 16:53:03 +0100567 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
568 struct amdgpu_vmid *id;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400569 bool gds_switch_needed;
Alex Xiee59c0202017-06-01 09:42:59 -0400570 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400571
Christian Königc4f46f22017-12-18 17:08:25 +0100572 if (job->vmid == 0)
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400573 return false;
Christian Königc4f46f22017-12-18 17:08:25 +0100574 id = &id_mgr->ids[job->vmid];
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400575 gds_switch_needed = ring->funcs->emit_gds_switch && (
576 id->gds_base != job->gds_base ||
577 id->gds_size != job->gds_size ||
578 id->gws_base != job->gws_base ||
579 id->gws_size != job->gws_size ||
580 id->oa_base != job->oa_base ||
581 id->oa_size != job->oa_size);
582
Christian König620f7742017-12-18 16:53:03 +0100583 if (amdgpu_vmid_had_gpu_reset(adev, id))
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400584 return true;
Alex Xiebb37b672017-05-30 23:50:10 -0400585
586 return vm_flush_needed || gds_switch_needed;
Chunming Zhoub9bf33d2017-05-11 14:52:48 -0400587}
588
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400589static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
590{
Christian König770d13b2018-01-12 14:52:22 +0100591 return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
Alex Xiee60f8db2017-03-09 11:36:26 -0500592}
593
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594/**
595 * amdgpu_vm_flush - hardware flush the vm
596 *
597 * @ring: ring to use for flush
Christian Königc4f46f22017-12-18 17:08:25 +0100598 * @vmid: vmid number to use
Christian König4ff37a82016-02-26 16:18:26 +0100599 * @pd_addr: address of the page directory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400600 *
Christian König4ff37a82016-02-26 16:18:26 +0100601 * Emit a VM flush when it is necessary.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400602 */
Monk Liu8fdf0742017-06-06 17:25:13 +0800603int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400604{
Christian König971fe9a92016-03-01 15:09:25 +0100605 struct amdgpu_device *adev = ring->adev;
Christian König76456702017-04-06 17:52:39 +0200606 unsigned vmhub = ring->funcs->vmhub;
Christian König620f7742017-12-18 16:53:03 +0100607 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
Christian Königc4f46f22017-12-18 17:08:25 +0100608 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
Christian Königd564a062016-03-01 15:51:53 +0100609 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
Chunming Zhoufd53be32016-07-01 17:59:01 +0800610 id->gds_base != job->gds_base ||
611 id->gds_size != job->gds_size ||
612 id->gws_base != job->gws_base ||
613 id->gws_size != job->gws_size ||
614 id->oa_base != job->oa_base ||
615 id->oa_size != job->oa_size);
Flora Cuide37e682017-05-18 13:56:22 +0800616 bool vm_flush_needed = job->vm_needs_flush;
Christian Königb3cd2852018-02-05 17:38:01 +0100617 bool pasid_mapping_needed = id->pasid != job->pasid ||
618 !id->pasid_mapping ||
619 !dma_fence_is_signaled(id->pasid_mapping);
620 struct dma_fence *fence = NULL;
Christian Königc0e51932017-04-03 14:16:07 +0200621 unsigned patch_offset = 0;
Christian König41d9eb22016-03-01 16:46:18 +0100622 int r;
Christian Königd564a062016-03-01 15:51:53 +0100623
Christian König620f7742017-12-18 16:53:03 +0100624 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
Christian Königf7d015b2017-04-03 14:28:26 +0200625 gds_switch_needed = true;
626 vm_flush_needed = true;
Christian Königb3cd2852018-02-05 17:38:01 +0100627 pasid_mapping_needed = true;
Christian Königf7d015b2017-04-03 14:28:26 +0200628 }
Christian König971fe9a92016-03-01 15:09:25 +0100629
Christian Königb3cd2852018-02-05 17:38:01 +0100630 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
631 vm_flush_needed &= !!ring->funcs->emit_vm_flush;
632 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
633 ring->funcs->emit_wreg;
634
Monk Liu8fdf0742017-06-06 17:25:13 +0800635 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
Christian Königf7d015b2017-04-03 14:28:26 +0200636 return 0;
Christian König41d9eb22016-03-01 16:46:18 +0100637
Christian Königc0e51932017-04-03 14:16:07 +0200638 if (ring->funcs->init_cond_exec)
639 patch_offset = amdgpu_ring_init_cond_exec(ring);
Christian König41d9eb22016-03-01 16:46:18 +0100640
Monk Liu8fdf0742017-06-06 17:25:13 +0800641 if (need_pipe_sync)
642 amdgpu_ring_emit_pipeline_sync(ring);
643
Christian Königb3cd2852018-02-05 17:38:01 +0100644 if (vm_flush_needed) {
Christian Königc4f46f22017-12-18 17:08:25 +0100645 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
Christian Königc633c002018-02-04 10:32:35 +0100646 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
Christian Königb3cd2852018-02-05 17:38:01 +0100647 }
Monk Liue9d672b2017-03-15 12:18:57 +0800648
Christian Königb3cd2852018-02-05 17:38:01 +0100649 if (pasid_mapping_needed)
650 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
651
652 if (vm_flush_needed || pasid_mapping_needed) {
Marek Olšákd240cd92018-04-03 13:05:03 -0400653 r = amdgpu_fence_emit(ring, &fence, 0);
Christian Königc0e51932017-04-03 14:16:07 +0200654 if (r)
655 return r;
Christian Königb3cd2852018-02-05 17:38:01 +0100656 }
Monk Liue9d672b2017-03-15 12:18:57 +0800657
Christian Königb3cd2852018-02-05 17:38:01 +0100658 if (vm_flush_needed) {
Christian König76456702017-04-06 17:52:39 +0200659 mutex_lock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200660 dma_fence_put(id->last_flush);
Christian Königb3cd2852018-02-05 17:38:01 +0100661 id->last_flush = dma_fence_get(fence);
662 id->current_gpu_reset_count =
663 atomic_read(&adev->gpu_reset_counter);
Christian König76456702017-04-06 17:52:39 +0200664 mutex_unlock(&id_mgr->lock);
Christian Königc0e51932017-04-03 14:16:07 +0200665 }
Monk Liue9d672b2017-03-15 12:18:57 +0800666
Christian Königb3cd2852018-02-05 17:38:01 +0100667 if (pasid_mapping_needed) {
668 id->pasid = job->pasid;
669 dma_fence_put(id->pasid_mapping);
670 id->pasid_mapping = dma_fence_get(fence);
671 }
672 dma_fence_put(fence);
673
Chunming Zhou7c4378f2017-05-11 18:22:17 +0800674 if (ring->funcs->emit_gds_switch && gds_switch_needed) {
Christian Königc0e51932017-04-03 14:16:07 +0200675 id->gds_base = job->gds_base;
676 id->gds_size = job->gds_size;
677 id->gws_base = job->gws_base;
678 id->gws_size = job->gws_size;
679 id->oa_base = job->oa_base;
680 id->oa_size = job->oa_size;
Christian Königc4f46f22017-12-18 17:08:25 +0100681 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
Christian Königc0e51932017-04-03 14:16:07 +0200682 job->gds_size, job->gws_base,
683 job->gws_size, job->oa_base,
684 job->oa_size);
685 }
686
687 if (ring->funcs->patch_cond_exec)
688 amdgpu_ring_patch_cond_exec(ring, patch_offset);
689
690 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
691 if (ring->funcs->emit_switch_buffer) {
692 amdgpu_ring_emit_switch_buffer(ring);
693 amdgpu_ring_emit_switch_buffer(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694 }
Christian König41d9eb22016-03-01 16:46:18 +0100695 return 0;
Christian König971fe9a92016-03-01 15:09:25 +0100696}
697
698/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
700 *
701 * @vm: requested vm
702 * @bo: requested buffer object
703 *
Christian König8843dbb2016-01-26 12:17:11 +0100704 * Find @bo inside the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400705 * Search inside the @bos vm list for the requested vm
706 * Returns the found bo_va or NULL if none is found
707 *
708 * Object has to be reserved!
709 */
710struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
711 struct amdgpu_bo *bo)
712{
713 struct amdgpu_bo_va *bo_va;
714
Christian Königec681542017-08-01 10:51:43 +0200715 list_for_each_entry(bo_va, &bo->va, base.bo_list) {
716 if (bo_va->base.vm == vm) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717 return bo_va;
718 }
719 }
720 return NULL;
721}
722
723/**
Christian Königafef8b82016-08-12 13:29:18 +0200724 * amdgpu_vm_do_set_ptes - helper to call the right asic function
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400725 *
Christian König29efc4f2016-08-04 14:52:50 +0200726 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100727 * @bo: PD/PT to update
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400728 * @pe: addr of the page entry
729 * @addr: dst addr to write into pe
730 * @count: number of page entries to update
731 * @incr: increase next addr by incr bytes
732 * @flags: hw access flags
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400733 *
734 * Traces the parameters and calls the right asic functions
735 * to setup the page table using the DMA.
736 */
Christian Königafef8b82016-08-12 13:29:18 +0200737static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100738 struct amdgpu_bo *bo,
Christian Königafef8b82016-08-12 13:29:18 +0200739 uint64_t pe, uint64_t addr,
740 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800741 uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742{
Christian König373ac642018-01-16 16:54:25 +0100743 pe += amdgpu_bo_gpu_offset(bo);
Christian Königec2f05f2016-09-25 16:11:52 +0200744 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400745
Christian Königafef8b82016-08-12 13:29:18 +0200746 if (count < 3) {
Christian Königde9ea7b2016-08-12 11:33:30 +0200747 amdgpu_vm_write_pte(params->adev, params->ib, pe,
748 addr | flags, count, incr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400749
750 } else {
Christian König27c5f362016-08-04 15:02:49 +0200751 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400752 count, incr, flags);
753 }
754}
755
756/**
Christian Königafef8b82016-08-12 13:29:18 +0200757 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
758 *
759 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100760 * @bo: PD/PT to update
Christian Königafef8b82016-08-12 13:29:18 +0200761 * @pe: addr of the page entry
762 * @addr: dst addr to write into pe
763 * @count: number of page entries to update
764 * @incr: increase next addr by incr bytes
765 * @flags: hw access flags
766 *
767 * Traces the parameters and calls the DMA function to copy the PTEs.
768 */
769static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100770 struct amdgpu_bo *bo,
Christian Königafef8b82016-08-12 13:29:18 +0200771 uint64_t pe, uint64_t addr,
772 unsigned count, uint32_t incr,
Chunming Zhou6b777602016-09-21 16:19:19 +0800773 uint64_t flags)
Christian Königafef8b82016-08-12 13:29:18 +0200774{
Christian Königec2f05f2016-09-25 16:11:52 +0200775 uint64_t src = (params->src + (addr >> 12) * 8);
Christian Königafef8b82016-08-12 13:29:18 +0200776
Christian König373ac642018-01-16 16:54:25 +0100777 pe += amdgpu_bo_gpu_offset(bo);
Christian Königec2f05f2016-09-25 16:11:52 +0200778 trace_amdgpu_vm_copy_ptes(pe, src, count);
779
780 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
Christian Königafef8b82016-08-12 13:29:18 +0200781}
782
783/**
Christian Königb07c9d22015-11-30 13:26:07 +0100784 * amdgpu_vm_map_gart - Resolve gart mapping of addr
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400785 *
Christian Königb07c9d22015-11-30 13:26:07 +0100786 * @pages_addr: optional DMA address to use for lookup
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400787 * @addr: the unmapped addr
788 *
789 * Look up the physical address of the page that the pte resolves
Christian Königb07c9d22015-11-30 13:26:07 +0100790 * to and return the pointer for the page table entry.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400791 */
Christian Königde9ea7b2016-08-12 11:33:30 +0200792static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400793{
794 uint64_t result;
795
Christian Königde9ea7b2016-08-12 11:33:30 +0200796 /* page table offset */
797 result = pages_addr[addr >> PAGE_SHIFT];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400798
Christian Königde9ea7b2016-08-12 11:33:30 +0200799 /* in case cpu page size != gpu page size*/
800 result |= addr & (~PAGE_MASK);
Christian Königb07c9d22015-11-30 13:26:07 +0100801
802 result &= 0xFFFFFFFFFFFFF000ULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400803
804 return result;
805}
806
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400807/**
808 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
809 *
810 * @params: see amdgpu_pte_update_params definition
Christian König373ac642018-01-16 16:54:25 +0100811 * @bo: PD/PT to update
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400812 * @pe: kmap addr of the page entry
813 * @addr: dst addr to write into pe
814 * @count: number of page entries to update
815 * @incr: increase next addr by incr bytes
816 * @flags: hw access flags
817 *
818 * Write count number of PT/PD entries directly.
819 */
820static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
Christian König373ac642018-01-16 16:54:25 +0100821 struct amdgpu_bo *bo,
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400822 uint64_t pe, uint64_t addr,
823 unsigned count, uint32_t incr,
824 uint64_t flags)
825{
826 unsigned int i;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400827 uint64_t value;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400828
Christian König373ac642018-01-16 16:54:25 +0100829 pe += (unsigned long)amdgpu_bo_kptr(bo);
830
Christian König03918b32017-07-11 17:15:37 +0200831 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
832
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400833 for (i = 0; i < count; i++) {
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -0400834 value = params->pages_addr ?
835 amdgpu_vm_map_gart(params->pages_addr, addr) :
836 addr;
Christian König132f34e2018-01-12 15:26:08 +0100837 amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
838 i, value, flags);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400839 addr += incr;
840 }
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400841}
842
Christian Königa33cab72017-07-11 17:13:00 +0200843static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
844 void *owner)
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400845{
846 struct amdgpu_sync sync;
847 int r;
848
849 amdgpu_sync_create(&sync);
Andres Rodriguez177ae092017-09-15 20:44:06 -0400850 amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400851 r = amdgpu_sync_wait(&sync, true);
852 amdgpu_sync_free(&sync);
853
854 return r;
855}
856
Christian Königf8991ba2016-09-16 15:36:49 +0200857/*
Christian König6989f242017-11-30 19:08:05 +0100858 * amdgpu_vm_update_pde - update a single level in the hierarchy
Christian Königf8991ba2016-09-16 15:36:49 +0200859 *
Christian König6989f242017-11-30 19:08:05 +0100860 * @param: parameters for the update
Christian Königf8991ba2016-09-16 15:36:49 +0200861 * @vm: requested vm
Christian König194d2162016-10-12 15:13:52 +0200862 * @parent: parent directory
Christian König6989f242017-11-30 19:08:05 +0100863 * @entry: entry to update
Christian Königf8991ba2016-09-16 15:36:49 +0200864 *
Christian König6989f242017-11-30 19:08:05 +0100865 * Makes sure the requested entry in parent is up to date.
Christian Königf8991ba2016-09-16 15:36:49 +0200866 */
Christian König6989f242017-11-30 19:08:05 +0100867static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
868 struct amdgpu_vm *vm,
869 struct amdgpu_vm_pt *parent,
870 struct amdgpu_vm_pt *entry)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871{
Christian König373ac642018-01-16 16:54:25 +0100872 struct amdgpu_bo *bo = parent->base.bo, *pbo;
Christian König3de676d2017-11-29 13:27:26 +0100873 uint64_t pde, pt, flags;
874 unsigned level;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +0800875
Christian König6989f242017-11-30 19:08:05 +0100876 /* Don't update huge pages here */
877 if (entry->huge)
878 return;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -0400879
Christian König373ac642018-01-16 16:54:25 +0100880 for (level = 0, pbo = bo->parent; pbo; ++level)
Christian König3de676d2017-11-29 13:27:26 +0100881 pbo = pbo->parent;
882
Chunming Zhou196f7482017-12-13 14:22:54 +0800883 level += params->adev->vm_manager.root_level;
Christian König373ac642018-01-16 16:54:25 +0100884 pt = amdgpu_bo_gpu_offset(entry->base.bo);
Christian König3de676d2017-11-29 13:27:26 +0100885 flags = AMDGPU_PTE_VALID;
Christian König132f34e2018-01-12 15:26:08 +0100886 amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
Christian König373ac642018-01-16 16:54:25 +0100887 pde = (entry - parent->entries) * 8;
888 if (bo->shadow)
889 params->func(params, bo->shadow, pde, pt, 1, 0, flags);
890 params->func(params, bo, pde, pt, 1, 0, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400891}
892
Christian König194d2162016-10-12 15:13:52 +0200893/*
Christian König92456b92017-05-12 16:09:26 +0200894 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
895 *
896 * @parent: parent PD
897 *
898 * Mark all PD level as invalid after an error.
899 */
Christian König8f19cd72017-11-30 15:28:03 +0100900static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
901 struct amdgpu_vm *vm,
902 struct amdgpu_vm_pt *parent,
903 unsigned level)
Christian König92456b92017-05-12 16:09:26 +0200904{
Christian König8f19cd72017-11-30 15:28:03 +0100905 unsigned pt_idx, num_entries;
Christian König92456b92017-05-12 16:09:26 +0200906
907 /*
908 * Recurse into the subdirectories. This recursion is harmless because
909 * we only have a maximum of 5 layers.
910 */
Christian König8f19cd72017-11-30 15:28:03 +0100911 num_entries = amdgpu_vm_num_entries(adev, level);
912 for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
Christian König92456b92017-05-12 16:09:26 +0200913 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
914
Christian König3f3333f2017-08-03 14:02:13 +0200915 if (!entry->base.bo)
Christian König92456b92017-05-12 16:09:26 +0200916 continue;
917
Christian König862b8c52018-04-19 14:22:56 +0200918 if (!entry->base.moved)
919 list_move(&entry->base.vm_status, &vm->relocated);
Christian König8f19cd72017-11-30 15:28:03 +0100920 amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
Christian König92456b92017-05-12 16:09:26 +0200921 }
922}
923
924/*
Christian König194d2162016-10-12 15:13:52 +0200925 * amdgpu_vm_update_directories - make sure that all directories are valid
926 *
927 * @adev: amdgpu_device pointer
928 * @vm: requested vm
929 *
930 * Makes sure all directories are up to date.
931 * Returns 0 for success, error for failure.
932 */
933int amdgpu_vm_update_directories(struct amdgpu_device *adev,
934 struct amdgpu_vm *vm)
935{
Christian König6989f242017-11-30 19:08:05 +0100936 struct amdgpu_pte_update_params params;
937 struct amdgpu_job *job;
938 unsigned ndw = 0;
Dan Carpenter78aa02c2017-09-30 11:14:13 +0300939 int r = 0;
Christian König92456b92017-05-12 16:09:26 +0200940
Christian König6989f242017-11-30 19:08:05 +0100941 if (list_empty(&vm->relocated))
942 return 0;
943
944restart:
945 memset(&params, 0, sizeof(params));
946 params.adev = adev;
947
948 if (vm->use_cpu_for_update) {
Christian Königa7f91062018-04-19 13:58:42 +0200949 struct amdgpu_vm_bo_base *bo_base;
950
951 list_for_each_entry(bo_base, &vm->relocated, vm_status) {
952 r = amdgpu_bo_kmap(bo_base->bo, NULL);
953 if (unlikely(r))
954 return r;
955 }
956
Christian König6989f242017-11-30 19:08:05 +0100957 r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
958 if (unlikely(r))
959 return r;
960
961 params.func = amdgpu_vm_cpu_set_ptes;
962 } else {
963 ndw = 512 * 8;
964 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
965 if (r)
966 return r;
967
968 params.ib = &job->ibs[0];
969 params.func = amdgpu_vm_do_set_ptes;
970 }
971
Christian Königea097292017-08-09 14:15:46 +0200972 while (!list_empty(&vm->relocated)) {
Christian König6989f242017-11-30 19:08:05 +0100973 struct amdgpu_vm_bo_base *bo_base, *parent;
974 struct amdgpu_vm_pt *pt, *entry;
Christian Königea097292017-08-09 14:15:46 +0200975 struct amdgpu_bo *bo;
976
977 bo_base = list_first_entry(&vm->relocated,
978 struct amdgpu_vm_bo_base,
979 vm_status);
Christian König862b8c52018-04-19 14:22:56 +0200980 bo_base->moved = false;
Christian König806f0432018-04-19 15:01:12 +0200981 list_move(&bo_base->vm_status, &vm->idle);
Christian Königea097292017-08-09 14:15:46 +0200982
983 bo = bo_base->bo->parent;
Christian Königaf4c0f62018-04-19 10:56:02 +0200984 if (!bo)
Christian König6989f242017-11-30 19:08:05 +0100985 continue;
Christian König6989f242017-11-30 19:08:05 +0100986
987 parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
988 bo_list);
989 pt = container_of(parent, struct amdgpu_vm_pt, base);
990 entry = container_of(bo_base, struct amdgpu_vm_pt, base);
991
992 amdgpu_vm_update_pde(&params, vm, pt, entry);
993
Christian König6989f242017-11-30 19:08:05 +0100994 if (!vm->use_cpu_for_update &&
995 (ndw - params.ib->length_dw) < 32)
996 break;
Christian Königea097292017-08-09 14:15:46 +0200997 }
Christian König92456b92017-05-12 16:09:26 +0200998
Christian König68c62302017-07-11 17:23:29 +0200999 if (vm->use_cpu_for_update) {
1000 /* Flush HDP */
1001 mb();
Christian König69882562018-01-19 14:17:40 +01001002 amdgpu_asic_flush_hdp(adev, NULL);
Christian König6989f242017-11-30 19:08:05 +01001003 } else if (params.ib->length_dw == 0) {
1004 amdgpu_job_free(job);
1005 } else {
1006 struct amdgpu_bo *root = vm->root.base.bo;
1007 struct amdgpu_ring *ring;
1008 struct dma_fence *fence;
1009
1010 ring = container_of(vm->entity.sched, struct amdgpu_ring,
1011 sched);
1012
1013 amdgpu_ring_pad_ib(ring, params.ib);
1014 amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
1015 AMDGPU_FENCE_OWNER_VM, false);
Christian König6989f242017-11-30 19:08:05 +01001016 WARN_ON(params.ib->length_dw > ndw);
1017 r = amdgpu_job_submit(job, ring, &vm->entity,
1018 AMDGPU_FENCE_OWNER_VM, &fence);
1019 if (r)
1020 goto error;
1021
1022 amdgpu_bo_fence(root, fence, true);
1023 dma_fence_put(vm->last_update);
1024 vm->last_update = fence;
Christian König68c62302017-07-11 17:23:29 +02001025 }
1026
Christian König6989f242017-11-30 19:08:05 +01001027 if (!list_empty(&vm->relocated))
1028 goto restart;
1029
1030 return 0;
1031
1032error:
Chunming Zhou196f7482017-12-13 14:22:54 +08001033 amdgpu_vm_invalidate_level(adev, vm, &vm->root,
1034 adev->vm_manager.root_level);
Christian König6989f242017-11-30 19:08:05 +01001035 amdgpu_job_free(job);
Christian König92456b92017-05-12 16:09:26 +02001036 return r;
Christian König194d2162016-10-12 15:13:52 +02001037}
1038
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001039/**
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001040 * amdgpu_vm_find_entry - find the entry for an address
Christian König4e2cb642016-10-25 15:52:28 +02001041 *
1042 * @p: see amdgpu_pte_update_params definition
1043 * @addr: virtual address in question
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001044 * @entry: resulting entry or NULL
1045 * @parent: parent entry
Christian König4e2cb642016-10-25 15:52:28 +02001046 *
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001047 * Find the vm_pt entry and it's parent for the given address.
Christian König4e2cb642016-10-25 15:52:28 +02001048 */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001049void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
1050 struct amdgpu_vm_pt **entry,
1051 struct amdgpu_vm_pt **parent)
Christian König4e2cb642016-10-25 15:52:28 +02001052{
Chunming Zhou196f7482017-12-13 14:22:54 +08001053 unsigned level = p->adev->vm_manager.root_level;
Christian König4e2cb642016-10-25 15:52:28 +02001054
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001055 *parent = NULL;
1056 *entry = &p->vm->root;
1057 while ((*entry)->entries) {
Christian Könige3a1b322017-12-01 13:28:46 +01001058 unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
Christian König50783142017-11-27 14:01:51 +01001059
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001060 *parent = *entry;
Christian Könige3a1b322017-12-01 13:28:46 +01001061 *entry = &(*entry)->entries[addr >> shift];
1062 addr &= (1ULL << shift) - 1;
Christian König4e2cb642016-10-25 15:52:28 +02001063 }
1064
Chunming Zhou196f7482017-12-13 14:22:54 +08001065 if (level != AMDGPU_VM_PTB)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001066 *entry = NULL;
1067}
Christian König4e2cb642016-10-25 15:52:28 +02001068
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001069/**
1070 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
1071 *
1072 * @p: see amdgpu_pte_update_params definition
1073 * @entry: vm_pt entry to check
1074 * @parent: parent entry
1075 * @nptes: number of PTEs updated with this operation
1076 * @dst: destination address where the PTEs should point to
1077 * @flags: access flags fro the PTEs
1078 *
1079 * Check if we can update the PD with a huge page.
1080 */
Christian Königec5207c2017-08-03 19:24:06 +02001081static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
1082 struct amdgpu_vm_pt *entry,
1083 struct amdgpu_vm_pt *parent,
1084 unsigned nptes, uint64_t dst,
1085 uint64_t flags)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001086{
Christian König373ac642018-01-16 16:54:25 +01001087 uint64_t pde;
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001088
1089 /* In the case of a mixed PT the PDE must point to it*/
Christian König3cc1d3e2017-12-21 15:47:28 +01001090 if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
1091 nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
Christian König4ab40162017-08-03 20:30:50 +02001092 /* Set the huge page flag to stop scanning at this PDE */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001093 flags |= AMDGPU_PDE_PTE;
1094 }
1095
Christian König3cc1d3e2017-12-21 15:47:28 +01001096 if (!(flags & AMDGPU_PDE_PTE)) {
1097 if (entry->huge) {
1098 /* Add the entry to the relocated list to update it. */
1099 entry->huge = false;
Christian König3cc1d3e2017-12-21 15:47:28 +01001100 list_move(&entry->base.vm_status, &p->vm->relocated);
Christian König3cc1d3e2017-12-21 15:47:28 +01001101 }
Christian Königec5207c2017-08-03 19:24:06 +02001102 return;
Christian König3cc1d3e2017-12-21 15:47:28 +01001103 }
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001104
Christian König3cc1d3e2017-12-21 15:47:28 +01001105 entry->huge = true;
Christian König132f34e2018-01-12 15:26:08 +01001106 amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
Christian König3de676d2017-11-29 13:27:26 +01001107
Christian König373ac642018-01-16 16:54:25 +01001108 pde = (entry - parent->entries) * 8;
1109 if (parent->base.bo->shadow)
1110 p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
1111 p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
Christian König4e2cb642016-10-25 15:52:28 +02001112}
1113
1114/**
Christian König92696dd2016-08-05 13:56:35 +02001115 * amdgpu_vm_update_ptes - make sure that page tables are valid
1116 *
1117 * @params: see amdgpu_pte_update_params definition
1118 * @vm: requested vm
1119 * @start: start of GPU address range
1120 * @end: end of GPU address range
1121 * @dst: destination address to map to, the next dst inside the function
1122 * @flags: mapping flags
1123 *
1124 * Update the page tables in the range @start - @end.
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001125 * Returns 0 for success, -EINVAL for failure.
Christian König92696dd2016-08-05 13:56:35 +02001126 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001127static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001128 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001129 uint64_t dst, uint64_t flags)
Christian König92696dd2016-08-05 13:56:35 +02001130{
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001131 struct amdgpu_device *adev = params->adev;
1132 const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
Christian König92696dd2016-08-05 13:56:35 +02001133
Christian König301654a2017-05-16 14:30:27 +02001134 uint64_t addr, pe_start;
Christian König92696dd2016-08-05 13:56:35 +02001135 struct amdgpu_bo *pt;
Christian König301654a2017-05-16 14:30:27 +02001136 unsigned nptes;
Christian König92696dd2016-08-05 13:56:35 +02001137
1138 /* walk over the address space and update the page tables */
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001139 for (addr = start; addr < end; addr += nptes,
1140 dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
1141 struct amdgpu_vm_pt *entry, *parent;
1142
1143 amdgpu_vm_get_entry(params, addr, &entry, &parent);
1144 if (!entry)
1145 return -ENOENT;
Christian König4e2cb642016-10-25 15:52:28 +02001146
Christian König92696dd2016-08-05 13:56:35 +02001147 if ((addr & ~mask) == (end & ~mask))
1148 nptes = end - addr;
1149 else
Zhang, Jerry36b32a62017-03-29 16:08:32 +08001150 nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
Christian König92696dd2016-08-05 13:56:35 +02001151
Christian Königec5207c2017-08-03 19:24:06 +02001152 amdgpu_vm_handle_huge_pages(params, entry, parent,
1153 nptes, dst, flags);
Christian König4ab40162017-08-03 20:30:50 +02001154 /* We don't need to update PTEs for huge pages */
Christian König78eb2f02017-11-30 15:41:28 +01001155 if (entry->huge)
Alex Deuchercf2f0a32017-07-25 16:35:38 -04001156 continue;
1157
Christian König3f3333f2017-08-03 14:02:13 +02001158 pt = entry->base.bo;
Christian König373ac642018-01-16 16:54:25 +01001159 pe_start = (addr & mask) * 8;
1160 if (pt->shadow)
1161 params->func(params, pt->shadow, pe_start, dst, nptes,
1162 AMDGPU_GPU_PAGE_SIZE, flags);
1163 params->func(params, pt, pe_start, dst, nptes,
Christian König301654a2017-05-16 14:30:27 +02001164 AMDGPU_GPU_PAGE_SIZE, flags);
Christian König92696dd2016-08-05 13:56:35 +02001165 }
1166
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001167 return 0;
Christian König92696dd2016-08-05 13:56:35 +02001168}
1169
1170/*
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001171 * amdgpu_vm_frag_ptes - add fragment information to PTEs
1172 *
Christian König29efc4f2016-08-04 14:52:50 +02001173 * @params: see amdgpu_pte_update_params definition
Christian König92696dd2016-08-05 13:56:35 +02001174 * @vm: requested vm
1175 * @start: first PTE to handle
1176 * @end: last PTE to handle
1177 * @dst: addr those PTEs should point to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001178 * @flags: hw mapping flags
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001179 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001180 */
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001181static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
Christian König92696dd2016-08-05 13:56:35 +02001182 uint64_t start, uint64_t end,
Chunming Zhou6b777602016-09-21 16:19:19 +08001183 uint64_t dst, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001184{
1185 /**
1186 * The MC L1 TLB supports variable sized pages, based on a fragment
1187 * field in the PTE. When this field is set to a non-zero value, page
1188 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1189 * flags are considered valid for all PTEs within the fragment range
1190 * and corresponding mappings are assumed to be physically contiguous.
1191 *
1192 * The L1 TLB can store a single PTE for the whole fragment,
1193 * significantly increasing the space available for translation
1194 * caching. This leads to large improvements in throughput when the
1195 * TLB is under pressure.
1196 *
1197 * The L2 TLB distributes small and large fragments into two
1198 * asymmetric partitions. The large fragment cache is significantly
1199 * larger. Thus, we try to use large fragments wherever possible.
1200 * Userspace can support this by aligning virtual base address and
1201 * allocation size to the fragment size.
1202 */
Roger He6849d472017-08-30 13:01:19 +08001203 unsigned max_frag = params->adev->vm_manager.fragment_size;
1204 int r;
Christian König31f6c1f2016-01-26 12:37:49 +01001205
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001206 /* system pages are non continuously */
Roger He6849d472017-08-30 13:01:19 +08001207 if (params->src || !(flags & AMDGPU_PTE_VALID))
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001208 return amdgpu_vm_update_ptes(params, start, end, dst, flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001209
Roger He6849d472017-08-30 13:01:19 +08001210 while (start != end) {
1211 uint64_t frag_flags, frag_end;
1212 unsigned frag;
1213
1214 /* This intentionally wraps around if no bit is set */
1215 frag = min((unsigned)ffs(start) - 1,
1216 (unsigned)fls64(end - start) - 1);
1217 if (frag >= max_frag) {
1218 frag_flags = AMDGPU_PTE_FRAG(max_frag);
1219 frag_end = end & ~((1ULL << max_frag) - 1);
1220 } else {
1221 frag_flags = AMDGPU_PTE_FRAG(frag);
1222 frag_end = start + (1 << frag);
1223 }
1224
1225 r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
1226 flags | frag_flags);
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001227 if (r)
1228 return r;
Roger He6849d472017-08-30 13:01:19 +08001229
1230 dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
1231 start = frag_end;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001232 }
1233
Roger He6849d472017-08-30 13:01:19 +08001234 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001235}
1236
1237/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001238 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1239 *
1240 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001241 * @exclusive: fence we need to sync to
Christian Königfa3ab3c2016-03-18 21:00:35 +01001242 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001243 * @vm: requested vm
1244 * @start: start of mapped range
1245 * @last: last mapped entry
1246 * @flags: flags for the entries
1247 * @addr: addr to set the area to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001248 * @fence: optional resulting fence
1249 *
Christian Königa14faa62016-01-25 14:27:31 +01001250 * Fill in the page table entries between @start and @last.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001251 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001252 */
1253static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001254 struct dma_fence *exclusive,
Christian Königfa3ab3c2016-03-18 21:00:35 +01001255 dma_addr_t *pages_addr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001256 struct amdgpu_vm *vm,
Christian Königa14faa62016-01-25 14:27:31 +01001257 uint64_t start, uint64_t last,
Chunming Zhou6b777602016-09-21 16:19:19 +08001258 uint64_t flags, uint64_t addr,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001259 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001260{
Christian König2d55e452016-02-08 17:37:38 +01001261 struct amdgpu_ring *ring;
Christian Königa1e08d32016-01-26 11:40:46 +01001262 void *owner = AMDGPU_FENCE_OWNER_VM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001263 unsigned nptes, ncmds, ndw;
Christian Königd71518b2016-02-01 12:20:25 +01001264 struct amdgpu_job *job;
Christian König29efc4f2016-08-04 14:52:50 +02001265 struct amdgpu_pte_update_params params;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001266 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001267 int r;
1268
Christian Königafef8b82016-08-12 13:29:18 +02001269 memset(&params, 0, sizeof(params));
1270 params.adev = adev;
Christian König49ac8a22016-10-13 15:09:08 +02001271 params.vm = vm;
Christian Königafef8b82016-08-12 13:29:18 +02001272
Christian Königa33cab72017-07-11 17:13:00 +02001273 /* sync to everything on unmapping */
1274 if (!(flags & AMDGPU_PTE_VALID))
1275 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
1276
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001277 if (vm->use_cpu_for_update) {
1278 /* params.src is used as flag to indicate system Memory */
1279 if (pages_addr)
1280 params.src = ~0;
1281
1282 /* Wait for PT BOs to be free. PTs share the same resv. object
1283 * as the root PD BO
1284 */
Christian Königa33cab72017-07-11 17:13:00 +02001285 r = amdgpu_vm_wait_pd(adev, vm, owner);
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001286 if (unlikely(r))
1287 return r;
1288
1289 params.func = amdgpu_vm_cpu_set_ptes;
1290 params.pages_addr = pages_addr;
Harish Kasiviswanathanb4d42512017-05-11 19:47:22 -04001291 return amdgpu_vm_frag_ptes(&params, start, last + 1,
1292 addr, flags);
1293 }
1294
Christian König2d55e452016-02-08 17:37:38 +01001295 ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
Christian König27c5f362016-08-04 15:02:49 +02001296
Christian Königa14faa62016-01-25 14:27:31 +01001297 nptes = last - start + 1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001298
1299 /*
Bas Nieuwenhuizen86209522017-09-07 13:23:21 +02001300 * reserve space for two commands every (1 << BLOCK_SIZE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001301 * entries or 2k dwords (whatever is smaller)
Bas Nieuwenhuizen86209522017-09-07 13:23:21 +02001302 *
1303 * The second command is for the shadow pagetables.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001304 */
Emily Deng104bd2c2017-12-29 13:13:08 +08001305 if (vm->root.base.bo->shadow)
1306 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
1307 else
1308 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001309
1310 /* padding, etc. */
1311 ndw = 64;
1312
Christian König570144c2017-08-30 15:38:45 +02001313 if (pages_addr) {
Christian Königb0456f92016-08-11 14:06:54 +02001314 /* copy commands needed */
Yong Zhaoe6d92192017-09-19 12:58:15 -04001315 ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001316
Christian Königb0456f92016-08-11 14:06:54 +02001317 /* and also PTEs */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001318 ndw += nptes * 2;
1319
Christian Königafef8b82016-08-12 13:29:18 +02001320 params.func = amdgpu_vm_do_copy_ptes;
1321
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001322 } else {
1323 /* set page commands needed */
Christian König44e1bae2018-01-24 19:58:45 +01001324 ndw += ncmds * 10;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001325
Roger He6849d472017-08-30 13:01:19 +08001326 /* extra commands for begin/end fragments */
Christian König44e1bae2018-01-24 19:58:45 +01001327 ndw += 2 * 10 * adev->vm_manager.fragment_size;
Christian Königafef8b82016-08-12 13:29:18 +02001328
1329 params.func = amdgpu_vm_do_set_ptes;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001330 }
1331
Christian Königd71518b2016-02-01 12:20:25 +01001332 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1333 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001334 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001335
Christian König29efc4f2016-08-04 14:52:50 +02001336 params.ib = &job->ibs[0];
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001337
Christian König570144c2017-08-30 15:38:45 +02001338 if (pages_addr) {
Christian Königb0456f92016-08-11 14:06:54 +02001339 uint64_t *pte;
1340 unsigned i;
1341
1342 /* Put the PTEs at the end of the IB. */
1343 i = ndw - nptes * 2;
1344 pte= (uint64_t *)&(job->ibs->ptr[i]);
1345 params.src = job->ibs->gpu_addr + i * 4;
1346
1347 for (i = 0; i < nptes; ++i) {
1348 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
1349 AMDGPU_GPU_PAGE_SIZE);
1350 pte[i] |= flags;
1351 }
Christian Königd7a4ac62016-09-25 11:54:00 +02001352 addr = 0;
Christian Königb0456f92016-08-11 14:06:54 +02001353 }
1354
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001355 r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
Christian König3cabaa52016-06-06 10:17:58 +02001356 if (r)
1357 goto error_free;
1358
Christian König3f3333f2017-08-03 14:02:13 +02001359 r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001360 owner, false);
Christian Königa1e08d32016-01-26 11:40:46 +01001361 if (r)
1362 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001363
Christian König3f3333f2017-08-03 14:02:13 +02001364 r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
Christian Königa1e08d32016-01-26 11:40:46 +01001365 if (r)
1366 goto error_free;
1367
Harish Kasiviswanathancc28c4e2017-05-11 22:39:31 -04001368 r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1369 if (r)
1370 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001371
Christian König29efc4f2016-08-04 14:52:50 +02001372 amdgpu_ring_pad_ib(ring, params.ib);
1373 WARN_ON(params.ib->length_dw > ndw);
Christian König2bd9ccf2016-02-01 12:53:58 +01001374 r = amdgpu_job_submit(job, ring, &vm->entity,
1375 AMDGPU_FENCE_OWNER_VM, &f);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001376 if (r)
1377 goto error_free;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001378
Christian König3f3333f2017-08-03 14:02:13 +02001379 amdgpu_bo_fence(vm->root.base.bo, f, true);
Christian König284710f2017-01-30 11:09:31 +01001380 dma_fence_put(*fence);
1381 *fence = f;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001382 return 0;
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001383
1384error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001385 amdgpu_job_free(job);
Chunming Zhou4af9f072015-08-03 12:57:31 +08001386 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001387}
1388
1389/**
Christian Königa14faa62016-01-25 14:27:31 +01001390 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1391 *
1392 * @adev: amdgpu_device pointer
Christian König3cabaa52016-06-06 10:17:58 +02001393 * @exclusive: fence we need to sync to
Christian König8358dce2016-03-30 10:50:25 +02001394 * @pages_addr: DMA addresses to use for mapping
Christian Königa14faa62016-01-25 14:27:31 +01001395 * @vm: requested vm
1396 * @mapping: mapped range and flags to use for the update
Christian König8358dce2016-03-30 10:50:25 +02001397 * @flags: HW flags for the mapping
Christian König63e0ba42016-08-16 17:38:37 +02001398 * @nodes: array of drm_mm_nodes with the MC addresses
Christian Königa14faa62016-01-25 14:27:31 +01001399 * @fence: optional resulting fence
1400 *
1401 * Split the mapping into smaller chunks so that each update fits
1402 * into a SDMA IB.
1403 * Returns 0 for success, -EINVAL for failure.
1404 */
1405static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001406 struct dma_fence *exclusive,
Christian König8358dce2016-03-30 10:50:25 +02001407 dma_addr_t *pages_addr,
Christian Königa14faa62016-01-25 14:27:31 +01001408 struct amdgpu_vm *vm,
1409 struct amdgpu_bo_va_mapping *mapping,
Chunming Zhou6b777602016-09-21 16:19:19 +08001410 uint64_t flags,
Christian König63e0ba42016-08-16 17:38:37 +02001411 struct drm_mm_node *nodes,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001412 struct dma_fence **fence)
Christian Königa14faa62016-01-25 14:27:31 +01001413{
Christian König9fc8fc72017-09-18 13:58:30 +02001414 unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
Christian König570144c2017-08-30 15:38:45 +02001415 uint64_t pfn, start = mapping->start;
Christian Königa14faa62016-01-25 14:27:31 +01001416 int r;
1417
1418 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1419 * but in case of something, we filter the flags in first place
1420 */
1421 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1422 flags &= ~AMDGPU_PTE_READABLE;
1423 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1424 flags &= ~AMDGPU_PTE_WRITEABLE;
1425
Alex Xie15b31c52017-03-03 16:47:11 -05001426 flags &= ~AMDGPU_PTE_EXECUTABLE;
1427 flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1428
Alex Xieb0fd18b2017-03-03 16:49:39 -05001429 flags &= ~AMDGPU_PTE_MTYPE_MASK;
1430 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1431
Zhang, Jerryd0766e92017-04-19 09:53:29 +08001432 if ((mapping->flags & AMDGPU_PTE_PRT) &&
1433 (adev->asic_type >= CHIP_VEGA10)) {
1434 flags |= AMDGPU_PTE_PRT;
1435 flags &= ~AMDGPU_PTE_VALID;
1436 }
1437
Christian Königa14faa62016-01-25 14:27:31 +01001438 trace_amdgpu_vm_bo_update(mapping);
1439
Christian König63e0ba42016-08-16 17:38:37 +02001440 pfn = mapping->offset >> PAGE_SHIFT;
1441 if (nodes) {
1442 while (pfn >= nodes->size) {
1443 pfn -= nodes->size;
1444 ++nodes;
1445 }
Christian Königfa3ab3c2016-03-18 21:00:35 +01001446 }
Christian Königa14faa62016-01-25 14:27:31 +01001447
Christian König63e0ba42016-08-16 17:38:37 +02001448 do {
Christian König9fc8fc72017-09-18 13:58:30 +02001449 dma_addr_t *dma_addr = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001450 uint64_t max_entries;
1451 uint64_t addr, last;
Christian Königa14faa62016-01-25 14:27:31 +01001452
Christian König63e0ba42016-08-16 17:38:37 +02001453 if (nodes) {
1454 addr = nodes->start << PAGE_SHIFT;
1455 max_entries = (nodes->size - pfn) *
1456 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1457 } else {
1458 addr = 0;
1459 max_entries = S64_MAX;
1460 }
Christian Königa14faa62016-01-25 14:27:31 +01001461
Christian König63e0ba42016-08-16 17:38:37 +02001462 if (pages_addr) {
Christian König9fc8fc72017-09-18 13:58:30 +02001463 uint64_t count;
1464
Christian König457e0fe2017-08-22 12:50:46 +02001465 max_entries = min(max_entries, 16ull * 1024ull);
Christian König9fc8fc72017-09-18 13:58:30 +02001466 for (count = 1; count < max_entries; ++count) {
1467 uint64_t idx = pfn + count;
1468
1469 if (pages_addr[idx] !=
1470 (pages_addr[idx - 1] + PAGE_SIZE))
1471 break;
1472 }
1473
1474 if (count < min_linear_pages) {
1475 addr = pfn << PAGE_SHIFT;
1476 dma_addr = pages_addr;
1477 } else {
1478 addr = pages_addr[pfn];
1479 max_entries = count;
1480 }
1481
Christian König63e0ba42016-08-16 17:38:37 +02001482 } else if (flags & AMDGPU_PTE_VALID) {
1483 addr += adev->vm_manager.vram_base_offset;
Christian König9fc8fc72017-09-18 13:58:30 +02001484 addr += pfn << PAGE_SHIFT;
Christian König63e0ba42016-08-16 17:38:37 +02001485 }
Christian König63e0ba42016-08-16 17:38:37 +02001486
Christian Königa9f87f62017-03-30 14:03:59 +02001487 last = min((uint64_t)mapping->last, start + max_entries - 1);
Christian König9fc8fc72017-09-18 13:58:30 +02001488 r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
Christian Königa14faa62016-01-25 14:27:31 +01001489 start, last, flags, addr,
1490 fence);
1491 if (r)
1492 return r;
1493
Christian König63e0ba42016-08-16 17:38:37 +02001494 pfn += last - start + 1;
1495 if (nodes && nodes->size == pfn) {
1496 pfn = 0;
1497 ++nodes;
1498 }
Christian Königa14faa62016-01-25 14:27:31 +01001499 start = last + 1;
Christian König63e0ba42016-08-16 17:38:37 +02001500
Christian Königa9f87f62017-03-30 14:03:59 +02001501 } while (unlikely(start != mapping->last + 1));
Christian Königa14faa62016-01-25 14:27:31 +01001502
1503 return 0;
1504}
1505
1506/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001507 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1508 *
1509 * @adev: amdgpu_device pointer
1510 * @bo_va: requested BO and VM object
Christian König99e124f2016-08-16 14:43:17 +02001511 * @clear: if true clear the entries
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001512 *
1513 * Fill in the page table entries for @bo_va.
1514 * Returns 0 for success, -EINVAL for failure.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001515 */
1516int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1517 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +02001518 bool clear)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001519{
Christian Königec681542017-08-01 10:51:43 +02001520 struct amdgpu_bo *bo = bo_va->base.bo;
1521 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001522 struct amdgpu_bo_va_mapping *mapping;
Christian König8358dce2016-03-30 10:50:25 +02001523 dma_addr_t *pages_addr = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001524 struct ttm_mem_reg *mem;
Christian König63e0ba42016-08-16 17:38:37 +02001525 struct drm_mm_node *nodes;
Christian König4e55eb32017-09-11 16:54:59 +02001526 struct dma_fence *exclusive, **last_update;
Christian König457e0fe2017-08-22 12:50:46 +02001527 uint64_t flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001528 int r;
1529
Christian Königec681542017-08-01 10:51:43 +02001530 if (clear || !bo_va->base.bo) {
Christian König99e124f2016-08-16 14:43:17 +02001531 mem = NULL;
Christian König63e0ba42016-08-16 17:38:37 +02001532 nodes = NULL;
Christian König99e124f2016-08-16 14:43:17 +02001533 exclusive = NULL;
1534 } else {
Christian König8358dce2016-03-30 10:50:25 +02001535 struct ttm_dma_tt *ttm;
1536
Christian Königec681542017-08-01 10:51:43 +02001537 mem = &bo_va->base.bo->tbo.mem;
Christian König63e0ba42016-08-16 17:38:37 +02001538 nodes = mem->mm_node;
1539 if (mem->mem_type == TTM_PL_TT) {
Christian Königec681542017-08-01 10:51:43 +02001540 ttm = container_of(bo_va->base.bo->tbo.ttm,
1541 struct ttm_dma_tt, ttm);
Christian König8358dce2016-03-30 10:50:25 +02001542 pages_addr = ttm->dma_address;
Christian König9ab21462015-11-30 14:19:26 +01001543 }
Christian Königec681542017-08-01 10:51:43 +02001544 exclusive = reservation_object_get_excl(bo->tbo.resv);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001545 }
1546
Christian König457e0fe2017-08-22 12:50:46 +02001547 if (bo)
Christian Königec681542017-08-01 10:51:43 +02001548 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
Christian König457e0fe2017-08-22 12:50:46 +02001549 else
Christian Königa5f6b5b2017-01-30 11:01:38 +01001550 flags = 0x0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001551
Christian König4e55eb32017-09-11 16:54:59 +02001552 if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
1553 last_update = &vm->last_update;
1554 else
1555 last_update = &bo_va->last_pt_update;
1556
Christian König3d7d4d32017-08-23 16:13:33 +02001557 if (!clear && bo_va->base.moved) {
1558 bo_va->base.moved = false;
Christian König7fc11952015-07-30 11:53:42 +02001559 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001560
Christian Königcb7b6ec2017-08-15 17:08:12 +02001561 } else if (bo_va->cleared != clear) {
1562 list_splice_init(&bo_va->valids, &bo_va->invalids);
Christian König3d7d4d32017-08-23 16:13:33 +02001563 }
Christian König7fc11952015-07-30 11:53:42 +02001564
1565 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian König457e0fe2017-08-22 12:50:46 +02001566 r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
Christian König63e0ba42016-08-16 17:38:37 +02001567 mapping, flags, nodes,
Christian König4e55eb32017-09-11 16:54:59 +02001568 last_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001569 if (r)
1570 return r;
1571 }
1572
Christian König68c62302017-07-11 17:23:29 +02001573 if (vm->use_cpu_for_update) {
1574 /* Flush HDP */
1575 mb();
Christian König69882562018-01-19 14:17:40 +01001576 amdgpu_asic_flush_hdp(adev, NULL);
Christian König68c62302017-07-11 17:23:29 +02001577 }
1578
Christian Königaf4c0f62018-04-19 10:56:02 +02001579 spin_lock(&vm->moved_lock);
Junwei Zhangbb475832018-04-19 13:17:26 +08001580 list_del_init(&bo_va->base.vm_status);
Christian Königaf4c0f62018-04-19 10:56:02 +02001581 spin_unlock(&vm->moved_lock);
Christian König36188362018-03-19 11:49:14 +01001582
Junwei Zhangbb475832018-04-19 13:17:26 +08001583 /* If the BO is not in its preferred location add it back to
1584 * the evicted list so that it gets validated again on the
1585 * next command submission.
1586 */
Christian König806f0432018-04-19 15:01:12 +02001587 if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
1588 uint32_t mem_type = bo->tbo.mem.mem_type;
1589
1590 if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
1591 list_add_tail(&bo_va->base.vm_status, &vm->evicted);
1592 else
1593 list_add(&bo_va->base.vm_status, &vm->idle);
1594 }
Christian Königcb7b6ec2017-08-15 17:08:12 +02001595
1596 list_splice_init(&bo_va->invalids, &bo_va->valids);
1597 bo_va->cleared = clear;
1598
1599 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1600 list_for_each_entry(mapping, &bo_va->valids, list)
1601 trace_amdgpu_vm_bo_mapping(mapping);
1602 }
1603
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001604 return 0;
1605}
1606
1607/**
Christian König284710f2017-01-30 11:09:31 +01001608 * amdgpu_vm_update_prt_state - update the global PRT state
1609 */
1610static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1611{
1612 unsigned long flags;
1613 bool enable;
1614
1615 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
Christian König451bc8e2017-02-14 16:02:52 +01001616 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
Christian König132f34e2018-01-12 15:26:08 +01001617 adev->gmc.gmc_funcs->set_prt(adev, enable);
Christian König284710f2017-01-30 11:09:31 +01001618 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1619}
1620
1621/**
Christian König4388fc22017-03-13 10:13:36 +01001622 * amdgpu_vm_prt_get - add a PRT user
Christian König451bc8e2017-02-14 16:02:52 +01001623 */
1624static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1625{
Christian König132f34e2018-01-12 15:26:08 +01001626 if (!adev->gmc.gmc_funcs->set_prt)
Christian König4388fc22017-03-13 10:13:36 +01001627 return;
1628
Christian König451bc8e2017-02-14 16:02:52 +01001629 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1630 amdgpu_vm_update_prt_state(adev);
1631}
1632
1633/**
Christian König0b15f2f2017-02-14 15:47:03 +01001634 * amdgpu_vm_prt_put - drop a PRT user
1635 */
1636static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1637{
Christian König451bc8e2017-02-14 16:02:52 +01001638 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
Christian König0b15f2f2017-02-14 15:47:03 +01001639 amdgpu_vm_update_prt_state(adev);
1640}
1641
1642/**
Christian König451bc8e2017-02-14 16:02:52 +01001643 * amdgpu_vm_prt_cb - callback for updating the PRT status
Christian König284710f2017-01-30 11:09:31 +01001644 */
1645static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1646{
1647 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1648
Christian König0b15f2f2017-02-14 15:47:03 +01001649 amdgpu_vm_prt_put(cb->adev);
Christian König284710f2017-01-30 11:09:31 +01001650 kfree(cb);
1651}
1652
1653/**
Christian König451bc8e2017-02-14 16:02:52 +01001654 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1655 */
1656static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1657 struct dma_fence *fence)
1658{
Christian König4388fc22017-03-13 10:13:36 +01001659 struct amdgpu_prt_cb *cb;
Christian König451bc8e2017-02-14 16:02:52 +01001660
Christian König132f34e2018-01-12 15:26:08 +01001661 if (!adev->gmc.gmc_funcs->set_prt)
Christian König4388fc22017-03-13 10:13:36 +01001662 return;
1663
1664 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
Christian König451bc8e2017-02-14 16:02:52 +01001665 if (!cb) {
1666 /* Last resort when we are OOM */
1667 if (fence)
1668 dma_fence_wait(fence, false);
1669
Dan Carpenter486a68f2017-04-03 21:41:39 +03001670 amdgpu_vm_prt_put(adev);
Christian König451bc8e2017-02-14 16:02:52 +01001671 } else {
1672 cb->adev = adev;
1673 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1674 amdgpu_vm_prt_cb))
1675 amdgpu_vm_prt_cb(fence, &cb->cb);
1676 }
1677}
1678
1679/**
Christian König284710f2017-01-30 11:09:31 +01001680 * amdgpu_vm_free_mapping - free a mapping
1681 *
1682 * @adev: amdgpu_device pointer
1683 * @vm: requested vm
1684 * @mapping: mapping to be freed
1685 * @fence: fence of the unmap operation
1686 *
1687 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1688 */
1689static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1690 struct amdgpu_vm *vm,
1691 struct amdgpu_bo_va_mapping *mapping,
1692 struct dma_fence *fence)
1693{
Christian König451bc8e2017-02-14 16:02:52 +01001694 if (mapping->flags & AMDGPU_PTE_PRT)
1695 amdgpu_vm_add_prt_cb(adev, fence);
Christian König284710f2017-01-30 11:09:31 +01001696 kfree(mapping);
1697}
1698
1699/**
Christian König451bc8e2017-02-14 16:02:52 +01001700 * amdgpu_vm_prt_fini - finish all prt mappings
1701 *
1702 * @adev: amdgpu_device pointer
1703 * @vm: requested vm
1704 *
1705 * Register a cleanup callback to disable PRT support after VM dies.
1706 */
1707static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1708{
Christian König3f3333f2017-08-03 14:02:13 +02001709 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
Christian König451bc8e2017-02-14 16:02:52 +01001710 struct dma_fence *excl, **shared;
1711 unsigned i, shared_count;
1712 int r;
1713
1714 r = reservation_object_get_fences_rcu(resv, &excl,
1715 &shared_count, &shared);
1716 if (r) {
1717 /* Not enough memory to grab the fence list, as last resort
1718 * block for all the fences to complete.
1719 */
1720 reservation_object_wait_timeout_rcu(resv, true, false,
1721 MAX_SCHEDULE_TIMEOUT);
1722 return;
1723 }
1724
1725 /* Add a callback for each fence in the reservation object */
1726 amdgpu_vm_prt_get(adev);
1727 amdgpu_vm_add_prt_cb(adev, excl);
1728
1729 for (i = 0; i < shared_count; ++i) {
1730 amdgpu_vm_prt_get(adev);
1731 amdgpu_vm_add_prt_cb(adev, shared[i]);
1732 }
1733
1734 kfree(shared);
1735}
1736
1737/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001738 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1739 *
1740 * @adev: amdgpu_device pointer
1741 * @vm: requested vm
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001742 * @fence: optional resulting fence (unchanged if no work needed to be done
1743 * or if an error occurred)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001744 *
1745 * Make sure all freed BOs are cleared in the PT.
1746 * Returns 0 for success.
1747 *
1748 * PTs have to be reserved and mutex must be locked!
1749 */
1750int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001751 struct amdgpu_vm *vm,
1752 struct dma_fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001753{
1754 struct amdgpu_bo_va_mapping *mapping;
Christian König45843122018-01-25 18:36:15 +01001755 uint64_t init_pte_value = 0;
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001756 struct dma_fence *f = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001757 int r;
1758
1759 while (!list_empty(&vm->freed)) {
1760 mapping = list_first_entry(&vm->freed,
1761 struct amdgpu_bo_va_mapping, list);
1762 list_del(&mapping->list);
Christian Könige17841b2016-03-08 17:52:01 +01001763
Christian König45843122018-01-25 18:36:15 +01001764 if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
Yong Zhao6d16dac2017-08-31 15:55:00 -04001765 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001766
Christian König570144c2017-08-30 15:38:45 +02001767 r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
Christian Königfc6aa332017-04-19 14:41:19 +02001768 mapping->start, mapping->last,
Yong Zhao51ac7ee2017-07-27 12:48:22 -04001769 init_pte_value, 0, &f);
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001770 amdgpu_vm_free_mapping(adev, vm, mapping, f);
Christian König284710f2017-01-30 11:09:31 +01001771 if (r) {
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001772 dma_fence_put(f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001773 return r;
Christian König284710f2017-01-30 11:09:31 +01001774 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001775 }
Nicolai Hähnlef3467812017-03-23 19:36:31 +01001776
1777 if (fence && f) {
1778 dma_fence_put(*fence);
1779 *fence = f;
1780 } else {
1781 dma_fence_put(f);
1782 }
1783
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001784 return 0;
1785
1786}
1787
1788/**
Christian König73fb16e2017-08-16 11:13:48 +02001789 * amdgpu_vm_handle_moved - handle moved BOs in the PT
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001790 *
1791 * @adev: amdgpu_device pointer
1792 * @vm: requested vm
Christian König73fb16e2017-08-16 11:13:48 +02001793 * @sync: sync object to add fences to
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001794 *
Christian König73fb16e2017-08-16 11:13:48 +02001795 * Make sure all BOs which are moved are updated in the PTs.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001796 * Returns 0 for success.
1797 *
Christian König73fb16e2017-08-16 11:13:48 +02001798 * PTs have to be reserved!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001799 */
Christian König73fb16e2017-08-16 11:13:48 +02001800int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
Christian König4e55eb32017-09-11 16:54:59 +02001801 struct amdgpu_vm *vm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001802{
Christian König789f3312018-04-19 11:08:24 +02001803 struct amdgpu_bo_va *bo_va, *tmp;
1804 struct list_head moved;
Christian König73fb16e2017-08-16 11:13:48 +02001805 bool clear;
Christian König789f3312018-04-19 11:08:24 +02001806 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001807
Christian König789f3312018-04-19 11:08:24 +02001808 INIT_LIST_HEAD(&moved);
Christian Königaf4c0f62018-04-19 10:56:02 +02001809 spin_lock(&vm->moved_lock);
Christian König789f3312018-04-19 11:08:24 +02001810 list_splice_init(&vm->moved, &moved);
1811 spin_unlock(&vm->moved_lock);
Christian König4e55eb32017-09-11 16:54:59 +02001812
Christian König789f3312018-04-19 11:08:24 +02001813 list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
1814 struct reservation_object *resv = bo_va->base.bo->tbo.resv;
Christian Königec363e02017-09-01 20:34:27 +02001815
Christian König73fb16e2017-08-16 11:13:48 +02001816 /* Per VM BOs never need to bo cleared in the page tables */
Christian Königec363e02017-09-01 20:34:27 +02001817 if (resv == vm->root.base.bo->tbo.resv)
1818 clear = false;
1819 /* Try to reserve the BO to avoid clearing its ptes */
Christian König9b8cad22018-01-03 13:36:22 +01001820 else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
Christian Königec363e02017-09-01 20:34:27 +02001821 clear = false;
1822 /* Somebody else is using the BO right now */
1823 else
1824 clear = true;
Christian König73fb16e2017-08-16 11:13:48 +02001825
1826 r = amdgpu_vm_bo_update(adev, bo_va, clear);
Christian König789f3312018-04-19 11:08:24 +02001827 if (r) {
1828 spin_lock(&vm->moved_lock);
1829 list_splice(&moved, &vm->moved);
1830 spin_unlock(&vm->moved_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001831 return r;
Christian König789f3312018-04-19 11:08:24 +02001832 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001833
Christian Königec363e02017-09-01 20:34:27 +02001834 if (!clear && resv != vm->root.base.bo->tbo.resv)
1835 reservation_object_unlock(resv);
1836
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001837 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001838
Christian König789f3312018-04-19 11:08:24 +02001839 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001840}
1841
1842/**
1843 * amdgpu_vm_bo_add - add a bo to a specific vm
1844 *
1845 * @adev: amdgpu_device pointer
1846 * @vm: requested vm
1847 * @bo: amdgpu buffer object
1848 *
Christian König8843dbb2016-01-26 12:17:11 +01001849 * Add @bo into the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001850 * Add @bo to the list of bos associated with the vm
1851 * Returns newly added bo_va or NULL for failure
1852 *
1853 * Object has to be reserved!
1854 */
1855struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1856 struct amdgpu_vm *vm,
1857 struct amdgpu_bo *bo)
1858{
1859 struct amdgpu_bo_va *bo_va;
1860
1861 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1862 if (bo_va == NULL) {
1863 return NULL;
1864 }
Chunming Zhou3f4299b2018-04-24 12:14:39 +08001865 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
Christian Königec681542017-08-01 10:51:43 +02001866
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001867 bo_va->ref_count = 1;
Christian König7fc11952015-07-30 11:53:42 +02001868 INIT_LIST_HEAD(&bo_va->valids);
1869 INIT_LIST_HEAD(&bo_va->invalids);
Christian König32b41ac2016-03-08 18:03:27 +01001870
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001871 return bo_va;
1872}
1873
Christian König73fb16e2017-08-16 11:13:48 +02001874
1875/**
1876 * amdgpu_vm_bo_insert_mapping - insert a new mapping
1877 *
1878 * @adev: amdgpu_device pointer
1879 * @bo_va: bo_va to store the address
1880 * @mapping: the mapping to insert
1881 *
1882 * Insert a new mapping into all structures.
1883 */
1884static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1885 struct amdgpu_bo_va *bo_va,
1886 struct amdgpu_bo_va_mapping *mapping)
1887{
1888 struct amdgpu_vm *vm = bo_va->base.vm;
1889 struct amdgpu_bo *bo = bo_va->base.bo;
1890
Christian Königaebc5e62017-09-06 16:55:16 +02001891 mapping->bo_va = bo_va;
Christian König73fb16e2017-08-16 11:13:48 +02001892 list_add(&mapping->list, &bo_va->invalids);
1893 amdgpu_vm_it_insert(mapping, &vm->va);
1894
1895 if (mapping->flags & AMDGPU_PTE_PRT)
1896 amdgpu_vm_prt_get(adev);
1897
Christian König862b8c52018-04-19 14:22:56 +02001898 if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
1899 !bo_va->base.moved) {
Christian Königaf4c0f62018-04-19 10:56:02 +02001900 spin_lock(&vm->moved_lock);
Christian König862b8c52018-04-19 14:22:56 +02001901 list_move(&bo_va->base.vm_status, &vm->moved);
Christian Königaf4c0f62018-04-19 10:56:02 +02001902 spin_unlock(&vm->moved_lock);
Christian König73fb16e2017-08-16 11:13:48 +02001903 }
1904 trace_amdgpu_vm_bo_map(bo_va, mapping);
1905}
1906
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001907/**
1908 * amdgpu_vm_bo_map - map bo inside a vm
1909 *
1910 * @adev: amdgpu_device pointer
1911 * @bo_va: bo_va to store the address
1912 * @saddr: where to map the BO
1913 * @offset: requested offset in the BO
1914 * @flags: attributes of pages (read/write/valid/etc.)
1915 *
1916 * Add a mapping of the BO at the specefied addr into the VM.
1917 * Returns 0 for success, error for failure.
1918 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08001919 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001920 */
1921int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1922 struct amdgpu_bo_va *bo_va,
1923 uint64_t saddr, uint64_t offset,
Christian König268c3002017-01-18 14:49:43 +01001924 uint64_t size, uint64_t flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001925{
Christian Königa9f87f62017-03-30 14:03:59 +02001926 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian Königec681542017-08-01 10:51:43 +02001927 struct amdgpu_bo *bo = bo_va->base.bo;
1928 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001929 uint64_t eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001930
Christian König0be52de2015-05-18 14:37:27 +02001931 /* validate the parameters */
1932 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
Chunming Zhou49b02b12015-11-13 14:18:38 +08001933 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
Christian König0be52de2015-05-18 14:37:27 +02001934 return -EINVAL;
Christian König0be52de2015-05-18 14:37:27 +02001935
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001936 /* make sure object fit at this offset */
Felix Kuehling005ae952015-11-23 17:43:48 -05001937 eaddr = saddr + size - 1;
Christian Königa5f6b5b2017-01-30 11:01:38 +01001938 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02001939 (bo && offset + size > amdgpu_bo_size(bo)))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001940 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001941
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001942 saddr /= AMDGPU_GPU_PAGE_SIZE;
1943 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1944
Christian Königa9f87f62017-03-30 14:03:59 +02001945 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1946 if (tmp) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001947 /* bo and tmp overlap, invalid addr */
1948 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
Christian Königec681542017-08-01 10:51:43 +02001949 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
Christian Königa9f87f62017-03-30 14:03:59 +02001950 tmp->start, tmp->last + 1);
Christian König663e4572017-03-13 10:13:37 +01001951 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001952 }
1953
1954 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
Christian König663e4572017-03-13 10:13:37 +01001955 if (!mapping)
1956 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001957
Christian Königa9f87f62017-03-30 14:03:59 +02001958 mapping->start = saddr;
1959 mapping->last = eaddr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001960 mapping->offset = offset;
1961 mapping->flags = flags;
1962
Christian König73fb16e2017-08-16 11:13:48 +02001963 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
Christian König4388fc22017-03-13 10:13:36 +01001964
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001965 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001966}
1967
1968/**
Christian König80f95c52017-03-13 10:13:39 +01001969 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1970 *
1971 * @adev: amdgpu_device pointer
1972 * @bo_va: bo_va to store the address
1973 * @saddr: where to map the BO
1974 * @offset: requested offset in the BO
1975 * @flags: attributes of pages (read/write/valid/etc.)
1976 *
1977 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1978 * mappings as we do so.
1979 * Returns 0 for success, error for failure.
1980 *
1981 * Object has to be reserved and unreserved outside!
1982 */
1983int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1984 struct amdgpu_bo_va *bo_va,
1985 uint64_t saddr, uint64_t offset,
1986 uint64_t size, uint64_t flags)
1987{
1988 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02001989 struct amdgpu_bo *bo = bo_va->base.bo;
Christian König80f95c52017-03-13 10:13:39 +01001990 uint64_t eaddr;
1991 int r;
1992
1993 /* validate the parameters */
1994 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1995 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1996 return -EINVAL;
1997
1998 /* make sure object fit at this offset */
1999 eaddr = saddr + size - 1;
2000 if (saddr >= eaddr ||
Christian Königec681542017-08-01 10:51:43 +02002001 (bo && offset + size > amdgpu_bo_size(bo)))
Christian König80f95c52017-03-13 10:13:39 +01002002 return -EINVAL;
2003
2004 /* Allocate all the needed memory */
2005 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2006 if (!mapping)
2007 return -ENOMEM;
2008
Christian Königec681542017-08-01 10:51:43 +02002009 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
Christian König80f95c52017-03-13 10:13:39 +01002010 if (r) {
2011 kfree(mapping);
2012 return r;
2013 }
2014
2015 saddr /= AMDGPU_GPU_PAGE_SIZE;
2016 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2017
Christian Königa9f87f62017-03-30 14:03:59 +02002018 mapping->start = saddr;
2019 mapping->last = eaddr;
Christian König80f95c52017-03-13 10:13:39 +01002020 mapping->offset = offset;
2021 mapping->flags = flags;
2022
Christian König73fb16e2017-08-16 11:13:48 +02002023 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
Christian König80f95c52017-03-13 10:13:39 +01002024
2025 return 0;
2026}
2027
2028/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002029 * amdgpu_vm_bo_unmap - remove bo mapping from vm
2030 *
2031 * @adev: amdgpu_device pointer
2032 * @bo_va: bo_va to remove the address from
2033 * @saddr: where to the BO is mapped
2034 *
2035 * Remove a mapping of the BO at the specefied addr from the VM.
2036 * Returns 0 for success, error for failure.
2037 *
Chunming Zhou49b02b12015-11-13 14:18:38 +08002038 * Object has to be reserved and unreserved outside!
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002039 */
2040int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2041 struct amdgpu_bo_va *bo_va,
2042 uint64_t saddr)
2043{
2044 struct amdgpu_bo_va_mapping *mapping;
Christian Königec681542017-08-01 10:51:43 +02002045 struct amdgpu_vm *vm = bo_va->base.vm;
Christian König7fc11952015-07-30 11:53:42 +02002046 bool valid = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002047
Christian König6c7fc502015-06-05 20:56:17 +02002048 saddr /= AMDGPU_GPU_PAGE_SIZE;
Christian König32b41ac2016-03-08 18:03:27 +01002049
Christian König7fc11952015-07-30 11:53:42 +02002050 list_for_each_entry(mapping, &bo_va->valids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002051 if (mapping->start == saddr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002052 break;
2053 }
2054
Christian König7fc11952015-07-30 11:53:42 +02002055 if (&mapping->list == &bo_va->valids) {
2056 valid = false;
2057
2058 list_for_each_entry(mapping, &bo_va->invalids, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002059 if (mapping->start == saddr)
Christian König7fc11952015-07-30 11:53:42 +02002060 break;
2061 }
2062
Christian König32b41ac2016-03-08 18:03:27 +01002063 if (&mapping->list == &bo_va->invalids)
Christian König7fc11952015-07-30 11:53:42 +02002064 return -ENOENT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002065 }
Christian König32b41ac2016-03-08 18:03:27 +01002066
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002067 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002068 amdgpu_vm_it_remove(mapping, &vm->va);
Christian Königaebc5e62017-09-06 16:55:16 +02002069 mapping->bo_va = NULL;
Christian König93e3e432015-06-09 16:58:33 +02002070 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002071
Christian Könige17841b2016-03-08 17:52:01 +01002072 if (valid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002073 list_add(&mapping->list, &vm->freed);
Christian Könige17841b2016-03-08 17:52:01 +01002074 else
Christian König284710f2017-01-30 11:09:31 +01002075 amdgpu_vm_free_mapping(adev, vm, mapping,
2076 bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002077
2078 return 0;
2079}
2080
2081/**
Christian Königdc54d3d2017-03-13 10:13:38 +01002082 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2083 *
2084 * @adev: amdgpu_device pointer
2085 * @vm: VM structure to use
2086 * @saddr: start of the range
2087 * @size: size of the range
2088 *
2089 * Remove all mappings in a range, split them as appropriate.
2090 * Returns 0 for success, error for failure.
2091 */
2092int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2093 struct amdgpu_vm *vm,
2094 uint64_t saddr, uint64_t size)
2095{
2096 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
Christian Königdc54d3d2017-03-13 10:13:38 +01002097 LIST_HEAD(removed);
2098 uint64_t eaddr;
2099
2100 eaddr = saddr + size - 1;
2101 saddr /= AMDGPU_GPU_PAGE_SIZE;
2102 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2103
2104 /* Allocate all the needed memory */
2105 before = kzalloc(sizeof(*before), GFP_KERNEL);
2106 if (!before)
2107 return -ENOMEM;
Junwei Zhang27f6d612017-03-16 16:09:24 +08002108 INIT_LIST_HEAD(&before->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002109
2110 after = kzalloc(sizeof(*after), GFP_KERNEL);
2111 if (!after) {
2112 kfree(before);
2113 return -ENOMEM;
2114 }
Junwei Zhang27f6d612017-03-16 16:09:24 +08002115 INIT_LIST_HEAD(&after->list);
Christian Königdc54d3d2017-03-13 10:13:38 +01002116
2117 /* Now gather all removed mappings */
Christian Königa9f87f62017-03-30 14:03:59 +02002118 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2119 while (tmp) {
Christian Königdc54d3d2017-03-13 10:13:38 +01002120 /* Remember mapping split at the start */
Christian Königa9f87f62017-03-30 14:03:59 +02002121 if (tmp->start < saddr) {
2122 before->start = tmp->start;
2123 before->last = saddr - 1;
Christian Königdc54d3d2017-03-13 10:13:38 +01002124 before->offset = tmp->offset;
2125 before->flags = tmp->flags;
Junwei Zhang387f49e2018-06-05 17:31:51 +08002126 before->bo_va = tmp->bo_va;
2127 list_add(&before->list, &tmp->bo_va->invalids);
Christian Königdc54d3d2017-03-13 10:13:38 +01002128 }
2129
2130 /* Remember mapping split at the end */
Christian Königa9f87f62017-03-30 14:03:59 +02002131 if (tmp->last > eaddr) {
2132 after->start = eaddr + 1;
2133 after->last = tmp->last;
Christian Königdc54d3d2017-03-13 10:13:38 +01002134 after->offset = tmp->offset;
Christian Königa9f87f62017-03-30 14:03:59 +02002135 after->offset += after->start - tmp->start;
Christian Königdc54d3d2017-03-13 10:13:38 +01002136 after->flags = tmp->flags;
Junwei Zhang387f49e2018-06-05 17:31:51 +08002137 after->bo_va = tmp->bo_va;
2138 list_add(&after->list, &tmp->bo_va->invalids);
Christian Königdc54d3d2017-03-13 10:13:38 +01002139 }
2140
2141 list_del(&tmp->list);
2142 list_add(&tmp->list, &removed);
Christian Königa9f87f62017-03-30 14:03:59 +02002143
2144 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
Christian Königdc54d3d2017-03-13 10:13:38 +01002145 }
2146
2147 /* And free them up */
2148 list_for_each_entry_safe(tmp, next, &removed, list) {
Christian Königa9f87f62017-03-30 14:03:59 +02002149 amdgpu_vm_it_remove(tmp, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002150 list_del(&tmp->list);
2151
Christian Königa9f87f62017-03-30 14:03:59 +02002152 if (tmp->start < saddr)
2153 tmp->start = saddr;
2154 if (tmp->last > eaddr)
2155 tmp->last = eaddr;
Christian Königdc54d3d2017-03-13 10:13:38 +01002156
Christian Königaebc5e62017-09-06 16:55:16 +02002157 tmp->bo_va = NULL;
Christian Königdc54d3d2017-03-13 10:13:38 +01002158 list_add(&tmp->list, &vm->freed);
2159 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2160 }
2161
Junwei Zhang27f6d612017-03-16 16:09:24 +08002162 /* Insert partial mapping before the range */
2163 if (!list_empty(&before->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002164 amdgpu_vm_it_insert(before, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002165 if (before->flags & AMDGPU_PTE_PRT)
2166 amdgpu_vm_prt_get(adev);
2167 } else {
2168 kfree(before);
2169 }
2170
2171 /* Insert partial mapping after the range */
Junwei Zhang27f6d612017-03-16 16:09:24 +08002172 if (!list_empty(&after->list)) {
Christian Königa9f87f62017-03-30 14:03:59 +02002173 amdgpu_vm_it_insert(after, &vm->va);
Christian Königdc54d3d2017-03-13 10:13:38 +01002174 if (after->flags & AMDGPU_PTE_PRT)
2175 amdgpu_vm_prt_get(adev);
2176 } else {
2177 kfree(after);
2178 }
2179
2180 return 0;
2181}
2182
2183/**
Christian Königaebc5e62017-09-06 16:55:16 +02002184 * amdgpu_vm_bo_lookup_mapping - find mapping by address
2185 *
2186 * @vm: the requested VM
2187 *
2188 * Find a mapping by it's address.
2189 */
2190struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2191 uint64_t addr)
2192{
2193 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2194}
2195
2196/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002197 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2198 *
2199 * @adev: amdgpu_device pointer
2200 * @bo_va: requested bo_va
2201 *
Christian König8843dbb2016-01-26 12:17:11 +01002202 * Remove @bo_va->bo from the requested vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002203 *
2204 * Object have to be reserved!
2205 */
2206void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2207 struct amdgpu_bo_va *bo_va)
2208{
2209 struct amdgpu_bo_va_mapping *mapping, *next;
Christian Königec681542017-08-01 10:51:43 +02002210 struct amdgpu_vm *vm = bo_va->base.vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002211
Christian Königec681542017-08-01 10:51:43 +02002212 list_del(&bo_va->base.bo_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002213
Christian Königaf4c0f62018-04-19 10:56:02 +02002214 spin_lock(&vm->moved_lock);
Christian Königec681542017-08-01 10:51:43 +02002215 list_del(&bo_va->base.vm_status);
Christian Königaf4c0f62018-04-19 10:56:02 +02002216 spin_unlock(&vm->moved_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002217
Christian König7fc11952015-07-30 11:53:42 +02002218 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002219 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002220 amdgpu_vm_it_remove(mapping, &vm->va);
Christian Königaebc5e62017-09-06 16:55:16 +02002221 mapping->bo_va = NULL;
Christian König93e3e432015-06-09 16:58:33 +02002222 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
Christian König7fc11952015-07-30 11:53:42 +02002223 list_add(&mapping->list, &vm->freed);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002224 }
Christian König7fc11952015-07-30 11:53:42 +02002225 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2226 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002227 amdgpu_vm_it_remove(mapping, &vm->va);
Christian König284710f2017-01-30 11:09:31 +01002228 amdgpu_vm_free_mapping(adev, vm, mapping,
2229 bo_va->last_pt_update);
Christian König7fc11952015-07-30 11:53:42 +02002230 }
Christian König32b41ac2016-03-08 18:03:27 +01002231
Chris Wilsonf54d1862016-10-25 13:00:45 +01002232 dma_fence_put(bo_va->last_pt_update);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002233 kfree(bo_va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002234}
2235
2236/**
2237 * amdgpu_vm_bo_invalidate - mark the bo as invalid
2238 *
2239 * @adev: amdgpu_device pointer
2240 * @vm: requested vm
2241 * @bo: amdgpu buffer object
2242 *
Christian König8843dbb2016-01-26 12:17:11 +01002243 * Mark @bo as invalid.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002244 */
2245void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
Christian König3f3333f2017-08-03 14:02:13 +02002246 struct amdgpu_bo *bo, bool evicted)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002247{
Christian Königec681542017-08-01 10:51:43 +02002248 struct amdgpu_vm_bo_base *bo_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002249
Chunming Zhou4bebcce2018-04-24 13:54:10 +08002250 /* shadow bo doesn't have bo base, its validation needs its parent */
2251 if (bo->parent && bo->parent->shadow == bo)
2252 bo = bo->parent;
2253
Christian Königec681542017-08-01 10:51:43 +02002254 list_for_each_entry(bo_base, &bo->va, bo_list) {
Christian König3f3333f2017-08-03 14:02:13 +02002255 struct amdgpu_vm *vm = bo_base->vm;
Christian König862b8c52018-04-19 14:22:56 +02002256 bool was_moved = bo_base->moved;
Christian König3f3333f2017-08-03 14:02:13 +02002257
Christian König3d7d4d32017-08-23 16:13:33 +02002258 bo_base->moved = true;
Christian König3f3333f2017-08-03 14:02:13 +02002259 if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
Christian König73fb16e2017-08-16 11:13:48 +02002260 if (bo->tbo.type == ttm_bo_type_kernel)
2261 list_move(&bo_base->vm_status, &vm->evicted);
2262 else
2263 list_move_tail(&bo_base->vm_status,
2264 &vm->evicted);
Christian König3f3333f2017-08-03 14:02:13 +02002265 continue;
2266 }
2267
Christian König862b8c52018-04-19 14:22:56 +02002268 if (was_moved)
Christian König3f3333f2017-08-03 14:02:13 +02002269 continue;
2270
Christian König862b8c52018-04-19 14:22:56 +02002271 if (bo->tbo.type == ttm_bo_type_kernel) {
2272 list_move(&bo_base->vm_status, &vm->relocated);
2273 } else {
2274 spin_lock(&bo_base->vm->moved_lock);
2275 list_move(&bo_base->vm_status, &vm->moved);
2276 spin_unlock(&bo_base->vm->moved_lock);
2277 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002278 }
2279}
2280
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002281static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2282{
2283 /* Total bits covered by PD + PTs */
2284 unsigned bits = ilog2(vm_size) + 18;
2285
2286 /* Make sure the PD is 4K in size up to 8GB address space.
2287 Above that split equal between PD and PTs */
2288 if (vm_size <= 8)
2289 return (bits - 9);
2290 else
2291 return ((bits + 3) / 2);
2292}
2293
2294/**
Roger Hed07f14b2017-08-15 16:05:59 +08002295 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002296 *
2297 * @adev: amdgpu_device pointer
2298 * @vm_size: the default vm size if it's set auto
2299 */
Christian Königfdd5faa2017-11-04 16:51:44 +01002300void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
Christian Königf3368122017-11-23 12:57:18 +01002301 uint32_t fragment_size_default, unsigned max_level,
2302 unsigned max_bits)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002303{
Christian König36539dc2017-11-23 11:16:05 +01002304 uint64_t tmp;
2305
2306 /* adjust vm size first */
Christian Königf3368122017-11-23 12:57:18 +01002307 if (amdgpu_vm_size != -1) {
2308 unsigned max_size = 1 << (max_bits - 30);
2309
Christian Königfdd5faa2017-11-04 16:51:44 +01002310 vm_size = amdgpu_vm_size;
Christian Königf3368122017-11-23 12:57:18 +01002311 if (vm_size > max_size) {
2312 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2313 amdgpu_vm_size, max_size);
2314 vm_size = max_size;
2315 }
2316 }
Christian Königfdd5faa2017-11-04 16:51:44 +01002317
2318 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
Christian König36539dc2017-11-23 11:16:05 +01002319
2320 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
Christian König97489122017-11-27 16:22:05 +01002321 if (amdgpu_vm_block_size != -1)
2322 tmp >>= amdgpu_vm_block_size - 9;
Christian König36539dc2017-11-23 11:16:05 +01002323 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2324 adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
Chunming Zhou196f7482017-12-13 14:22:54 +08002325 switch (adev->vm_manager.num_level) {
2326 case 3:
2327 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2328 break;
2329 case 2:
2330 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2331 break;
2332 case 1:
2333 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2334 break;
2335 default:
2336 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2337 }
Christian Königb38f41e2017-11-22 17:00:35 +01002338 /* block size depends on vm size and hw setup*/
Christian König97489122017-11-27 16:22:05 +01002339 if (amdgpu_vm_block_size != -1)
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002340 adev->vm_manager.block_size =
Christian König97489122017-11-27 16:22:05 +01002341 min((unsigned)amdgpu_vm_block_size, max_bits
2342 - AMDGPU_GPU_PAGE_SHIFT
2343 - 9 * adev->vm_manager.num_level);
2344 else if (adev->vm_manager.num_level > 1)
2345 adev->vm_manager.block_size = 9;
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002346 else
Christian König97489122017-11-27 16:22:05 +01002347 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002348
Christian Königb38f41e2017-11-22 17:00:35 +01002349 if (amdgpu_vm_fragment_size == -1)
2350 adev->vm_manager.fragment_size = fragment_size_default;
2351 else
2352 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
Roger Hed07f14b2017-08-15 16:05:59 +08002353
Christian König36539dc2017-11-23 11:16:05 +01002354 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2355 vm_size, adev->vm_manager.num_level + 1,
2356 adev->vm_manager.block_size,
Christian Königfdd5faa2017-11-04 16:51:44 +01002357 adev->vm_manager.fragment_size);
Junwei Zhangbab4fee2017-04-05 13:54:56 +08002358}
2359
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002360/**
2361 * amdgpu_vm_init - initialize a vm instance
2362 *
2363 * @adev: amdgpu_device pointer
2364 * @vm: requested vm
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002365 * @vm_context: Indicates if it GFX or Compute context
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002366 *
Christian König8843dbb2016-01-26 12:17:11 +01002367 * Init @vm fields.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002368 */
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002369int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Felix Kuehling02208442017-08-25 20:40:26 -04002370 int vm_context, unsigned int pasid)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002371{
Chunming Zhou3216c6b2018-04-16 18:27:50 +08002372 struct amdgpu_bo_param bp;
Chunming Zhou3f4299b2018-04-24 12:14:39 +08002373 struct amdgpu_bo *root;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002374 const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
Zhang, Jerry36b32a62017-03-29 16:08:32 +08002375 AMDGPU_VM_PTE_COUNT(adev) * 8);
Christian König2d55e452016-02-08 17:37:38 +01002376 unsigned ring_instance;
2377 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002378 struct drm_sched_rq *rq;
Christian Königd3aab672018-01-24 14:57:02 +01002379 unsigned long size;
Christian König13307f72018-01-24 17:19:04 +01002380 uint64_t flags;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002381 int r, i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002382
Davidlohr Buesof808c132017-09-08 16:15:08 -07002383 vm->va = RB_ROOT_CACHED;
Chunming Zhou36bbf3b2017-04-20 16:17:34 +08002384 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2385 vm->reserved_vmid[i] = NULL;
Christian König3f3333f2017-08-03 14:02:13 +02002386 INIT_LIST_HEAD(&vm->evicted);
Christian Königea097292017-08-09 14:15:46 +02002387 INIT_LIST_HEAD(&vm->relocated);
Christian Königaf4c0f62018-04-19 10:56:02 +02002388 spin_lock_init(&vm->moved_lock);
Christian König27c7b9a2017-08-01 11:27:36 +02002389 INIT_LIST_HEAD(&vm->moved);
Christian König806f0432018-04-19 15:01:12 +02002390 INIT_LIST_HEAD(&vm->idle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002391 INIT_LIST_HEAD(&vm->freed);
Christian König20250212016-03-08 17:58:35 +01002392
Christian König2bd9ccf2016-02-01 12:53:58 +01002393 /* create scheduler entity for page table updates */
Christian König2d55e452016-02-08 17:37:38 +01002394
2395 ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
2396 ring_instance %= adev->vm_manager.vm_pte_num_rings;
2397 ring = adev->vm_manager.vm_pte_rings[ring_instance];
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002398 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
2399 r = drm_sched_entity_init(&ring->sched, &vm->entity,
Nayan Deshmukh8344c532018-03-29 22:36:32 +05302400 rq, NULL);
Christian König2bd9ccf2016-02-01 12:53:58 +01002401 if (r)
Christian Königf566ceb2016-10-27 20:04:38 +02002402 return r;
Christian König2bd9ccf2016-02-01 12:53:58 +01002403
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002404 vm->pte_support_ats = false;
2405
2406 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002407 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2408 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002409
Christian König13307f72018-01-24 17:19:04 +01002410 if (adev->asic_type == CHIP_RAVEN)
Yong Zhao51ac7ee2017-07-27 12:48:22 -04002411 vm->pte_support_ats = true;
Christian König13307f72018-01-24 17:19:04 +01002412 } else {
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002413 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2414 AMDGPU_VM_USE_CPU_FOR_GFX);
Christian König13307f72018-01-24 17:19:04 +01002415 }
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002416 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2417 vm->use_cpu_for_update ? "CPU" : "SDMA");
2418 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2419 "CPU update of VM recommended only for large BAR system\n");
Christian Königd5884512017-09-08 14:09:41 +02002420 vm->last_update = NULL;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +02002421
Christian König13307f72018-01-24 17:19:04 +01002422 flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002423 if (vm->use_cpu_for_update)
2424 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
2425 else
Felix Kuehling810955b2018-03-23 15:30:35 -04002426 flags |= AMDGPU_GEM_CREATE_SHADOW;
Harish Kasiviswanathan3c824172017-05-11 15:50:08 -04002427
Christian Königd3aab672018-01-24 14:57:02 +01002428 size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
Chunming Zhou3216c6b2018-04-16 18:27:50 +08002429 memset(&bp, 0, sizeof(bp));
2430 bp.size = size;
2431 bp.byte_align = align;
2432 bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
2433 bp.flags = flags;
2434 bp.type = ttm_bo_type_kernel;
2435 bp.resv = NULL;
Chunming Zhou3f4299b2018-04-24 12:14:39 +08002436 r = amdgpu_bo_create(adev, &bp, &root);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002437 if (r)
Christian König2bd9ccf2016-02-01 12:53:58 +01002438 goto error_free_sched_entity;
2439
Chunming Zhou3f4299b2018-04-24 12:14:39 +08002440 r = amdgpu_bo_reserve(root, true);
Christian Königd3aab672018-01-24 14:57:02 +01002441 if (r)
2442 goto error_free_root;
2443
Chunming Zhou3f4299b2018-04-24 12:14:39 +08002444 r = amdgpu_vm_clear_bo(adev, vm, root,
Christian König45843122018-01-25 18:36:15 +01002445 adev->vm_manager.root_level,
2446 vm->pte_support_ats);
Christian König13307f72018-01-24 17:19:04 +01002447 if (r)
2448 goto error_unreserve;
2449
Chunming Zhou3f4299b2018-04-24 12:14:39 +08002450 amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
Christian Königd3aab672018-01-24 14:57:02 +01002451 amdgpu_bo_unreserve(vm->root.base.bo);
Christian König0a096fb2017-07-12 10:01:48 +02002452
Felix Kuehling02208442017-08-25 20:40:26 -04002453 if (pasid) {
2454 unsigned long flags;
2455
2456 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2457 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2458 GFP_ATOMIC);
2459 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2460 if (r < 0)
2461 goto error_free_root;
2462
2463 vm->pasid = pasid;
2464 }
2465
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002466 INIT_KFIFO(vm->faults);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002467 vm->fault_credit = 16;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002468
2469 return 0;
Christian König2bd9ccf2016-02-01 12:53:58 +01002470
Christian König13307f72018-01-24 17:19:04 +01002471error_unreserve:
2472 amdgpu_bo_unreserve(vm->root.base.bo);
2473
Christian König67003a12016-10-12 14:46:26 +02002474error_free_root:
Christian König3f3333f2017-08-03 14:02:13 +02002475 amdgpu_bo_unref(&vm->root.base.bo->shadow);
2476 amdgpu_bo_unref(&vm->root.base.bo);
2477 vm->root.base.bo = NULL;
Christian König2bd9ccf2016-02-01 12:53:58 +01002478
2479error_free_sched_entity:
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002480 drm_sched_entity_fini(&ring->sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002481
2482 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002483}
2484
2485/**
Felix Kuehlingb236fa12018-03-15 17:27:42 -04002486 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2487 *
2488 * This only works on GFX VMs that don't have any BOs added and no
2489 * page tables allocated yet.
2490 *
2491 * Changes the following VM parameters:
2492 * - use_cpu_for_update
2493 * - pte_supports_ats
2494 * - pasid (old PASID is released, because compute manages its own PASIDs)
2495 *
2496 * Reinitializes the page directory to reflect the changed ATS
2497 * setting. May leave behind an unused shadow BO for the page
2498 * directory when switching from SDMA updates to CPU updates.
2499 *
2500 * Returns 0 for success, -errno for errors.
2501 */
2502int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2503{
2504 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2505 int r;
2506
2507 r = amdgpu_bo_reserve(vm->root.base.bo, true);
2508 if (r)
2509 return r;
2510
2511 /* Sanity checks */
2512 if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
2513 r = -EINVAL;
2514 goto error;
2515 }
2516
2517 /* Check if PD needs to be reinitialized and do it before
2518 * changing any other state, in case it fails.
2519 */
2520 if (pte_support_ats != vm->pte_support_ats) {
2521 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
2522 adev->vm_manager.root_level,
2523 pte_support_ats);
2524 if (r)
2525 goto error;
2526 }
2527
2528 /* Update VM state */
2529 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2530 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2531 vm->pte_support_ats = pte_support_ats;
2532 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2533 vm->use_cpu_for_update ? "CPU" : "SDMA");
2534 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2535 "CPU update of VM recommended only for large BAR system\n");
2536
2537 if (vm->pasid) {
2538 unsigned long flags;
2539
2540 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2541 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2542 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2543
2544 vm->pasid = 0;
2545 }
2546
2547error:
2548 amdgpu_bo_unreserve(vm->root.base.bo);
2549 return r;
2550}
2551
2552/**
Christian Königf566ceb2016-10-27 20:04:38 +02002553 * amdgpu_vm_free_levels - free PD/PT levels
2554 *
Christian König8f19cd72017-11-30 15:28:03 +01002555 * @adev: amdgpu device structure
2556 * @parent: PD/PT starting level to free
2557 * @level: level of parent structure
Christian Königf566ceb2016-10-27 20:04:38 +02002558 *
2559 * Free the page directory or page table level and all sub levels.
2560 */
Christian König8f19cd72017-11-30 15:28:03 +01002561static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
2562 struct amdgpu_vm_pt *parent,
2563 unsigned level)
Christian Königf566ceb2016-10-27 20:04:38 +02002564{
Christian König8f19cd72017-11-30 15:28:03 +01002565 unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
Christian Königf566ceb2016-10-27 20:04:38 +02002566
Christian König8f19cd72017-11-30 15:28:03 +01002567 if (parent->base.bo) {
2568 list_del(&parent->base.bo_list);
2569 list_del(&parent->base.vm_status);
2570 amdgpu_bo_unref(&parent->base.bo->shadow);
2571 amdgpu_bo_unref(&parent->base.bo);
Christian Königf566ceb2016-10-27 20:04:38 +02002572 }
2573
Christian König8f19cd72017-11-30 15:28:03 +01002574 if (parent->entries)
2575 for (i = 0; i < num_entries; i++)
2576 amdgpu_vm_free_levels(adev, &parent->entries[i],
2577 level + 1);
Christian Königf566ceb2016-10-27 20:04:38 +02002578
Christian König8f19cd72017-11-30 15:28:03 +01002579 kvfree(parent->entries);
Christian Königf566ceb2016-10-27 20:04:38 +02002580}
2581
2582/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002583 * amdgpu_vm_fini - tear down a vm instance
2584 *
2585 * @adev: amdgpu_device pointer
2586 * @vm: requested vm
2587 *
Christian König8843dbb2016-01-26 12:17:11 +01002588 * Tear down @vm.
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002589 * Unbind the VM and remove all bos from the vm bo list
2590 */
2591void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2592{
2593 struct amdgpu_bo_va_mapping *mapping, *tmp;
Christian König132f34e2018-01-12 15:26:08 +01002594 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
Christian König2642cf12017-10-13 17:24:31 +02002595 struct amdgpu_bo *root;
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002596 u64 fault;
Christian König2642cf12017-10-13 17:24:31 +02002597 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002598
Felix Kuehlingede0dd82018-03-15 17:27:43 -04002599 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2600
Felix Kuehlinga2f14822017-08-26 02:43:06 -04002601 /* Clear pending page faults from IH when the VM is destroyed */
2602 while (kfifo_get(&vm->faults, &fault))
2603 amdgpu_ih_clear_fault(adev, fault);
2604
Felix Kuehling02208442017-08-25 20:40:26 -04002605 if (vm->pasid) {
2606 unsigned long flags;
2607
2608 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2609 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2610 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2611 }
2612
Lucas Stach1b1f42d2017-12-06 17:49:39 +01002613 drm_sched_entity_fini(vm->entity.sched, &vm->entity);
Christian König2bd9ccf2016-02-01 12:53:58 +01002614
Davidlohr Buesof808c132017-09-08 16:15:08 -07002615 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002616 dev_err(adev->dev, "still active bo inside vm\n");
2617 }
Davidlohr Buesof808c132017-09-08 16:15:08 -07002618 rbtree_postorder_for_each_entry_safe(mapping, tmp,
2619 &vm->va.rb_root, rb) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002620 list_del(&mapping->list);
Christian Königa9f87f62017-03-30 14:03:59 +02002621 amdgpu_vm_it_remove(mapping, &vm->va);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002622 kfree(mapping);
2623 }
2624 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
Christian König4388fc22017-03-13 10:13:36 +01002625 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
Christian König451bc8e2017-02-14 16:02:52 +01002626 amdgpu_vm_prt_fini(adev, vm);
Christian König4388fc22017-03-13 10:13:36 +01002627 prt_fini_needed = false;
Christian König451bc8e2017-02-14 16:02:52 +01002628 }
Christian König284710f2017-01-30 11:09:31 +01002629
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002630 list_del(&mapping->list);
Christian König451bc8e2017-02-14 16:02:52 +01002631 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002632 }
2633
Christian König2642cf12017-10-13 17:24:31 +02002634 root = amdgpu_bo_ref(vm->root.base.bo);
2635 r = amdgpu_bo_reserve(root, true);
2636 if (r) {
2637 dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
2638 } else {
Chunming Zhou196f7482017-12-13 14:22:54 +08002639 amdgpu_vm_free_levels(adev, &vm->root,
2640 adev->vm_manager.root_level);
Christian König2642cf12017-10-13 17:24:31 +02002641 amdgpu_bo_unreserve(root);
2642 }
2643 amdgpu_bo_unref(&root);
Christian Königd5884512017-09-08 14:09:41 +02002644 dma_fence_put(vm->last_update);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002645 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
Christian König620f7742017-12-18 16:53:03 +01002646 amdgpu_vmid_free_reserved(adev, vm, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002647}
Christian Königea89f8c2015-11-15 20:52:06 +01002648
2649/**
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002650 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
2651 *
2652 * @adev: amdgpu_device pointer
2653 * @pasid: PASID do identify the VM
2654 *
2655 * This function is expected to be called in interrupt context. Returns
2656 * true if there was fault credit, false otherwise
2657 */
2658bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
2659 unsigned int pasid)
2660{
2661 struct amdgpu_vm *vm;
2662
2663 spin_lock(&adev->vm_manager.pasid_lock);
2664 vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
Christian Königd9589392018-01-09 19:18:59 +01002665 if (!vm) {
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002666 /* VM not found, can't track fault credit */
Christian Königd9589392018-01-09 19:18:59 +01002667 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002668 return true;
Christian Königd9589392018-01-09 19:18:59 +01002669 }
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002670
2671 /* No lock needed. only accessed by IRQ handler */
Christian Königd9589392018-01-09 19:18:59 +01002672 if (!vm->fault_credit) {
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002673 /* Too many faults in this VM */
Christian Königd9589392018-01-09 19:18:59 +01002674 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002675 return false;
Christian Königd9589392018-01-09 19:18:59 +01002676 }
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002677
2678 vm->fault_credit--;
Christian Königd9589392018-01-09 19:18:59 +01002679 spin_unlock(&adev->vm_manager.pasid_lock);
Felix Kuehlingc98171c2017-09-21 16:26:41 -04002680 return true;
2681}
2682
2683/**
Christian Königa9a78b32016-01-21 10:19:11 +01002684 * amdgpu_vm_manager_init - init the VM manager
2685 *
2686 * @adev: amdgpu_device pointer
2687 *
2688 * Initialize the VM manager structures
2689 */
2690void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2691{
Christian König620f7742017-12-18 16:53:03 +01002692 unsigned i;
Christian Königa9a78b32016-01-21 10:19:11 +01002693
Christian König620f7742017-12-18 16:53:03 +01002694 amdgpu_vmid_mgr_init(adev);
Christian König2d55e452016-02-08 17:37:38 +01002695
Chris Wilsonf54d1862016-10-25 13:00:45 +01002696 adev->vm_manager.fence_context =
2697 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
Christian König1fbb2e92016-06-01 10:47:36 +02002698 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2699 adev->vm_manager.seqno[i] = 0;
2700
Christian König2d55e452016-02-08 17:37:38 +01002701 atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
Christian König284710f2017-01-30 11:09:31 +01002702 spin_lock_init(&adev->vm_manager.prt_lock);
Christian König451bc8e2017-02-14 16:02:52 +01002703 atomic_set(&adev->vm_manager.num_prt_users, 0);
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -04002704
2705 /* If not overridden by the user, by default, only in large BAR systems
2706 * Compute VM tables will be updated by CPU
2707 */
2708#ifdef CONFIG_X86_64
2709 if (amdgpu_vm_update_mode == -1) {
2710 if (amdgpu_vm_is_large_bar(adev))
2711 adev->vm_manager.vm_update_mode =
2712 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2713 else
2714 adev->vm_manager.vm_update_mode = 0;
2715 } else
2716 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2717#else
2718 adev->vm_manager.vm_update_mode = 0;
2719#endif
2720
Felix Kuehling02208442017-08-25 20:40:26 -04002721 idr_init(&adev->vm_manager.pasid_idr);
2722 spin_lock_init(&adev->vm_manager.pasid_lock);
Christian Königa9a78b32016-01-21 10:19:11 +01002723}
2724
2725/**
Christian Königea89f8c2015-11-15 20:52:06 +01002726 * amdgpu_vm_manager_fini - cleanup VM manager
2727 *
2728 * @adev: amdgpu_device pointer
2729 *
2730 * Cleanup the VM manager and free resources.
2731 */
2732void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2733{
Felix Kuehling02208442017-08-25 20:40:26 -04002734 WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
2735 idr_destroy(&adev->vm_manager.pasid_idr);
2736
Christian König620f7742017-12-18 16:53:03 +01002737 amdgpu_vmid_mgr_fini(adev);
Christian Königea89f8c2015-11-15 20:52:06 +01002738}
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002739
2740int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2741{
2742 union drm_amdgpu_vm *args = data;
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002743 struct amdgpu_device *adev = dev->dev_private;
2744 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2745 int r;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002746
2747 switch (args->in.op) {
2748 case AMDGPU_VM_OP_RESERVE_VMID:
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002749 /* current, we only have requirement to reserve vmid from gfxhub */
Christian König620f7742017-12-18 16:53:03 +01002750 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhou1e9ef262017-04-20 16:18:48 +08002751 if (r)
2752 return r;
2753 break;
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002754 case AMDGPU_VM_OP_UNRESERVE_VMID:
Christian König620f7742017-12-18 16:53:03 +01002755 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
Chunming Zhoucfbcacf2017-04-24 11:09:04 +08002756 break;
2757 default:
2758 return -EINVAL;
2759 }
2760
2761 return 0;
2762}