blob: 2785946f659a19efcbc2298126314b95dee721a7 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*
2 * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
4 *
5 * Permission to use, copy, modify, and distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _ATH5K_H
19#define _ATH5K_H
20
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030021/* TODO: Clean up channel debuging -doesn't work anyway- and start
22 * working on reg. control code using all available eeprom information
23 * -rev. engineering needed- */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020024#define CHAN_DEBUG 0
25
26#include <linux/io.h>
27#include <linux/types.h>
28#include <net/mac80211.h>
29
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030030/* RX/TX descriptor hw structs
31 * TODO: Driver part should only see sw structs */
32#include "desc.h"
33
34/* EEPROM structs/offsets
35 * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
36 * and clean up common bits, then introduce set/get functions in eeprom.c */
37#include "eeprom.h"
Luis R. Rodriguezdb719712009-09-10 11:20:57 -070038#include "../ath.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020039
40/* PCI IDs */
41#define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
42#define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
43#define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
44#define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
45#define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
46#define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
47#define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
48#define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
49#define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
50#define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
51#define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
52#define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
53#define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
54#define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
55#define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
56#define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
57#define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
58#define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
59#define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
60#define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
61#define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
62#define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
63#define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
64#define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
65#define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
66#define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
67#define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
68#define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
69
70/****************************\
71 GENERIC DRIVER DEFINITIONS
72\****************************/
73
74#define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
75
76#define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
77 printk(_level "ath5k %s: " _fmt, \
78 ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
79 ##__VA_ARGS__)
80
81#define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
82 if (net_ratelimit()) \
83 ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
84 } while (0)
85
86#define ATH5K_INFO(_sc, _fmt, ...) \
87 ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
88
89#define ATH5K_WARN(_sc, _fmt, ...) \
90 ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
91
92#define ATH5K_ERR(_sc, _fmt, ...) \
93 ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
94
95/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030096 * AR5K REGISTER ACCESS
97 */
98
99/* Some macros to read/write fields */
100
101/* First shift, then mask */
102#define AR5K_REG_SM(_val, _flags) \
103 (((_val) << _flags##_S) & (_flags))
104
105/* First mask, then shift */
106#define AR5K_REG_MS(_val, _flags) \
107 (((_val) & (_flags)) >> _flags##_S)
108
109/* Some registers can hold multiple values of interest. For this
110 * reason when we want to write to these registers we must first
111 * retrieve the values which we do not want to clear (lets call this
112 * old_data) and then set the register with this and our new_value:
113 * ( old_data | new_value) */
114#define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
115 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
116 (((_val) << _flags##_S) & (_flags)), _reg)
117
118#define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
119 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
120 (_mask)) | (_flags), _reg)
121
122#define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
123 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
124
125#define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
126 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
127
128/* Access to PHY registers */
129#define AR5K_PHY_READ(ah, _reg) \
130 ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
131
132#define AR5K_PHY_WRITE(ah, _reg, _val) \
133 ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
134
135/* Access QCU registers per queue */
136#define AR5K_REG_READ_Q(ah, _reg, _queue) \
137 (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
138
139#define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
140 ath5k_hw_reg_write(ah, (1 << _queue), _reg)
141
142#define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
143 _reg |= 1 << _queue; \
144} while (0)
145
146#define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
147 _reg &= ~(1 << _queue); \
148} while (0)
149
150/* Used while writing initvals */
151#define AR5K_REG_WAIT(_i) do { \
152 if (_i % 64) \
153 udelay(1); \
154} while (0)
155
156/* Register dumps are done per operation mode */
157#define AR5K_INI_RFGAIN_5GHZ 0
158#define AR5K_INI_RFGAIN_2GHZ 1
159
160/* TODO: Clean this up */
161#define AR5K_INI_VAL_11A 0
162#define AR5K_INI_VAL_11A_TURBO 1
163#define AR5K_INI_VAL_11B 2
164#define AR5K_INI_VAL_11G 3
165#define AR5K_INI_VAL_11G_TURBO 4
166#define AR5K_INI_VAL_XR 0
167#define AR5K_INI_VAL_MAX 5
168
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300169/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200170 * Some tuneable values (these should be changeable by the user)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300171 * TODO: Make use of them and add more options OR use debug/configfs
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200172 */
173#define AR5K_TUNE_DMA_BEACON_RESP 2
174#define AR5K_TUNE_SW_BEACON_RESP 10
175#define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
176#define AR5K_TUNE_RADAR_ALERT false
177#define AR5K_TUNE_MIN_TX_FIFO_THRES 1
178#define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
179#define AR5K_TUNE_REGISTER_TIMEOUT 20000
180/* Register for RSSI threshold has a mask of 0xff, so 255 seems to
181 * be the max value. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300182#define AR5K_TUNE_RSSI_THRES 129
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200183/* This must be set when setting the RSSI threshold otherwise it can
184 * prevent a reset. If AR5K_RSSI_THR is read after writing to it
185 * the BMISS_THRES will be seen as 0, seems harware doesn't keep
186 * track of it. Max value depends on harware. For AR5210 this is just 7.
187 * For AR5211+ this seems to be up to 255. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300188#define AR5K_TUNE_BMISS_THRES 7
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200189#define AR5K_TUNE_REGISTER_DWELL_TIME 20000
190#define AR5K_TUNE_BEACON_INTERVAL 100
191#define AR5K_TUNE_AIFS 2
192#define AR5K_TUNE_AIFS_11B 2
193#define AR5K_TUNE_AIFS_XR 0
194#define AR5K_TUNE_CWMIN 15
195#define AR5K_TUNE_CWMIN_11B 31
196#define AR5K_TUNE_CWMIN_XR 3
197#define AR5K_TUNE_CWMAX 1023
198#define AR5K_TUNE_CWMAX_11B 1023
199#define AR5K_TUNE_CWMAX_XR 7
200#define AR5K_TUNE_NOISE_FLOOR -72
Bob Copelande5e26472009-10-14 14:16:30 -0400201#define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200202#define AR5K_TUNE_MAX_TXPOWER 63
203#define AR5K_TUNE_DEFAULT_TXPOWER 25
204#define AR5K_TUNE_TPC_TXPOWER false
Bruno Randolf1063b172010-03-25 14:49:03 +0900205#define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
Bruno Randolf2111ac02010-04-02 18:44:08 +0900206#define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200207
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300208#define AR5K_INIT_CARR_SENSE_EN 1
209
210/*Swap RX/TX Descriptor for big endian archs*/
211#if defined(__BIG_ENDIAN)
212#define AR5K_INIT_CFG ( \
213 AR5K_CFG_SWTD | AR5K_CFG_SWRD \
214)
215#else
216#define AR5K_INIT_CFG 0x00000000
217#endif
218
219/* Initial values */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200220#define AR5K_INIT_CYCRSSI_THR1 2
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300221#define AR5K_INIT_TX_LATENCY 502
222#define AR5K_INIT_USEC 39
223#define AR5K_INIT_USEC_TURBO 79
224#define AR5K_INIT_USEC_32 31
225#define AR5K_INIT_SLOT_TIME 396
226#define AR5K_INIT_SLOT_TIME_TURBO 480
227#define AR5K_INIT_ACK_CTS_TIMEOUT 1024
228#define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
229#define AR5K_INIT_PROG_IFS 920
230#define AR5K_INIT_PROG_IFS_TURBO 960
231#define AR5K_INIT_EIFS 3440
232#define AR5K_INIT_EIFS_TURBO 6880
233#define AR5K_INIT_SIFS 560
234#define AR5K_INIT_SIFS_TURBO 480
235#define AR5K_INIT_SH_RETRY 10
236#define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
237#define AR5K_INIT_SSH_RETRY 32
238#define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
239#define AR5K_INIT_TX_RETRY 10
240
241#define AR5K_INIT_TRANSMIT_LATENCY ( \
242 (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
243 (AR5K_INIT_USEC) \
244)
245#define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
246 (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
247 (AR5K_INIT_USEC_TURBO) \
248)
249#define AR5K_INIT_PROTO_TIME_CNTRL ( \
250 (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
251 (AR5K_INIT_PROG_IFS) \
252)
253#define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
254 (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
255 (AR5K_INIT_PROG_IFS_TURBO) \
256)
257
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200258/* token to use for aifs, cwmin, cwmax in MadWiFi */
259#define AR5K_TXQ_USEDEFAULT ((u32) -1)
260
261/* GENERIC CHIPSET DEFINITIONS */
262
263/* MAC Chips */
264enum ath5k_version {
265 AR5K_AR5210 = 0,
266 AR5K_AR5211 = 1,
267 AR5K_AR5212 = 2,
268};
269
270/* PHY Chips */
271enum ath5k_radio {
272 AR5K_RF5110 = 0,
273 AR5K_RF5111 = 1,
274 AR5K_RF5112 = 2,
Nick Kossifidis8daeef92008-02-28 14:40:00 -0500275 AR5K_RF2413 = 3,
276 AR5K_RF5413 = 4,
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300277 AR5K_RF2316 = 5,
278 AR5K_RF2317 = 6,
279 AR5K_RF2425 = 7,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280};
281
282/*
283 * Common silicon revision/version values
284 */
285
286enum ath5k_srev_type {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300287 AR5K_VERSION_MAC,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200288 AR5K_VERSION_RAD,
289};
290
291struct ath5k_srev_name {
292 const char *sr_name;
293 enum ath5k_srev_type sr_type;
294 u_int sr_val;
295};
296
297#define AR5K_SREV_UNKNOWN 0xffff
298
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300299#define AR5K_SREV_AR5210 0x00 /* Crete */
300#define AR5K_SREV_AR5311 0x10 /* Maui 1 */
301#define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
302#define AR5K_SREV_AR5311B 0x30 /* Spirit */
303#define AR5K_SREV_AR5211 0x40 /* Oahu */
304#define AR5K_SREV_AR5212 0x50 /* Venice */
Bob Copelandca5efbe2009-08-27 15:17:15 -0400305#define AR5K_SREV_AR5212_V4 0x54 /* ??? */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300306#define AR5K_SREV_AR5213 0x55 /* ??? */
307#define AR5K_SREV_AR5213A 0x59 /* Hainan */
308#define AR5K_SREV_AR2413 0x78 /* Griffin lite */
309#define AR5K_SREV_AR2414 0x70 /* Griffin */
310#define AR5K_SREV_AR5424 0x90 /* Condor */
311#define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
312#define AR5K_SREV_AR5414 0xa0 /* Eagle */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200313#define AR5K_SREV_AR2415 0xb0 /* Talon */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300314#define AR5K_SREV_AR5416 0xc0 /* PCI-E */
315#define AR5K_SREV_AR5418 0xca /* PCI-E */
316#define AR5K_SREV_AR2425 0xe0 /* Swan */
317#define AR5K_SREV_AR2417 0xf0 /* Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200318
319#define AR5K_SREV_RAD_5110 0x00
320#define AR5K_SREV_RAD_5111 0x10
321#define AR5K_SREV_RAD_5111A 0x15
322#define AR5K_SREV_RAD_2111 0x20
323#define AR5K_SREV_RAD_5112 0x30
324#define AR5K_SREV_RAD_5112A 0x35
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300325#define AR5K_SREV_RAD_5112B 0x36
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326#define AR5K_SREV_RAD_2112 0x40
327#define AR5K_SREV_RAD_2112A 0x45
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300328#define AR5K_SREV_RAD_2112B 0x46
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300329#define AR5K_SREV_RAD_2413 0x50
330#define AR5K_SREV_RAD_5413 0x60
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200331#define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300332#define AR5K_SREV_RAD_2317 0x80
333#define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
334#define AR5K_SREV_RAD_2425 0xa2
335#define AR5K_SREV_RAD_5133 0xc0
336
337#define AR5K_SREV_PHY_5211 0x30
338#define AR5K_SREV_PHY_5212 0x41
Nick Kossifidis8892e4e2009-02-09 06:06:34 +0200339#define AR5K_SREV_PHY_5212A 0x42
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200340#define AR5K_SREV_PHY_5212B 0x43
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300341#define AR5K_SREV_PHY_2413 0x45
342#define AR5K_SREV_PHY_5413 0x61
343#define AR5K_SREV_PHY_2425 0x70
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200344
345/* IEEE defs */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200346#define IEEE80211_MAX_LEN 2500
347
348/* TODO add support to mac80211 for vendor-specific rates and modes */
349
350/*
351 * Some of this information is based on Documentation from:
352 *
353 * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
354 *
355 * Modulation for Atheros' eXtended Range - range enhancing extension that is
356 * supposed to double the distance an Atheros client device can keep a
357 * connection with an Atheros access point. This is achieved by increasing
358 * the receiver sensitivity up to, -105dBm, which is about 20dB above what
359 * the 802.11 specifications demand. In addition, new (proprietary) data rates
360 * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
361 *
362 * Please note that can you either use XR or TURBO but you cannot use both,
363 * they are exclusive.
364 *
365 */
366#define MODULATION_XR 0x00000200
367/*
368 * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
369 * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
370 * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
371 * channels. To use this feature your Access Point must also suport it.
372 * There is also a distinction between "static" and "dynamic" turbo modes:
373 *
374 * - Static: is the dumb version: devices set to this mode stick to it until
375 * the mode is turned off.
376 * - Dynamic: is the intelligent version, the network decides itself if it
377 * is ok to use turbo. As soon as traffic is detected on adjacent channels
378 * (which would get used in turbo mode), or when a non-turbo station joins
379 * the network, turbo mode won't be used until the situation changes again.
380 * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
381 * monitors the used radio band in order to decide whether turbo mode may
382 * be used or not.
383 *
384 * This article claims Super G sticks to bonding of channels 5 and 6 for
385 * USA:
386 *
387 * http://www.pcworld.com/article/id,113428-page,1/article.html
388 *
389 * The channel bonding seems to be driver specific though. In addition to
390 * deciding what channels will be used, these "Turbo" modes are accomplished
391 * by also enabling the following features:
392 *
393 * - Bursting: allows multiple frames to be sent at once, rather than pausing
394 * after each frame. Bursting is a standards-compliant feature that can be
395 * used with any Access Point.
396 * - Fast frames: increases the amount of information that can be sent per
397 * frame, also resulting in a reduction of transmission overhead. It is a
398 * proprietary feature that needs to be supported by the Access Point.
399 * - Compression: data frames are compressed in real time using a Lempel Ziv
400 * algorithm. This is done transparently. Once this feature is enabled,
401 * compression and decompression takes place inside the chipset, without
402 * putting additional load on the host CPU.
403 *
404 */
405#define MODULATION_TURBO 0x00000080
406
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500407enum ath5k_driver_mode {
408 AR5K_MODE_11A = 0,
409 AR5K_MODE_11A_TURBO = 1,
410 AR5K_MODE_11B = 2,
411 AR5K_MODE_11G = 3,
412 AR5K_MODE_11G_TURBO = 4,
413 AR5K_MODE_XR = 0,
414 AR5K_MODE_MAX = 5
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200415};
416
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400417enum ath5k_ant_mode {
418 AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
419 AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
420 AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
421 AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
422 AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
423 AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
424 AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
425 AR5K_ANTMODE_MAX,
426};
427
Bruno Randolf19fd6e52008-03-05 18:35:23 +0900428
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200429/****************\
430 TX DEFINITIONS
431\****************/
432
433/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300434 * TX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200435 */
436struct ath5k_tx_status {
437 u16 ts_seqnum;
438 u16 ts_tstamp;
439 u8 ts_status;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200440 u8 ts_rate[4];
441 u8 ts_retry[4];
442 u8 ts_final_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200443 s8 ts_rssi;
444 u8 ts_shortretry;
445 u8 ts_longretry;
446 u8 ts_virtcol;
447 u8 ts_antenna;
448};
449
450#define AR5K_TXSTAT_ALTRATE 0x80
451#define AR5K_TXERR_XRETRY 0x01
452#define AR5K_TXERR_FILT 0x02
453#define AR5K_TXERR_FIFO 0x04
454
455/**
456 * enum ath5k_tx_queue - Queue types used to classify tx queues.
457 * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
458 * @AR5K_TX_QUEUE_DATA: A normal data queue
459 * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
460 * @AR5K_TX_QUEUE_BEACON: The beacon queue
461 * @AR5K_TX_QUEUE_CAB: The after-beacon queue
462 * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
463 */
464enum ath5k_tx_queue {
465 AR5K_TX_QUEUE_INACTIVE = 0,
466 AR5K_TX_QUEUE_DATA,
467 AR5K_TX_QUEUE_XR_DATA,
468 AR5K_TX_QUEUE_BEACON,
469 AR5K_TX_QUEUE_CAB,
470 AR5K_TX_QUEUE_UAPSD,
471};
472
473#define AR5K_NUM_TX_QUEUES 10
474#define AR5K_NUM_TX_QUEUES_NOQCU 2
475
476/*
477 * Queue syb-types to classify normal data queues.
478 * These are the 4 Access Categories as defined in
479 * WME spec. 0 is the lowest priority and 4 is the
480 * highest. Normal data that hasn't been classified
481 * goes to the Best Effort AC.
482 */
483enum ath5k_tx_queue_subtype {
484 AR5K_WME_AC_BK = 0, /*Background traffic*/
485 AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
486 AR5K_WME_AC_VI, /*Video traffic*/
487 AR5K_WME_AC_VO, /*Voice traffic*/
488};
489
490/*
491 * Queue ID numbers as returned by the hw functions, each number
492 * represents a hw queue. If hw does not support hw queues
493 * (eg 5210) all data goes in one queue. These match
494 * d80211 definitions (net80211/MadWiFi don't use them).
495 */
496enum ath5k_tx_queue_id {
497 AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
498 AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
499 AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
500 AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
501 AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
502 AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
503 AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
504 AR5K_TX_QUEUE_ID_UAPSD = 8,
505 AR5K_TX_QUEUE_ID_XR_DATA = 9,
506};
507
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200508/*
509 * Flags to set hw queue's parameters...
510 */
511#define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
512#define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
513#define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
514#define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
515#define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200516#define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
517#define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
518#define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
519#define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
520#define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
521#define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
522#define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
523#define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
524#define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200525
526/*
527 * A struct to hold tx queue's parameters
528 */
529struct ath5k_txq_info {
530 enum ath5k_tx_queue tqi_type;
531 enum ath5k_tx_queue_subtype tqi_subtype;
532 u16 tqi_flags; /* Tx queue flags (see above) */
533 u32 tqi_aifs; /* Arbitrated Interframe Space */
534 s32 tqi_cw_min; /* Minimum Contention Window */
535 s32 tqi_cw_max; /* Maximum Contention Window */
536 u32 tqi_cbr_period; /* Constant bit rate period */
537 u32 tqi_cbr_overflow_limit;
538 u32 tqi_burst_time;
Bob Copelanda951ae22010-01-20 23:51:04 -0500539 u32 tqi_ready_time; /* Time queue waits after an event */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200540};
541
542/*
543 * Transmit packet types.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300544 * used on tx control descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200545 */
546enum ath5k_pkt_type {
547 AR5K_PKT_TYPE_NORMAL = 0,
548 AR5K_PKT_TYPE_ATIM = 1,
549 AR5K_PKT_TYPE_PSPOLL = 2,
550 AR5K_PKT_TYPE_BEACON = 3,
551 AR5K_PKT_TYPE_PROBE_RESP = 4,
552 AR5K_PKT_TYPE_PIFS = 5,
553};
554
555/*
556 * TX power and TPC settings
557 */
558#define AR5K_TXPOWER_OFDM(_r, _v) ( \
559 ((0 & 1) << ((_v) + 6)) | \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200560 (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200561)
562
563#define AR5K_TXPOWER_CCK(_r, _v) ( \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200564 (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200565)
566
567/*
568 * DMA size definitions (2^n+2)
569 */
570enum ath5k_dmasize {
571 AR5K_DMASIZE_4B = 0,
572 AR5K_DMASIZE_8B,
573 AR5K_DMASIZE_16B,
574 AR5K_DMASIZE_32B,
575 AR5K_DMASIZE_64B,
576 AR5K_DMASIZE_128B,
577 AR5K_DMASIZE_256B,
578 AR5K_DMASIZE_512B
579};
580
581
582/****************\
583 RX DEFINITIONS
584\****************/
585
586/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300587 * RX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200588 */
589struct ath5k_rx_status {
590 u16 rs_datalen;
591 u16 rs_tstamp;
592 u8 rs_status;
593 u8 rs_phyerr;
594 s8 rs_rssi;
595 u8 rs_keyix;
596 u8 rs_rate;
597 u8 rs_antenna;
598 u8 rs_more;
599};
600
601#define AR5K_RXERR_CRC 0x01
602#define AR5K_RXERR_PHY 0x02
603#define AR5K_RXERR_FIFO 0x04
604#define AR5K_RXERR_DECRYPT 0x08
605#define AR5K_RXERR_MIC 0x10
606#define AR5K_RXKEYIX_INVALID ((u8) - 1)
607#define AR5K_TXKEYIX_INVALID ((u32) - 1)
608
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200609
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610/**************************\
611 BEACON TIMERS DEFINITIONS
612\**************************/
613
614#define AR5K_BEACON_PERIOD 0x0000ffff
615#define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
616#define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
617
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618
619/*
620 * TSF to TU conversion:
621 *
622 * TSF is a 64bit value in usec (microseconds).
Bruno Randolfe535c1a2008-01-18 21:51:40 +0900623 * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
624 * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200625 */
626#define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
627
628
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300629/*******************************\
630 GAIN OPTIMIZATION DEFINITIONS
631\*******************************/
632
633enum ath5k_rfgain {
634 AR5K_RFGAIN_INACTIVE = 0,
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200635 AR5K_RFGAIN_ACTIVE,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300636 AR5K_RFGAIN_READ_REQUESTED,
637 AR5K_RFGAIN_NEED_CHANGE,
638};
639
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300640struct ath5k_gain {
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200641 u8 g_step_idx;
642 u8 g_current;
643 u8 g_target;
644 u8 g_low;
645 u8 g_high;
646 u8 g_f_corr;
647 u8 g_state;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300648};
649
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200650/********************\
651 COMMON DEFINITIONS
652\********************/
653
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200654#define AR5K_SLOT_TIME_9 396
655#define AR5K_SLOT_TIME_20 880
656#define AR5K_SLOT_TIME_MAX 0xffff
657
658/* channel_flags */
659#define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
660#define CHANNEL_TURBO 0x0010 /* Turbo Channel */
661#define CHANNEL_CCK 0x0020 /* CCK channel */
662#define CHANNEL_OFDM 0x0040 /* OFDM channel */
663#define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
664#define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
665#define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
666#define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
667#define CHANNEL_XR 0x0800 /* XR channel */
668
669#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
670#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
671#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
672#define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
673#define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
674#define CHANNEL_108A CHANNEL_T
675#define CHANNEL_108G CHANNEL_TG
676#define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
677
678#define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
679 CHANNEL_TURBO)
680
681#define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
682#define CHANNEL_MODES CHANNEL_ALL
683
684/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300685 * Used internaly for reset_tx_queue).
686 * Also see struct struct ieee80211_channel.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687 */
Bob Copeland46026e82009-06-10 22:22:20 -0400688#define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
689#define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200690
691/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300692 * The following structure is used to map 2GHz channels to
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200693 * 5GHz Atheros channels.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300694 * TODO: Clean up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200695 */
696struct ath5k_athchan_2ghz {
697 u32 a2_flags;
698 u16 a2_athchan;
699};
700
Bruno Randolf63266a62008-07-30 17:12:58 +0200701
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300702/******************\
703 RATE DEFINITIONS
704\******************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200706/**
Bruno Randolf63266a62008-07-30 17:12:58 +0200707 * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200709 * The rate code is used to get the RX rate or set the TX rate on the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200710 * hardware descriptors. It is also used for internal modulation control
711 * and settings.
712 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200713 * This is the hardware rate map we are aware of:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200714 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200715 * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716 * rate_kbps 3000 1000 ? ? ? 2000 500 48000
717 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200718 * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200719 * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
720 *
721 * rate_code 17 18 19 20 21 22 23 24
722 * rate_kbps ? ? ? ? ? ? ? 11000
723 *
724 * rate_code 25 26 27 28 29 30 31 32
Bruno Randolf63266a62008-07-30 17:12:58 +0200725 * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200726 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200727 * "S" indicates CCK rates with short preamble.
728 *
729 * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
730 * lowest 4 bits, so they are the same as below with a 0xF mask.
731 * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
732 * We handle this in ath5k_setup_bands().
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200734#define AR5K_MAX_RATES 32
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200735
Bruno Randolf63266a62008-07-30 17:12:58 +0200736/* B */
737#define ATH5K_RATE_CODE_1M 0x1B
738#define ATH5K_RATE_CODE_2M 0x1A
739#define ATH5K_RATE_CODE_5_5M 0x19
740#define ATH5K_RATE_CODE_11M 0x18
741/* A and G */
742#define ATH5K_RATE_CODE_6M 0x0B
743#define ATH5K_RATE_CODE_9M 0x0F
744#define ATH5K_RATE_CODE_12M 0x0A
745#define ATH5K_RATE_CODE_18M 0x0E
746#define ATH5K_RATE_CODE_24M 0x09
747#define ATH5K_RATE_CODE_36M 0x0D
748#define ATH5K_RATE_CODE_48M 0x08
749#define ATH5K_RATE_CODE_54M 0x0C
750/* XR */
751#define ATH5K_RATE_CODE_XR_500K 0x07
752#define ATH5K_RATE_CODE_XR_1M 0x02
753#define ATH5K_RATE_CODE_XR_2M 0x06
754#define ATH5K_RATE_CODE_XR_3M 0x01
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300756/* adding this flag to rate_code enables short preamble */
757#define AR5K_SET_SHORT_PREAMBLE 0x04
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200758
759/*
760 * Crypto definitions
761 */
762
763#define AR5K_KEYCACHE_SIZE 8
764
765/***********************\
766 HW RELATED DEFINITIONS
767\***********************/
768
769/*
770 * Misc definitions
771 */
772#define AR5K_RSSI_EP_MULTIPLIER (1<<7)
773
774#define AR5K_ASSERT_ENTRY(_e, _s) do { \
775 if (_e >= _s) \
776 return (false); \
777} while (0)
778
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200779/*
780 * Hardware interrupt abstraction
781 */
782
783/**
784 * enum ath5k_int - Hardware interrupt masks helpers
785 *
786 * @AR5K_INT_RX: mask to identify received frame interrupts, of type
787 * AR5K_ISR_RXOK or AR5K_ISR_RXERR
788 * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
789 * @AR5K_INT_RXNOFRM: No frame received (?)
790 * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
791 * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
792 * LinkPtr is NULL. For more details, refer to:
793 * http://www.freepatentsonline.com/20030225739.html
794 * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
795 * Note that Rx overrun is not always fatal, on some chips we can continue
796 * operation without reseting the card, that's why int_fatal is not
797 * common for all chips.
798 * @AR5K_INT_TX: mask to identify received frame interrupts, of type
799 * AR5K_ISR_TXOK or AR5K_ISR_TXERR
800 * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
801 * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
802 * We currently do increments on interrupt by
803 * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
Bruno Randolf2111ac02010-04-02 18:44:08 +0900804 * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
805 * one of the PHY error counters reached the maximum value and should be
806 * read and cleared.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200807 * @AR5K_INT_RXPHY: RX PHY Error
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200808 * @AR5K_INT_RXKCM: RX Key cache miss
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200809 * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
810 * beacon that must be handled in software. The alternative is if you
811 * have VEOL support, in that case you let the hardware deal with things.
812 * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
813 * beacons from the AP have associated with, we should probably try to
814 * reassociate. When in IBSS mode this might mean we have not received
815 * any beacons from any local stations. Note that every station in an
816 * IBSS schedules to send beacons at the Target Beacon Transmission Time
817 * (TBTT) with a random backoff.
818 * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
819 * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
820 * until properly handled
821 * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
822 * errors. These types of errors we can enable seem to be of type
823 * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200824 * @AR5K_INT_GLOBAL: Used to clear and set the IER
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200825 * @AR5K_INT_NOCARD: signals the card has been removed
826 * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
827 * bit value
828 *
829 * These are mapped to take advantage of some common bits
830 * between the MACs, to be able to set intr properties
831 * easier. Some of them are not used yet inside hw.c. Most map
832 * to the respective hw interrupt value as they are common amogst different
833 * MACs.
834 */
835enum ath5k_int {
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200836 AR5K_INT_RXOK = 0x00000001,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200837 AR5K_INT_RXDESC = 0x00000002,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200838 AR5K_INT_RXERR = 0x00000004,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200839 AR5K_INT_RXNOFRM = 0x00000008,
840 AR5K_INT_RXEOL = 0x00000010,
841 AR5K_INT_RXORN = 0x00000020,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200842 AR5K_INT_TXOK = 0x00000040,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200843 AR5K_INT_TXDESC = 0x00000080,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200844 AR5K_INT_TXERR = 0x00000100,
845 AR5K_INT_TXNOFRM = 0x00000200,
846 AR5K_INT_TXEOL = 0x00000400,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200847 AR5K_INT_TXURN = 0x00000800,
848 AR5K_INT_MIB = 0x00001000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200849 AR5K_INT_SWI = 0x00002000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200850 AR5K_INT_RXPHY = 0x00004000,
851 AR5K_INT_RXKCM = 0x00008000,
852 AR5K_INT_SWBA = 0x00010000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200853 AR5K_INT_BRSSI = 0x00020000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200854 AR5K_INT_BMISS = 0x00040000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200855 AR5K_INT_FATAL = 0x00080000, /* Non common */
856 AR5K_INT_BNR = 0x00100000, /* Non common */
857 AR5K_INT_TIM = 0x00200000, /* Non common */
858 AR5K_INT_DTIM = 0x00400000, /* Non common */
859 AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
860 AR5K_INT_GPIO = 0x01000000,
861 AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
862 AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
863 AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
864 AR5K_INT_QCBRORN = 0x10000000, /* Non common */
865 AR5K_INT_QCBRURN = 0x20000000, /* Non common */
866 AR5K_INT_QTRIG = 0x40000000, /* Non common */
867 AR5K_INT_GLOBAL = 0x80000000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200868
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200869 AR5K_INT_COMMON = AR5K_INT_RXOK
870 | AR5K_INT_RXDESC
871 | AR5K_INT_RXERR
872 | AR5K_INT_RXNOFRM
873 | AR5K_INT_RXEOL
874 | AR5K_INT_RXORN
875 | AR5K_INT_TXOK
876 | AR5K_INT_TXDESC
877 | AR5K_INT_TXERR
878 | AR5K_INT_TXNOFRM
879 | AR5K_INT_TXEOL
880 | AR5K_INT_TXURN
881 | AR5K_INT_MIB
882 | AR5K_INT_SWI
883 | AR5K_INT_RXPHY
884 | AR5K_INT_RXKCM
885 | AR5K_INT_SWBA
886 | AR5K_INT_BRSSI
887 | AR5K_INT_BMISS
888 | AR5K_INT_GPIO
889 | AR5K_INT_GLOBAL,
890
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200891 AR5K_INT_NOCARD = 0xffffffff
892};
893
Bruno Randolfe65e1d72010-03-25 14:49:09 +0900894/* mask which calibration is active at the moment */
895enum ath5k_calibration_mask {
896 AR5K_CALIBRATION_FULL = 0x01,
897 AR5K_CALIBRATION_SHORT = 0x02,
Bruno Randolf2111ac02010-04-02 18:44:08 +0900898 AR5K_CALIBRATION_ANI = 0x04,
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300899};
900
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200901/*
902 * Power management
903 */
904enum ath5k_power_mode {
905 AR5K_PM_UNDEFINED = 0,
906 AR5K_PM_AUTO,
907 AR5K_PM_AWAKE,
908 AR5K_PM_FULL_SLEEP,
909 AR5K_PM_NETWORK_SLEEP,
910};
911
912/*
913 * These match net80211 definitions (not used in
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300914 * mac80211).
915 * TODO: Clean this up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200916 */
917#define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
918#define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
919#define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
920#define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
921#define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
922
923/* GPIO-controlled software LED */
924#define AR5K_SOFTLED_PIN 0
925#define AR5K_SOFTLED_ON 0
926#define AR5K_SOFTLED_OFF 1
927
928/*
929 * Chipset capabilities -see ath5k_hw_get_capability-
930 * get_capability function is not yet fully implemented
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300931 * in ath5k so most of these don't work yet...
932 * TODO: Implement these & merge with _TUNE_ stuff above
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200933 */
934enum ath5k_capability_type {
935 AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
936 AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
937 AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
938 AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
939 AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
940 AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
941 AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
942 AR5K_CAP_COMPRESSION = 8, /* Supports compression */
943 AR5K_CAP_BURST = 9, /* Supports packet bursting */
944 AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
945 AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
946 AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
947 AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
948 AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
949 AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
950 AR5K_CAP_XR = 16, /* Supports XR mode */
951 AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
952 AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
953 AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
954 AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
955};
956
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500957
958/* XXX: we *may* move cap_range stuff to struct wiphy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959struct ath5k_capabilities {
960 /*
961 * Supported PHY modes
962 * (ie. CHANNEL_A, CHANNEL_B, ...)
963 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500964 DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200965
966 /*
967 * Frequency range (without regulation restrictions)
968 */
969 struct {
970 u16 range_2ghz_min;
971 u16 range_2ghz_max;
972 u16 range_5ghz_min;
973 u16 range_5ghz_max;
974 } cap_range;
975
976 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200977 * Values stored in the EEPROM (some of them...)
978 */
979 struct ath5k_eeprom_info cap_eeprom;
980
981 /*
982 * Queue information
983 */
984 struct {
985 u8 q_tx_num;
986 } cap_queues;
Bruno Randolfa8c944f2010-03-25 14:49:47 +0900987
988 bool cap_has_phyerr_counters;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200989};
990
Bob Copelande5e26472009-10-14 14:16:30 -0400991/* size of noise floor history (keep it a power of two) */
992#define ATH5K_NF_CAL_HIST_MAX 8
993struct ath5k_nfcal_hist
994{
995 s16 index; /* current index into nfval */
996 s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
997};
998
Bruno Randolfb4ea4492010-03-25 14:49:25 +0900999/**
1000 * struct avg_val - Helper structure for average calculation
1001 * @avg: contains the actual average value
1002 * @avg_weight: is used internally during calculation to prevent rounding errors
1003 */
1004struct ath5k_avg_val {
1005 int avg;
1006 int avg_weight;
1007};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001008
1009/***************************************\
1010 HARDWARE ABSTRACTION LAYER STRUCTURE
1011\***************************************/
1012
1013/*
1014 * Misc defines
1015 */
1016
1017#define AR5K_MAX_GPIO 10
1018#define AR5K_MAX_RF_BANKS 8
1019
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001020/* TODO: Clean up and merge with ath5k_softc */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001021struct ath5k_hw {
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001022 struct ath_common common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001023
1024 struct ath5k_softc *ah_sc;
1025 void __iomem *ah_iobase;
1026
1027 enum ath5k_int ah_imr;
1028
Bob Copeland46026e82009-06-10 22:22:20 -04001029 struct ieee80211_channel *ah_current_channel;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001030 bool ah_turbo;
1031 bool ah_calibration;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001032 bool ah_single_chip;
Bob Copeland1c818742009-08-24 23:00:33 -04001033 bool ah_aes_support;
Bob Copelandf6504702008-11-26 16:17:25 -05001034 bool ah_combined_mic;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001035
Bob Copeland46026e82009-06-10 22:22:20 -04001036 enum ath5k_version ah_version;
1037 enum ath5k_radio ah_radio;
1038 u32 ah_phy;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001039 u32 ah_mac_srev;
1040 u16 ah_mac_version;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001041 u16 ah_phy_revision;
1042 u16 ah_radio_5ghz_revision;
1043 u16 ah_radio_2ghz_revision;
1044
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001045#define ah_modes ah_capabilities.cap_mode
1046#define ah_ee_version ah_capabilities.cap_eeprom.ee_version
1047
1048 u32 ah_atim_window;
1049 u32 ah_aifs;
1050 u32 ah_cw_min;
1051 u32 ah_cw_max;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001052 u32 ah_limit_tx_retries;
Lukáš Turek6e08d222009-12-21 22:50:51 +01001053 u8 ah_coverage_class;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001054
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001055 /* Antenna Control */
1056 u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
1057 u8 ah_ant_mode;
1058 u8 ah_tx_ant;
1059 u8 ah_def_ant;
Bob Copeland46026e82009-06-10 22:22:20 -04001060 bool ah_software_retry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001061
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001062 struct ath5k_capabilities ah_capabilities;
1063
1064 struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
1065 u32 ah_txq_status;
1066 u32 ah_txq_imr_txok;
1067 u32 ah_txq_imr_txerr;
1068 u32 ah_txq_imr_txurn;
1069 u32 ah_txq_imr_txdesc;
1070 u32 ah_txq_imr_txeol;
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001071 u32 ah_txq_imr_cbrorn;
1072 u32 ah_txq_imr_cbrurn;
1073 u32 ah_txq_imr_qtrig;
1074 u32 ah_txq_imr_nofrm;
1075 u32 ah_txq_isr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001076 u32 *ah_rf_banks;
1077 size_t ah_rf_banks_size;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001078 size_t ah_rf_regs_count;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001079 struct ath5k_gain ah_gain;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001080 u8 ah_offset[AR5K_MAX_RF_BANKS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001081
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001082
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001083 struct {
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001084 /* Temporary tables used for interpolation */
1085 u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
1086 [AR5K_EEPROM_POWER_TABLE_SIZE];
1087 u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
1088 [AR5K_EEPROM_POWER_TABLE_SIZE];
1089 u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
1090 u16 txp_rates_power_table[AR5K_MAX_RATES];
1091 u8 txp_min_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001092 bool txp_tpc;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001093 /* Values in 0.25dB units */
1094 s16 txp_min_pwr;
1095 s16 txp_max_pwr;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001096 /* Values in 0.5dB units */
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001097 s16 txp_offset;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001098 s16 txp_ofdm;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001099 s16 txp_cck_ofdm_gainf_delta;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001100 /* Value in dB units */
1101 s16 txp_cck_ofdm_pwr_delta;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001102 } ah_txpower;
1103
1104 struct {
1105 bool r_enabled;
1106 int r_last_alert;
1107 struct ieee80211_channel r_last_channel;
1108 } ah_radar;
1109
Bob Copelande5e26472009-10-14 14:16:30 -04001110 struct ath5k_nfcal_hist ah_nfcal_hist;
1111
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001112 /* average beacon RSSI in our BSS (used by ANI) */
1113 struct ath5k_avg_val ah_beacon_rssi_avg;
1114
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001115 /* noise floor from last periodic calibration */
1116 s32 ah_noise_floor;
1117
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001118 /* Calibration timestamp */
Bruno Randolfa9167f92010-03-25 14:49:14 +09001119 unsigned long ah_cal_next_full;
Bruno Randolf2111ac02010-04-02 18:44:08 +09001120 unsigned long ah_cal_next_ani;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001121
Bruno Randolfe65e1d72010-03-25 14:49:09 +09001122 /* Calibration mask */
1123 u8 ah_cal_mask;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001124
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001125 /*
1126 * Function pointers
1127 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001128 int (*ah_setup_rx_desc)(struct ath5k_hw *ah, struct ath5k_desc *desc,
1129 u32 size, unsigned int flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001130 int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001131 unsigned int, unsigned int, int, enum ath5k_pkt_type,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001132 unsigned int, unsigned int, unsigned int, unsigned int,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001133 unsigned int, unsigned int, unsigned int, unsigned int);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001134 int (*ah_setup_mrr_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001135 unsigned int, unsigned int, unsigned int, unsigned int,
1136 unsigned int, unsigned int);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001137 int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1138 struct ath5k_tx_status *);
1139 int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1140 struct ath5k_rx_status *);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001141};
1142
1143/*
1144 * Prototypes
1145 */
1146
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001147/* Attach/Detach Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001148int ath5k_hw_attach(struct ath5k_softc *sc);
1149void ath5k_hw_detach(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001150
Bob Copeland0ed45482009-03-08 00:10:20 -05001151/* LED functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001152int ath5k_init_leds(struct ath5k_softc *sc);
1153void ath5k_led_enable(struct ath5k_softc *sc);
1154void ath5k_led_off(struct ath5k_softc *sc);
1155void ath5k_unregister_leds(struct ath5k_softc *sc);
Bob Copeland0ed45482009-03-08 00:10:20 -05001156
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001157/* Reset Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001158int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
1159int ath5k_hw_on_hold(struct ath5k_hw *ah);
1160int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
1161 struct ieee80211_channel *channel, bool change_channel);
Pavel Roskinec182d92010-02-18 20:28:41 -05001162int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
1163 bool is_set);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001164/* Power management functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001165
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001166/* DMA Related Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001167void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
1168int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
1169u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
1170void ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
1171int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
1172int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
1173u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
1174int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001175 u32 phys_addr);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001176int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001177/* Interrupt handling */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001178bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
1179int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
1180enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
Bruno Randolf495391d2010-03-25 14:49:36 +09001181void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001182
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001183/* EEPROM access functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001184int ath5k_eeprom_init(struct ath5k_hw *ah);
1185void ath5k_eeprom_detach(struct ath5k_hw *ah);
1186int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001187
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001188/* Protocol Control Unit Functions */
Bruno Randolfccfe5552010-03-09 16:55:38 +09001189extern int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001190void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001191/* BSSID Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001192int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
1193void ath5k_hw_set_associd(struct ath5k_hw *ah);
1194void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001195/* Receive start/stop functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001196void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
1197void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001198/* RX Filter functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001199void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
1200u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
1201void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001202/* Beacon control functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001203u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
1204void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
1205void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
1206void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001207/* ACK bit rate */
1208void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
Lukáš Turek3578e6e2009-12-21 22:50:50 +01001209/* Clock rate related functions */
1210unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
1211unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
1212unsigned int ath5k_hw_get_clockrate(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001213/* Key table (WEP) functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001214int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
1215int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry,
1216 const struct ieee80211_key_conf *key, const u8 *mac);
1217int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001218
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001219/* Queue Control Unit, DFS Control Unit Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001220int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
1221 struct ath5k_txq_info *queue_info);
1222int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
1223 const struct ath5k_txq_info *queue_info);
1224int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
1225 enum ath5k_tx_queue queue_type,
1226 struct ath5k_txq_info *queue_info);
1227u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
1228void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1229int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1230int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001231
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001232/* Hardware Descriptor Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001233int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001234
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001235/* GPIO Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001236void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
1237int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
1238int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
1239u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
1240int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
1241void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
1242 u32 interrupt_level);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001243
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001244/* rfkill Functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001245void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
1246void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001247
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001248/* Misc functions */
1249int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001250int ath5k_hw_get_capability(struct ath5k_hw *ah,
1251 enum ath5k_capability_type cap_type, u32 capability,
1252 u32 *result);
1253int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
1254int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001255
1256/* Initial register settings functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001257int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001258
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001259/* Initialize RF */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001260int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
1261 struct ieee80211_channel *channel,
1262 unsigned int mode);
1263int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq);
1264enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
1265int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001266/* PHY/RF channel functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001267bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
1268int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001269/* PHY calibration */
Bob Copelande5e26472009-10-14 14:16:30 -04001270void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
Pavel Roskina25d1e42010-02-18 20:28:23 -05001271int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
1272 struct ieee80211_channel *channel);
Nick Kossifidis57e6c562009-04-30 15:55:50 -04001273/* Spur mitigation */
1274bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
Pavel Roskina25d1e42010-02-18 20:28:23 -05001275 struct ieee80211_channel *channel);
Nick Kossifidis57e6c562009-04-30 15:55:50 -04001276void ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
Pavel Roskina25d1e42010-02-18 20:28:23 -05001277 struct ieee80211_channel *channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001278/* Misc PHY functions */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001279u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
1280int ath5k_hw_phy_disable(struct ath5k_hw *ah);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001281/* Antenna control */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001282void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001283/* TX power setup */
Pavel Roskina25d1e42010-02-18 20:28:23 -05001284int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel,
1285 u8 ee_mode, u8 txpower);
1286int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001287
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001288/*
1289 * Functions used internaly
1290 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001291
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -07001292static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
1293{
1294 return &ah->common;
1295}
1296
1297static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
1298{
1299 return &(ath5k_hw_common(ah)->regulatory);
1300}
1301
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001302static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1303{
1304 return ioread32(ah->ah_iobase + reg);
1305}
1306
1307static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1308{
1309 iowrite32(val, ah->ah_iobase + reg);
1310}
1311
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001312static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
1313{
1314 u32 retval = 0, bit, i;
1315
1316 for (i = 0; i < bits; i++) {
1317 bit = (val >> i) & 1;
1318 retval = (retval << 1) | bit;
1319 }
1320
1321 return retval;
1322}
1323
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001324#define AVG_SAMPLES 8
1325#define AVG_FACTOR 1000
1326
1327/**
1328 * ath5k_moving_average - Exponentially weighted moving average
1329 * @avg: average structure
1330 * @val: current value
1331 *
1332 * This implementation make use of a struct ath5k_avg_val to prevent rounding
1333 * errors.
1334 */
1335static inline struct ath5k_avg_val
1336ath5k_moving_average(const struct ath5k_avg_val avg, const int val)
1337{
1338 struct ath5k_avg_val new;
1339 new.avg_weight = avg.avg_weight ?
1340 (((avg.avg_weight * ((AVG_SAMPLES) - 1)) +
1341 (val * (AVG_FACTOR))) / (AVG_SAMPLES)) :
1342 (val * (AVG_FACTOR));
1343 new.avg = new.avg_weight / (AVG_FACTOR);
1344 return new;
1345}
1346
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001347#endif