Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/proc-v7.S |
| 3 | * |
| 4 | * Copyright (C) 2001 Deep Blue Solutions Ltd. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This is the "shell" of the ARMv7 processor support. |
| 11 | */ |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 12 | #include <linux/init.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 13 | #include <linux/linkage.h> |
| 14 | #include <asm/assembler.h> |
| 15 | #include <asm/asm-offsets.h> |
Russell King | 5ec9407 | 2008-09-07 19:15:31 +0100 | [diff] [blame] | 16 | #include <asm/hwcap.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 17 | #include <asm/pgtable-hwdef.h> |
| 18 | #include <asm/pgtable.h> |
| 19 | |
| 20 | #include "proc-macros.S" |
| 21 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 22 | #define TTB_S (1 << 1) |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 23 | #define TTB_RGN_NC (0 << 3) |
| 24 | #define TTB_RGN_OC_WBWA (1 << 3) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 25 | #define TTB_RGN_OC_WT (2 << 3) |
| 26 | #define TTB_RGN_OC_WB (3 << 3) |
Tony Thompson | ba3c026 | 2009-05-30 14:00:15 +0100 | [diff] [blame] | 27 | #define TTB_NOS (1 << 5) |
| 28 | #define TTB_IRGN_NC ((0 << 0) | (0 << 6)) |
| 29 | #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6)) |
| 30 | #define TTB_IRGN_WT ((1 << 0) | (0 << 6)) |
| 31 | #define TTB_IRGN_WB ((1 << 0) | (1 << 6)) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 32 | |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 33 | #ifndef CONFIG_SMP |
Tony Thompson | ba3c026 | 2009-05-30 14:00:15 +0100 | [diff] [blame] | 34 | /* PTWs cacheable, inner WB not shareable, outer WB not shareable */ |
| 35 | #define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 36 | #else |
Tony Thompson | ba3c026 | 2009-05-30 14:00:15 +0100 | [diff] [blame] | 37 | /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */ |
| 38 | #define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 39 | #endif |
| 40 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 41 | ENTRY(cpu_v7_proc_init) |
| 42 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 43 | ENDPROC(cpu_v7_proc_init) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 44 | |
| 45 | ENTRY(cpu_v7_proc_fin) |
| 46 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 47 | ENDPROC(cpu_v7_proc_fin) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 48 | |
| 49 | /* |
| 50 | * cpu_v7_reset(loc) |
| 51 | * |
| 52 | * Perform a soft reset of the system. Put the CPU into the |
| 53 | * same state as it would be if it had been reset, and branch |
| 54 | * to what would be the reset vector. |
| 55 | * |
| 56 | * - loc - location to jump to for soft reset |
| 57 | * |
| 58 | * It is assumed that: |
| 59 | */ |
| 60 | .align 5 |
| 61 | ENTRY(cpu_v7_reset) |
| 62 | mov pc, r0 |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 63 | ENDPROC(cpu_v7_reset) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 64 | |
| 65 | /* |
| 66 | * cpu_v7_do_idle() |
| 67 | * |
| 68 | * Idle the processor (eg, wait for interrupt). |
| 69 | * |
| 70 | * IRQs are already disabled. |
| 71 | */ |
| 72 | ENTRY(cpu_v7_do_idle) |
Catalin Marinas | 8553cb6 | 2008-11-10 14:14:11 +0000 | [diff] [blame] | 73 | dsb @ WFI may enter a low-power mode |
Catalin Marinas | 000b502 | 2008-10-03 11:09:10 +0100 | [diff] [blame] | 74 | wfi |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 75 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 76 | ENDPROC(cpu_v7_do_idle) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 77 | |
| 78 | ENTRY(cpu_v7_dcache_clean_area) |
| 79 | #ifndef TLB_CAN_READ_FROM_L1_CACHE |
| 80 | dcache_line_size r2, r3 |
| 81 | 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 82 | add r0, r0, r2 |
| 83 | subs r1, r1, r2 |
| 84 | bhi 1b |
| 85 | dsb |
| 86 | #endif |
| 87 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 88 | ENDPROC(cpu_v7_dcache_clean_area) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 89 | |
| 90 | /* |
| 91 | * cpu_v7_switch_mm(pgd_phys, tsk) |
| 92 | * |
| 93 | * Set the translation table base pointer to be pgd_phys |
| 94 | * |
| 95 | * - pgd_phys - physical address of new TTB |
| 96 | * |
| 97 | * It is assumed that: |
| 98 | * - we are not using split page tables |
| 99 | */ |
| 100 | ENTRY(cpu_v7_switch_mm) |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 101 | #ifdef CONFIG_MMU |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 102 | mov r2, #0 |
| 103 | ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 104 | orr r0, r0, #TTB_FLAGS |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 105 | #ifdef CONFIG_ARM_ERRATA_430973 |
| 106 | mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB |
| 107 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 108 | mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID |
| 109 | isb |
| 110 | 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0 |
| 111 | isb |
| 112 | mcr p15, 0, r1, c13, c0, 1 @ set context ID |
| 113 | isb |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 114 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 115 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 116 | ENDPROC(cpu_v7_switch_mm) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 117 | |
| 118 | /* |
| 119 | * cpu_v7_set_pte_ext(ptep, pte) |
| 120 | * |
| 121 | * Set a level 2 translation table entry. |
| 122 | * |
| 123 | * - ptep - pointer to level 2 translation table entry |
| 124 | * (hardware version is stored at -1024 bytes) |
| 125 | * - pte - PTE value to store |
| 126 | * - ext - value for extended PTE bits |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 127 | */ |
| 128 | ENTRY(cpu_v7_set_pte_ext) |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 129 | #ifdef CONFIG_MMU |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 130 | str r1, [r0], #-2048 @ linux version |
| 131 | |
| 132 | bic r3, r1, #0x000003f0 |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 133 | bic r3, r3, #PTE_TYPE_MASK |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 134 | orr r3, r3, r2 |
| 135 | orr r3, r3, #PTE_EXT_AP0 | 2 |
| 136 | |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 137 | tst r1, #1 << 4 |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 138 | orrne r3, r3, #PTE_EXT_TEX(1) |
| 139 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 140 | tst r1, #L_PTE_WRITE |
| 141 | tstne r1, #L_PTE_DIRTY |
| 142 | orreq r3, r3, #PTE_EXT_APX |
| 143 | |
| 144 | tst r1, #L_PTE_USER |
| 145 | orrne r3, r3, #PTE_EXT_AP1 |
| 146 | tstne r3, #PTE_EXT_APX |
| 147 | bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0 |
| 148 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 149 | tst r1, #L_PTE_EXEC |
| 150 | orreq r3, r3, #PTE_EXT_XN |
| 151 | |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 152 | tst r1, #L_PTE_YOUNG |
| 153 | tstne r1, #L_PTE_PRESENT |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 154 | moveq r3, #0 |
| 155 | |
| 156 | str r3, [r0] |
| 157 | mcr p15, 0, r0, c7, c10, 1 @ flush_pte |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 158 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 159 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 160 | ENDPROC(cpu_v7_set_pte_ext) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 161 | |
| 162 | cpu_v7_name: |
| 163 | .ascii "ARMv7 Processor" |
| 164 | .align |
| 165 | |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 166 | __INIT |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 167 | |
| 168 | /* |
| 169 | * __v7_setup |
| 170 | * |
| 171 | * Initialise TLB, Caches, and MMU state ready to switch the MMU |
| 172 | * on. Return in r0 the new CP15 C1 control register setting. |
| 173 | * |
| 174 | * We automatically detect if we have a Harvard cache, and use the |
| 175 | * Harvard cache control instructions insead of the unified cache |
| 176 | * control instructions. |
| 177 | * |
| 178 | * This should be able to cover all ARMv7 cores. |
| 179 | * |
| 180 | * It is assumed that: |
| 181 | * - cache type register is implemented |
| 182 | */ |
| 183 | __v7_setup: |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 184 | #ifdef CONFIG_SMP |
Catalin Marinas | faa7bc5 | 2009-05-30 14:00:14 +0100 | [diff] [blame] | 185 | mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode and |
| 186 | orr r0, r0, #(1 << 6) | (1 << 0) @ TLB ops broadcasting |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 187 | mcr p15, 0, r0, c1, c0, 1 |
| 188 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 189 | adr r12, __v7_setup_stack @ the local stack |
| 190 | stmia r12, {r0-r5, r7, r9, r11, lr} |
| 191 | bl v7_flush_dcache_all |
| 192 | ldmia r12, {r0-r5, r7, r9, r11, lr} |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 193 | #ifdef CONFIG_ARM_ERRATA_430973 |
| 194 | mrc p15, 0, r10, c1, c0, 1 @ read aux control register |
| 195 | orr r10, r10, #(1 << 6) @ set IBE to 1 |
| 196 | mcr p15, 0, r10, c1, c0, 1 @ write aux control register |
| 197 | #endif |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 198 | #ifdef CONFIG_ARM_ERRATA_458693 |
| 199 | mrc p15, 0, r10, c1, c0, 1 @ read aux control register |
| 200 | orr r10, r10, #(1 << 5) @ set L1NEON to 1 |
| 201 | orr r10, r10, #(1 << 9) @ set PLDNOP to 1 |
| 202 | mcr p15, 0, r10, c1, c0, 1 @ write aux control register |
| 203 | #endif |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 204 | #ifdef CONFIG_ARM_ERRATA_460075 |
| 205 | mrc p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register |
| 206 | orr r10, r10, #(1 << 22) @ set the Write Allocate disable bit |
| 207 | mcr p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register |
| 208 | #endif |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 209 | mov r10, #0 |
| 210 | #ifdef HARVARD_CACHE |
| 211 | mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate |
| 212 | #endif |
| 213 | dsb |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 214 | #ifdef CONFIG_MMU |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 215 | mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs |
| 216 | mcr p15, 0, r10, c2, c0, 2 @ TTB control register |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 217 | orr r4, r4, #TTB_FLAGS |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 218 | mcr p15, 0, r4, c2, c0, 1 @ load TTB1 |
| 219 | mov r10, #0x1f @ domains 0, 1 = manager |
| 220 | mcr p15, 0, r10, c3, c0, 0 @ load domain access register |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 221 | #endif |
Catalin Marinas | f80a3bb | 2008-10-22 13:04:30 +0100 | [diff] [blame] | 222 | ldr r5, =0xff0aa1a8 |
| 223 | ldr r6, =0x40e040e0 |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 224 | mcr p15, 0, r5, c10, c2, 0 @ write PRRR |
| 225 | mcr p15, 0, r6, c10, c2, 1 @ write NMRR |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 226 | adr r5, v7_crval |
| 227 | ldmia r5, {r5, r6} |
| 228 | mrc p15, 0, r0, c1, c0, 0 @ read control register |
| 229 | bic r0, r0, r5 @ clear bits them |
| 230 | orr r0, r0, r6 @ set them |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 231 | mov pc, lr @ return to head.S:__ret |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 232 | ENDPROC(__v7_setup) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 233 | |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 234 | /* AT |
Catalin Marinas | 213fb2a | 2009-05-30 14:00:16 +0100 | [diff] [blame^] | 235 | * TFR EV X F I D LR S |
| 236 | * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 237 | * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced |
Catalin Marinas | 213fb2a | 2009-05-30 14:00:16 +0100 | [diff] [blame^] | 238 | * 1 0 110 0011 1100 .111 1101 < we want |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 239 | */ |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 240 | .type v7_crval, #object |
| 241 | v7_crval: |
Catalin Marinas | 213fb2a | 2009-05-30 14:00:16 +0100 | [diff] [blame^] | 242 | crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 243 | |
| 244 | __v7_setup_stack: |
| 245 | .space 4 * 11 @ 11 registers |
| 246 | |
| 247 | .type v7_processor_functions, #object |
| 248 | ENTRY(v7_processor_functions) |
| 249 | .word v7_early_abort |
Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 250 | .word pabort_ifar |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 251 | .word cpu_v7_proc_init |
| 252 | .word cpu_v7_proc_fin |
| 253 | .word cpu_v7_reset |
| 254 | .word cpu_v7_do_idle |
| 255 | .word cpu_v7_dcache_clean_area |
| 256 | .word cpu_v7_switch_mm |
| 257 | .word cpu_v7_set_pte_ext |
| 258 | .size v7_processor_functions, . - v7_processor_functions |
| 259 | |
| 260 | .type cpu_arch_name, #object |
| 261 | cpu_arch_name: |
| 262 | .asciz "armv7" |
| 263 | .size cpu_arch_name, . - cpu_arch_name |
| 264 | |
| 265 | .type cpu_elf_name, #object |
| 266 | cpu_elf_name: |
| 267 | .asciz "v7" |
| 268 | .size cpu_elf_name, . - cpu_elf_name |
| 269 | .align |
| 270 | |
| 271 | .section ".proc.info.init", #alloc, #execinstr |
| 272 | |
| 273 | /* |
| 274 | * Match any ARMv7 processor core. |
| 275 | */ |
| 276 | .type __v7_proc_info, #object |
| 277 | __v7_proc_info: |
| 278 | .long 0x000f0000 @ Required ID value |
| 279 | .long 0x000f0000 @ Mask for ID |
| 280 | .long PMD_TYPE_SECT | \ |
| 281 | PMD_SECT_BUFFERABLE | \ |
| 282 | PMD_SECT_CACHEABLE | \ |
| 283 | PMD_SECT_AP_WRITE | \ |
| 284 | PMD_SECT_AP_READ |
| 285 | .long PMD_TYPE_SECT | \ |
| 286 | PMD_SECT_XN | \ |
| 287 | PMD_SECT_AP_WRITE | \ |
| 288 | PMD_SECT_AP_READ |
| 289 | b __v7_setup |
| 290 | .long cpu_arch_name |
| 291 | .long cpu_elf_name |
| 292 | .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP |
| 293 | .long cpu_v7_name |
| 294 | .long v7_processor_functions |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 295 | .long v7wbi_tlb_fns |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 296 | .long v6_user_fns |
| 297 | .long v7_cache_fns |
| 298 | .size __v7_proc_info, . - __v7_proc_info |