blob: 98c24af977fd674710bb59a22878781efde3c0c8 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -04002 * Marvell 88E6xxx Ethernet switch single-chip definition
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04003 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040012#ifndef _MV88E6XXX_CHIP_H
13#define _MV88E6XXX_CHIP_H
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000014
Vivien Didelot194fea72015-08-10 09:09:47 -040015#include <linux/if_vlan.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020016#include <linux/irq.h>
Andrew Lunn52638f72016-05-10 23:27:22 +020017#include <linux/gpio/consumer.h>
Russell King4d56a292017-02-07 15:03:05 -080018#include <linux/phy.h>
Andrew Lunnc6e970a2017-03-28 23:45:06 +020019#include <net/dsa.h>
Vivien Didelot194fea72015-08-10 09:09:47 -040020
Andrew Lunn80c46272015-06-20 18:42:30 +020021#ifndef UINT64_MAX
22#define UINT64_MAX (u64)(~((u64)0))
23#endif
24
Andrew Lunncca8b132015-04-02 04:06:39 +020025#define SMI_CMD 0x00
26#define SMI_CMD_BUSY BIT(15)
27#define SMI_CMD_CLAUSE_22 BIT(12)
28#define SMI_CMD_OP_22_WRITE ((1 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
29#define SMI_CMD_OP_22_READ ((2 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
30#define SMI_CMD_OP_45_WRITE_ADDR ((0 << 10) | SMI_CMD_BUSY)
31#define SMI_CMD_OP_45_WRITE_DATA ((1 << 10) | SMI_CMD_BUSY)
32#define SMI_CMD_OP_45_READ_DATA ((2 << 10) | SMI_CMD_BUSY)
33#define SMI_CMD_OP_45_READ_DATA_INC ((3 << 10) | SMI_CMD_BUSY)
34#define SMI_DATA 0x01
Guenter Roeckb2eb0662015-04-02 04:06:30 +020035
Vivien Didelot3285f9e2016-02-26 13:16:03 -050036#define MV88E6XXX_N_FID 4096
37
Vivien Didelot17a15942017-03-30 17:37:09 -040038/* PVT limits for 4-bit port and 5-bit switch */
39#define MV88E6XXX_MAX_PVT_SWITCHES 32
40#define MV88E6XXX_MAX_PVT_PORTS 16
41
Andrew Lunn56995cb2016-12-03 04:35:19 +010042enum mv88e6xxx_frame_mode {
43 MV88E6XXX_FRAME_MODE_NORMAL,
44 MV88E6XXX_FRAME_MODE_DSA,
45 MV88E6XXX_FRAME_MODE_PROVIDER,
46 MV88E6XXX_FRAME_MODE_ETHERTYPE,
47};
48
Vivien Didelotf81ec902016-05-09 13:22:58 -040049/* List of supported models */
50enum mv88e6xxx_model {
51 MV88E6085,
52 MV88E6095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +010053 MV88E6097,
Vivien Didelotf81ec902016-05-09 13:22:58 -040054 MV88E6123,
55 MV88E6131,
Gregory CLEMENT15587272017-01-30 20:29:35 +010056 MV88E6141,
Vivien Didelotf81ec902016-05-09 13:22:58 -040057 MV88E6161,
58 MV88E6165,
59 MV88E6171,
60 MV88E6172,
61 MV88E6175,
62 MV88E6176,
63 MV88E6185,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +010064 MV88E6190,
65 MV88E6190X,
66 MV88E6191,
Vivien Didelotf81ec902016-05-09 13:22:58 -040067 MV88E6240,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +010068 MV88E6290,
Vivien Didelotf81ec902016-05-09 13:22:58 -040069 MV88E6320,
70 MV88E6321,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +010071 MV88E6341,
Vivien Didelotf81ec902016-05-09 13:22:58 -040072 MV88E6350,
73 MV88E6351,
74 MV88E6352,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +010075 MV88E6390,
76 MV88E6390X,
Vivien Didelotf81ec902016-05-09 13:22:58 -040077};
78
Vivien Didelot22356472016-04-17 13:24:00 -040079enum mv88e6xxx_family {
80 MV88E6XXX_FAMILY_NONE,
81 MV88E6XXX_FAMILY_6065, /* 6031 6035 6061 6065 */
82 MV88E6XXX_FAMILY_6095, /* 6092 6095 */
83 MV88E6XXX_FAMILY_6097, /* 6046 6085 6096 6097 */
84 MV88E6XXX_FAMILY_6165, /* 6123 6161 6165 */
85 MV88E6XXX_FAMILY_6185, /* 6108 6121 6122 6131 6152 6155 6182 6185 */
86 MV88E6XXX_FAMILY_6320, /* 6320 6321 */
Gregory CLEMENTa75961d2017-01-30 20:29:34 +010087 MV88E6XXX_FAMILY_6341, /* 6141 6341 */
Vivien Didelot22356472016-04-17 13:24:00 -040088 MV88E6XXX_FAMILY_6351, /* 6171 6175 6350 6351 */
89 MV88E6XXX_FAMILY_6352, /* 6172 6176 6240 6352 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +010090 MV88E6XXX_FAMILY_6390, /* 6190 6190X 6191 6290 6390 6390X */
Vivien Didelot22356472016-04-17 13:24:00 -040091};
92
Vivien Didelot8c9983a2016-05-09 13:22:39 -040093enum mv88e6xxx_cap {
Vivien Didelotaadbdb82016-05-09 13:22:44 -040094 /* Energy Efficient Ethernet.
95 */
96 MV88E6XXX_CAP_EEE,
97
Vivien Didelota0ffff22016-08-15 17:18:58 -040098 /* Multi-chip Addressing Mode.
99 * Some chips respond to only 2 registers of its own SMI device address
100 * when it is non-zero, and use indirect access to internal registers.
101 */
102 MV88E6XXX_CAP_SMI_CMD, /* (0x00) SMI Command */
103 MV88E6XXX_CAP_SMI_DATA, /* (0x01) SMI Data */
104
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400105 /* Switch Global (1) Registers.
106 */
107 MV88E6XXX_CAP_G1_ATU_FID, /* (0x01) ATU FID Register */
108 MV88E6XXX_CAP_G1_VTU_FID, /* (0x02) VTU FID Register */
109
Vivien Didelot97299342016-07-18 20:45:30 -0400110 /* Switch Global 2 Registers.
111 * The device contains a second set of global 16-bit registers.
112 */
113 MV88E6XXX_CAP_GLOBAL2,
Andrew Lunndc30c352016-10-16 19:56:49 +0200114 MV88E6XXX_CAP_G2_INT, /* (0x00) Interrupt Status */
Vivien Didelot47395ed2016-07-18 20:45:33 -0400115 MV88E6XXX_CAP_G2_MGMT_EN_2X, /* (0x02) MGMT Enable Register 2x */
116 MV88E6XXX_CAP_G2_MGMT_EN_0X, /* (0x03) MGMT Enable Register 0x */
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400117 MV88E6XXX_CAP_G2_IRL_CMD, /* (0x09) Ingress Rate Command */
118 MV88E6XXX_CAP_G2_IRL_DATA, /* (0x0a) Ingress Rate Data */
Vivien Didelot9bda8892016-07-18 20:45:36 -0400119 MV88E6XXX_CAP_G2_POT, /* (0x0f) Priority Override Table */
Vivien Didelot97299342016-07-18 20:45:30 -0400120
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400121 /* Per VLAN Spanning Tree Unit (STU).
122 * The Port State database, if present, is accessed through VTU
123 * operations and dedicated SID registers. See GLOBAL_VTU_SID.
124 */
125 MV88E6XXX_CAP_STU,
126
Vivien Didelot54d77b52016-05-09 13:22:47 -0400127 /* VLAN Table Unit.
128 * The VTU is used to program 802.1Q VLANs. See GLOBAL_VTU_OP.
129 */
130 MV88E6XXX_CAP_VTU,
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400131};
Vivien Didelotb5058d72016-05-09 13:22:38 -0400132
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400133/* Bitmask of capabilities */
Andrew Lunnd6b10232016-09-21 01:40:32 +0200134#define MV88E6XXX_FLAG_EEE BIT_ULL(MV88E6XXX_CAP_EEE)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400135
Andrew Lunnd6b10232016-09-21 01:40:32 +0200136#define MV88E6XXX_FLAG_SMI_CMD BIT_ULL(MV88E6XXX_CAP_SMI_CMD)
137#define MV88E6XXX_FLAG_SMI_DATA BIT_ULL(MV88E6XXX_CAP_SMI_DATA)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400138
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400139#define MV88E6XXX_FLAG_G1_VTU_FID BIT_ULL(MV88E6XXX_CAP_G1_VTU_FID)
140
Andrew Lunnd6b10232016-09-21 01:40:32 +0200141#define MV88E6XXX_FLAG_GLOBAL2 BIT_ULL(MV88E6XXX_CAP_GLOBAL2)
Andrew Lunndc30c352016-10-16 19:56:49 +0200142#define MV88E6XXX_FLAG_G2_INT BIT_ULL(MV88E6XXX_CAP_G2_INT)
Andrew Lunnd6b10232016-09-21 01:40:32 +0200143#define MV88E6XXX_FLAG_G2_MGMT_EN_2X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_2X)
144#define MV88E6XXX_FLAG_G2_MGMT_EN_0X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_0X)
145#define MV88E6XXX_FLAG_G2_IRL_CMD BIT_ULL(MV88E6XXX_CAP_G2_IRL_CMD)
146#define MV88E6XXX_FLAG_G2_IRL_DATA BIT_ULL(MV88E6XXX_CAP_G2_IRL_DATA)
Andrew Lunnd6b10232016-09-21 01:40:32 +0200147#define MV88E6XXX_FLAG_G2_POT BIT_ULL(MV88E6XXX_CAP_G2_POT)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400148
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400149/* Ingress Rate Limit unit */
150#define MV88E6XXX_FLAGS_IRL \
151 (MV88E6XXX_FLAG_G2_IRL_CMD | \
152 MV88E6XXX_FLAG_G2_IRL_DATA)
153
Vivien Didelota0ffff22016-08-15 17:18:58 -0400154/* Multi-chip Addressing Mode */
155#define MV88E6XXX_FLAGS_MULTI_CHIP \
156 (MV88E6XXX_FLAG_SMI_CMD | \
157 MV88E6XXX_FLAG_SMI_DATA)
158
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400159#define MV88E6XXX_FLAGS_FAMILY_6095 \
Vivien Didelot97299342016-07-18 20:45:30 -0400160 (MV88E6XXX_FLAG_GLOBAL2 | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400161 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400162 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400163
164#define MV88E6XXX_FLAGS_FAMILY_6097 \
Vivien Didelote606ca32017-03-11 16:12:55 -0500165 (MV88E6XXX_FLAG_G1_VTU_FID | \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400166 MV88E6XXX_FLAG_GLOBAL2 | \
Volodymyr Bendiuga56b46b42017-01-05 10:44:18 +0100167 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400168 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
169 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400170 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400171 MV88E6XXX_FLAGS_IRL | \
Vivien Didelotf3645652017-03-30 17:37:07 -0400172 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400173
Vivien Didelot6594f612016-05-09 13:22:42 -0400174#define MV88E6XXX_FLAGS_FAMILY_6165 \
Vivien Didelote606ca32017-03-11 16:12:55 -0500175 (MV88E6XXX_FLAG_G1_VTU_FID | \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400176 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200177 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400178 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
179 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400180 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400181 MV88E6XXX_FLAGS_IRL | \
Vivien Didelotf3645652017-03-30 17:37:07 -0400182 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400183
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400184#define MV88E6XXX_FLAGS_FAMILY_6185 \
Vivien Didelot97299342016-07-18 20:45:30 -0400185 (MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200186 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400187 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot3cf3c842017-05-01 14:05:10 -0400188 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400189
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400190#define MV88E6XXX_FLAGS_FAMILY_6320 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100191 (MV88E6XXX_FLAG_EEE | \
Vivien Didelot97299342016-07-18 20:45:30 -0400192 MV88E6XXX_FLAG_GLOBAL2 | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400193 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
194 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400195 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400196 MV88E6XXX_FLAGS_IRL | \
Vivien Didelotf3645652017-03-30 17:37:07 -0400197 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400198
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100199#define MV88E6XXX_FLAGS_FAMILY_6341 \
200 (MV88E6XXX_FLAG_EEE | \
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100201 MV88E6XXX_FLAG_G1_VTU_FID | \
202 MV88E6XXX_FLAG_GLOBAL2 | \
203 MV88E6XXX_FLAG_G2_INT | \
204 MV88E6XXX_FLAG_G2_POT | \
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100205 MV88E6XXX_FLAGS_IRL | \
Andrew Lunnba9b9892017-05-26 01:03:22 +0200206 MV88E6XXX_FLAGS_MULTI_CHIP)
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100207
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400208#define MV88E6XXX_FLAGS_FAMILY_6351 \
Vivien Didelote606ca32017-03-11 16:12:55 -0500209 (MV88E6XXX_FLAG_G1_VTU_FID | \
Andrew Lunn2bbb33b2016-08-22 16:01:02 +0200210 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200211 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400212 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
213 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400214 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400215 MV88E6XXX_FLAGS_IRL | \
Vivien Didelotf3645652017-03-30 17:37:07 -0400216 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400217
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400218#define MV88E6XXX_FLAGS_FAMILY_6352 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100219 (MV88E6XXX_FLAG_EEE | \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400220 MV88E6XXX_FLAG_G1_VTU_FID | \
Vivien Didelot97299342016-07-18 20:45:30 -0400221 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200222 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400223 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
224 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400225 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400226 MV88E6XXX_FLAGS_IRL | \
Andrew Lunnba9b9892017-05-26 01:03:22 +0200227 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400228
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100229#define MV88E6XXX_FLAGS_FAMILY_6390 \
230 (MV88E6XXX_FLAG_EEE | \
231 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunn61303732017-02-09 00:03:43 +0100232 MV88E6XXX_FLAG_G2_INT | \
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100233 MV88E6XXX_FLAGS_IRL | \
Vivien Didelotf3645652017-03-30 17:37:07 -0400234 MV88E6XXX_FLAGS_MULTI_CHIP)
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100235
Andrew Lunnc0e4dad2017-02-09 00:00:43 +0100236struct mv88e6xxx_ops;
237
Vivien Didelotf6271e62016-04-17 13:23:59 -0400238struct mv88e6xxx_info {
Vivien Didelot22356472016-04-17 13:24:00 -0400239 enum mv88e6xxx_family family;
Vivien Didelotf6271e62016-04-17 13:23:59 -0400240 u16 prod_num;
241 const char *name;
Vivien Didelotcd5a2c82016-04-17 13:24:02 -0400242 unsigned int num_databases;
Vivien Didelot009a2b92016-04-17 13:24:01 -0400243 unsigned int num_ports;
Vivien Didelot3cf3c842017-05-01 14:05:10 -0400244 unsigned int max_vid;
Vivien Didelot9dddd472016-06-20 13:14:10 -0400245 unsigned int port_base_addr;
Vivien Didelota935c052016-09-29 12:21:53 -0400246 unsigned int global1_addr;
Vivien Didelotacddbd22016-07-18 20:45:39 -0400247 unsigned int age_time_coeff;
Andrew Lunndc30c352016-10-16 19:56:49 +0200248 unsigned int g1_irqs;
Vivien Didelotf3645652017-03-30 17:37:07 -0400249 bool pvt;
Andrew Lunn443d5a12016-12-03 04:35:18 +0100250 enum dsa_tag_protocol tag_protocol;
Andrew Lunnd6b10232016-09-21 01:40:32 +0200251 unsigned long long flags;
Vivien Didelote606ca32017-03-11 16:12:55 -0500252
253 /* Mask for FromPort and ToPort value of PortVec used in ATU Move
254 * operation. 0 means that the ATU Move operation is not supported.
255 */
256 u8 atu_move_port_mask;
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400257 const struct mv88e6xxx_ops *ops;
Vivien Didelotb9b37712015-10-30 19:39:48 -0400258};
259
Vivien Didelotfd231c82015-08-10 09:09:50 -0400260struct mv88e6xxx_atu_entry {
Vivien Didelotfd231c82015-08-10 09:09:50 -0400261 u8 state;
262 bool trunk;
Vivien Didelot01bd96c2017-03-11 16:12:57 -0500263 u16 portvec;
Vivien Didelotfd231c82015-08-10 09:09:50 -0400264 u8 mac[ETH_ALEN];
265};
266
Vivien Didelotb4e47c02016-09-29 12:21:58 -0400267struct mv88e6xxx_vtu_entry {
Vivien Didelotb8fee952015-08-13 12:52:19 -0400268 u16 vid;
269 u16 fid;
Vivien Didelotb8fee952015-08-13 12:52:19 -0400270 u8 sid;
271 bool valid;
Vivien Didelotbd00e052017-05-01 14:05:11 -0400272 u8 member[DSA_MAX_PORTS];
273 u8 state[DSA_MAX_PORTS];
Vivien Didelotb8fee952015-08-13 12:52:19 -0400274};
275
Vivien Didelotc08026a2016-09-29 12:21:59 -0400276struct mv88e6xxx_bus_ops;
Andrew Lunnfcd25162017-02-09 00:03:42 +0100277struct mv88e6xxx_irq_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -0400278
Andrew Lunndc30c352016-10-16 19:56:49 +0200279struct mv88e6xxx_irq {
280 u16 masked;
281 struct irq_chip chip;
282 struct irq_domain *domain;
283 unsigned int nirqs;
284};
285
Vivien Didelotfad09c72016-06-21 12:28:20 -0400286struct mv88e6xxx_chip {
Vivien Didelotf6271e62016-04-17 13:23:59 -0400287 const struct mv88e6xxx_info *info;
288
Andrew Lunn7543a6d2016-04-13 02:40:40 +0200289 /* The dsa_switch this private structure is related to */
290 struct dsa_switch *ds;
291
Andrew Lunn158bc062016-04-28 21:24:06 -0400292 /* The device this structure is associated to */
293 struct device *dev;
294
Vivien Didelot9f8b3ee2016-06-20 13:14:05 -0400295 /* This mutex protects the access to the switch registers */
296 struct mutex reg_lock;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000297
Andrew Lunna77d43f2016-04-13 02:40:42 +0200298 /* The MII bus and the address on the bus that is used to
299 * communication with the switch
300 */
Vivien Didelotc08026a2016-09-29 12:21:59 -0400301 const struct mv88e6xxx_bus_ops *smi_ops;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200302 struct mii_bus *bus;
303 int sw_addr;
304
Barry Grussling3675c8d2013-01-08 16:05:53 +0000305 /* Handles automatic disabling and re-enabling of the PHY
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000306 * polling unit.
307 */
Vivien Didelotc08026a2016-09-29 12:21:59 -0400308 const struct mv88e6xxx_bus_ops *phy_ops;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000309 struct mutex ppu_mutex;
310 int ppu_disabled;
311 struct work_struct ppu_work;
312 struct timer_list ppu_timer;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000313
Barry Grussling3675c8d2013-01-08 16:05:53 +0000314 /* This mutex serialises access to the statistics unit.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000315 * Hold this mutex over snapshot + dump sequences.
316 */
317 struct mutex stats_mutex;
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000318
Andrew Lunn52638f72016-05-10 23:27:22 +0200319 /* A switch may have a GPIO line tied to its reset pin. Parse
320 * this from the device tree, and use it before performing
321 * switch soft reset.
322 */
323 struct gpio_desc *reset;
Andrew Lunnf8cd8752016-05-10 23:27:25 +0200324
325 /* set to size of eeprom if supported by the switch */
326 int eeprom_len;
Andrew Lunnb516d452016-06-04 21:17:06 +0200327
Andrew Lunna3c53be52017-01-24 14:53:50 +0100328 /* List of mdio busses */
329 struct list_head mdios;
Andrew Lunndc30c352016-10-16 19:56:49 +0200330
331 /* There can be two interrupt controllers, which are chained
332 * off a GPIO as interrupt source
333 */
334 struct mv88e6xxx_irq g1_irq;
335 struct mv88e6xxx_irq g2_irq;
336 int irq;
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100337 int device_irq;
Andrew Lunnfcd25162017-02-09 00:03:42 +0100338 int watchdog_irq;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000339};
340
Vivien Didelotc08026a2016-09-29 12:21:59 -0400341struct mv88e6xxx_bus_ops {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400342 int (*read)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
343 int (*write)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400344};
345
Andrew Lunn0dd12d52017-01-24 14:53:49 +0100346struct mv88e6xxx_mdio_bus {
Andrew Lunna3c53be52017-01-24 14:53:50 +0100347 struct mii_bus *bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +0100348 struct mv88e6xxx_chip *chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +0100349 struct list_head list;
350 bool external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +0100351};
352
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400353struct mv88e6xxx_ops {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -0400354 int (*get_eeprom)(struct mv88e6xxx_chip *chip,
355 struct ethtool_eeprom *eeprom, u8 *data);
356 int (*set_eeprom)(struct mv88e6xxx_chip *chip,
357 struct ethtool_eeprom *eeprom, u8 *data);
358
Vivien Didelotb073d4e2016-09-29 12:22:01 -0400359 int (*set_switch_mac)(struct mv88e6xxx_chip *chip, u8 *addr);
360
Andrew Lunnee26a222017-01-24 14:53:48 +0100361 int (*phy_read)(struct mv88e6xxx_chip *chip,
362 struct mii_bus *bus,
363 int addr, int reg, u16 *val);
364 int (*phy_write)(struct mv88e6xxx_chip *chip,
365 struct mii_bus *bus,
366 int addr, int reg, u16 val);
Vivien Didelot08ef7f12016-11-04 03:23:32 +0100367
Vivien Didelota199d8b2016-12-05 17:30:28 -0500368 /* PHY Polling Unit (PPU) operations */
369 int (*ppu_enable)(struct mv88e6xxx_chip *chip);
370 int (*ppu_disable)(struct mv88e6xxx_chip *chip);
371
Vivien Didelot17e708b2016-12-05 17:30:27 -0500372 /* Switch Software Reset */
373 int (*reset)(struct mv88e6xxx_chip *chip);
374
Vivien Didelota0a0f622016-11-04 03:23:34 +0100375 /* RGMII Receive/Transmit Timing Control
376 * Add delay on PHY_INTERFACE_MODE_RGMII_*ID, no delay otherwise.
377 */
378 int (*port_set_rgmii_delay)(struct mv88e6xxx_chip *chip, int port,
379 phy_interface_t mode);
380
Vivien Didelot08ef7f12016-11-04 03:23:32 +0100381#define LINK_FORCED_DOWN 0
382#define LINK_FORCED_UP 1
383#define LINK_UNFORCED -2
384
385 /* Port's MAC link state
386 * Use LINK_FORCED_UP or LINK_FORCED_DOWN to force link up or down,
387 * or LINK_UNFORCED for normal link detection.
388 */
389 int (*port_set_link)(struct mv88e6xxx_chip *chip, int port, int link);
Vivien Didelot7f1ae072016-11-04 03:23:33 +0100390
391#define DUPLEX_UNFORCED -2
392
393 /* Port's MAC duplex mode
394 *
395 * Use DUPLEX_HALF or DUPLEX_FULL to force half or full duplex,
396 * or DUPLEX_UNFORCED for normal duplex detection.
397 */
398 int (*port_set_duplex)(struct mv88e6xxx_chip *chip, int port, int dup);
Vivien Didelot96a2b402016-11-04 03:23:35 +0100399
400#define SPEED_MAX INT_MAX
401#define SPEED_UNFORCED -2
402
403 /* Port's MAC speed (in Mbps)
404 *
405 * Depending on the chip, 10, 100, 200, 1000, 2500, 10000 are valid.
406 * Use SPEED_UNFORCED for normal detection, SPEED_MAX for max value.
407 */
408 int (*port_set_speed)(struct mv88e6xxx_chip *chip, int port, int speed);
Andrew Lunna605a0f2016-11-21 23:26:58 +0100409
Andrew Lunnef0a7312016-12-03 04:35:16 +0100410 int (*port_tag_remap)(struct mv88e6xxx_chip *chip, int port);
411
Andrew Lunn56995cb2016-12-03 04:35:19 +0100412 int (*port_set_frame_mode)(struct mv88e6xxx_chip *chip, int port,
413 enum mv88e6xxx_frame_mode mode);
Vivien Didelot601aeed2017-03-11 16:13:00 -0500414 int (*port_set_egress_floods)(struct mv88e6xxx_chip *chip, int port,
415 bool unicast, bool multicast);
Andrew Lunn56995cb2016-12-03 04:35:19 +0100416 int (*port_set_ether_type)(struct mv88e6xxx_chip *chip, int port,
417 u16 etype);
Andrew Lunn5f436662016-12-03 04:45:17 +0100418 int (*port_jumbo_config)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunn56995cb2016-12-03 04:35:19 +0100419
Andrew Lunnef70b112016-12-03 04:45:18 +0100420 int (*port_egress_rate_limiting)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnb35d322a2016-12-03 04:45:19 +0100421 int (*port_pause_config)(struct mv88e6xxx_chip *chip, int port);
Vivien Didelotc8c94892017-03-11 16:13:01 -0500422 int (*port_disable_learn_limit)(struct mv88e6xxx_chip *chip, int port);
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -0500423 int (*port_disable_pri_override)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnef70b112016-12-03 04:45:18 +0100424
Andrew Lunnf39908d2017-02-04 20:02:50 +0100425 /* CMODE control what PHY mode the MAC will use, eg. SGMII, RGMII, etc.
426 * Some chips allow this to be configured on specific ports.
427 */
428 int (*port_set_cmode)(struct mv88e6xxx_chip *chip, int port,
429 phy_interface_t mode);
430
Andrew Lunna23b2962017-02-04 20:15:28 +0100431 /* Some devices have a per port register indicating what is
432 * the upstream port this port should forward to.
433 */
434 int (*port_set_upstream_port)(struct mv88e6xxx_chip *chip, int port,
435 int upstream_port);
436
Andrew Lunna605a0f2016-11-21 23:26:58 +0100437 /* Snapshot the statistics for a port. The statistics can then
438 * be read back a leisure but still with a consistent view.
439 */
440 int (*stats_snapshot)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnde2273872016-11-21 23:27:01 +0100441
442 /* Set the histogram mode for statistics, when the control registers
443 * are separated out of the STATS_OP register.
444 */
445 int (*stats_set_histogram)(struct mv88e6xxx_chip *chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100446
447 /* Return the number of strings describing statistics */
448 int (*stats_get_sset_count)(struct mv88e6xxx_chip *chip);
449 void (*stats_get_strings)(struct mv88e6xxx_chip *chip, uint8_t *data);
Andrew Lunn052f9472016-11-21 23:27:03 +0100450 void (*stats_get_stats)(struct mv88e6xxx_chip *chip, int port,
451 uint64_t *data);
Andrew Lunn33641992016-12-03 04:35:17 +0100452 int (*g1_set_cpu_port)(struct mv88e6xxx_chip *chip, int port);
453 int (*g1_set_egress_port)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnfcd25162017-02-09 00:03:42 +0100454 const struct mv88e6xxx_irq_ops *watchdog_ops;
Andrew Lunn6e55f692016-12-03 04:45:16 +0100455
456 /* Can be either in g1 or g2, so don't use a prefix */
457 int (*mgmt_rsvd2cpu)(struct mv88e6xxx_chip *chip);
Vivien Didelotf1394b72017-05-01 14:05:22 -0400458
Andrew Lunn6d917822017-05-26 01:03:21 +0200459 /* Power on/off a SERDES interface */
460 int (*serdes_power)(struct mv88e6xxx_chip *chip, int port, bool on);
461
Vivien Didelotf1394b72017-05-01 14:05:22 -0400462 /* VLAN Translation Unit operations */
463 int (*vtu_getnext)(struct mv88e6xxx_chip *chip,
464 struct mv88e6xxx_vtu_entry *entry);
Vivien Didelot0ad5daf2017-05-01 14:05:23 -0400465 int (*vtu_loadpurge)(struct mv88e6xxx_chip *chip,
466 struct mv88e6xxx_vtu_entry *entry);
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400467};
468
Andrew Lunnfcd25162017-02-09 00:03:42 +0100469struct mv88e6xxx_irq_ops {
470 /* Action to be performed when the interrupt happens */
471 int (*irq_action)(struct mv88e6xxx_chip *chip, int irq);
472 /* Setup the hardware to generate the interrupt */
473 int (*irq_setup)(struct mv88e6xxx_chip *chip);
474 /* Reset the hardware to stop generating the interrupt */
475 void (*irq_free)(struct mv88e6xxx_chip *chip);
476};
477
Andrew Lunndfafe442016-11-21 23:27:02 +0100478#define STATS_TYPE_PORT BIT(0)
479#define STATS_TYPE_BANK0 BIT(1)
480#define STATS_TYPE_BANK1 BIT(2)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100481
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000482struct mv88e6xxx_hw_stat {
483 char string[ETH_GSTRING_LEN];
484 int sizeof_stat;
485 int reg;
Andrew Lunndfafe442016-11-21 23:27:02 +0100486 int type;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000487};
488
Vivien Didelotfad09c72016-06-21 12:28:20 -0400489static inline bool mv88e6xxx_has(struct mv88e6xxx_chip *chip,
Vivien Didelotb5058d72016-05-09 13:22:38 -0400490 unsigned long flags)
491{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400492 return (chip->info->flags & flags) == flags;
Vivien Didelotb5058d72016-05-09 13:22:38 -0400493}
494
Vivien Didelotf3645652017-03-30 17:37:07 -0400495static inline bool mv88e6xxx_has_pvt(struct mv88e6xxx_chip *chip)
496{
497 return chip->info->pvt;
498}
499
Vivien Didelotde333762016-09-29 12:21:56 -0400500static inline unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
501{
502 return chip->info->num_databases;
503}
504
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400505static inline unsigned int mv88e6xxx_num_ports(struct mv88e6xxx_chip *chip)
506{
507 return chip->info->num_ports;
508}
509
Vivien Didelot4d294af2017-03-11 16:12:47 -0500510static inline u16 mv88e6xxx_port_mask(struct mv88e6xxx_chip *chip)
511{
512 return GENMASK(mv88e6xxx_num_ports(chip) - 1, 0);
513}
514
Vivien Didelotec561272016-09-02 14:45:33 -0400515int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
516int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
517int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
518 u16 update);
519int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask);
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200520struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip);
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -0400521
522#endif /* _MV88E6XXX_CHIP_H */