Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 1 | /* |
Vivien Didelot | 4d5f2ba7 | 2017-06-02 17:06:15 -0400 | [diff] [blame] | 2 | * Marvell 88E6xxx Ethernet switch single-chip definition |
Vivien Didelot | 0d3cd4b | 2016-06-21 12:28:19 -0400 | [diff] [blame] | 3 | * |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 4 | * Copyright (c) 2008 Marvell Semiconductor |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | */ |
| 11 | |
Vivien Didelot | 4d5f2ba7 | 2017-06-02 17:06:15 -0400 | [diff] [blame] | 12 | #ifndef _MV88E6XXX_CHIP_H |
| 13 | #define _MV88E6XXX_CHIP_H |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 14 | |
Vivien Didelot | 194fea7 | 2015-08-10 09:09:47 -0400 | [diff] [blame] | 15 | #include <linux/if_vlan.h> |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 16 | #include <linux/irq.h> |
Andrew Lunn | 52638f7 | 2016-05-10 23:27:22 +0200 | [diff] [blame] | 17 | #include <linux/gpio/consumer.h> |
Russell King | 4d56a29 | 2017-02-07 15:03:05 -0800 | [diff] [blame] | 18 | #include <linux/phy.h> |
Andrew Lunn | c6e970a | 2017-03-28 23:45:06 +0200 | [diff] [blame] | 19 | #include <net/dsa.h> |
Vivien Didelot | 194fea7 | 2015-08-10 09:09:47 -0400 | [diff] [blame] | 20 | |
Andrew Lunn | 80c4627 | 2015-06-20 18:42:30 +0200 | [diff] [blame] | 21 | #ifndef UINT64_MAX |
| 22 | #define UINT64_MAX (u64)(~((u64)0)) |
| 23 | #endif |
| 24 | |
Andrew Lunn | cca8b13 | 2015-04-02 04:06:39 +0200 | [diff] [blame] | 25 | #define SMI_CMD 0x00 |
| 26 | #define SMI_CMD_BUSY BIT(15) |
| 27 | #define SMI_CMD_CLAUSE_22 BIT(12) |
| 28 | #define SMI_CMD_OP_22_WRITE ((1 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22) |
| 29 | #define SMI_CMD_OP_22_READ ((2 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22) |
| 30 | #define SMI_CMD_OP_45_WRITE_ADDR ((0 << 10) | SMI_CMD_BUSY) |
| 31 | #define SMI_CMD_OP_45_WRITE_DATA ((1 << 10) | SMI_CMD_BUSY) |
| 32 | #define SMI_CMD_OP_45_READ_DATA ((2 << 10) | SMI_CMD_BUSY) |
| 33 | #define SMI_CMD_OP_45_READ_DATA_INC ((3 << 10) | SMI_CMD_BUSY) |
| 34 | #define SMI_DATA 0x01 |
Guenter Roeck | b2eb066 | 2015-04-02 04:06:30 +0200 | [diff] [blame] | 35 | |
Vivien Didelot | 3285f9e | 2016-02-26 13:16:03 -0500 | [diff] [blame] | 36 | #define MV88E6XXX_N_FID 4096 |
| 37 | |
Vivien Didelot | 17a1594 | 2017-03-30 17:37:09 -0400 | [diff] [blame] | 38 | /* PVT limits for 4-bit port and 5-bit switch */ |
| 39 | #define MV88E6XXX_MAX_PVT_SWITCHES 32 |
| 40 | #define MV88E6XXX_MAX_PVT_PORTS 16 |
| 41 | |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 42 | enum mv88e6xxx_frame_mode { |
| 43 | MV88E6XXX_FRAME_MODE_NORMAL, |
| 44 | MV88E6XXX_FRAME_MODE_DSA, |
| 45 | MV88E6XXX_FRAME_MODE_PROVIDER, |
| 46 | MV88E6XXX_FRAME_MODE_ETHERTYPE, |
| 47 | }; |
| 48 | |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 49 | /* List of supported models */ |
| 50 | enum mv88e6xxx_model { |
| 51 | MV88E6085, |
| 52 | MV88E6095, |
Stefan Eichenberger | 7d381a0 | 2016-11-22 17:47:21 +0100 | [diff] [blame] | 53 | MV88E6097, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 54 | MV88E6123, |
| 55 | MV88E6131, |
Gregory CLEMENT | 1558727 | 2017-01-30 20:29:35 +0100 | [diff] [blame] | 56 | MV88E6141, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 57 | MV88E6161, |
| 58 | MV88E6165, |
| 59 | MV88E6171, |
| 60 | MV88E6172, |
| 61 | MV88E6175, |
| 62 | MV88E6176, |
| 63 | MV88E6185, |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 64 | MV88E6190, |
| 65 | MV88E6190X, |
| 66 | MV88E6191, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 67 | MV88E6240, |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 68 | MV88E6290, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 69 | MV88E6320, |
| 70 | MV88E6321, |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 71 | MV88E6341, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 72 | MV88E6350, |
| 73 | MV88E6351, |
| 74 | MV88E6352, |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 75 | MV88E6390, |
| 76 | MV88E6390X, |
Vivien Didelot | f81ec90 | 2016-05-09 13:22:58 -0400 | [diff] [blame] | 77 | }; |
| 78 | |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 79 | enum mv88e6xxx_family { |
| 80 | MV88E6XXX_FAMILY_NONE, |
| 81 | MV88E6XXX_FAMILY_6065, /* 6031 6035 6061 6065 */ |
| 82 | MV88E6XXX_FAMILY_6095, /* 6092 6095 */ |
| 83 | MV88E6XXX_FAMILY_6097, /* 6046 6085 6096 6097 */ |
| 84 | MV88E6XXX_FAMILY_6165, /* 6123 6161 6165 */ |
| 85 | MV88E6XXX_FAMILY_6185, /* 6108 6121 6122 6131 6152 6155 6182 6185 */ |
| 86 | MV88E6XXX_FAMILY_6320, /* 6320 6321 */ |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 87 | MV88E6XXX_FAMILY_6341, /* 6141 6341 */ |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 88 | MV88E6XXX_FAMILY_6351, /* 6171 6175 6350 6351 */ |
| 89 | MV88E6XXX_FAMILY_6352, /* 6172 6176 6240 6352 */ |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 90 | MV88E6XXX_FAMILY_6390, /* 6190 6190X 6191 6290 6390 6390X */ |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 91 | }; |
| 92 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 93 | enum mv88e6xxx_cap { |
Vivien Didelot | aadbdb8 | 2016-05-09 13:22:44 -0400 | [diff] [blame] | 94 | /* Energy Efficient Ethernet. |
| 95 | */ |
| 96 | MV88E6XXX_CAP_EEE, |
| 97 | |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 98 | /* Multi-chip Addressing Mode. |
| 99 | * Some chips respond to only 2 registers of its own SMI device address |
| 100 | * when it is non-zero, and use indirect access to internal registers. |
| 101 | */ |
| 102 | MV88E6XXX_CAP_SMI_CMD, /* (0x00) SMI Command */ |
| 103 | MV88E6XXX_CAP_SMI_DATA, /* (0x01) SMI Data */ |
| 104 | |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 105 | /* Switch Global (1) Registers. |
| 106 | */ |
| 107 | MV88E6XXX_CAP_G1_ATU_FID, /* (0x01) ATU FID Register */ |
| 108 | MV88E6XXX_CAP_G1_VTU_FID, /* (0x02) VTU FID Register */ |
| 109 | |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 110 | /* Switch Global 2 Registers. |
| 111 | * The device contains a second set of global 16-bit registers. |
| 112 | */ |
| 113 | MV88E6XXX_CAP_GLOBAL2, |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 114 | MV88E6XXX_CAP_G2_INT, /* (0x00) Interrupt Status */ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 115 | MV88E6XXX_CAP_G2_MGMT_EN_2X, /* (0x02) MGMT Enable Register 2x */ |
| 116 | MV88E6XXX_CAP_G2_MGMT_EN_0X, /* (0x03) MGMT Enable Register 0x */ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 117 | MV88E6XXX_CAP_G2_IRL_CMD, /* (0x09) Ingress Rate Command */ |
| 118 | MV88E6XXX_CAP_G2_IRL_DATA, /* (0x0a) Ingress Rate Data */ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 119 | MV88E6XXX_CAP_G2_POT, /* (0x0f) Priority Override Table */ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 120 | |
Vivien Didelot | cb9b902 | 2016-05-10 15:44:29 -0400 | [diff] [blame] | 121 | /* Per VLAN Spanning Tree Unit (STU). |
| 122 | * The Port State database, if present, is accessed through VTU |
| 123 | * operations and dedicated SID registers. See GLOBAL_VTU_SID. |
| 124 | */ |
| 125 | MV88E6XXX_CAP_STU, |
| 126 | |
Vivien Didelot | 54d77b5 | 2016-05-09 13:22:47 -0400 | [diff] [blame] | 127 | /* VLAN Table Unit. |
| 128 | * The VTU is used to program 802.1Q VLANs. See GLOBAL_VTU_OP. |
| 129 | */ |
| 130 | MV88E6XXX_CAP_VTU, |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 131 | }; |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 132 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 133 | /* Bitmask of capabilities */ |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 134 | #define MV88E6XXX_FLAG_EEE BIT_ULL(MV88E6XXX_CAP_EEE) |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 135 | |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 136 | #define MV88E6XXX_FLAG_SMI_CMD BIT_ULL(MV88E6XXX_CAP_SMI_CMD) |
| 137 | #define MV88E6XXX_FLAG_SMI_DATA BIT_ULL(MV88E6XXX_CAP_SMI_DATA) |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 138 | |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 139 | #define MV88E6XXX_FLAG_G1_VTU_FID BIT_ULL(MV88E6XXX_CAP_G1_VTU_FID) |
| 140 | |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 141 | #define MV88E6XXX_FLAG_GLOBAL2 BIT_ULL(MV88E6XXX_CAP_GLOBAL2) |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 142 | #define MV88E6XXX_FLAG_G2_INT BIT_ULL(MV88E6XXX_CAP_G2_INT) |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 143 | #define MV88E6XXX_FLAG_G2_MGMT_EN_2X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_2X) |
| 144 | #define MV88E6XXX_FLAG_G2_MGMT_EN_0X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_0X) |
| 145 | #define MV88E6XXX_FLAG_G2_IRL_CMD BIT_ULL(MV88E6XXX_CAP_G2_IRL_CMD) |
| 146 | #define MV88E6XXX_FLAG_G2_IRL_DATA BIT_ULL(MV88E6XXX_CAP_G2_IRL_DATA) |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 147 | #define MV88E6XXX_FLAG_G2_POT BIT_ULL(MV88E6XXX_CAP_G2_POT) |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 148 | |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 149 | /* Ingress Rate Limit unit */ |
| 150 | #define MV88E6XXX_FLAGS_IRL \ |
| 151 | (MV88E6XXX_FLAG_G2_IRL_CMD | \ |
| 152 | MV88E6XXX_FLAG_G2_IRL_DATA) |
| 153 | |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 154 | /* Multi-chip Addressing Mode */ |
| 155 | #define MV88E6XXX_FLAGS_MULTI_CHIP \ |
| 156 | (MV88E6XXX_FLAG_SMI_CMD | \ |
| 157 | MV88E6XXX_FLAG_SMI_DATA) |
| 158 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 159 | #define MV88E6XXX_FLAGS_FAMILY_6095 \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 160 | (MV88E6XXX_FLAG_GLOBAL2 | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 161 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | a0ffff2 | 2016-08-15 17:18:58 -0400 | [diff] [blame] | 162 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 163 | |
| 164 | #define MV88E6XXX_FLAGS_FAMILY_6097 \ |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 165 | (MV88E6XXX_FLAG_G1_VTU_FID | \ |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 166 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Volodymyr Bendiuga | 56b46b4 | 2017-01-05 10:44:18 +0100 | [diff] [blame] | 167 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 168 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 169 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 170 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 171 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 172 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 173 | |
Vivien Didelot | 6594f61 | 2016-05-09 13:22:42 -0400 | [diff] [blame] | 174 | #define MV88E6XXX_FLAGS_FAMILY_6165 \ |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 175 | (MV88E6XXX_FLAG_G1_VTU_FID | \ |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 176 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 177 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 178 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 179 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 180 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 181 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 182 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 183 | |
Vivien Didelot | 8c9983a | 2016-05-09 13:22:39 -0400 | [diff] [blame] | 184 | #define MV88E6XXX_FLAGS_FAMILY_6185 \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 185 | (MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 186 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 187 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 3cf3c84 | 2017-05-01 14:05:10 -0400 | [diff] [blame] | 188 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 189 | |
Vivien Didelot | 6d5834a | 2016-05-09 13:22:40 -0400 | [diff] [blame] | 190 | #define MV88E6XXX_FLAGS_FAMILY_6320 \ |
Andrew Lunn | 443d5a1 | 2016-12-03 04:35:18 +0100 | [diff] [blame] | 191 | (MV88E6XXX_FLAG_EEE | \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 192 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 193 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 194 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 195 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 196 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 197 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 198 | |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 199 | #define MV88E6XXX_FLAGS_FAMILY_6341 \ |
| 200 | (MV88E6XXX_FLAG_EEE | \ |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 201 | MV88E6XXX_FLAG_G1_VTU_FID | \ |
| 202 | MV88E6XXX_FLAG_GLOBAL2 | \ |
| 203 | MV88E6XXX_FLAG_G2_INT | \ |
| 204 | MV88E6XXX_FLAG_G2_POT | \ |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 205 | MV88E6XXX_FLAGS_IRL | \ |
Andrew Lunn | ba9b989 | 2017-05-26 01:03:22 +0200 | [diff] [blame] | 206 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Gregory CLEMENT | a75961d | 2017-01-30 20:29:34 +0100 | [diff] [blame] | 207 | |
Vivien Didelot | 6d5834a | 2016-05-09 13:22:40 -0400 | [diff] [blame] | 208 | #define MV88E6XXX_FLAGS_FAMILY_6351 \ |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 209 | (MV88E6XXX_FLAG_G1_VTU_FID | \ |
Andrew Lunn | 2bbb33b | 2016-08-22 16:01:02 +0200 | [diff] [blame] | 210 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 211 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 212 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 213 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 214 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 215 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 216 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 217 | |
Vivien Didelot | 6d5834a | 2016-05-09 13:22:40 -0400 | [diff] [blame] | 218 | #define MV88E6XXX_FLAGS_FAMILY_6352 \ |
Andrew Lunn | 443d5a1 | 2016-12-03 04:35:18 +0100 | [diff] [blame] | 219 | (MV88E6XXX_FLAG_EEE | \ |
Vivien Didelot | 6dc10bb | 2016-09-29 12:21:55 -0400 | [diff] [blame] | 220 | MV88E6XXX_FLAG_G1_VTU_FID | \ |
Vivien Didelot | 9729934 | 2016-07-18 20:45:30 -0400 | [diff] [blame] | 221 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 222 | MV88E6XXX_FLAG_G2_INT | \ |
Vivien Didelot | 47395ed | 2016-07-18 20:45:33 -0400 | [diff] [blame] | 223 | MV88E6XXX_FLAG_G2_MGMT_EN_2X | \ |
| 224 | MV88E6XXX_FLAG_G2_MGMT_EN_0X | \ |
Vivien Didelot | 9bda889 | 2016-07-18 20:45:36 -0400 | [diff] [blame] | 225 | MV88E6XXX_FLAG_G2_POT | \ |
Vivien Didelot | 8ec61c7 | 2016-07-18 20:45:37 -0400 | [diff] [blame] | 226 | MV88E6XXX_FLAGS_IRL | \ |
Andrew Lunn | ba9b989 | 2017-05-26 01:03:22 +0200 | [diff] [blame] | 227 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 228 | |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 229 | #define MV88E6XXX_FLAGS_FAMILY_6390 \ |
| 230 | (MV88E6XXX_FLAG_EEE | \ |
| 231 | MV88E6XXX_FLAG_GLOBAL2 | \ |
Andrew Lunn | 6130373 | 2017-02-09 00:03:43 +0100 | [diff] [blame] | 232 | MV88E6XXX_FLAG_G2_INT | \ |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 233 | MV88E6XXX_FLAGS_IRL | \ |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 234 | MV88E6XXX_FLAGS_MULTI_CHIP) |
Andrew Lunn | 1a3b39e | 2016-11-21 23:26:57 +0100 | [diff] [blame] | 235 | |
Andrew Lunn | c0e4dad | 2017-02-09 00:00:43 +0100 | [diff] [blame] | 236 | struct mv88e6xxx_ops; |
| 237 | |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 238 | struct mv88e6xxx_info { |
Vivien Didelot | 2235647 | 2016-04-17 13:24:00 -0400 | [diff] [blame] | 239 | enum mv88e6xxx_family family; |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 240 | u16 prod_num; |
| 241 | const char *name; |
Vivien Didelot | cd5a2c8 | 2016-04-17 13:24:02 -0400 | [diff] [blame] | 242 | unsigned int num_databases; |
Vivien Didelot | 009a2b9 | 2016-04-17 13:24:01 -0400 | [diff] [blame] | 243 | unsigned int num_ports; |
Vivien Didelot | 3cf3c84 | 2017-05-01 14:05:10 -0400 | [diff] [blame] | 244 | unsigned int max_vid; |
Vivien Didelot | 9dddd47 | 2016-06-20 13:14:10 -0400 | [diff] [blame] | 245 | unsigned int port_base_addr; |
Vivien Didelot | a935c05 | 2016-09-29 12:21:53 -0400 | [diff] [blame] | 246 | unsigned int global1_addr; |
Vivien Didelot | acddbd2 | 2016-07-18 20:45:39 -0400 | [diff] [blame] | 247 | unsigned int age_time_coeff; |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 248 | unsigned int g1_irqs; |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 249 | bool pvt; |
Andrew Lunn | 443d5a1 | 2016-12-03 04:35:18 +0100 | [diff] [blame] | 250 | enum dsa_tag_protocol tag_protocol; |
Andrew Lunn | d6b1023 | 2016-09-21 01:40:32 +0200 | [diff] [blame] | 251 | unsigned long long flags; |
Vivien Didelot | e606ca3 | 2017-03-11 16:12:55 -0500 | [diff] [blame] | 252 | |
| 253 | /* Mask for FromPort and ToPort value of PortVec used in ATU Move |
| 254 | * operation. 0 means that the ATU Move operation is not supported. |
| 255 | */ |
| 256 | u8 atu_move_port_mask; |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 257 | const struct mv88e6xxx_ops *ops; |
Vivien Didelot | b9b3771 | 2015-10-30 19:39:48 -0400 | [diff] [blame] | 258 | }; |
| 259 | |
Vivien Didelot | fd231c8 | 2015-08-10 09:09:50 -0400 | [diff] [blame] | 260 | struct mv88e6xxx_atu_entry { |
Vivien Didelot | fd231c8 | 2015-08-10 09:09:50 -0400 | [diff] [blame] | 261 | u8 state; |
| 262 | bool trunk; |
Vivien Didelot | 01bd96c | 2017-03-11 16:12:57 -0500 | [diff] [blame] | 263 | u16 portvec; |
Vivien Didelot | fd231c8 | 2015-08-10 09:09:50 -0400 | [diff] [blame] | 264 | u8 mac[ETH_ALEN]; |
| 265 | }; |
| 266 | |
Vivien Didelot | b4e47c0 | 2016-09-29 12:21:58 -0400 | [diff] [blame] | 267 | struct mv88e6xxx_vtu_entry { |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 268 | u16 vid; |
| 269 | u16 fid; |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 270 | u8 sid; |
| 271 | bool valid; |
Vivien Didelot | bd00e05 | 2017-05-01 14:05:11 -0400 | [diff] [blame] | 272 | u8 member[DSA_MAX_PORTS]; |
| 273 | u8 state[DSA_MAX_PORTS]; |
Vivien Didelot | b8fee95 | 2015-08-13 12:52:19 -0400 | [diff] [blame] | 274 | }; |
| 275 | |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 276 | struct mv88e6xxx_bus_ops; |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 277 | struct mv88e6xxx_irq_ops; |
Vivien Didelot | 914b32f | 2016-06-20 13:14:11 -0400 | [diff] [blame] | 278 | |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 279 | struct mv88e6xxx_irq { |
| 280 | u16 masked; |
| 281 | struct irq_chip chip; |
| 282 | struct irq_domain *domain; |
| 283 | unsigned int nirqs; |
| 284 | }; |
| 285 | |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 286 | struct mv88e6xxx_chip { |
Vivien Didelot | f6271e6 | 2016-04-17 13:23:59 -0400 | [diff] [blame] | 287 | const struct mv88e6xxx_info *info; |
| 288 | |
Andrew Lunn | 7543a6d | 2016-04-13 02:40:40 +0200 | [diff] [blame] | 289 | /* The dsa_switch this private structure is related to */ |
| 290 | struct dsa_switch *ds; |
| 291 | |
Andrew Lunn | 158bc06 | 2016-04-28 21:24:06 -0400 | [diff] [blame] | 292 | /* The device this structure is associated to */ |
| 293 | struct device *dev; |
| 294 | |
Vivien Didelot | 9f8b3ee | 2016-06-20 13:14:05 -0400 | [diff] [blame] | 295 | /* This mutex protects the access to the switch registers */ |
| 296 | struct mutex reg_lock; |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 297 | |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 298 | /* The MII bus and the address on the bus that is used to |
| 299 | * communication with the switch |
| 300 | */ |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 301 | const struct mv88e6xxx_bus_ops *smi_ops; |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 302 | struct mii_bus *bus; |
| 303 | int sw_addr; |
| 304 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 305 | /* Handles automatic disabling and re-enabling of the PHY |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 306 | * polling unit. |
| 307 | */ |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 308 | const struct mv88e6xxx_bus_ops *phy_ops; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 309 | struct mutex ppu_mutex; |
| 310 | int ppu_disabled; |
| 311 | struct work_struct ppu_work; |
| 312 | struct timer_list ppu_timer; |
Lennert Buytenhek | 2e5f032 | 2008-10-07 13:45:18 +0000 | [diff] [blame] | 313 | |
Barry Grussling | 3675c8d | 2013-01-08 16:05:53 +0000 | [diff] [blame] | 314 | /* This mutex serialises access to the statistics unit. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 315 | * Hold this mutex over snapshot + dump sequences. |
| 316 | */ |
| 317 | struct mutex stats_mutex; |
Peter Korsgaard | ec80bfc | 2011-04-05 03:03:56 +0000 | [diff] [blame] | 318 | |
Andrew Lunn | 52638f7 | 2016-05-10 23:27:22 +0200 | [diff] [blame] | 319 | /* A switch may have a GPIO line tied to its reset pin. Parse |
| 320 | * this from the device tree, and use it before performing |
| 321 | * switch soft reset. |
| 322 | */ |
| 323 | struct gpio_desc *reset; |
Andrew Lunn | f8cd875 | 2016-05-10 23:27:25 +0200 | [diff] [blame] | 324 | |
| 325 | /* set to size of eeprom if supported by the switch */ |
| 326 | int eeprom_len; |
Andrew Lunn | b516d45 | 2016-06-04 21:17:06 +0200 | [diff] [blame] | 327 | |
Andrew Lunn | a3c53be5 | 2017-01-24 14:53:50 +0100 | [diff] [blame] | 328 | /* List of mdio busses */ |
| 329 | struct list_head mdios; |
Andrew Lunn | dc30c35 | 2016-10-16 19:56:49 +0200 | [diff] [blame] | 330 | |
| 331 | /* There can be two interrupt controllers, which are chained |
| 332 | * off a GPIO as interrupt source |
| 333 | */ |
| 334 | struct mv88e6xxx_irq g1_irq; |
| 335 | struct mv88e6xxx_irq g2_irq; |
| 336 | int irq; |
Andrew Lunn | 8e757eb | 2016-11-20 20:14:18 +0100 | [diff] [blame] | 337 | int device_irq; |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 338 | int watchdog_irq; |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 339 | }; |
| 340 | |
Vivien Didelot | c08026a | 2016-09-29 12:21:59 -0400 | [diff] [blame] | 341 | struct mv88e6xxx_bus_ops { |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 342 | int (*read)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val); |
| 343 | int (*write)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val); |
Vivien Didelot | 914b32f | 2016-06-20 13:14:11 -0400 | [diff] [blame] | 344 | }; |
| 345 | |
Andrew Lunn | 0dd12d5 | 2017-01-24 14:53:49 +0100 | [diff] [blame] | 346 | struct mv88e6xxx_mdio_bus { |
Andrew Lunn | a3c53be5 | 2017-01-24 14:53:50 +0100 | [diff] [blame] | 347 | struct mii_bus *bus; |
Andrew Lunn | 0dd12d5 | 2017-01-24 14:53:49 +0100 | [diff] [blame] | 348 | struct mv88e6xxx_chip *chip; |
Andrew Lunn | a3c53be5 | 2017-01-24 14:53:50 +0100 | [diff] [blame] | 349 | struct list_head list; |
| 350 | bool external; |
Andrew Lunn | 0dd12d5 | 2017-01-24 14:53:49 +0100 | [diff] [blame] | 351 | }; |
| 352 | |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 353 | struct mv88e6xxx_ops { |
Vivien Didelot | ee4dc2e7 | 2016-09-29 12:22:02 -0400 | [diff] [blame] | 354 | int (*get_eeprom)(struct mv88e6xxx_chip *chip, |
| 355 | struct ethtool_eeprom *eeprom, u8 *data); |
| 356 | int (*set_eeprom)(struct mv88e6xxx_chip *chip, |
| 357 | struct ethtool_eeprom *eeprom, u8 *data); |
| 358 | |
Vivien Didelot | b073d4e | 2016-09-29 12:22:01 -0400 | [diff] [blame] | 359 | int (*set_switch_mac)(struct mv88e6xxx_chip *chip, u8 *addr); |
| 360 | |
Andrew Lunn | ee26a22 | 2017-01-24 14:53:48 +0100 | [diff] [blame] | 361 | int (*phy_read)(struct mv88e6xxx_chip *chip, |
| 362 | struct mii_bus *bus, |
| 363 | int addr, int reg, u16 *val); |
| 364 | int (*phy_write)(struct mv88e6xxx_chip *chip, |
| 365 | struct mii_bus *bus, |
| 366 | int addr, int reg, u16 val); |
Vivien Didelot | 08ef7f1 | 2016-11-04 03:23:32 +0100 | [diff] [blame] | 367 | |
Vivien Didelot | a199d8b | 2016-12-05 17:30:28 -0500 | [diff] [blame] | 368 | /* PHY Polling Unit (PPU) operations */ |
| 369 | int (*ppu_enable)(struct mv88e6xxx_chip *chip); |
| 370 | int (*ppu_disable)(struct mv88e6xxx_chip *chip); |
| 371 | |
Vivien Didelot | 17e708b | 2016-12-05 17:30:27 -0500 | [diff] [blame] | 372 | /* Switch Software Reset */ |
| 373 | int (*reset)(struct mv88e6xxx_chip *chip); |
| 374 | |
Vivien Didelot | a0a0f62 | 2016-11-04 03:23:34 +0100 | [diff] [blame] | 375 | /* RGMII Receive/Transmit Timing Control |
| 376 | * Add delay on PHY_INTERFACE_MODE_RGMII_*ID, no delay otherwise. |
| 377 | */ |
| 378 | int (*port_set_rgmii_delay)(struct mv88e6xxx_chip *chip, int port, |
| 379 | phy_interface_t mode); |
| 380 | |
Vivien Didelot | 08ef7f1 | 2016-11-04 03:23:32 +0100 | [diff] [blame] | 381 | #define LINK_FORCED_DOWN 0 |
| 382 | #define LINK_FORCED_UP 1 |
| 383 | #define LINK_UNFORCED -2 |
| 384 | |
| 385 | /* Port's MAC link state |
| 386 | * Use LINK_FORCED_UP or LINK_FORCED_DOWN to force link up or down, |
| 387 | * or LINK_UNFORCED for normal link detection. |
| 388 | */ |
| 389 | int (*port_set_link)(struct mv88e6xxx_chip *chip, int port, int link); |
Vivien Didelot | 7f1ae07 | 2016-11-04 03:23:33 +0100 | [diff] [blame] | 390 | |
| 391 | #define DUPLEX_UNFORCED -2 |
| 392 | |
| 393 | /* Port's MAC duplex mode |
| 394 | * |
| 395 | * Use DUPLEX_HALF or DUPLEX_FULL to force half or full duplex, |
| 396 | * or DUPLEX_UNFORCED for normal duplex detection. |
| 397 | */ |
| 398 | int (*port_set_duplex)(struct mv88e6xxx_chip *chip, int port, int dup); |
Vivien Didelot | 96a2b40 | 2016-11-04 03:23:35 +0100 | [diff] [blame] | 399 | |
| 400 | #define SPEED_MAX INT_MAX |
| 401 | #define SPEED_UNFORCED -2 |
| 402 | |
| 403 | /* Port's MAC speed (in Mbps) |
| 404 | * |
| 405 | * Depending on the chip, 10, 100, 200, 1000, 2500, 10000 are valid. |
| 406 | * Use SPEED_UNFORCED for normal detection, SPEED_MAX for max value. |
| 407 | */ |
| 408 | int (*port_set_speed)(struct mv88e6xxx_chip *chip, int port, int speed); |
Andrew Lunn | a605a0f | 2016-11-21 23:26:58 +0100 | [diff] [blame] | 409 | |
Andrew Lunn | ef0a731 | 2016-12-03 04:35:16 +0100 | [diff] [blame] | 410 | int (*port_tag_remap)(struct mv88e6xxx_chip *chip, int port); |
| 411 | |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 412 | int (*port_set_frame_mode)(struct mv88e6xxx_chip *chip, int port, |
| 413 | enum mv88e6xxx_frame_mode mode); |
Vivien Didelot | 601aeed | 2017-03-11 16:13:00 -0500 | [diff] [blame] | 414 | int (*port_set_egress_floods)(struct mv88e6xxx_chip *chip, int port, |
| 415 | bool unicast, bool multicast); |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 416 | int (*port_set_ether_type)(struct mv88e6xxx_chip *chip, int port, |
| 417 | u16 etype); |
Andrew Lunn | 5f43666 | 2016-12-03 04:45:17 +0100 | [diff] [blame] | 418 | int (*port_jumbo_config)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | 56995cb | 2016-12-03 04:35:19 +0100 | [diff] [blame] | 419 | |
Andrew Lunn | ef70b11 | 2016-12-03 04:45:18 +0100 | [diff] [blame] | 420 | int (*port_egress_rate_limiting)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | b35d322a | 2016-12-03 04:45:19 +0100 | [diff] [blame] | 421 | int (*port_pause_config)(struct mv88e6xxx_chip *chip, int port); |
Vivien Didelot | c8c9489 | 2017-03-11 16:13:01 -0500 | [diff] [blame] | 422 | int (*port_disable_learn_limit)(struct mv88e6xxx_chip *chip, int port); |
Vivien Didelot | 9dbfb4e | 2017-03-11 16:13:02 -0500 | [diff] [blame] | 423 | int (*port_disable_pri_override)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | ef70b11 | 2016-12-03 04:45:18 +0100 | [diff] [blame] | 424 | |
Andrew Lunn | f39908d | 2017-02-04 20:02:50 +0100 | [diff] [blame] | 425 | /* CMODE control what PHY mode the MAC will use, eg. SGMII, RGMII, etc. |
| 426 | * Some chips allow this to be configured on specific ports. |
| 427 | */ |
| 428 | int (*port_set_cmode)(struct mv88e6xxx_chip *chip, int port, |
| 429 | phy_interface_t mode); |
| 430 | |
Andrew Lunn | a23b296 | 2017-02-04 20:15:28 +0100 | [diff] [blame] | 431 | /* Some devices have a per port register indicating what is |
| 432 | * the upstream port this port should forward to. |
| 433 | */ |
| 434 | int (*port_set_upstream_port)(struct mv88e6xxx_chip *chip, int port, |
| 435 | int upstream_port); |
| 436 | |
Andrew Lunn | a605a0f | 2016-11-21 23:26:58 +0100 | [diff] [blame] | 437 | /* Snapshot the statistics for a port. The statistics can then |
| 438 | * be read back a leisure but still with a consistent view. |
| 439 | */ |
| 440 | int (*stats_snapshot)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | de227387 | 2016-11-21 23:27:01 +0100 | [diff] [blame] | 441 | |
| 442 | /* Set the histogram mode for statistics, when the control registers |
| 443 | * are separated out of the STATS_OP register. |
| 444 | */ |
| 445 | int (*stats_set_histogram)(struct mv88e6xxx_chip *chip); |
Andrew Lunn | dfafe44 | 2016-11-21 23:27:02 +0100 | [diff] [blame] | 446 | |
| 447 | /* Return the number of strings describing statistics */ |
| 448 | int (*stats_get_sset_count)(struct mv88e6xxx_chip *chip); |
| 449 | void (*stats_get_strings)(struct mv88e6xxx_chip *chip, uint8_t *data); |
Andrew Lunn | 052f947 | 2016-11-21 23:27:03 +0100 | [diff] [blame] | 450 | void (*stats_get_stats)(struct mv88e6xxx_chip *chip, int port, |
| 451 | uint64_t *data); |
Andrew Lunn | 3364199 | 2016-12-03 04:35:17 +0100 | [diff] [blame] | 452 | int (*g1_set_cpu_port)(struct mv88e6xxx_chip *chip, int port); |
| 453 | int (*g1_set_egress_port)(struct mv88e6xxx_chip *chip, int port); |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 454 | const struct mv88e6xxx_irq_ops *watchdog_ops; |
Andrew Lunn | 6e55f69 | 2016-12-03 04:45:16 +0100 | [diff] [blame] | 455 | |
| 456 | /* Can be either in g1 or g2, so don't use a prefix */ |
| 457 | int (*mgmt_rsvd2cpu)(struct mv88e6xxx_chip *chip); |
Vivien Didelot | f1394b7 | 2017-05-01 14:05:22 -0400 | [diff] [blame] | 458 | |
Andrew Lunn | 6d91782 | 2017-05-26 01:03:21 +0200 | [diff] [blame] | 459 | /* Power on/off a SERDES interface */ |
| 460 | int (*serdes_power)(struct mv88e6xxx_chip *chip, int port, bool on); |
| 461 | |
Vivien Didelot | f1394b7 | 2017-05-01 14:05:22 -0400 | [diff] [blame] | 462 | /* VLAN Translation Unit operations */ |
| 463 | int (*vtu_getnext)(struct mv88e6xxx_chip *chip, |
| 464 | struct mv88e6xxx_vtu_entry *entry); |
Vivien Didelot | 0ad5daf | 2017-05-01 14:05:23 -0400 | [diff] [blame] | 465 | int (*vtu_loadpurge)(struct mv88e6xxx_chip *chip, |
| 466 | struct mv88e6xxx_vtu_entry *entry); |
Vivien Didelot | b3469dd | 2016-09-29 12:22:00 -0400 | [diff] [blame] | 467 | }; |
| 468 | |
Andrew Lunn | fcd2516 | 2017-02-09 00:03:42 +0100 | [diff] [blame] | 469 | struct mv88e6xxx_irq_ops { |
| 470 | /* Action to be performed when the interrupt happens */ |
| 471 | int (*irq_action)(struct mv88e6xxx_chip *chip, int irq); |
| 472 | /* Setup the hardware to generate the interrupt */ |
| 473 | int (*irq_setup)(struct mv88e6xxx_chip *chip); |
| 474 | /* Reset the hardware to stop generating the interrupt */ |
| 475 | void (*irq_free)(struct mv88e6xxx_chip *chip); |
| 476 | }; |
| 477 | |
Andrew Lunn | dfafe44 | 2016-11-21 23:27:02 +0100 | [diff] [blame] | 478 | #define STATS_TYPE_PORT BIT(0) |
| 479 | #define STATS_TYPE_BANK0 BIT(1) |
| 480 | #define STATS_TYPE_BANK1 BIT(2) |
Andrew Lunn | f5e2ed0 | 2015-12-23 13:23:17 +0100 | [diff] [blame] | 481 | |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 482 | struct mv88e6xxx_hw_stat { |
| 483 | char string[ETH_GSTRING_LEN]; |
| 484 | int sizeof_stat; |
| 485 | int reg; |
Andrew Lunn | dfafe44 | 2016-11-21 23:27:02 +0100 | [diff] [blame] | 486 | int type; |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 487 | }; |
| 488 | |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 489 | static inline bool mv88e6xxx_has(struct mv88e6xxx_chip *chip, |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 490 | unsigned long flags) |
| 491 | { |
Vivien Didelot | fad09c7 | 2016-06-21 12:28:20 -0400 | [diff] [blame] | 492 | return (chip->info->flags & flags) == flags; |
Vivien Didelot | b5058d7 | 2016-05-09 13:22:38 -0400 | [diff] [blame] | 493 | } |
| 494 | |
Vivien Didelot | f364565 | 2017-03-30 17:37:07 -0400 | [diff] [blame] | 495 | static inline bool mv88e6xxx_has_pvt(struct mv88e6xxx_chip *chip) |
| 496 | { |
| 497 | return chip->info->pvt; |
| 498 | } |
| 499 | |
Vivien Didelot | de33376 | 2016-09-29 12:21:56 -0400 | [diff] [blame] | 500 | static inline unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip) |
| 501 | { |
| 502 | return chip->info->num_databases; |
| 503 | } |
| 504 | |
Vivien Didelot | 370b4ff | 2016-09-29 12:21:57 -0400 | [diff] [blame] | 505 | static inline unsigned int mv88e6xxx_num_ports(struct mv88e6xxx_chip *chip) |
| 506 | { |
| 507 | return chip->info->num_ports; |
| 508 | } |
| 509 | |
Vivien Didelot | 4d294af | 2017-03-11 16:12:47 -0500 | [diff] [blame] | 510 | static inline u16 mv88e6xxx_port_mask(struct mv88e6xxx_chip *chip) |
| 511 | { |
| 512 | return GENMASK(mv88e6xxx_num_ports(chip) - 1, 0); |
| 513 | } |
| 514 | |
Vivien Didelot | ec56127 | 2016-09-02 14:45:33 -0400 | [diff] [blame] | 515 | int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val); |
| 516 | int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val); |
| 517 | int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, |
| 518 | u16 update); |
| 519 | int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask); |
Andrew Lunn | 10fa5bf | 2017-05-26 01:03:20 +0200 | [diff] [blame] | 520 | struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip); |
Vivien Didelot | 4d5f2ba7 | 2017-06-02 17:06:15 -0400 | [diff] [blame] | 521 | |
| 522 | #endif /* _MV88E6XXX_CHIP_H */ |