blob: 9eb9809eb13e2aa8ffee131c3550ba73bb4ce2f1 [file] [log] [blame]
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -06001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright IBM Corp. 2008
Scott Wooddfd4d472011-11-17 12:39:59 +000016 * Copyright 2011 Freescale Semiconductor, Inc.
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060017 *
18 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19 */
20
21#include <linux/kvm_host.h>
22#include <asm/disassemble.h>
23
24#include "booke.h"
25
26#define OP_19_XOP_RFI 50
27
28#define OP_31_XOP_MFMSR 83
29#define OP_31_XOP_WRTEE 131
30#define OP_31_XOP_MTMSR 146
31#define OP_31_XOP_WRTEEI 163
32
33static void kvmppc_emul_rfi(struct kvm_vcpu *vcpu)
34{
Alexander Grafde7906c2010-07-29 14:47:46 +020035 vcpu->arch.pc = vcpu->arch.shared->srr0;
36 kvmppc_set_msr(vcpu, vcpu->arch.shared->srr1);
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060037}
38
39int kvmppc_booke_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
40 unsigned int inst, int *advance)
41{
42 int emulated = EMULATE_DONE;
Alexander Grafc46dc9a2012-05-04 14:01:33 +020043 int rs = get_rs(inst);
44 int rt = get_rt(inst);
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060045
46 switch (get_op(inst)) {
47 case 19:
48 switch (get_xop(inst)) {
49 case OP_19_XOP_RFI:
50 kvmppc_emul_rfi(vcpu);
51 kvmppc_set_exit_type(vcpu, EMULATED_RFI_EXITS);
52 *advance = 0;
53 break;
54
55 default:
56 emulated = EMULATE_FAIL;
57 break;
58 }
59 break;
60
61 case 31:
62 switch (get_xop(inst)) {
63
64 case OP_31_XOP_MFMSR:
Alexander Graf666e7252010-07-29 14:47:43 +020065 kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->msr);
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060066 kvmppc_set_exit_type(vcpu, EMULATED_MFMSR_EXITS);
67 break;
68
69 case OP_31_XOP_MTMSR:
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060070 kvmppc_set_exit_type(vcpu, EMULATED_MTMSR_EXITS);
Alexander Graf8e5b26b2010-01-08 02:58:01 +010071 kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, rs));
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060072 break;
73
74 case OP_31_XOP_WRTEE:
Alexander Graf666e7252010-07-29 14:47:43 +020075 vcpu->arch.shared->msr = (vcpu->arch.shared->msr & ~MSR_EE)
Alexander Graf8e5b26b2010-01-08 02:58:01 +010076 | (kvmppc_get_gpr(vcpu, rs) & MSR_EE);
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060077 kvmppc_set_exit_type(vcpu, EMULATED_WRTEE_EXITS);
78 break;
79
80 case OP_31_XOP_WRTEEI:
Alexander Graf666e7252010-07-29 14:47:43 +020081 vcpu->arch.shared->msr = (vcpu->arch.shared->msr & ~MSR_EE)
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -060082 | (inst & MSR_EE);
83 kvmppc_set_exit_type(vcpu, EMULATED_WRTEE_EXITS);
84 break;
85
86 default:
87 emulated = EMULATE_FAIL;
88 }
89
90 break;
91
92 default:
93 emulated = EMULATE_FAIL;
94 }
95
96 return emulated;
97}
98
Scott Woodd30f6e42011-12-20 15:34:43 +000099/*
100 * NOTE: some of these registers are not emulated on BOOKE_HV (GS-mode).
101 * Their backing store is in real registers, and these functions
102 * will return the wrong result if called for them in another context
103 * (such as debugging).
104 */
Alexander Graf54771e62012-05-04 14:55:12 +0200105int kvmppc_booke_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, ulong spr_val)
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600106{
107 int emulated = EMULATE_DONE;
108
109 switch (sprn) {
110 case SPRN_DEAR:
Alexander Graf54771e62012-05-04 14:55:12 +0200111 vcpu->arch.shared->dar = spr_val;
112 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600113 case SPRN_ESR:
Alexander Graf54771e62012-05-04 14:55:12 +0200114 vcpu->arch.shared->esr = spr_val;
115 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600116 case SPRN_DBCR0:
Alexander Graf54771e62012-05-04 14:55:12 +0200117 vcpu->arch.dbcr0 = spr_val;
118 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600119 case SPRN_DBCR1:
Alexander Graf54771e62012-05-04 14:55:12 +0200120 vcpu->arch.dbcr1 = spr_val;
121 break;
Hollis Blanchardf7b200a2009-01-03 16:23:07 -0600122 case SPRN_DBSR:
Alexander Graf54771e62012-05-04 14:55:12 +0200123 vcpu->arch.dbsr &= ~spr_val;
124 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600125 case SPRN_TSR:
Scott Wooddfd4d472011-11-17 12:39:59 +0000126 kvmppc_clr_tsr_bits(vcpu, spr_val);
127 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600128 case SPRN_TCR:
Scott Wooddfd4d472011-11-17 12:39:59 +0000129 kvmppc_set_tcr(vcpu, spr_val);
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600130 break;
131
Bharat Bhushan21bd0002012-05-20 23:21:23 +0000132 case SPRN_DECAR:
133 vcpu->arch.decar = spr_val;
134 break;
Scott Woodd30f6e42011-12-20 15:34:43 +0000135 /*
136 * Note: SPRG4-7 are user-readable.
137 * These values are loaded into the real SPRGs when resuming the
138 * guest (PR-mode only).
139 */
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600140 case SPRN_SPRG4:
Alexander Graf54771e62012-05-04 14:55:12 +0200141 vcpu->arch.shared->sprg4 = spr_val;
142 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600143 case SPRN_SPRG5:
Alexander Graf54771e62012-05-04 14:55:12 +0200144 vcpu->arch.shared->sprg5 = spr_val;
145 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600146 case SPRN_SPRG6:
Alexander Graf54771e62012-05-04 14:55:12 +0200147 vcpu->arch.shared->sprg6 = spr_val;
148 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600149 case SPRN_SPRG7:
Alexander Graf54771e62012-05-04 14:55:12 +0200150 vcpu->arch.shared->sprg7 = spr_val;
151 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600152
153 case SPRN_IVPR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100154 vcpu->arch.ivpr = spr_val;
Scott Woodd30f6e42011-12-20 15:34:43 +0000155#ifdef CONFIG_KVM_BOOKE_HV
156 mtspr(SPRN_GIVPR, spr_val);
157#endif
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600158 break;
159 case SPRN_IVOR0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100160 vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600161 break;
162 case SPRN_IVOR1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100163 vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600164 break;
165 case SPRN_IVOR2:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100166 vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = spr_val;
Scott Woodd30f6e42011-12-20 15:34:43 +0000167#ifdef CONFIG_KVM_BOOKE_HV
168 mtspr(SPRN_GIVOR2, spr_val);
169#endif
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600170 break;
171 case SPRN_IVOR3:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100172 vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600173 break;
174 case SPRN_IVOR4:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100175 vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600176 break;
177 case SPRN_IVOR5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100178 vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600179 break;
180 case SPRN_IVOR6:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100181 vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600182 break;
183 case SPRN_IVOR7:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100184 vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600185 break;
186 case SPRN_IVOR8:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100187 vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = spr_val;
Scott Woodd30f6e42011-12-20 15:34:43 +0000188#ifdef CONFIG_KVM_BOOKE_HV
189 mtspr(SPRN_GIVOR8, spr_val);
190#endif
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600191 break;
192 case SPRN_IVOR9:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100193 vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600194 break;
195 case SPRN_IVOR10:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100196 vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600197 break;
198 case SPRN_IVOR11:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100199 vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600200 break;
201 case SPRN_IVOR12:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100202 vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600203 break;
204 case SPRN_IVOR13:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100205 vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600206 break;
207 case SPRN_IVOR14:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100208 vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600209 break;
210 case SPRN_IVOR15:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100211 vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = spr_val;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600212 break;
213
214 default:
215 emulated = EMULATE_FAIL;
216 }
217
218 return emulated;
219}
220
Alexander Graf54771e62012-05-04 14:55:12 +0200221int kvmppc_booke_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, ulong *spr_val)
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600222{
223 int emulated = EMULATE_DONE;
224
225 switch (sprn) {
226 case SPRN_IVPR:
Alexander Graf54771e62012-05-04 14:55:12 +0200227 *spr_val = vcpu->arch.ivpr;
228 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600229 case SPRN_DEAR:
Alexander Graf54771e62012-05-04 14:55:12 +0200230 *spr_val = vcpu->arch.shared->dar;
231 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600232 case SPRN_ESR:
Alexander Graf54771e62012-05-04 14:55:12 +0200233 *spr_val = vcpu->arch.shared->esr;
234 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600235 case SPRN_DBCR0:
Alexander Graf54771e62012-05-04 14:55:12 +0200236 *spr_val = vcpu->arch.dbcr0;
237 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600238 case SPRN_DBCR1:
Alexander Graf54771e62012-05-04 14:55:12 +0200239 *spr_val = vcpu->arch.dbcr1;
240 break;
Hollis Blanchardf7b200a2009-01-03 16:23:07 -0600241 case SPRN_DBSR:
Alexander Graf54771e62012-05-04 14:55:12 +0200242 *spr_val = vcpu->arch.dbsr;
243 break;
Scott Wooddfd4d472011-11-17 12:39:59 +0000244 case SPRN_TSR:
Alexander Graf54771e62012-05-04 14:55:12 +0200245 *spr_val = vcpu->arch.tsr;
246 break;
Scott Wooddfd4d472011-11-17 12:39:59 +0000247 case SPRN_TCR:
Alexander Graf54771e62012-05-04 14:55:12 +0200248 *spr_val = vcpu->arch.tcr;
249 break;
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600250
251 case SPRN_IVOR0:
Alexander Graf54771e62012-05-04 14:55:12 +0200252 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600253 break;
254 case SPRN_IVOR1:
Alexander Graf54771e62012-05-04 14:55:12 +0200255 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600256 break;
257 case SPRN_IVOR2:
Alexander Graf54771e62012-05-04 14:55:12 +0200258 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600259 break;
260 case SPRN_IVOR3:
Alexander Graf54771e62012-05-04 14:55:12 +0200261 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600262 break;
263 case SPRN_IVOR4:
Alexander Graf54771e62012-05-04 14:55:12 +0200264 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600265 break;
266 case SPRN_IVOR5:
Alexander Graf54771e62012-05-04 14:55:12 +0200267 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600268 break;
269 case SPRN_IVOR6:
Alexander Graf54771e62012-05-04 14:55:12 +0200270 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600271 break;
272 case SPRN_IVOR7:
Alexander Graf54771e62012-05-04 14:55:12 +0200273 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600274 break;
275 case SPRN_IVOR8:
Alexander Graf54771e62012-05-04 14:55:12 +0200276 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600277 break;
278 case SPRN_IVOR9:
Alexander Graf54771e62012-05-04 14:55:12 +0200279 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600280 break;
281 case SPRN_IVOR10:
Alexander Graf54771e62012-05-04 14:55:12 +0200282 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600283 break;
284 case SPRN_IVOR11:
Alexander Graf54771e62012-05-04 14:55:12 +0200285 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600286 break;
287 case SPRN_IVOR12:
Alexander Graf54771e62012-05-04 14:55:12 +0200288 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600289 break;
290 case SPRN_IVOR13:
Alexander Graf54771e62012-05-04 14:55:12 +0200291 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600292 break;
293 case SPRN_IVOR14:
Alexander Graf54771e62012-05-04 14:55:12 +0200294 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600295 break;
296 case SPRN_IVOR15:
Alexander Graf54771e62012-05-04 14:55:12 +0200297 *spr_val = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
Hollis Blanchardd0c7dc02009-01-03 16:23:06 -0600298 break;
299
300 default:
301 emulated = EMULATE_FAIL;
302 }
303
304 return emulated;
305}