Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008-2010 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * Zou Nan hai <nanhai.zou@intel.com> |
| 26 | * Xiang Hai hao<haihao.xiang@intel.com> |
| 27 | * |
| 28 | */ |
| 29 | |
| 30 | #include "drmP.h" |
| 31 | #include "drm.h" |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 32 | #include "i915_drv.h" |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 33 | #include "i915_drm.h" |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 34 | #include "i915_trace.h" |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 35 | #include "intel_drv.h" |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 36 | |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 37 | static inline int ring_space(struct intel_ring_buffer *ring) |
| 38 | { |
| 39 | int space = (ring->head & HEAD_ADDR) - (ring->tail + 8); |
| 40 | if (space < 0) |
| 41 | space += ring->size; |
| 42 | return space; |
| 43 | } |
| 44 | |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 45 | static u32 i915_gem_get_seqno(struct drm_device *dev) |
| 46 | { |
| 47 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 48 | u32 seqno; |
| 49 | |
| 50 | seqno = dev_priv->next_seqno; |
| 51 | |
| 52 | /* reserve 0 for non-seqno */ |
| 53 | if (++dev_priv->next_seqno == 0) |
| 54 | dev_priv->next_seqno = 1; |
| 55 | |
| 56 | return seqno; |
| 57 | } |
| 58 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 59 | static int |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 60 | render_ring_flush(struct intel_ring_buffer *ring, |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 61 | u32 invalidate_domains, |
| 62 | u32 flush_domains) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 63 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 64 | struct drm_device *dev = ring->dev; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 65 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 66 | u32 cmd; |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 67 | int ret; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 68 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 69 | #if WATCH_EXEC |
| 70 | DRM_INFO("%s: invalidate %08x flush %08x\n", __func__, |
| 71 | invalidate_domains, flush_domains); |
| 72 | #endif |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 73 | |
| 74 | trace_i915_gem_request_flush(dev, dev_priv->next_seqno, |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 75 | invalidate_domains, flush_domains); |
| 76 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 77 | if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) { |
| 78 | /* |
| 79 | * read/write caches: |
| 80 | * |
| 81 | * I915_GEM_DOMAIN_RENDER is always invalidated, but is |
| 82 | * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is |
| 83 | * also flushed at 2d versus 3d pipeline switches. |
| 84 | * |
| 85 | * read-only caches: |
| 86 | * |
| 87 | * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if |
| 88 | * MI_READ_FLUSH is set, and is always flushed on 965. |
| 89 | * |
| 90 | * I915_GEM_DOMAIN_COMMAND may not exist? |
| 91 | * |
| 92 | * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is |
| 93 | * invalidated when MI_EXE_FLUSH is set. |
| 94 | * |
| 95 | * I915_GEM_DOMAIN_VERTEX, which exists on 965, is |
| 96 | * invalidated with every MI_FLUSH. |
| 97 | * |
| 98 | * TLBs: |
| 99 | * |
| 100 | * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND |
| 101 | * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and |
| 102 | * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER |
| 103 | * are flushed at any MI_FLUSH. |
| 104 | */ |
| 105 | |
| 106 | cmd = MI_FLUSH | MI_NO_WRITE_FLUSH; |
| 107 | if ((invalidate_domains|flush_domains) & |
| 108 | I915_GEM_DOMAIN_RENDER) |
| 109 | cmd &= ~MI_NO_WRITE_FLUSH; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 110 | if (INTEL_INFO(dev)->gen < 4) { |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 111 | /* |
| 112 | * On the 965, the sampler cache always gets flushed |
| 113 | * and this bit is reserved. |
| 114 | */ |
| 115 | if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER) |
| 116 | cmd |= MI_READ_FLUSH; |
| 117 | } |
| 118 | if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION) |
| 119 | cmd |= MI_EXE_FLUSH; |
| 120 | |
Chris Wilson | 70eac33 | 2010-11-30 14:07:47 +0000 | [diff] [blame] | 121 | if (invalidate_domains & I915_GEM_DOMAIN_COMMAND && |
| 122 | (IS_G4X(dev) || IS_GEN5(dev))) |
| 123 | cmd |= MI_INVALIDATE_ISP; |
| 124 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 125 | #if WATCH_EXEC |
| 126 | DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd); |
| 127 | #endif |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 128 | ret = intel_ring_begin(ring, 2); |
| 129 | if (ret) |
| 130 | return ret; |
| 131 | |
| 132 | intel_ring_emit(ring, cmd); |
| 133 | intel_ring_emit(ring, MI_NOOP); |
| 134 | intel_ring_advance(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 135 | } |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 136 | |
| 137 | return 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 138 | } |
| 139 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 140 | static void ring_write_tail(struct intel_ring_buffer *ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 141 | u32 value) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 142 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 143 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 144 | I915_WRITE_TAIL(ring, value); |
Xiang, Haihao | d46eefa | 2010-09-16 10:43:12 +0800 | [diff] [blame] | 145 | } |
| 146 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 147 | u32 intel_ring_get_active_head(struct intel_ring_buffer *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 148 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 149 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
| 150 | u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ? |
Daniel Vetter | 3d281d8 | 2010-09-24 21:14:22 +0200 | [diff] [blame] | 151 | RING_ACTHD(ring->mmio_base) : ACTHD; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 152 | |
| 153 | return I915_READ(acthd_reg); |
| 154 | } |
| 155 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 156 | static int init_ring_common(struct intel_ring_buffer *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 157 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 158 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 159 | struct drm_i915_gem_object *obj = ring->obj; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 160 | u32 head; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 161 | |
| 162 | /* Stop the ring if it's running. */ |
Daniel Vetter | 7f2ab69 | 2010-08-02 17:06:59 +0200 | [diff] [blame] | 163 | I915_WRITE_CTL(ring, 0); |
Daniel Vetter | 570ef60 | 2010-08-02 17:06:23 +0200 | [diff] [blame] | 164 | I915_WRITE_HEAD(ring, 0); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 165 | ring->write_tail(ring, 0); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 166 | |
| 167 | /* Initialize the ring. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 168 | I915_WRITE_START(ring, obj->gtt_offset); |
Daniel Vetter | 570ef60 | 2010-08-02 17:06:23 +0200 | [diff] [blame] | 169 | head = I915_READ_HEAD(ring) & HEAD_ADDR; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 170 | |
| 171 | /* G45 ring initialization fails to reset head to zero */ |
| 172 | if (head != 0) { |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 173 | DRM_DEBUG_KMS("%s head not reset to zero " |
| 174 | "ctl %08x head %08x tail %08x start %08x\n", |
| 175 | ring->name, |
| 176 | I915_READ_CTL(ring), |
| 177 | I915_READ_HEAD(ring), |
| 178 | I915_READ_TAIL(ring), |
| 179 | I915_READ_START(ring)); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 180 | |
Daniel Vetter | 570ef60 | 2010-08-02 17:06:23 +0200 | [diff] [blame] | 181 | I915_WRITE_HEAD(ring, 0); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 182 | |
Chris Wilson | 6fd0d56 | 2010-12-05 20:42:33 +0000 | [diff] [blame] | 183 | if (I915_READ_HEAD(ring) & HEAD_ADDR) { |
| 184 | DRM_ERROR("failed to set %s head to zero " |
| 185 | "ctl %08x head %08x tail %08x start %08x\n", |
| 186 | ring->name, |
| 187 | I915_READ_CTL(ring), |
| 188 | I915_READ_HEAD(ring), |
| 189 | I915_READ_TAIL(ring), |
| 190 | I915_READ_START(ring)); |
| 191 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 192 | } |
| 193 | |
Daniel Vetter | 7f2ab69 | 2010-08-02 17:06:59 +0200 | [diff] [blame] | 194 | I915_WRITE_CTL(ring, |
Chris Wilson | ae69b42 | 2010-11-07 11:45:52 +0000 | [diff] [blame] | 195 | ((ring->size - PAGE_SIZE) & RING_NR_PAGES) |
Chris Wilson | 6aa5606 | 2010-10-29 21:44:37 +0100 | [diff] [blame] | 196 | | RING_REPORT_64K | RING_VALID); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 197 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 198 | /* If the head is still not zero, the ring is dead */ |
Chris Wilson | 176f28e | 2010-10-28 11:18:07 +0100 | [diff] [blame] | 199 | if ((I915_READ_CTL(ring) & RING_VALID) == 0 || |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 200 | I915_READ_START(ring) != obj->gtt_offset || |
Chris Wilson | 176f28e | 2010-10-28 11:18:07 +0100 | [diff] [blame] | 201 | (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) { |
Chris Wilson | e74cfed | 2010-11-09 10:16:56 +0000 | [diff] [blame] | 202 | DRM_ERROR("%s initialization failed " |
| 203 | "ctl %08x head %08x tail %08x start %08x\n", |
| 204 | ring->name, |
| 205 | I915_READ_CTL(ring), |
| 206 | I915_READ_HEAD(ring), |
| 207 | I915_READ_TAIL(ring), |
| 208 | I915_READ_START(ring)); |
| 209 | return -EIO; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 210 | } |
| 211 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 212 | if (!drm_core_check_feature(ring->dev, DRIVER_MODESET)) |
| 213 | i915_kernel_lost_context(ring->dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 214 | else { |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 215 | ring->head = I915_READ_HEAD(ring); |
Daniel Vetter | 870e86d | 2010-08-02 16:29:44 +0200 | [diff] [blame] | 216 | ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR; |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 217 | ring->space = ring_space(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 218 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 219 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 220 | return 0; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 221 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 222 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 223 | /* |
| 224 | * 965+ support PIPE_CONTROL commands, which provide finer grained control |
| 225 | * over cache flushing. |
| 226 | */ |
| 227 | struct pipe_control { |
| 228 | struct drm_i915_gem_object *obj; |
| 229 | volatile u32 *cpu_page; |
| 230 | u32 gtt_offset; |
| 231 | }; |
| 232 | |
| 233 | static int |
| 234 | init_pipe_control(struct intel_ring_buffer *ring) |
| 235 | { |
| 236 | struct pipe_control *pc; |
| 237 | struct drm_i915_gem_object *obj; |
| 238 | int ret; |
| 239 | |
| 240 | if (ring->private) |
| 241 | return 0; |
| 242 | |
| 243 | pc = kmalloc(sizeof(*pc), GFP_KERNEL); |
| 244 | if (!pc) |
| 245 | return -ENOMEM; |
| 246 | |
| 247 | obj = i915_gem_alloc_object(ring->dev, 4096); |
| 248 | if (obj == NULL) { |
| 249 | DRM_ERROR("Failed to allocate seqno page\n"); |
| 250 | ret = -ENOMEM; |
| 251 | goto err; |
| 252 | } |
| 253 | obj->agp_type = AGP_USER_CACHED_MEMORY; |
| 254 | |
| 255 | ret = i915_gem_object_pin(obj, 4096, true); |
| 256 | if (ret) |
| 257 | goto err_unref; |
| 258 | |
| 259 | pc->gtt_offset = obj->gtt_offset; |
| 260 | pc->cpu_page = kmap(obj->pages[0]); |
| 261 | if (pc->cpu_page == NULL) |
| 262 | goto err_unpin; |
| 263 | |
| 264 | pc->obj = obj; |
| 265 | ring->private = pc; |
| 266 | return 0; |
| 267 | |
| 268 | err_unpin: |
| 269 | i915_gem_object_unpin(obj); |
| 270 | err_unref: |
| 271 | drm_gem_object_unreference(&obj->base); |
| 272 | err: |
| 273 | kfree(pc); |
| 274 | return ret; |
| 275 | } |
| 276 | |
| 277 | static void |
| 278 | cleanup_pipe_control(struct intel_ring_buffer *ring) |
| 279 | { |
| 280 | struct pipe_control *pc = ring->private; |
| 281 | struct drm_i915_gem_object *obj; |
| 282 | |
| 283 | if (!ring->private) |
| 284 | return; |
| 285 | |
| 286 | obj = pc->obj; |
| 287 | kunmap(obj->pages[0]); |
| 288 | i915_gem_object_unpin(obj); |
| 289 | drm_gem_object_unreference(&obj->base); |
| 290 | |
| 291 | kfree(pc); |
| 292 | ring->private = NULL; |
| 293 | } |
| 294 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 295 | static int init_render_ring(struct intel_ring_buffer *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 296 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 297 | struct drm_device *dev = ring->dev; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 298 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 299 | int ret = init_ring_common(ring); |
Zhenyu Wang | a69ffdb | 2010-08-30 16:12:42 +0800 | [diff] [blame] | 300 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 301 | if (INTEL_INFO(dev)->gen > 3) { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 302 | int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH; |
Zhenyu Wang | a69ffdb | 2010-08-30 16:12:42 +0800 | [diff] [blame] | 303 | if (IS_GEN6(dev)) |
| 304 | mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE; |
| 305 | I915_WRITE(MI_MODE, mode); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 306 | } |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 307 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 308 | if (INTEL_INFO(dev)->gen >= 6) { |
| 309 | } else if (IS_GEN5(dev)) { |
| 310 | ret = init_pipe_control(ring); |
| 311 | if (ret) |
| 312 | return ret; |
| 313 | } |
| 314 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 315 | return ret; |
| 316 | } |
| 317 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 318 | static void render_ring_cleanup(struct intel_ring_buffer *ring) |
| 319 | { |
| 320 | if (!ring->private) |
| 321 | return; |
| 322 | |
| 323 | cleanup_pipe_control(ring); |
| 324 | } |
| 325 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 326 | static void |
| 327 | update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno) |
| 328 | { |
| 329 | struct drm_device *dev = ring->dev; |
| 330 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 331 | int id; |
| 332 | |
| 333 | /* |
| 334 | * cs -> 1 = vcs, 0 = bcs |
| 335 | * vcs -> 1 = bcs, 0 = cs, |
| 336 | * bcs -> 1 = cs, 0 = vcs. |
| 337 | */ |
| 338 | id = ring - dev_priv->ring; |
| 339 | id += 2 - i; |
| 340 | id %= 3; |
| 341 | |
| 342 | intel_ring_emit(ring, |
| 343 | MI_SEMAPHORE_MBOX | |
| 344 | MI_SEMAPHORE_REGISTER | |
| 345 | MI_SEMAPHORE_UPDATE); |
| 346 | intel_ring_emit(ring, seqno); |
| 347 | intel_ring_emit(ring, |
| 348 | RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i); |
| 349 | } |
| 350 | |
| 351 | static int |
| 352 | gen6_add_request(struct intel_ring_buffer *ring, |
| 353 | u32 *result) |
| 354 | { |
| 355 | u32 seqno; |
| 356 | int ret; |
| 357 | |
| 358 | ret = intel_ring_begin(ring, 10); |
| 359 | if (ret) |
| 360 | return ret; |
| 361 | |
| 362 | seqno = i915_gem_get_seqno(ring->dev); |
| 363 | update_semaphore(ring, 0, seqno); |
| 364 | update_semaphore(ring, 1, seqno); |
| 365 | |
| 366 | intel_ring_emit(ring, MI_STORE_DWORD_INDEX); |
| 367 | intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
| 368 | intel_ring_emit(ring, seqno); |
| 369 | intel_ring_emit(ring, MI_USER_INTERRUPT); |
| 370 | intel_ring_advance(ring); |
| 371 | |
| 372 | *result = seqno; |
| 373 | return 0; |
| 374 | } |
| 375 | |
| 376 | int |
| 377 | intel_ring_sync(struct intel_ring_buffer *ring, |
| 378 | struct intel_ring_buffer *to, |
| 379 | u32 seqno) |
| 380 | { |
| 381 | int ret; |
| 382 | |
| 383 | ret = intel_ring_begin(ring, 4); |
| 384 | if (ret) |
| 385 | return ret; |
| 386 | |
| 387 | intel_ring_emit(ring, |
| 388 | MI_SEMAPHORE_MBOX | |
| 389 | MI_SEMAPHORE_REGISTER | |
| 390 | intel_ring_sync_index(ring, to) << 17 | |
| 391 | MI_SEMAPHORE_COMPARE); |
| 392 | intel_ring_emit(ring, seqno); |
| 393 | intel_ring_emit(ring, 0); |
| 394 | intel_ring_emit(ring, MI_NOOP); |
| 395 | intel_ring_advance(ring); |
| 396 | |
| 397 | return 0; |
| 398 | } |
| 399 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 400 | #define PIPE_CONTROL_FLUSH(ring__, addr__) \ |
| 401 | do { \ |
| 402 | intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \ |
| 403 | PIPE_CONTROL_DEPTH_STALL | 2); \ |
| 404 | intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \ |
| 405 | intel_ring_emit(ring__, 0); \ |
| 406 | intel_ring_emit(ring__, 0); \ |
| 407 | } while (0) |
| 408 | |
| 409 | static int |
| 410 | pc_render_add_request(struct intel_ring_buffer *ring, |
| 411 | u32 *result) |
| 412 | { |
| 413 | struct drm_device *dev = ring->dev; |
| 414 | u32 seqno = i915_gem_get_seqno(dev); |
| 415 | struct pipe_control *pc = ring->private; |
| 416 | u32 scratch_addr = pc->gtt_offset + 128; |
| 417 | int ret; |
| 418 | |
| 419 | /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently |
| 420 | * incoherent with writes to memory, i.e. completely fubar, |
| 421 | * so we need to use PIPE_NOTIFY instead. |
| 422 | * |
| 423 | * However, we also need to workaround the qword write |
| 424 | * incoherence by flushing the 6 PIPE_NOTIFY buffers out to |
| 425 | * memory before requesting an interrupt. |
| 426 | */ |
| 427 | ret = intel_ring_begin(ring, 32); |
| 428 | if (ret) |
| 429 | return ret; |
| 430 | |
| 431 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | |
| 432 | PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH); |
| 433 | intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT); |
| 434 | intel_ring_emit(ring, seqno); |
| 435 | intel_ring_emit(ring, 0); |
| 436 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
| 437 | scratch_addr += 128; /* write to separate cachelines */ |
| 438 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
| 439 | scratch_addr += 128; |
| 440 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
| 441 | scratch_addr += 128; |
| 442 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
| 443 | scratch_addr += 128; |
| 444 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
| 445 | scratch_addr += 128; |
| 446 | PIPE_CONTROL_FLUSH(ring, scratch_addr); |
| 447 | intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | |
| 448 | PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH | |
| 449 | PIPE_CONTROL_NOTIFY); |
| 450 | intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT); |
| 451 | intel_ring_emit(ring, seqno); |
| 452 | intel_ring_emit(ring, 0); |
| 453 | intel_ring_advance(ring); |
| 454 | |
| 455 | *result = seqno; |
| 456 | return 0; |
| 457 | } |
| 458 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 459 | static int |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 460 | render_ring_add_request(struct intel_ring_buffer *ring, |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 461 | u32 *result) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 462 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 463 | struct drm_device *dev = ring->dev; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 464 | u32 seqno = i915_gem_get_seqno(dev); |
| 465 | int ret; |
Zhenyu Wang | ca76482 | 2010-05-27 10:26:42 +0800 | [diff] [blame] | 466 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 467 | ret = intel_ring_begin(ring, 4); |
| 468 | if (ret) |
| 469 | return ret; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 470 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 471 | intel_ring_emit(ring, MI_STORE_DWORD_INDEX); |
| 472 | intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
| 473 | intel_ring_emit(ring, seqno); |
| 474 | intel_ring_emit(ring, MI_USER_INTERRUPT); |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 475 | intel_ring_advance(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 476 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 477 | *result = seqno; |
| 478 | return 0; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 479 | } |
| 480 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 481 | static u32 |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 482 | ring_get_seqno(struct intel_ring_buffer *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 483 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 484 | return intel_read_status_page(ring, I915_GEM_HWS_INDEX); |
| 485 | } |
| 486 | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 487 | static u32 |
| 488 | pc_render_get_seqno(struct intel_ring_buffer *ring) |
| 489 | { |
| 490 | struct pipe_control *pc = ring->private; |
| 491 | return pc->cpu_page[0]; |
| 492 | } |
| 493 | |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 494 | static void |
| 495 | ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask) |
| 496 | { |
| 497 | dev_priv->gt_irq_mask &= ~mask; |
| 498 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 499 | POSTING_READ(GTIMR); |
| 500 | } |
| 501 | |
| 502 | static void |
| 503 | ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask) |
| 504 | { |
| 505 | dev_priv->gt_irq_mask |= mask; |
| 506 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 507 | POSTING_READ(GTIMR); |
| 508 | } |
| 509 | |
| 510 | static void |
| 511 | i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) |
| 512 | { |
| 513 | dev_priv->irq_mask &= ~mask; |
| 514 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 515 | POSTING_READ(IMR); |
| 516 | } |
| 517 | |
| 518 | static void |
| 519 | i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) |
| 520 | { |
| 521 | dev_priv->irq_mask |= mask; |
| 522 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 523 | POSTING_READ(IMR); |
| 524 | } |
| 525 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 526 | static bool |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 527 | render_ring_get_irq(struct intel_ring_buffer *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 528 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 529 | struct drm_device *dev = ring->dev; |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 530 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 531 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 532 | if (!dev->irq_enabled) |
| 533 | return false; |
| 534 | |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 535 | spin_lock(&ring->irq_lock); |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 536 | if (ring->irq_refcount++ == 0) { |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 537 | if (HAS_PCH_SPLIT(dev)) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 538 | ironlake_enable_irq(dev_priv, |
| 539 | GT_PIPE_NOTIFY | GT_USER_INTERRUPT); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 540 | else |
| 541 | i915_enable_irq(dev_priv, I915_USER_INTERRUPT); |
| 542 | } |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 543 | spin_unlock(&ring->irq_lock); |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 544 | |
| 545 | return true; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 546 | } |
| 547 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 548 | static void |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 549 | render_ring_put_irq(struct intel_ring_buffer *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 550 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 551 | struct drm_device *dev = ring->dev; |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 552 | drm_i915_private_t *dev_priv = dev->dev_private; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 553 | |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 554 | spin_lock(&ring->irq_lock); |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 555 | if (--ring->irq_refcount == 0) { |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 556 | if (HAS_PCH_SPLIT(dev)) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 557 | ironlake_disable_irq(dev_priv, |
| 558 | GT_USER_INTERRUPT | |
| 559 | GT_PIPE_NOTIFY); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 560 | else |
| 561 | i915_disable_irq(dev_priv, I915_USER_INTERRUPT); |
| 562 | } |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 563 | spin_unlock(&ring->irq_lock); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 564 | } |
| 565 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 566 | void intel_ring_setup_status_page(struct intel_ring_buffer *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 567 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 568 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
| 569 | u32 mmio = IS_GEN6(ring->dev) ? |
| 570 | RING_HWS_PGA_GEN6(ring->mmio_base) : |
| 571 | RING_HWS_PGA(ring->mmio_base); |
| 572 | I915_WRITE(mmio, (u32)ring->status_page.gfx_addr); |
| 573 | POSTING_READ(mmio); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 574 | } |
| 575 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 576 | static int |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 577 | bsd_ring_flush(struct intel_ring_buffer *ring, |
| 578 | u32 invalidate_domains, |
| 579 | u32 flush_domains) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 580 | { |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 581 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 582 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 583 | if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0) |
| 584 | return 0; |
| 585 | |
| 586 | ret = intel_ring_begin(ring, 2); |
| 587 | if (ret) |
| 588 | return ret; |
| 589 | |
| 590 | intel_ring_emit(ring, MI_FLUSH); |
| 591 | intel_ring_emit(ring, MI_NOOP); |
| 592 | intel_ring_advance(ring); |
| 593 | return 0; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 594 | } |
| 595 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 596 | static int |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 597 | ring_add_request(struct intel_ring_buffer *ring, |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 598 | u32 *result) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 599 | { |
| 600 | u32 seqno; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 601 | int ret; |
| 602 | |
| 603 | ret = intel_ring_begin(ring, 4); |
| 604 | if (ret) |
| 605 | return ret; |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 606 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 607 | seqno = i915_gem_get_seqno(ring->dev); |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 608 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 609 | intel_ring_emit(ring, MI_STORE_DWORD_INDEX); |
| 610 | intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT); |
| 611 | intel_ring_emit(ring, seqno); |
| 612 | intel_ring_emit(ring, MI_USER_INTERRUPT); |
| 613 | intel_ring_advance(ring); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 614 | |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 615 | *result = seqno; |
| 616 | return 0; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 617 | } |
| 618 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 619 | static bool |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 620 | ring_get_irq(struct intel_ring_buffer *ring, u32 flag) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 621 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 622 | struct drm_device *dev = ring->dev; |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 623 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 624 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 625 | if (!dev->irq_enabled) |
| 626 | return false; |
| 627 | |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 628 | spin_lock(&ring->irq_lock); |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 629 | if (ring->irq_refcount++ == 0) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 630 | ironlake_enable_irq(dev_priv, flag); |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 631 | spin_unlock(&ring->irq_lock); |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 632 | |
| 633 | return true; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 634 | } |
| 635 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 636 | static void |
| 637 | ring_put_irq(struct intel_ring_buffer *ring, u32 flag) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 638 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 639 | struct drm_device *dev = ring->dev; |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 640 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 641 | |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 642 | spin_lock(&ring->irq_lock); |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 643 | if (--ring->irq_refcount == 0) |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 644 | ironlake_disable_irq(dev_priv, flag); |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 645 | spin_unlock(&ring->irq_lock); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | static bool |
| 649 | gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag) |
| 650 | { |
| 651 | struct drm_device *dev = ring->dev; |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 652 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 653 | |
| 654 | if (!dev->irq_enabled) |
| 655 | return false; |
| 656 | |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 657 | spin_lock(&ring->irq_lock); |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 658 | if (ring->irq_refcount++ == 0) { |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 659 | ring->irq_mask &= ~rflag; |
| 660 | I915_WRITE_IMR(ring, ring->irq_mask); |
| 661 | ironlake_enable_irq(dev_priv, gflag); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 662 | } |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 663 | spin_unlock(&ring->irq_lock); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 664 | |
| 665 | return true; |
| 666 | } |
| 667 | |
| 668 | static void |
| 669 | gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag) |
| 670 | { |
| 671 | struct drm_device *dev = ring->dev; |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 672 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 673 | |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 674 | spin_lock(&ring->irq_lock); |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 675 | if (--ring->irq_refcount == 0) { |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 676 | ring->irq_mask |= rflag; |
| 677 | I915_WRITE_IMR(ring, ring->irq_mask); |
| 678 | ironlake_disable_irq(dev_priv, gflag); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 679 | } |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 680 | spin_unlock(&ring->irq_lock); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 681 | } |
| 682 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 683 | static bool |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 684 | bsd_ring_get_irq(struct intel_ring_buffer *ring) |
| 685 | { |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 686 | return ring_get_irq(ring, GT_BSD_USER_INTERRUPT); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 687 | } |
| 688 | static void |
| 689 | bsd_ring_put_irq(struct intel_ring_buffer *ring) |
| 690 | { |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 691 | ring_put_irq(ring, GT_BSD_USER_INTERRUPT); |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 692 | } |
| 693 | |
| 694 | static int |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 695 | ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length) |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 696 | { |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 697 | int ret; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 698 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 699 | ret = intel_ring_begin(ring, 2); |
| 700 | if (ret) |
| 701 | return ret; |
| 702 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 703 | intel_ring_emit(ring, |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 704 | MI_BATCH_BUFFER_START | (2 << 6) | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 705 | MI_BATCH_NON_SECURE_I965); |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 706 | intel_ring_emit(ring, offset); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 707 | intel_ring_advance(ring); |
| 708 | |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 709 | return 0; |
| 710 | } |
| 711 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 712 | static int |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 713 | render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring, |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 714 | u32 offset, u32 len) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 715 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 716 | struct drm_device *dev = ring->dev; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 717 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 718 | int ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 719 | |
Chris Wilson | 6f392d5 | 2010-08-07 11:01:22 +0100 | [diff] [blame] | 720 | trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 721 | |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 722 | if (IS_I830(dev) || IS_845G(dev)) { |
| 723 | ret = intel_ring_begin(ring, 4); |
| 724 | if (ret) |
| 725 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 726 | |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 727 | intel_ring_emit(ring, MI_BATCH_BUFFER); |
| 728 | intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE); |
| 729 | intel_ring_emit(ring, offset + len - 8); |
| 730 | intel_ring_emit(ring, 0); |
| 731 | } else { |
| 732 | ret = intel_ring_begin(ring, 2); |
| 733 | if (ret) |
| 734 | return ret; |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 735 | |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 736 | if (INTEL_INFO(dev)->gen >= 4) { |
| 737 | intel_ring_emit(ring, |
| 738 | MI_BATCH_BUFFER_START | (2 << 6) | |
| 739 | MI_BATCH_NON_SECURE_I965); |
| 740 | intel_ring_emit(ring, offset); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 741 | } else { |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 742 | intel_ring_emit(ring, |
| 743 | MI_BATCH_BUFFER_START | (2 << 6)); |
| 744 | intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 745 | } |
| 746 | } |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 747 | intel_ring_advance(ring); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 748 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 749 | return 0; |
| 750 | } |
| 751 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 752 | static void cleanup_status_page(struct intel_ring_buffer *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 753 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 754 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 755 | struct drm_i915_gem_object *obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 756 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 757 | obj = ring->status_page.obj; |
| 758 | if (obj == NULL) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 759 | return; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 760 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 761 | kunmap(obj->pages[0]); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 762 | i915_gem_object_unpin(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 763 | drm_gem_object_unreference(&obj->base); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 764 | ring->status_page.obj = NULL; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 765 | |
| 766 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 767 | } |
| 768 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 769 | static int init_status_page(struct intel_ring_buffer *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 770 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 771 | struct drm_device *dev = ring->dev; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 772 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 773 | struct drm_i915_gem_object *obj; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 774 | int ret; |
| 775 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 776 | obj = i915_gem_alloc_object(dev, 4096); |
| 777 | if (obj == NULL) { |
| 778 | DRM_ERROR("Failed to allocate status page\n"); |
| 779 | ret = -ENOMEM; |
| 780 | goto err; |
| 781 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 782 | obj->agp_type = AGP_USER_CACHED_MEMORY; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 783 | |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 784 | ret = i915_gem_object_pin(obj, 4096, true); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 785 | if (ret != 0) { |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 786 | goto err_unref; |
| 787 | } |
| 788 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 789 | ring->status_page.gfx_addr = obj->gtt_offset; |
| 790 | ring->status_page.page_addr = kmap(obj->pages[0]); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 791 | if (ring->status_page.page_addr == NULL) { |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 792 | memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map)); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 793 | goto err_unpin; |
| 794 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 795 | ring->status_page.obj = obj; |
| 796 | memset(ring->status_page.page_addr, 0, PAGE_SIZE); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 797 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 798 | intel_ring_setup_status_page(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 799 | DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n", |
| 800 | ring->name, ring->status_page.gfx_addr); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 801 | |
| 802 | return 0; |
| 803 | |
| 804 | err_unpin: |
| 805 | i915_gem_object_unpin(obj); |
| 806 | err_unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 807 | drm_gem_object_unreference(&obj->base); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 808 | err: |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 809 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 810 | } |
| 811 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 812 | int intel_init_ring_buffer(struct drm_device *dev, |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 813 | struct intel_ring_buffer *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 814 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 815 | struct drm_i915_gem_object *obj; |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 816 | int ret; |
| 817 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 818 | ring->dev = dev; |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 819 | INIT_LIST_HEAD(&ring->active_list); |
| 820 | INIT_LIST_HEAD(&ring->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 821 | INIT_LIST_HEAD(&ring->gpu_write_list); |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 822 | |
| 823 | spin_lock_init(&ring->irq_lock); |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 824 | ring->irq_mask = ~0; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 825 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 826 | if (I915_NEED_GFX_HWS(dev)) { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 827 | ret = init_status_page(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 828 | if (ret) |
| 829 | return ret; |
| 830 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 831 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 832 | obj = i915_gem_alloc_object(dev, ring->size); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 833 | if (obj == NULL) { |
| 834 | DRM_ERROR("Failed to allocate ringbuffer\n"); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 835 | ret = -ENOMEM; |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 836 | goto err_hws; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 837 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 838 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 839 | ring->obj = obj; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 840 | |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 841 | ret = i915_gem_object_pin(obj, PAGE_SIZE, true); |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 842 | if (ret) |
| 843 | goto err_unref; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 844 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 845 | ring->map.size = ring->size; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 846 | ring->map.offset = dev->agp->base + obj->gtt_offset; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 847 | ring->map.type = 0; |
| 848 | ring->map.flags = 0; |
| 849 | ring->map.mtrr = 0; |
| 850 | |
| 851 | drm_core_ioremap_wc(&ring->map, dev); |
| 852 | if (ring->map.handle == NULL) { |
| 853 | DRM_ERROR("Failed to map ringbuffer.\n"); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 854 | ret = -EINVAL; |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 855 | goto err_unpin; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 856 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 857 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 858 | ring->virtual_start = ring->map.handle; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 859 | ret = ring->init(ring); |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 860 | if (ret) |
| 861 | goto err_unmap; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 862 | |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 863 | /* Workaround an erratum on the i830 which causes a hang if |
| 864 | * the TAIL pointer points to within the last 2 cachelines |
| 865 | * of the buffer. |
| 866 | */ |
| 867 | ring->effective_size = ring->size; |
| 868 | if (IS_I830(ring->dev)) |
| 869 | ring->effective_size -= 128; |
| 870 | |
Chris Wilson | c584fe4 | 2010-10-29 18:15:52 +0100 | [diff] [blame] | 871 | return 0; |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 872 | |
| 873 | err_unmap: |
| 874 | drm_core_ioremapfree(&ring->map, dev); |
| 875 | err_unpin: |
| 876 | i915_gem_object_unpin(obj); |
| 877 | err_unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 878 | drm_gem_object_unreference(&obj->base); |
| 879 | ring->obj = NULL; |
Chris Wilson | dd785e3 | 2010-08-07 11:01:34 +0100 | [diff] [blame] | 880 | err_hws: |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 881 | cleanup_status_page(ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 882 | return ret; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 883 | } |
| 884 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 885 | void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 886 | { |
Chris Wilson | 33626e6 | 2010-10-29 16:18:36 +0100 | [diff] [blame] | 887 | struct drm_i915_private *dev_priv; |
| 888 | int ret; |
| 889 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 890 | if (ring->obj == NULL) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 891 | return; |
| 892 | |
Chris Wilson | 33626e6 | 2010-10-29 16:18:36 +0100 | [diff] [blame] | 893 | /* Disable the ring buffer. The ring must be idle at this point */ |
| 894 | dev_priv = ring->dev->dev_private; |
| 895 | ret = intel_wait_ring_buffer(ring, ring->size - 8); |
Chris Wilson | 29ee399 | 2011-01-24 16:35:42 +0000 | [diff] [blame] | 896 | if (ret) |
| 897 | DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n", |
| 898 | ring->name, ret); |
| 899 | |
Chris Wilson | 33626e6 | 2010-10-29 16:18:36 +0100 | [diff] [blame] | 900 | I915_WRITE_CTL(ring, 0); |
| 901 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 902 | drm_core_ioremapfree(&ring->map, ring->dev); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 903 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 904 | i915_gem_object_unpin(ring->obj); |
| 905 | drm_gem_object_unreference(&ring->obj->base); |
| 906 | ring->obj = NULL; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 907 | |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 908 | if (ring->cleanup) |
| 909 | ring->cleanup(ring); |
| 910 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 911 | cleanup_status_page(ring); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 912 | } |
| 913 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 914 | static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 915 | { |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 916 | unsigned int *virt; |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 917 | int rem = ring->size - ring->tail; |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 918 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 919 | if (ring->space < rem) { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 920 | int ret = intel_wait_ring_buffer(ring, rem); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 921 | if (ret) |
| 922 | return ret; |
| 923 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 924 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 925 | virt = (unsigned int *)(ring->virtual_start + ring->tail); |
Chris Wilson | 1741dd4 | 2010-08-04 15:18:12 +0100 | [diff] [blame] | 926 | rem /= 8; |
| 927 | while (rem--) { |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 928 | *virt++ = MI_NOOP; |
Chris Wilson | 1741dd4 | 2010-08-04 15:18:12 +0100 | [diff] [blame] | 929 | *virt++ = MI_NOOP; |
| 930 | } |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 931 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 932 | ring->tail = 0; |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 933 | ring->space = ring_space(ring); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 934 | |
| 935 | return 0; |
| 936 | } |
| 937 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 938 | int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n) |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 939 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 940 | struct drm_device *dev = ring->dev; |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 941 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 942 | unsigned long end; |
Chris Wilson | 6aa5606 | 2010-10-29 21:44:37 +0100 | [diff] [blame] | 943 | u32 head; |
| 944 | |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 945 | /* If the reported head position has wrapped or hasn't advanced, |
| 946 | * fallback to the slow and accurate path. |
| 947 | */ |
| 948 | head = intel_read_status_page(ring, 4); |
| 949 | if (head > ring->head) { |
| 950 | ring->head = head; |
| 951 | ring->space = ring_space(ring); |
| 952 | if (ring->space >= n) |
| 953 | return 0; |
| 954 | } |
| 955 | |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 956 | trace_i915_ring_wait_begin (dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 957 | end = jiffies + 3 * HZ; |
| 958 | do { |
Chris Wilson | c7dca47 | 2011-01-20 17:00:10 +0000 | [diff] [blame] | 959 | ring->head = I915_READ_HEAD(ring); |
| 960 | ring->space = ring_space(ring); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 961 | if (ring->space >= n) { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 962 | trace_i915_ring_wait_end(dev); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 963 | return 0; |
| 964 | } |
| 965 | |
| 966 | if (dev->primary->master) { |
| 967 | struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; |
| 968 | if (master_priv->sarea_priv) |
| 969 | master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; |
| 970 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 971 | |
Chris Wilson | e60a0b1 | 2010-10-13 10:09:14 +0100 | [diff] [blame] | 972 | msleep(1); |
Chris Wilson | f4e0b29 | 2010-10-29 21:06:16 +0100 | [diff] [blame] | 973 | if (atomic_read(&dev_priv->mm.wedged)) |
| 974 | return -EAGAIN; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 975 | } while (!time_after(jiffies, end)); |
Eric Anholt | 62fdfea | 2010-05-21 13:26:39 -0700 | [diff] [blame] | 976 | trace_i915_ring_wait_end (dev); |
| 977 | return -EBUSY; |
| 978 | } |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 979 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 980 | int intel_ring_begin(struct intel_ring_buffer *ring, |
| 981 | int num_dwords) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 982 | { |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame^] | 983 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Zou Nan hai | be26a10 | 2010-06-12 17:40:24 +0800 | [diff] [blame] | 984 | int n = 4*num_dwords; |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 985 | int ret; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 986 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame^] | 987 | if (unlikely(atomic_read(&dev_priv->mm.wedged))) |
| 988 | return -EIO; |
| 989 | |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 990 | if (unlikely(ring->tail + n > ring->effective_size)) { |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 991 | ret = intel_wrap_ring_buffer(ring); |
| 992 | if (unlikely(ret)) |
| 993 | return ret; |
| 994 | } |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 995 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 996 | if (unlikely(ring->space < n)) { |
| 997 | ret = intel_wait_ring_buffer(ring, n); |
| 998 | if (unlikely(ret)) |
| 999 | return ret; |
| 1000 | } |
Chris Wilson | d97ed33 | 2010-08-04 15:18:13 +0100 | [diff] [blame] | 1001 | |
| 1002 | ring->space -= n; |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1003 | return 0; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1004 | } |
| 1005 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1006 | void intel_ring_advance(struct intel_ring_buffer *ring) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1007 | { |
Chris Wilson | d97ed33 | 2010-08-04 15:18:13 +0100 | [diff] [blame] | 1008 | ring->tail &= ring->size - 1; |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1009 | ring->write_tail(ring, ring->tail); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1010 | } |
| 1011 | |
Chris Wilson | e070868 | 2010-09-19 14:46:27 +0100 | [diff] [blame] | 1012 | static const struct intel_ring_buffer render_ring = { |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1013 | .name = "render ring", |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 1014 | .id = RING_RENDER, |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 1015 | .mmio_base = RENDER_RING_BASE, |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1016 | .size = 32 * PAGE_SIZE, |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1017 | .init = init_render_ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 1018 | .write_tail = ring_write_tail, |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1019 | .flush = render_ring_flush, |
| 1020 | .add_request = render_ring_add_request, |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1021 | .get_seqno = ring_get_seqno, |
| 1022 | .irq_get = render_ring_get_irq, |
| 1023 | .irq_put = render_ring_put_irq, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1024 | .dispatch_execbuffer = render_ring_dispatch_execbuffer, |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1025 | .cleanup = render_ring_cleanup, |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1026 | }; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1027 | |
| 1028 | /* ring buffer for bit-stream decoder */ |
| 1029 | |
Chris Wilson | e070868 | 2010-09-19 14:46:27 +0100 | [diff] [blame] | 1030 | static const struct intel_ring_buffer bsd_ring = { |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1031 | .name = "bsd ring", |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 1032 | .id = RING_BSD, |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 1033 | .mmio_base = BSD_RING_BASE, |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1034 | .size = 32 * PAGE_SIZE, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1035 | .init = init_ring_common, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 1036 | .write_tail = ring_write_tail, |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1037 | .flush = bsd_ring_flush, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1038 | .add_request = ring_add_request, |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1039 | .get_seqno = ring_get_seqno, |
| 1040 | .irq_get = bsd_ring_get_irq, |
| 1041 | .irq_put = bsd_ring_put_irq, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1042 | .dispatch_execbuffer = ring_dispatch_execbuffer, |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 1043 | }; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1044 | |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1045 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1046 | static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 1047 | u32 value) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1048 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1049 | drm_i915_private_t *dev_priv = ring->dev->dev_private; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1050 | |
| 1051 | /* Every tail move must follow the sequence below */ |
| 1052 | I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL, |
| 1053 | GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK | |
| 1054 | GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE); |
| 1055 | I915_WRITE(GEN6_BSD_RNCID, 0x0); |
| 1056 | |
| 1057 | if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) & |
| 1058 | GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0, |
| 1059 | 50)) |
| 1060 | DRM_ERROR("timed out waiting for IDLE Indicator\n"); |
| 1061 | |
Daniel Vetter | 870e86d | 2010-08-02 16:29:44 +0200 | [diff] [blame] | 1062 | I915_WRITE_TAIL(ring, value); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1063 | I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL, |
| 1064 | GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK | |
| 1065 | GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE); |
| 1066 | } |
| 1067 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1068 | static int gen6_ring_flush(struct intel_ring_buffer *ring, |
| 1069 | u32 invalidate_domains, |
| 1070 | u32 flush_domains) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1071 | { |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1072 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1073 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1074 | if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0) |
| 1075 | return 0; |
| 1076 | |
| 1077 | ret = intel_ring_begin(ring, 4); |
| 1078 | if (ret) |
| 1079 | return ret; |
| 1080 | |
| 1081 | intel_ring_emit(ring, MI_FLUSH_DW); |
| 1082 | intel_ring_emit(ring, 0); |
| 1083 | intel_ring_emit(ring, 0); |
| 1084 | intel_ring_emit(ring, 0); |
| 1085 | intel_ring_advance(ring); |
| 1086 | return 0; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1087 | } |
| 1088 | |
| 1089 | static int |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1090 | gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring, |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1091 | u32 offset, u32 len) |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1092 | { |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1093 | int ret; |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 1094 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 1095 | ret = intel_ring_begin(ring, 2); |
| 1096 | if (ret) |
| 1097 | return ret; |
| 1098 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1099 | intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965); |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 1100 | /* bit0-7 is the length on GEN6+ */ |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 1101 | intel_ring_emit(ring, offset); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1102 | intel_ring_advance(ring); |
Chris Wilson | ab6f8e3 | 2010-09-19 17:53:44 +0100 | [diff] [blame] | 1103 | |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1104 | return 0; |
| 1105 | } |
| 1106 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1107 | static bool |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1108 | gen6_render_ring_get_irq(struct intel_ring_buffer *ring) |
| 1109 | { |
| 1110 | return gen6_ring_get_irq(ring, |
| 1111 | GT_USER_INTERRUPT, |
| 1112 | GEN6_RENDER_USER_INTERRUPT); |
| 1113 | } |
| 1114 | |
| 1115 | static void |
| 1116 | gen6_render_ring_put_irq(struct intel_ring_buffer *ring) |
| 1117 | { |
| 1118 | return gen6_ring_put_irq(ring, |
| 1119 | GT_USER_INTERRUPT, |
| 1120 | GEN6_RENDER_USER_INTERRUPT); |
| 1121 | } |
| 1122 | |
| 1123 | static bool |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1124 | gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring) |
| 1125 | { |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1126 | return gen6_ring_get_irq(ring, |
| 1127 | GT_GEN6_BSD_USER_INTERRUPT, |
| 1128 | GEN6_BSD_USER_INTERRUPT); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1129 | } |
| 1130 | |
| 1131 | static void |
| 1132 | gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring) |
| 1133 | { |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1134 | return gen6_ring_put_irq(ring, |
| 1135 | GT_GEN6_BSD_USER_INTERRUPT, |
| 1136 | GEN6_BSD_USER_INTERRUPT); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1137 | } |
| 1138 | |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1139 | /* ring buffer for Video Codec for Gen6+ */ |
Chris Wilson | e070868 | 2010-09-19 14:46:27 +0100 | [diff] [blame] | 1140 | static const struct intel_ring_buffer gen6_bsd_ring = { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1141 | .name = "gen6 bsd ring", |
| 1142 | .id = RING_BSD, |
| 1143 | .mmio_base = GEN6_BSD_RING_BASE, |
| 1144 | .size = 32 * PAGE_SIZE, |
| 1145 | .init = init_ring_common, |
| 1146 | .write_tail = gen6_bsd_ring_write_tail, |
| 1147 | .flush = gen6_ring_flush, |
| 1148 | .add_request = gen6_add_request, |
| 1149 | .get_seqno = ring_get_seqno, |
| 1150 | .irq_get = gen6_bsd_ring_get_irq, |
| 1151 | .irq_put = gen6_bsd_ring_put_irq, |
| 1152 | .dispatch_execbuffer = gen6_ring_dispatch_execbuffer, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1153 | }; |
| 1154 | |
| 1155 | /* Blitter support (SandyBridge+) */ |
| 1156 | |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 1157 | static bool |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1158 | blt_ring_get_irq(struct intel_ring_buffer *ring) |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1159 | { |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1160 | return gen6_ring_get_irq(ring, |
| 1161 | GT_BLT_USER_INTERRUPT, |
| 1162 | GEN6_BLITTER_USER_INTERRUPT); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1163 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1164 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1165 | static void |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1166 | blt_ring_put_irq(struct intel_ring_buffer *ring) |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1167 | { |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1168 | gen6_ring_put_irq(ring, |
| 1169 | GT_BLT_USER_INTERRUPT, |
| 1170 | GEN6_BLITTER_USER_INTERRUPT); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1171 | } |
| 1172 | |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1173 | |
| 1174 | /* Workaround for some stepping of SNB, |
| 1175 | * each time when BLT engine ring tail moved, |
| 1176 | * the first command in the ring to be parsed |
| 1177 | * should be MI_BATCH_BUFFER_START |
| 1178 | */ |
| 1179 | #define NEED_BLT_WORKAROUND(dev) \ |
| 1180 | (IS_GEN6(dev) && (dev->pdev->revision < 8)) |
| 1181 | |
| 1182 | static inline struct drm_i915_gem_object * |
| 1183 | to_blt_workaround(struct intel_ring_buffer *ring) |
| 1184 | { |
| 1185 | return ring->private; |
| 1186 | } |
| 1187 | |
| 1188 | static int blt_ring_init(struct intel_ring_buffer *ring) |
| 1189 | { |
| 1190 | if (NEED_BLT_WORKAROUND(ring->dev)) { |
| 1191 | struct drm_i915_gem_object *obj; |
Chris Wilson | 27153f7 | 2010-11-02 11:17:23 +0000 | [diff] [blame] | 1192 | u32 *ptr; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1193 | int ret; |
| 1194 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1195 | obj = i915_gem_alloc_object(ring->dev, 4096); |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1196 | if (obj == NULL) |
| 1197 | return -ENOMEM; |
| 1198 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1199 | ret = i915_gem_object_pin(obj, 4096, true); |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1200 | if (ret) { |
| 1201 | drm_gem_object_unreference(&obj->base); |
| 1202 | return ret; |
| 1203 | } |
| 1204 | |
| 1205 | ptr = kmap(obj->pages[0]); |
Chris Wilson | 27153f7 | 2010-11-02 11:17:23 +0000 | [diff] [blame] | 1206 | *ptr++ = MI_BATCH_BUFFER_END; |
| 1207 | *ptr++ = MI_NOOP; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1208 | kunmap(obj->pages[0]); |
| 1209 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1210 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1211 | if (ret) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1212 | i915_gem_object_unpin(obj); |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1213 | drm_gem_object_unreference(&obj->base); |
| 1214 | return ret; |
| 1215 | } |
| 1216 | |
| 1217 | ring->private = obj; |
| 1218 | } |
| 1219 | |
| 1220 | return init_ring_common(ring); |
| 1221 | } |
| 1222 | |
| 1223 | static int blt_ring_begin(struct intel_ring_buffer *ring, |
| 1224 | int num_dwords) |
| 1225 | { |
| 1226 | if (ring->private) { |
| 1227 | int ret = intel_ring_begin(ring, num_dwords+2); |
| 1228 | if (ret) |
| 1229 | return ret; |
| 1230 | |
| 1231 | intel_ring_emit(ring, MI_BATCH_BUFFER_START); |
| 1232 | intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset); |
| 1233 | |
| 1234 | return 0; |
| 1235 | } else |
| 1236 | return intel_ring_begin(ring, 4); |
| 1237 | } |
| 1238 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1239 | static int blt_ring_flush(struct intel_ring_buffer *ring, |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1240 | u32 invalidate_domains, |
| 1241 | u32 flush_domains) |
| 1242 | { |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1243 | int ret; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1244 | |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 1245 | if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0) |
| 1246 | return 0; |
| 1247 | |
| 1248 | ret = blt_ring_begin(ring, 4); |
| 1249 | if (ret) |
| 1250 | return ret; |
| 1251 | |
| 1252 | intel_ring_emit(ring, MI_FLUSH_DW); |
| 1253 | intel_ring_emit(ring, 0); |
| 1254 | intel_ring_emit(ring, 0); |
| 1255 | intel_ring_emit(ring, 0); |
| 1256 | intel_ring_advance(ring); |
| 1257 | return 0; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1258 | } |
| 1259 | |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1260 | static void blt_ring_cleanup(struct intel_ring_buffer *ring) |
| 1261 | { |
| 1262 | if (!ring->private) |
| 1263 | return; |
| 1264 | |
| 1265 | i915_gem_object_unpin(ring->private); |
| 1266 | drm_gem_object_unreference(ring->private); |
| 1267 | ring->private = NULL; |
| 1268 | } |
| 1269 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1270 | static const struct intel_ring_buffer gen6_blt_ring = { |
| 1271 | .name = "blt ring", |
| 1272 | .id = RING_BLT, |
| 1273 | .mmio_base = BLT_RING_BASE, |
| 1274 | .size = 32 * PAGE_SIZE, |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1275 | .init = blt_ring_init, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 1276 | .write_tail = ring_write_tail, |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1277 | .flush = blt_ring_flush, |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1278 | .add_request = gen6_add_request, |
| 1279 | .get_seqno = ring_get_seqno, |
| 1280 | .irq_get = blt_ring_get_irq, |
| 1281 | .irq_put = blt_ring_put_irq, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 1282 | .dispatch_execbuffer = gen6_ring_dispatch_execbuffer, |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 1283 | .cleanup = blt_ring_cleanup, |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1284 | }; |
| 1285 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1286 | int intel_init_render_ring_buffer(struct drm_device *dev) |
| 1287 | { |
| 1288 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1289 | struct intel_ring_buffer *ring = &dev_priv->ring[RCS]; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1290 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1291 | *ring = render_ring; |
| 1292 | if (INTEL_INFO(dev)->gen >= 6) { |
| 1293 | ring->add_request = gen6_add_request; |
Chris Wilson | 0f46832 | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 1294 | ring->irq_get = gen6_render_ring_get_irq; |
| 1295 | ring->irq_put = gen6_render_ring_put_irq; |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1296 | } else if (IS_GEN5(dev)) { |
| 1297 | ring->add_request = pc_render_add_request; |
| 1298 | ring->get_seqno = pc_render_get_seqno; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1299 | } |
| 1300 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1301 | if (!I915_NEED_GFX_HWS(dev)) { |
| 1302 | ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr; |
| 1303 | memset(ring->status_page.page_addr, 0, PAGE_SIZE); |
| 1304 | } |
| 1305 | |
| 1306 | return intel_init_ring_buffer(dev, ring); |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1307 | } |
| 1308 | |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 1309 | int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size) |
| 1310 | { |
| 1311 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1312 | struct intel_ring_buffer *ring = &dev_priv->ring[RCS]; |
| 1313 | |
| 1314 | *ring = render_ring; |
| 1315 | if (INTEL_INFO(dev)->gen >= 6) { |
| 1316 | ring->add_request = gen6_add_request; |
| 1317 | ring->irq_get = gen6_render_ring_get_irq; |
| 1318 | ring->irq_put = gen6_render_ring_put_irq; |
| 1319 | } else if (IS_GEN5(dev)) { |
| 1320 | ring->add_request = pc_render_add_request; |
| 1321 | ring->get_seqno = pc_render_get_seqno; |
| 1322 | } |
| 1323 | |
| 1324 | ring->dev = dev; |
| 1325 | INIT_LIST_HEAD(&ring->active_list); |
| 1326 | INIT_LIST_HEAD(&ring->request_list); |
| 1327 | INIT_LIST_HEAD(&ring->gpu_write_list); |
| 1328 | |
| 1329 | ring->size = size; |
| 1330 | ring->effective_size = ring->size; |
| 1331 | if (IS_I830(ring->dev)) |
| 1332 | ring->effective_size -= 128; |
| 1333 | |
| 1334 | ring->map.offset = start; |
| 1335 | ring->map.size = size; |
| 1336 | ring->map.type = 0; |
| 1337 | ring->map.flags = 0; |
| 1338 | ring->map.mtrr = 0; |
| 1339 | |
| 1340 | drm_core_ioremap_wc(&ring->map, dev); |
| 1341 | if (ring->map.handle == NULL) { |
| 1342 | DRM_ERROR("can not ioremap virtual address for" |
| 1343 | " ring buffer\n"); |
| 1344 | return -ENOMEM; |
| 1345 | } |
| 1346 | |
| 1347 | ring->virtual_start = (void __force __iomem *)ring->map.handle; |
| 1348 | return 0; |
| 1349 | } |
| 1350 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1351 | int intel_init_bsd_ring_buffer(struct drm_device *dev) |
| 1352 | { |
| 1353 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1354 | struct intel_ring_buffer *ring = &dev_priv->ring[VCS]; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1355 | |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1356 | if (IS_GEN6(dev)) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1357 | *ring = gen6_bsd_ring; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1358 | else |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1359 | *ring = bsd_ring; |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1360 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1361 | return intel_init_ring_buffer(dev, ring); |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 1362 | } |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1363 | |
| 1364 | int intel_init_blt_ring_buffer(struct drm_device *dev) |
| 1365 | { |
| 1366 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1367 | struct intel_ring_buffer *ring = &dev_priv->ring[BCS]; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1368 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1369 | *ring = gen6_blt_ring; |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1370 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1371 | return intel_init_ring_buffer(dev, ring); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 1372 | } |