blob: a12bb462d83fb5340ae2d9547c73af847259a14c [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07004 * Copyright(c) 2015-2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070069#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070070#include <linux/netdevice.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080071#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040072
73#include "chip_registers.h"
74#include "common.h"
75#include "verbs.h"
76#include "pio.h"
77#include "chip.h"
78#include "mad.h"
79#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080080#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080081#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040082
83/* bumped 1 from s/w major version of TrueScale */
84#define HFI1_CHIP_VERS_MAJ 3U
85
86/* don't care about this except printing */
87#define HFI1_CHIP_VERS_MIN 0U
88
89/* The Organization Unique Identifier (Mfg code), and its position in GUID */
90#define HFI1_OUI 0x001175
91#define HFI1_OUI_LSB 40
92
93#define DROP_PACKET_OFF 0
94#define DROP_PACKET_ON 1
95
96extern unsigned long hfi1_cap_mask;
97#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
98#define HFI1_CAP_UGET_MASK(mask, cap) \
99 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
100#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
101#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
102#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
103#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
104#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
105 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800106/* Offline Disabled Reason is 4-bits */
107#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400108
109/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500110 * Control context is always 0 and handles the error packets.
111 * It also handles the VL15 and multicast packets.
112 */
113#define HFI1_CTRL_CTXT 0
114
115/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500116 * Driver context will store software counters for each of the events
117 * associated with these status registers
118 */
119#define NUM_CCE_ERR_STATUS_COUNTERS 41
120#define NUM_RCV_ERR_STATUS_COUNTERS 64
121#define NUM_MISC_ERR_STATUS_COUNTERS 13
122#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
123#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
124#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
125#define NUM_SEND_ERR_STATUS_COUNTERS 3
126#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
127#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
128
129/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400130 * per driver stats, either not device nor port-specific, or
131 * summed over all of the devices and ports.
132 * They are described by name via ipathfs filesystem, so layout
133 * and number of elements can change without breaking compatibility.
134 * If members are added or deleted hfi1_statnames[] in debugfs.c must
135 * change to match.
136 */
137struct hfi1_ib_stats {
138 __u64 sps_ints; /* number of interrupts handled */
139 __u64 sps_errints; /* number of error interrupts */
140 __u64 sps_txerrs; /* tx-related packet errors */
141 __u64 sps_rcverrs; /* non-crc rcv packet errors */
142 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
143 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
144 __u64 sps_ctxts; /* number of contexts currently open */
145 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
146 __u64 sps_buffull;
147 __u64 sps_hdrfull;
148};
149
150extern struct hfi1_ib_stats hfi1_stats;
151extern const struct pci_error_handlers hfi1_pci_err_handler;
152
153/*
154 * First-cut criterion for "device is active" is
155 * two thousand dwords combined Tx, Rx traffic per
156 * 5-second interval. SMA packets are 64 dwords,
157 * and occur "a few per second", presumably each way.
158 */
159#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
160
161/*
162 * Below contains all data related to a single context (formerly called port).
163 */
164
165#ifdef CONFIG_DEBUG_FS
166struct hfi1_opcode_stats_perctx;
167#endif
168
Mike Marciniszyn77241052015-07-30 15:17:43 -0400169struct ctxt_eager_bufs {
170 ssize_t size; /* total size of eager buffers */
171 u32 count; /* size of buffers array */
172 u32 numbufs; /* number of buffers allocated */
173 u32 alloced; /* number of rcvarray entries used */
174 u32 rcvtid_size; /* size of each eager rcv tid */
175 u32 threshold; /* head update threshold */
176 struct eager_buffer {
177 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700178 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400179 ssize_t len;
180 } *buffers;
181 struct {
182 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700183 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400184 } *rcvtids;
185};
186
Mitko Haralanova86cd352016-02-05 11:57:49 -0500187struct exp_tid_set {
188 struct list_head list;
189 u32 count;
190};
191
Mike Marciniszyn77241052015-07-30 15:17:43 -0400192struct hfi1_ctxtdata {
193 /* shadow the ctxt's RcvCtrl register */
194 u64 rcvctrl;
195 /* rcvhdrq base, needs mmap before useful */
196 void *rcvhdrq;
197 /* kernel virtual address where hdrqtail is updated */
198 volatile __le64 *rcvhdrtail_kvaddr;
199 /*
200 * Shared page for kernel to signal user processes that send buffers
201 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
202 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
203 */
204 unsigned long *user_event_mask;
205 /* when waiting for rcv or pioavail */
206 wait_queue_head_t wait;
207 /* rcvhdrq size (for freeing) */
208 size_t rcvhdrq_size;
209 /* number of rcvhdrq entries */
210 u16 rcvhdrq_cnt;
211 /* size of each of the rcvhdrq entries */
212 u16 rcvhdrqentsize;
213 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700214 dma_addr_t rcvhdrq_dma;
215 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400216 struct ctxt_eager_bufs egrbufs;
217 /* this receive context's assigned PIO ACK send context */
218 struct send_context *sc;
219
220 /* dynamic receive available interrupt timeout */
221 u32 rcvavail_timeout;
222 /*
223 * number of opens (including slave sub-contexts) on this instance
224 * (ignoring forks, dup, etc. for now)
225 */
226 int cnt;
227 /*
228 * how much space to leave at start of eager TID entries for
229 * protocol use, on each TID
230 */
231 /* instead of calculating it */
232 unsigned ctxt;
233 /* non-zero if ctxt is being shared. */
234 u16 subctxt_cnt;
235 /* non-zero if ctxt is being shared. */
236 u16 subctxt_id;
237 u8 uuid[16];
238 /* job key */
239 u16 jkey;
240 /* number of RcvArray groups for this context. */
241 u32 rcv_array_groups;
242 /* index of first eager TID entry. */
243 u32 eager_base;
244 /* number of expected TID entries */
245 u32 expected_count;
246 /* index of first expected TID entry. */
247 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500248
249 struct exp_tid_set tid_group_list;
250 struct exp_tid_set tid_used_list;
251 struct exp_tid_set tid_full_list;
252
Mike Marciniszyn77241052015-07-30 15:17:43 -0400253 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500254 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400255 /* number of pio bufs for this ctxt (all procs, if shared) */
256 u32 piocnt;
257 /* first pio buffer for this ctxt */
258 u32 pio_base;
259 /* chip offset of PIO buffers for this ctxt */
260 u32 piobufs;
261 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400262 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400263 /* per-context event flags for fileops/intr communication */
264 unsigned long event_flags;
265 /* WAIT_RCV that timed out, no interrupt */
266 u32 rcvwait_to;
267 /* WAIT_PIO that timed out, no interrupt */
268 u32 piowait_to;
269 /* WAIT_RCV already happened, no wait */
270 u32 rcvnowait;
271 /* WAIT_PIO already happened, no wait */
272 u32 pionowait;
273 /* total number of polled urgent packets */
274 u32 urgent;
275 /* saved total number of polled urgent packets for poll edge trigger */
276 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400277 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700278 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400279 /* so file ops can get at unit */
280 struct hfi1_devdata *dd;
281 /* so functions that need physical port can get it easily */
282 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700283 /* associated msix interrupt */
284 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400285 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
286 void *subctxt_uregbase;
287 /* An array of pages for the eager receive buffers * N */
288 void *subctxt_rcvegrbuf;
289 /* An array of pages for the eager header queue entries * N */
290 void *subctxt_rcvhdr_base;
291 /* The version of the library which opened this ctxt */
292 u32 userversion;
293 /* Bitmask of active slaves */
294 u32 active_slaves;
295 /* Type of packets or conditions we want to poll for */
296 u16 poll_type;
297 /* receive packet sequence counter */
298 u8 seq_cnt;
299 u8 redirect_seq_cnt;
300 /* ctxt rcvhdrq head offset */
301 u32 head;
302 u32 pkt_count;
303 /* QPs waiting for context processing */
304 struct list_head qp_wait_list;
305 /* interrupt handling */
306 u64 imask; /* clear interrupt mask */
307 int ireg; /* clear interrupt register */
308 unsigned numa_id; /* numa node of this context */
309 /* verbs stats per CTX */
310 struct hfi1_opcode_stats_perctx *opstats;
311 /*
312 * This is the kernel thread that will keep making
313 * progress on the user sdma requests behind the scenes.
314 * There is one per context (shared contexts use the master's).
315 */
316 struct task_struct *progress;
317 struct list_head sdma_queues;
Jubin John6a14c5e2016-02-14 20:21:34 -0800318 /* protect sdma queues */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400319 spinlock_t sdma_qlock;
320
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800321 /* Is ASPM interrupt supported for this context */
322 bool aspm_intr_supported;
323 /* ASPM state (enabled/disabled) for this context */
324 bool aspm_enabled;
325 /* Timer for re-enabling ASPM if interrupt activity quietens down */
326 struct timer_list aspm_timer;
327 /* Lock to serialize between intr, timer intr and user threads */
328 spinlock_t aspm_lock;
329 /* Is ASPM processing enabled for this context (in intr context) */
330 bool aspm_intr_enable;
331 /* Last interrupt timestamp */
332 ktime_t aspm_ts_last_intr;
333 /* Last timestamp at which we scheduled a timer for this context */
334 ktime_t aspm_ts_timer_sched;
335
Mike Marciniszyn77241052015-07-30 15:17:43 -0400336 /*
337 * The interrupt handler for a particular receive context can vary
338 * throughout it's lifetime. This is not a lock protected data member so
339 * it must be updated atomically and the prev and new value must always
340 * be valid. Worst case is we process an extra interrupt and up to 64
341 * packets with the wrong interrupt handler.
342 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400343 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700344
345 /* Indicates that this is vnic context */
346 bool is_vnic;
347
348 /* vnic queue index this context is mapped to */
349 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400350};
351
352/*
353 * Represents a single packet at a high level. Put commonly computed things in
354 * here so we do not have to keep doing them over and over. The rule of thumb is
355 * if something is used one time to derive some value, store that something in
356 * here. If it is used multiple times, then store the result of that derivation
357 * in here.
358 */
359struct hfi1_packet {
360 void *ebuf;
361 void *hdr;
362 struct hfi1_ctxtdata *rcd;
363 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800364 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700365 struct ib_other_headers *ohdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400366 u64 rhf;
367 u32 maxcnt;
368 u32 rhqoff;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400369 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400370 s16 etail;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800371 u8 hlen;
372 u8 numpkt;
373 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400374 u8 updegr;
375 u8 rcv_flags;
376 u8 etype;
377};
378
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800379struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400380
381/*
382 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
383 * Mostly for MADs that set or query link parameters, also ipath
384 * config interfaces
385 */
386#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
387#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
388#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
389#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
390#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
391#define HFI1_IB_CFG_SPD 5 /* current Link spd */
392#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
393#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
394#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
395#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
396#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
397#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
398#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
399#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
400#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
401#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
402#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
403#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
404#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
405#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
406#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
407
408/*
409 * HFI or Host Link States
410 *
411 * These describe the states the driver thinks the logical and physical
412 * states are in. Used as an argument to set_link_state(). Implemented
413 * as bits for easy multi-state checking. The actual state can only be
414 * one.
415 */
416#define __HLS_UP_INIT_BP 0
417#define __HLS_UP_ARMED_BP 1
418#define __HLS_UP_ACTIVE_BP 2
419#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
420#define __HLS_DN_POLL_BP 4
421#define __HLS_DN_DISABLE_BP 5
422#define __HLS_DN_OFFLINE_BP 6
423#define __HLS_VERIFY_CAP_BP 7
424#define __HLS_GOING_UP_BP 8
425#define __HLS_GOING_OFFLINE_BP 9
426#define __HLS_LINK_COOLDOWN_BP 10
427
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500428#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
429#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
430#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
431#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
432#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
433#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
434#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
435#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
436#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
437#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
438#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400439
440#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700441#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400442
443/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700444#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400445/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700446#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400447/* default partition key */
448#define DEFAULT_PKEY 0xffff
449
450/*
451 * Possible fabric manager config parameters for fm_{get,set}_table()
452 */
453#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
454#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
455#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
456#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
457#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
458#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
459
460/*
461 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
462 * these are bits so they can be combined, e.g.
463 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
464 */
465#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
466#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
467#define HFI1_RCVCTRL_CTXT_ENB 0x04
468#define HFI1_RCVCTRL_CTXT_DIS 0x08
469#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
470#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
471#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
472#define HFI1_RCVCTRL_PKEY_DIS 0x80
473#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
474#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
475#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
476#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
477#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
478#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
479#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
480#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
481
482/* partition enforcement flags */
483#define HFI1_PART_ENFORCE_IN 0x1
484#define HFI1_PART_ENFORCE_OUT 0x2
485
486/* how often we check for synthetic counter wrap around */
487#define SYNTH_CNT_TIME 2
488
489/* Counter flags */
490#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
491#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
492#define CNTR_DISABLED 0x2 /* Disable this counter */
493#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
494#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500495#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400496#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
497#define CNTR_MODE_W 0x0
498#define CNTR_MODE_R 0x1
499
500/* VLs Supported/Operational */
501#define HFI1_MIN_VLS_SUPPORTED 1
502#define HFI1_MAX_VLS_SUPPORTED 8
503
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700504#define HFI1_GUIDS_PER_PORT 5
505#define HFI1_PORT_GUID_INDEX 0
506
Mike Marciniszyn77241052015-07-30 15:17:43 -0400507static inline void incr_cntr64(u64 *cntr)
508{
509 if (*cntr < (u64)-1LL)
510 (*cntr)++;
511}
512
513static inline void incr_cntr32(u32 *cntr)
514{
515 if (*cntr < (u32)-1LL)
516 (*cntr)++;
517}
518
519#define MAX_NAME_SIZE 64
520struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800521 enum irq_type type;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400522 struct msix_entry msix;
523 void *arg;
524 char name[MAX_NAME_SIZE];
Mitko Haralanov957558c2016-02-03 14:33:40 -0800525 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700526 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400527};
528
529/* per-SL CCA information */
530struct cca_timer {
531 struct hrtimer hrtimer;
532 struct hfi1_pportdata *ppd; /* read-only */
533 int sl; /* read-only */
534 u16 ccti; /* read/write - current value of CCTI */
535};
536
537struct link_down_reason {
538 /*
539 * SMA-facing value. Should be set from .latest when
540 * HLS_UP_* -> HLS_DN_* transition actually occurs.
541 */
542 u8 sma;
543 u8 latest;
544};
545
546enum {
547 LO_PRIO_TABLE,
548 HI_PRIO_TABLE,
549 MAX_PRIO_TABLE
550};
551
552struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800553 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400554 spinlock_t lock;
555 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
556};
557
558/*
559 * The structure below encapsulates data relevant to a physical IB Port.
560 * Current chips support only one such port, but the separation
561 * clarifies things a bit. Note that to conform to IB conventions,
562 * port-numbers are one-based. The first or only port is port1.
563 */
564struct hfi1_pportdata {
565 struct hfi1_ibport ibport_data;
566
567 struct hfi1_devdata *dd;
568 struct kobject pport_cc_kobj;
569 struct kobject sc2vl_kobj;
570 struct kobject sl2sc_kobj;
571 struct kobject vl2mtu_kobj;
572
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800573 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400574 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700575 /* Values for SI tuning of SerDes */
576 u32 port_type;
577 u32 tx_preset_eq;
578 u32 tx_preset_noeq;
579 u32 rx_preset;
580 u8 local_atten;
581 u8 remote_atten;
582 u8 default_atten;
583 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400584
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700585 /* GUIDs for this interface, in host order, guids[0] is a port guid */
586 u64 guids[HFI1_GUIDS_PER_PORT];
587
Mike Marciniszyn77241052015-07-30 15:17:43 -0400588 /* GUID for peer interface, in host order */
589 u64 neighbor_guid;
590
591 /* up or down physical link state */
592 u32 linkup;
593
594 /*
595 * this address is mapped read-only into user processes so they can
596 * get status cheaply, whenever they want. One qword of status per port
597 */
598 u64 *statusp;
599
600 /* SendDMA related entries */
601
602 struct workqueue_struct *hfi1_wq;
603
604 /* move out of interrupt context */
605 struct work_struct link_vc_work;
606 struct work_struct link_up_work;
607 struct work_struct link_down_work;
608 struct work_struct sma_message_work;
609 struct work_struct freeze_work;
610 struct work_struct link_downgrade_work;
611 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700612 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400613 /* host link state variables */
614 struct mutex hls_lock;
615 u32 host_link_state;
616
Mike Marciniszyn77241052015-07-30 15:17:43 -0400617 u32 lstate; /* logical link state */
618
619 /* these are the "32 bit" regs */
620
621 u32 ibmtu; /* The MTU programmed for this unit */
622 /*
623 * Current max size IB packet (in bytes) including IB headers, that
624 * we can send. Changes when ibmtu changes.
625 */
626 u32 ibmaxlen;
627 u32 current_egress_rate; /* units [10^6 bits/sec] */
628 /* LID programmed for this instance */
629 u16 lid;
630 /* list of pkeys programmed; 0 if not set */
631 u16 pkeys[MAX_PKEY_VALUES];
632 u16 link_width_supported;
633 u16 link_width_downgrade_supported;
634 u16 link_speed_supported;
635 u16 link_width_enabled;
636 u16 link_width_downgrade_enabled;
637 u16 link_speed_enabled;
638 u16 link_width_active;
639 u16 link_width_downgrade_tx_active;
640 u16 link_width_downgrade_rx_active;
641 u16 link_speed_active;
642 u8 vls_supported;
643 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800644 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400645 /* LID mask control */
646 u8 lmc;
647 /* Rx Polarity inversion (compensate for ~tx on partner) */
648 u8 rx_pol_inv;
649
650 u8 hw_pidx; /* physical port index */
651 u8 port; /* IB port number and index into dd->pports - 1 */
652 /* type of neighbor node */
653 u8 neighbor_type;
654 u8 neighbor_normal;
655 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
656 u8 neighbor_port_number;
657 u8 is_sm_config_started;
658 u8 offline_disabled_reason;
659 u8 is_active_optimize_enabled;
660 u8 driver_link_ready; /* driver ready for active link */
661 u8 link_enabled; /* link enabled? */
662 u8 linkinit_reason;
663 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luickf45c8dc2016-02-03 14:35:31 -0800664 u8 last_pstate; /* info only */
Dean Luick673b9752016-08-31 07:24:33 -0700665 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400666
667 /* placeholders for IB MAD packet settings */
668 u8 overrun_threshold;
669 u8 phy_error_threshold;
670
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800671 /* Used to override LED behavior for things like maintenance beaconing*/
672 /*
673 * Alternates per phase of blink
674 * [0] holds LED off duration, [1] holds LED on duration
675 */
676 unsigned long led_override_vals[2];
677 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400678 atomic_t led_override_timer_active;
679 /* Used to flash LEDs in override mode */
680 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800681
Mike Marciniszyn77241052015-07-30 15:17:43 -0400682 u32 sm_trap_qp;
683 u32 sa_qp;
684
685 /*
686 * cca_timer_lock protects access to the per-SL cca_timer
687 * structures (specifically the ccti member).
688 */
689 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
690 struct cca_timer cca_timer[OPA_MAX_SLS];
691
692 /* List of congestion control table entries */
693 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
694
695 /* congestion entries, each entry corresponding to a SL */
696 struct opa_congestion_setting_entry_shadow
697 congestion_entries[OPA_MAX_SLS];
698
699 /*
700 * cc_state_lock protects (write) access to the per-port
701 * struct cc_state.
702 */
703 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
704
705 struct cc_state __rcu *cc_state;
706
707 /* Total number of congestion control table entries */
708 u16 total_cct_entry;
709
710 /* Bit map identifying service level */
711 u32 cc_sl_control_map;
712
713 /* CA's max number of 64 entry units in the congestion control table */
714 u8 cc_max_table_entries;
715
Jubin John4d114fd2016-02-14 20:21:43 -0800716 /*
717 * begin congestion log related entries
718 * cc_log_lock protects all congestion log related data
719 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400720 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800721 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400722 u16 threshold_event_counter;
723 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
724 int cc_log_idx; /* index for logging events */
725 int cc_mad_idx; /* index for reporting events */
726 /* end congestion log related entries */
727
728 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
729
730 /* port relative counter buffer */
731 u64 *cntrs;
732 /* port relative synthetic counter buffer */
733 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800734 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400735 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800736 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400737 u64 port_xmit_constraint_errors;
738 u64 port_rcv_constraint_errors;
739 /* count of 'link_err' interrupts from DC */
740 u64 link_downed;
741 /* number of times link retrained successfully */
742 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500743 /* number of times a link unknown frame was reported */
744 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400745 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
746 u16 port_ltp_crc_mode;
747 /* port_crc_mode_enabled is the crc we support */
748 u8 port_crc_mode_enabled;
749 /* mgmt_allowed is also returned in 'portinfo' MADs */
750 u8 mgmt_allowed;
751 u8 part_enforce; /* partition enforcement flags */
752 struct link_down_reason local_link_down_reason;
753 struct link_down_reason neigh_link_down_reason;
754 /* Value to be sent to link peer on LinkDown .*/
755 u8 remote_link_down_reason;
756 /* Error events that will cause a port bounce. */
757 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500758 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800759 /* Does this port need to prescan for FECNs */
760 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400761};
762
763typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
764
765typedef void (*opcode_handler)(struct hfi1_packet *packet);
766
767/* return values for the RHF receive functions */
768#define RHF_RCV_CONTINUE 0 /* keep going */
769#define RHF_RCV_DONE 1 /* stop, this packet processed */
770#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
771
772struct rcv_array_data {
773 u8 group_size;
774 u16 ngroups;
775 u16 nctxt_extra;
776};
777
778struct per_vl_data {
779 u16 mtu;
780 struct send_context *sc;
781};
782
783/* 16 to directly index */
784#define PER_VL_SEND_CONTEXTS 16
785
786struct err_info_rcvport {
787 u8 status_and_code;
788 u64 packet_flit1;
789 u64 packet_flit2;
790};
791
792struct err_info_constraint {
793 u8 status;
794 u16 pkey;
795 u32 slid;
796};
797
798struct hfi1_temp {
799 unsigned int curr; /* current temperature */
800 unsigned int lo_lim; /* low temperature limit */
801 unsigned int hi_lim; /* high temperature limit */
802 unsigned int crit_lim; /* critical temperature limit */
803 u8 triggers; /* temperature triggers */
804};
805
Dean Luickdba715f2016-07-06 17:28:52 -0400806struct hfi1_i2c_bus {
807 struct hfi1_devdata *controlling_dd; /* current controlling device */
808 struct i2c_adapter adapter; /* bus details */
809 struct i2c_algo_bit_data algo; /* bus algorithm details */
810 int num; /* bus number, 0 or 1 */
811};
812
Dean Luick78eb1292016-03-05 08:49:45 -0800813/* common data between shared ASIC HFIs */
814struct hfi1_asic_data {
815 struct hfi1_devdata *dds[2]; /* back pointers */
816 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400817 struct hfi1_i2c_bus *i2c_bus0;
818 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800819};
820
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700821/* sizes for both the QP and RSM map tables */
822#define NUM_MAP_ENTRIES 256
823#define NUM_MAP_REGS 32
824
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700825/*
826 * Number of VNIC contexts used. Ensure it is less than or equal to
827 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
828 */
829#define HFI1_NUM_VNIC_CTXT 8
830
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700831/* Number of VNIC RSM entries */
832#define NUM_VNIC_MAP_ENTRIES 8
833
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700834/* Virtual NIC information */
835struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700836 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
837 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700838 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700839 u8 rmt_start;
840 u8 num_ctxt;
841 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700842};
843
844struct hfi1_vnic_vport_info;
845
Mike Marciniszyn77241052015-07-30 15:17:43 -0400846/* device data struct now contains only "general per-device" info.
847 * fields related to a physical IB port are in a hfi1_pportdata struct.
848 */
849struct sdma_engine;
850struct sdma_vl_map;
851
852#define BOARD_VERS_MAX 96 /* how long the version string can be */
853#define SERIAL_MAX 16 /* length of the serial number */
854
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800855typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400856struct hfi1_devdata {
857 struct hfi1_ibdev verbs_dev; /* must be first */
858 struct list_head list;
859 /* pointers to related structs for this device */
860 /* pci access data structure */
861 struct pci_dev *pcidev;
862 struct cdev user_cdev;
863 struct cdev diag_cdev;
864 struct cdev ui_cdev;
865 struct device *user_device;
866 struct device *diag_device;
867 struct device *ui_device;
868
869 /* mem-mapped pointer to base of chip regs */
870 u8 __iomem *kregbase;
871 /* end of mem-mapped chip space excluding sendbuf and user regs */
872 u8 __iomem *kregend;
873 /* physical address of chip for io_remap, etc. */
874 resource_size_t physaddr;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700875 /* Per VL data. Enough for all VLs but not all elements are set/used. */
876 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400877 /* send context data */
878 struct send_context_info *send_contexts;
879 /* map hardware send contexts to software index */
880 u8 *hw_to_sw;
881 /* spinlock for allocating and releasing send context resources */
882 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800883 /* lock for pio_map */
884 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700885 /* Send Context initialization lock. */
886 spinlock_t sc_init_lock;
887 /* lock for sdma_map */
888 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -0800889 /* array of kernel send contexts */
890 struct send_context **kernel_send_context;
891 /* array of vl maps */
892 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700893 /* default flags to last descriptor */
894 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400895
896 /* fields common to all SDMA engines */
897
Mike Marciniszyn77241052015-07-30 15:17:43 -0400898 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
899 dma_addr_t sdma_heads_phys;
900 void *sdma_pad_dma; /* DMA'ed by chip */
901 dma_addr_t sdma_pad_phys;
902 /* for deallocation */
903 size_t sdma_heads_size;
904 /* number from the chip */
905 u32 chip_sdma_engines;
906 /* num used */
907 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400908 /* array of engines sized by num_sdma */
909 struct sdma_engine *per_sdma;
910 /* array of vl maps */
911 struct sdma_vl_map __rcu *sdma_map;
912 /* SPC freeze waitqueue and variable */
913 wait_queue_head_t sdma_unfreeze_wq;
914 atomic_t sdma_unfreeze_count;
915
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700916 u32 lcb_access_count; /* count of LCB users */
917
Dean Luick78eb1292016-03-05 08:49:45 -0800918 /* common data between shared ASIC HFIs in this OS */
919 struct hfi1_asic_data *asic_data;
920
Mike Marciniszyn77241052015-07-30 15:17:43 -0400921 /* mem-mapped pointer to base of PIO buffers */
922 void __iomem *piobase;
923 /*
924 * write-combining mem-mapped pointer to base of RcvArray
925 * memory.
926 */
927 void __iomem *rcvarray_wc;
928 /*
929 * credit return base - a per-NUMA range of DMA address that
930 * the chip will use to update the per-context free counter
931 */
932 struct credit_return_base *cr_base;
933
934 /* send context numbers and sizes for each type */
935 struct sc_config_sizes sc_sizes[SC_MAX];
936
Mike Marciniszyn77241052015-07-30 15:17:43 -0400937 char *boardname; /* human readable board info */
938
Mike Marciniszyn77241052015-07-30 15:17:43 -0400939 /* reset value */
940 u64 z_int_counter;
941 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -0800942 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700943
Vennila Megavannan89abfc82016-02-03 14:34:07 -0800944 u64 __percpu *send_schedule;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400945 /* number of receive contexts in use by the driver */
946 u32 num_rcv_contexts;
947 /* number of pio send contexts in use by the driver */
948 u32 num_send_contexts;
949 /*
950 * number of ctxts available for PSM open
951 */
952 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800953 /* total number of available user/PSM contexts */
954 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400955 /* base receive interrupt timeout, in CSR units */
956 u32 rcv_intr_timeout_csr;
957
Sebastian Sanchez6e768f02016-10-17 04:19:35 -0700958 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400959 u64 __iomem *egrtidbase;
960 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
961 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
962 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
963 spinlock_t uctxt_lock; /* rcd and user context changes */
964 /* exclusive access to 8051 */
965 spinlock_t dc8051_lock;
966 /* exclusive access to 8051 memory */
967 spinlock_t dc8051_memlock;
968 int dc8051_timed_out; /* remember if the 8051 timed out */
969 /*
970 * A page that will hold event notification bitmaps for all
971 * contexts. This page will be mapped into all processes.
972 */
973 unsigned long *events;
974 /*
975 * per unit status, see also portdata statusp
976 * mapped read-only into user processes so they can get unit and
977 * IB link status cheaply
978 */
979 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400980
981 /* revision register shadow */
982 u64 revision;
983 /* Base GUID for device (network order) */
984 u64 base_guid;
985
986 /* these are the "32 bit" regs */
987
988 /* value we put in kr_rcvhdrsize */
989 u32 rcvhdrsize;
990 /* number of receive contexts the chip supports */
991 u32 chip_rcv_contexts;
992 /* number of receive array entries */
993 u32 chip_rcv_array_count;
994 /* number of PIO send contexts the chip supports */
995 u32 chip_send_contexts;
996 /* number of bytes in the PIO memory buffer */
997 u32 chip_pio_mem_size;
998 /* number of bytes in the SDMA memory buffer */
999 u32 chip_sdma_mem_size;
1000
1001 /* size of each rcvegrbuffer */
1002 u32 rcvegrbufsize;
1003 /* log2 of above */
1004 u16 rcvegrbufsize_shift;
1005 /* both sides of the PCIe link are gen3 capable */
1006 u8 link_gen3_capable;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001007 /* default link down value (poll/sleep) */
1008 u8 link_default;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001009 /* localbus width (1, 2,4,8,16,32) from config space */
1010 u32 lbus_width;
1011 /* localbus speed in MHz */
1012 u32 lbus_speed;
1013 int unit; /* unit # of this chip */
1014 int node; /* home node of this chip */
1015
1016 /* save these PCI fields to restore after a reset */
1017 u32 pcibar0;
1018 u32 pcibar1;
1019 u32 pci_rom;
1020 u16 pci_command;
1021 u16 pcie_devctl;
1022 u16 pcie_lnkctl;
1023 u16 pcie_devctl2;
1024 u32 pci_msix0;
1025 u32 pci_lnkctl3;
1026 u32 pci_tph2;
1027
1028 /*
1029 * ASCII serial number, from flash, large enough for original
1030 * all digit strings, and longer serial number format
1031 */
1032 u8 serial[SERIAL_MAX];
1033 /* human readable board version */
1034 u8 boardversion[BOARD_VERS_MAX];
1035 u8 lbus_info[32]; /* human readable localbus info */
1036 /* chip major rev, from CceRevision */
1037 u8 majrev;
1038 /* chip minor rev, from CceRevision */
1039 u8 minrev;
1040 /* hardware ID */
1041 u8 hfi1_id;
1042 /* implementation code */
1043 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001044 /* vAU of this device */
1045 u8 vau;
1046 /* vCU of this device */
1047 u8 vcu;
1048 /* link credits of this device */
1049 u16 link_credits;
1050 /* initial vl15 credits to use */
1051 u16 vl15_init;
1052
1053 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001054 u8 n_krcv_queues;
1055 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001056
Mike Marciniszyn77241052015-07-30 15:17:43 -04001057 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001058 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001059
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001060 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001061 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001062 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001063
1064 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001065
1066 /* MSI-X information */
1067 struct hfi1_msix_entry *msix_entries;
1068 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001069 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001070
1071 /* INTx information */
1072 u32 requested_intx_irq; /* did we request one? */
1073 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1074
1075 /* general interrupt: mask of handled interrupts */
1076 u64 gi_mask[CCE_NUM_INT_CSRS];
1077
1078 struct rcv_array_data rcv_entries;
1079
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001080 /* cycle length of PS* counters in HW (in picoseconds) */
1081 u16 psxmitwait_check_rate;
1082
Mike Marciniszyn77241052015-07-30 15:17:43 -04001083 /*
1084 * 64 bit synthetic counters
1085 */
1086 struct timer_list synth_stats_timer;
1087
1088 /*
1089 * device counters
1090 */
1091 char *cntrnames;
1092 size_t cntrnameslen;
1093 size_t ndevcntrs;
1094 u64 *cntrs;
1095 u64 *scntrs;
1096
1097 /*
1098 * remembered values for synthetic counters
1099 */
1100 u64 last_tx;
1101 u64 last_rx;
1102
1103 /*
1104 * per-port counters
1105 */
1106 size_t nportcntrs;
1107 char *portcntrnames;
1108 size_t portcntrnameslen;
1109
Mike Marciniszyn77241052015-07-30 15:17:43 -04001110 struct err_info_rcvport err_info_rcvport;
1111 struct err_info_constraint err_info_rcv_constraint;
1112 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001113
1114 atomic_t drop_packet;
1115 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001116 u8 err_info_uncorrectable;
1117 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001118
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001119 /*
1120 * Software counters for the status bits defined by the
1121 * associated error status registers
1122 */
1123 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1124 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1125 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1126 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1127 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1128 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1129 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1130
1131 /* Software counter that spans all contexts */
1132 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1133 /* Software counter that spans all DMA engines */
1134 u64 sw_send_dma_eng_err_status_cnt[
1135 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1136 /* Software counter that aggregates all cce_err_status errors */
1137 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001138 /* Software counter that aggregates all bypass packet rcv errors */
1139 u64 sw_rcv_bypass_packet_errors;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001140 /* receive interrupt function */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001141 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1142
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001143 /* Save the enabled LCB error bits */
1144 u64 lcb_err_en;
1145
Mike Marciniszyn77241052015-07-30 15:17:43 -04001146 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001147 * Capability to have different send engines simply by changing a
1148 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001149 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001150 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001151 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001152 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1153 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001154 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1155 struct hfi1_vnic_vport_info *vinfo,
1156 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001157 /* hfi1_pportdata, points to array of (physical) port-specific
1158 * data structs, indexed by pidx (0..n-1)
1159 */
1160 struct hfi1_pportdata *pport;
1161 /* receive context data */
1162 struct hfi1_ctxtdata **rcd;
1163 u64 __percpu *int_counter;
1164 /* device (not port) flags, basically device capabilities */
1165 u16 flags;
1166 /* Number of physical ports available */
1167 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001168 /* Lowest context number which can be used by user processes or VNIC */
1169 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001170 /* adding a new field here would make it part of this cacheline */
1171
1172 /* seqlock for sc2vl */
1173 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1174 u64 sc2vl[4];
1175 /* receive interrupt functions */
1176 rhf_rcv_function_ptr *rhf_rcv_function_map;
1177 u64 __percpu *rcv_limit;
1178 u16 rhf_offset; /* offset of RHF within receive header entry */
1179 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001180
1181 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1182 u8 oui1;
1183 u8 oui2;
1184 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001185 u8 dc_shutdown;
1186
Mike Marciniszyn77241052015-07-30 15:17:43 -04001187 /* Timer and counter used to detect RcvBufOvflCnt changes */
1188 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001189
Mike Marciniszyn77241052015-07-30 15:17:43 -04001190 wait_queue_head_t event_queue;
1191
Mark F. Brown46b010d2015-11-09 19:18:20 -05001192 /* receive context tail dummy address */
1193 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001194 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001195
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001196 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001197 /* Serialize ASPM enable/disable between multiple verbs contexts */
1198 spinlock_t aspm_lock;
1199 /* Number of verbs contexts which have disabled ASPM */
1200 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001201 /* Keeps track of user space clients */
1202 atomic_t user_refcount;
1203 /* Used to wait for outstanding user space clients before dev removal */
1204 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001205
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001206 bool eprom_available; /* true if EPROM is available for this device */
1207 bool aspm_supported; /* Does HW support ASPM */
1208 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001209 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001210
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001211 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001212
1213 /* vnic data */
1214 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001215};
1216
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001217static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1218{
1219 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1220}
1221
Mike Marciniszyn77241052015-07-30 15:17:43 -04001222/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001223#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1224#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1225#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1226#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001227
1228/* f_put_tid types */
1229#define PT_EXPECTED 0
1230#define PT_EAGER 1
1231#define PT_INVALID 2
1232
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001233struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001234struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001235struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001236
Mike Marciniszyn77241052015-07-30 15:17:43 -04001237/* Private data for file operations */
1238struct hfi1_filedata {
1239 struct hfi1_ctxtdata *uctxt;
1240 unsigned subctxt;
1241 struct hfi1_user_sdma_comp_q *cq;
1242 struct hfi1_user_sdma_pkt_q *pq;
1243 /* for cpu affinity; -1 if none */
1244 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001245 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001246 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001247 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001248 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1249 u32 tid_limit;
1250 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001251 u32 *invalid_tids;
1252 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001253 /* protect invalid_tids array and invalid_tid_idx */
1254 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001255 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001256};
1257
1258extern struct list_head hfi1_dev_list;
1259extern spinlock_t hfi1_devs_lock;
1260struct hfi1_devdata *hfi1_lookup(int unit);
1261extern u32 hfi1_cpulist_count;
1262extern unsigned long *hfi1_cpulist;
1263
Mike Marciniszyn77241052015-07-30 15:17:43 -04001264int hfi1_init(struct hfi1_devdata *, int);
1265int hfi1_count_units(int *npresentp, int *nupp);
1266int hfi1_count_active_units(void);
1267
1268int hfi1_diag_add(struct hfi1_devdata *);
1269void hfi1_diag_remove(struct hfi1_devdata *);
1270void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1271
1272void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1273
1274int hfi1_create_rcvhdrq(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1275int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *);
1276int hfi1_create_ctxts(struct hfi1_devdata *dd);
Mitko Haralanov957558c2016-02-03 14:33:40 -08001277struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *, u32, int);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001278void hfi1_init_pportdata(struct pci_dev *, struct hfi1_pportdata *,
1279 struct hfi1_devdata *, u8, u8);
1280void hfi1_free_ctxtdata(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1281
Dean Luickf4f30031c2015-10-26 10:28:44 -04001282int handle_receive_interrupt(struct hfi1_ctxtdata *, int);
1283int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *, int);
1284int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *, int);
Jim Snowfb9036d2016-01-11 18:32:21 -05001285void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001286void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1287void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1288void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001289
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001290extern const struct pci_device_id hfi1_pci_tbl[];
1291
Dean Luickf4f30031c2015-10-26 10:28:44 -04001292/* receive packet handler dispositions */
1293#define RCV_PKT_OK 0x0 /* keep going */
1294#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1295#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1296
1297/* calculate the current RHF address */
1298static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1299{
1300 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1301}
1302
Mike Marciniszyn77241052015-07-30 15:17:43 -04001303int hfi1_reset_device(int);
1304
1305/* return the driver's idea of the logical OPA port state */
1306static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1307{
1308 return ppd->lstate; /* use the cached value */
1309}
1310
Jim Snowfb9036d2016-01-11 18:32:21 -05001311void receive_interrupt_work(struct work_struct *work);
1312
1313/* extract service channel from header and rhf */
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001314static inline int hdr2sc(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001315{
1316 return ((be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf) |
Dasaratharaman Chandramoulib736a462016-07-25 13:40:34 -07001317 ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001318}
1319
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001320#define HFI1_JKEY_WIDTH 16
1321#define HFI1_JKEY_MASK (BIT(16) - 1)
1322#define HFI1_ADMIN_JKEY_RANGE 32
1323
1324/*
1325 * J_KEYs are split and allocated in the following groups:
1326 * 0 - 31 - users with administrator privileges
1327 * 32 - 63 - kernel protocols using KDETH packets
1328 * 64 - 65535 - all other users using KDETH packets
1329 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001330static inline u16 generate_jkey(kuid_t uid)
1331{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001332 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1333
1334 if (capable(CAP_SYS_ADMIN))
1335 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1336 else if (jkey < 64)
1337 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1338
1339 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001340}
1341
1342/*
1343 * active_egress_rate
1344 *
1345 * returns the active egress rate in units of [10^6 bits/sec]
1346 */
1347static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1348{
1349 u16 link_speed = ppd->link_speed_active;
1350 u16 link_width = ppd->link_width_active;
1351 u32 egress_rate;
1352
1353 if (link_speed == OPA_LINK_SPEED_25G)
1354 egress_rate = 25000;
1355 else /* assume OPA_LINK_SPEED_12_5G */
1356 egress_rate = 12500;
1357
1358 switch (link_width) {
1359 case OPA_LINK_WIDTH_4X:
1360 egress_rate *= 4;
1361 break;
1362 case OPA_LINK_WIDTH_3X:
1363 egress_rate *= 3;
1364 break;
1365 case OPA_LINK_WIDTH_2X:
1366 egress_rate *= 2;
1367 break;
1368 default:
1369 /* assume IB_WIDTH_1X */
1370 break;
1371 }
1372
1373 return egress_rate;
1374}
1375
1376/*
1377 * egress_cycles
1378 *
1379 * Returns the number of 'fabric clock cycles' to egress a packet
1380 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1381 * rate is (approximately) 805 MHz, the units of the returned value
1382 * are (1/805 MHz).
1383 */
1384static inline u32 egress_cycles(u32 len, u32 rate)
1385{
1386 u32 cycles;
1387
1388 /*
1389 * cycles is:
1390 *
1391 * (length) [bits] / (rate) [bits/sec]
1392 * ---------------------------------------------------
1393 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1394 */
1395
1396 cycles = len * 8; /* bits */
1397 cycles *= 805;
1398 cycles /= rate;
1399
1400 return cycles;
1401}
1402
1403void set_link_ipg(struct hfi1_pportdata *ppd);
1404void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1405 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001406void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001407 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1408 const struct ib_grh *old_grh);
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001409#define PKEY_CHECK_INVALID -1
1410int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1411 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001412
1413#define PACKET_EGRESS_TIMEOUT 350
1414static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1415{
1416 /* Pause at least 1us, to ensure chip returns all credits */
1417 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1418
1419 udelay(usec ? usec : 1);
1420}
1421
1422/**
1423 * sc_to_vlt() reverse lookup sc to vl
1424 * @dd - devdata
1425 * @sc5 - 5 bit sc
1426 */
1427static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1428{
1429 unsigned seq;
1430 u8 rval;
1431
1432 if (sc5 >= OPA_MAX_SCS)
1433 return (u8)(0xff);
1434
1435 do {
1436 seq = read_seqbegin(&dd->sc2vl_lock);
1437 rval = *(((u8 *)dd->sc2vl) + sc5);
1438 } while (read_seqretry(&dd->sc2vl_lock, seq));
1439
1440 return rval;
1441}
1442
1443#define PKEY_MEMBER_MASK 0x8000
1444#define PKEY_LOW_15_MASK 0x7fff
1445
1446/*
1447 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1448 * being an entry from the ingress partition key table), return 0
1449 * otherwise. Use the matching criteria for ingress partition keys
1450 * specified in the OPAv1 spec., section 9.10.14.
1451 */
1452static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1453{
1454 u16 mkey = pkey & PKEY_LOW_15_MASK;
1455 u16 ment = ent & PKEY_LOW_15_MASK;
1456
1457 if (mkey == ment) {
1458 /*
1459 * If pkey[15] is clear (limited partition member),
1460 * is bit 15 in the corresponding table element
1461 * clear (limited member)?
1462 */
1463 if (!(pkey & PKEY_MEMBER_MASK))
1464 return !!(ent & PKEY_MEMBER_MASK);
1465 return 1;
1466 }
1467 return 0;
1468}
1469
1470/*
1471 * ingress_pkey_table_search - search the entire pkey table for
1472 * an entry which matches 'pkey'. return 0 if a match is found,
1473 * and 1 otherwise.
1474 */
1475static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1476{
1477 int i;
1478
1479 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1480 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1481 return 0;
1482 }
1483 return 1;
1484}
1485
1486/*
1487 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1488 * i.e., increment port_rcv_constraint_errors for the port, and record
1489 * the 'error info' for this failure.
1490 */
1491static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1492 u16 slid)
1493{
1494 struct hfi1_devdata *dd = ppd->dd;
1495
1496 incr_cntr64(&ppd->port_rcv_constraint_errors);
1497 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1498 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1499 dd->err_info_rcv_constraint.slid = slid;
1500 dd->err_info_rcv_constraint.pkey = pkey;
1501 }
1502}
1503
1504/*
1505 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1506 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1507 * is a hint as to the best place in the partition key table to begin
1508 * searching. This function should not be called on the data path because
1509 * of performance reasons. On datapath pkey check is expected to be done
1510 * by HW and rcv_pkey_check function should be called instead.
1511 */
1512static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1513 u8 sc5, u8 idx, u16 slid)
1514{
1515 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1516 return 0;
1517
1518 /* If SC15, pkey[0:14] must be 0x7fff */
1519 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1520 goto bad;
1521
1522 /* Is the pkey = 0x0, or 0x8000? */
1523 if ((pkey & PKEY_LOW_15_MASK) == 0)
1524 goto bad;
1525
1526 /* The most likely matching pkey has index 'idx' */
1527 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1528 return 0;
1529
1530 /* no match - try the whole table */
1531 if (!ingress_pkey_table_search(ppd, pkey))
1532 return 0;
1533
1534bad:
1535 ingress_pkey_table_fail(ppd, pkey, slid);
1536 return 1;
1537}
1538
1539/*
1540 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1541 * otherwise. It only ensures pkey is vlid for QP0. This function
1542 * should be called on the data path instead of ingress_pkey_check
1543 * as on data path, pkey check is done by HW (except for QP0).
1544 */
1545static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1546 u8 sc5, u16 slid)
1547{
1548 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1549 return 0;
1550
1551 /* If SC15, pkey[0:14] must be 0x7fff */
1552 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1553 goto bad;
1554
1555 return 0;
1556bad:
1557 ingress_pkey_table_fail(ppd, pkey, slid);
1558 return 1;
1559}
1560
1561/* MTU handling */
1562
1563/* MTU enumeration, 256-4k match IB */
1564#define OPA_MTU_0 0
1565#define OPA_MTU_256 1
1566#define OPA_MTU_512 2
1567#define OPA_MTU_1024 3
1568#define OPA_MTU_2048 4
1569#define OPA_MTU_4096 5
1570
1571u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1572int mtu_to_enum(u32 mtu, int default_if_bad);
1573u16 enum_to_mtu(int);
1574static inline int valid_ib_mtu(unsigned int mtu)
1575{
1576 return mtu == 256 || mtu == 512 ||
1577 mtu == 1024 || mtu == 2048 ||
1578 mtu == 4096;
1579}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001580
Mike Marciniszyn77241052015-07-30 15:17:43 -04001581static inline int valid_opa_max_mtu(unsigned int mtu)
1582{
1583 return mtu >= 2048 &&
1584 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1585}
1586
1587int set_mtu(struct hfi1_pportdata *);
1588
1589int hfi1_set_lid(struct hfi1_pportdata *, u32, u8);
1590void hfi1_disable_after_error(struct hfi1_devdata *);
1591int hfi1_set_uevent_bits(struct hfi1_pportdata *, const int);
1592int hfi1_rcvbuf_validate(u32, u8, u16 *);
1593
1594int fm_get_table(struct hfi1_pportdata *, int, void *);
1595int fm_set_table(struct hfi1_pportdata *, int, void *);
1596
1597void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1598void reset_link_credits(struct hfi1_devdata *dd);
1599void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1600
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001601int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001602
Mike Marciniszyn77241052015-07-30 15:17:43 -04001603static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1604{
1605 return ppd->dd;
1606}
1607
1608static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1609{
1610 return container_of(dev, struct hfi1_devdata, verbs_dev);
1611}
1612
1613static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1614{
1615 return dd_from_dev(to_idev(ibdev));
1616}
1617
1618static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1619{
1620 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1621}
1622
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001623static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1624{
1625 return container_of(rdi, struct hfi1_ibdev, rdi);
1626}
1627
Mike Marciniszyn77241052015-07-30 15:17:43 -04001628static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1629{
1630 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1631 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1632
1633 WARN_ON(pidx >= dd->num_pports);
1634 return &dd->pport[pidx].ibport_data;
1635}
1636
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001637static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1638{
1639 return &rcd->ppd->ibport_data;
1640}
1641
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001642void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1643 bool do_cnp);
1644static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1645 bool do_cnp)
1646{
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001647 struct ib_other_headers *ohdr = pkt->ohdr;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001648 u32 bth1;
1649
1650 bth1 = be32_to_cpu(ohdr->bth[1]);
1651 if (unlikely(bth1 & (HFI1_BECN_SMASK | HFI1_FECN_SMASK))) {
1652 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
1653 return bth1 & HFI1_FECN_SMASK;
1654 }
1655 return false;
1656}
1657
Mike Marciniszyn77241052015-07-30 15:17:43 -04001658/*
1659 * Return the indexed PKEY from the port PKEY table.
1660 */
1661static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1662{
1663 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1664 u16 ret;
1665
1666 if (index >= ARRAY_SIZE(ppd->pkeys))
1667 ret = 0;
1668 else
1669 ret = ppd->pkeys[index];
1670
1671 return ret;
1672}
1673
1674/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001675 * Return the indexed GUID from the port GUIDs table.
1676 */
1677static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1678{
1679 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1680
1681 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1682 return cpu_to_be64(ppd->guids[index]);
1683}
1684
1685/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001686 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001687 */
1688static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1689{
1690 return rcu_dereference(ppd->cc_state);
1691}
1692
1693/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001694 * Called by writers of cc_state only, must call under cc_state_lock.
1695 */
1696static inline
1697struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1698{
1699 return rcu_dereference_protected(ppd->cc_state,
1700 lockdep_is_held(&ppd->cc_state_lock));
1701}
1702
1703/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001704 * values for dd->flags (_device_ related flags)
1705 */
1706#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1707#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1708#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1709#define HFI1_HAS_SDMA_TIMEOUT 0x8
1710#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1711#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001712
1713/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1714#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1715
Mike Marciniszyn77241052015-07-30 15:17:43 -04001716/* ctxt_flag bit offsets */
1717 /* context has been setup */
1718#define HFI1_CTXT_SETUP_DONE 1
1719 /* waiting for a packet to arrive */
1720#define HFI1_CTXT_WAITING_RCV 2
1721 /* master has not finished initializing */
1722#define HFI1_CTXT_MASTER_UNINIT 4
1723 /* waiting for an urgent packet to arrive */
1724#define HFI1_CTXT_WAITING_URG 5
1725
1726/* free up any allocated data at closes */
1727struct hfi1_devdata *hfi1_init_dd(struct pci_dev *,
1728 const struct pci_device_id *);
1729void hfi1_free_devdata(struct hfi1_devdata *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001730struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1731
Easwar Hariharan22434722016-03-07 11:35:03 -08001732/* LED beaconing functions */
1733void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1734 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001735void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001736
1737#define HFI1_CREDIT_RETURN_RATE (100)
1738
1739/*
1740 * The number of words for the KDETH protocol field. If this is
1741 * larger then the actual field used, then part of the payload
1742 * will be in the header.
1743 *
1744 * Optimally, we want this sized so that a typical case will
1745 * use full cache lines. The typical local KDETH header would
1746 * be:
1747 *
1748 * Bytes Field
1749 * 8 LRH
1750 * 12 BHT
1751 * ?? KDETH
1752 * 8 RHF
1753 * ---
1754 * 28 + KDETH
1755 *
1756 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1757 */
1758#define DEFAULT_RCVHDRSIZE 9
1759
1760/*
1761 * Maximal header byte count:
1762 *
1763 * Bytes Field
1764 * 8 LRH
1765 * 40 GRH (optional)
1766 * 12 BTH
1767 * ?? KDETH
1768 * 8 RHF
1769 * ---
1770 * 68 + KDETH
1771 *
1772 * We also want to maintain a cache line alignment to assist DMA'ing
1773 * of the header bytes. Round up to a good size.
1774 */
1775#define DEFAULT_RCVHDR_ENTSIZE 32
1776
Ira Weiny3faa3d92016-07-28 15:21:19 -04001777bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1778 u32 nlocked, u32 npages);
1779int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1780 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001781void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1782 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001783
1784static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1785{
Jubin John50e5dcb2016-02-14 20:19:41 -08001786 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001787}
1788
1789static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1790{
1791 /*
1792 * volatile because it's a DMA target from the chip, routine is
1793 * inlined, and don't want register caching or reordering.
1794 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001795 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001796}
1797
1798/*
1799 * sysfs interface.
1800 */
1801
1802extern const char ib_hfi1_version[];
1803
1804int hfi1_device_create(struct hfi1_devdata *);
1805void hfi1_device_remove(struct hfi1_devdata *);
1806
1807int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1808 struct kobject *kobj);
1809int hfi1_verbs_register_sysfs(struct hfi1_devdata *);
1810void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *);
1811/* Hook for sysfs read of QSFP */
1812int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1813
1814int hfi1_pcie_init(struct pci_dev *, const struct pci_device_id *);
1815void hfi1_pcie_cleanup(struct pci_dev *);
Easwar Hariharan26ea2542016-10-17 04:19:58 -07001816int hfi1_pcie_ddinit(struct hfi1_devdata *, struct pci_dev *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001817void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
1818void hfi1_pcie_flr(struct hfi1_devdata *);
1819int pcie_speeds(struct hfi1_devdata *);
1820void request_msix(struct hfi1_devdata *, u32 *, struct hfi1_msix_entry *);
1821void hfi1_enable_intx(struct pci_dev *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001822void restore_pci_variables(struct hfi1_devdata *dd);
1823int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1824int parse_platform_config(struct hfi1_devdata *dd);
1825int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001826 enum platform_config_table_type_encoding
1827 table_type, int table_index, int field_index,
1828 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001829
Mike Marciniszyn77241052015-07-30 15:17:43 -04001830const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001831const char *get_card_name(struct rvt_dev_info *rdi);
1832struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001833
1834/*
1835 * Flush write combining store buffers (if present) and perform a write
1836 * barrier.
1837 */
1838static inline void flush_wc(void)
1839{
1840 asm volatile("sfence" : : : "memory");
1841}
1842
1843void handle_eflags(struct hfi1_packet *packet);
1844int process_receive_ib(struct hfi1_packet *packet);
1845int process_receive_bypass(struct hfi1_packet *packet);
1846int process_receive_error(struct hfi1_packet *packet);
1847int kdeth_process_expected(struct hfi1_packet *packet);
1848int kdeth_process_eager(struct hfi1_packet *packet);
1849int process_receive_invalid(struct hfi1_packet *packet);
1850
Mike Marciniszyn77241052015-07-30 15:17:43 -04001851/* global module parameter variables */
1852extern unsigned int hfi1_max_mtu;
1853extern unsigned int hfi1_cu;
1854extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001855extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07001856extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05001857extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001858extern int krcvqsset;
1859extern uint kdeth_qp;
1860extern uint loopback;
1861extern uint quick_linkup;
1862extern uint rcv_intr_timeout;
1863extern uint rcv_intr_count;
1864extern uint rcv_intr_dynamic;
1865extern ushort link_crc_mask;
1866
1867extern struct mutex hfi1_mutex;
1868
1869/* Number of seconds before our card status check... */
1870#define STATUS_TIMEOUT 60
1871
1872#define DRIVER_NAME "hfi1"
1873#define HFI1_USER_MINOR_BASE 0
1874#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04001875#define HFI1_NMINORS 255
1876
1877#define PCI_VENDOR_ID_INTEL 0x8086
1878#define PCI_DEVICE_ID_INTEL0 0x24f0
1879#define PCI_DEVICE_ID_INTEL1 0x24f1
1880
1881#define HFI1_PKT_USER_SC_INTEGRITY \
1882 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001883 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04001884 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1885 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1886
1887#define HFI1_PKT_KERNEL_SC_INTEGRITY \
1888 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1889
1890static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1891 u16 ctxt_type)
1892{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001893 u64 base_sc_integrity;
1894
1895 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
1896 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
1897 return 0;
1898
1899 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04001900 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1901 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1902 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1903 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1904 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1905 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1906 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1907 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1908 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1909 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1910 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1911 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1912 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1913 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04001914 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1915 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1916
1917 if (ctxt_type == SC_USER)
1918 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1919 else
1920 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1921
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001922 /* turn on send-side job key checks if !A0 */
1923 if (!is_ax(dd))
1924 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1925
Mike Marciniszyn77241052015-07-30 15:17:43 -04001926 return base_sc_integrity;
1927}
1928
1929static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1930{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001931 u64 base_sdma_integrity;
1932
1933 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
1934 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
1935 return 0;
1936
1937 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04001938 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04001939 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1940 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1941 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1942 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1943 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1944 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1945 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1946 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1947 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1948 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1949 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04001950 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1951 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1952
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07001953 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
1954 base_sdma_integrity |=
1955 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
1956
1957 /* turn on send-side job key checks if !A0 */
1958 if (!is_ax(dd))
1959 base_sdma_integrity |=
1960 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1961
Mike Marciniszyn77241052015-07-30 15:17:43 -04001962 return base_sdma_integrity;
1963}
1964
1965/*
1966 * hfi1_early_err is used (only!) to print early errors before devdata is
1967 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1968 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1969 * the same as dd_dev_err, but is used when the message really needs
1970 * the IB port# to be definitive as to what's happening..
1971 */
1972#define hfi1_early_err(dev, fmt, ...) \
1973 dev_err(dev, fmt, ##__VA_ARGS__)
1974
1975#define hfi1_early_info(dev, fmt, ...) \
1976 dev_info(dev, fmt, ##__VA_ARGS__)
1977
1978#define dd_dev_emerg(dd, fmt, ...) \
1979 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1980 get_unit_name((dd)->unit), ##__VA_ARGS__)
1981#define dd_dev_err(dd, fmt, ...) \
1982 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1983 get_unit_name((dd)->unit), ##__VA_ARGS__)
1984#define dd_dev_warn(dd, fmt, ...) \
1985 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1986 get_unit_name((dd)->unit), ##__VA_ARGS__)
1987
1988#define dd_dev_warn_ratelimited(dd, fmt, ...) \
1989 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1990 get_unit_name((dd)->unit), ##__VA_ARGS__)
1991
1992#define dd_dev_info(dd, fmt, ...) \
1993 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
1994 get_unit_name((dd)->unit), ##__VA_ARGS__)
1995
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08001996#define dd_dev_info_ratelimited(dd, fmt, ...) \
1997 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1998 get_unit_name((dd)->unit), ##__VA_ARGS__)
1999
Ira Weinya1edc182016-01-11 13:04:32 -05002000#define dd_dev_dbg(dd, fmt, ...) \
2001 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
2002 get_unit_name((dd)->unit), ##__VA_ARGS__)
2003
Mike Marciniszyn77241052015-07-30 15:17:43 -04002004#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002005 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
2006 get_unit_name((dd)->unit), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002007
2008/*
2009 * this is used for formatting hw error messages...
2010 */
2011struct hfi1_hwerror_msgs {
2012 u64 mask;
2013 const char *msg;
2014 size_t sz;
2015};
2016
2017/* in intr.c... */
2018void hfi1_format_hwerrors(u64 hwerrs,
2019 const struct hfi1_hwerror_msgs *hwerrmsgs,
2020 size_t nhwerrmsgs, char *msg, size_t lmsg);
2021
2022#define USER_OPCODE_CHECK_VAL 0xC0
2023#define USER_OPCODE_CHECK_MASK 0xC0
2024#define OPCODE_CHECK_VAL_DISABLED 0x0
2025#define OPCODE_CHECK_MASK_DISABLED 0x0
2026
2027static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2028{
2029 struct hfi1_pportdata *ppd;
2030 int i;
2031
2032 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2033 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002034 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002035
2036 ppd = (struct hfi1_pportdata *)(dd + 1);
2037 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002038 ppd->ibport_data.rvp.z_rc_acks =
2039 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2040 ppd->ibport_data.rvp.z_rc_qacks =
2041 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002042 }
2043}
2044
2045/* Control LED state */
2046static inline void setextled(struct hfi1_devdata *dd, u32 on)
2047{
2048 if (on)
2049 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2050 else
2051 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2052}
2053
Dean Luick765a6fa2016-03-05 08:50:06 -08002054/* return the i2c resource given the target */
2055static inline u32 i2c_target(u32 target)
2056{
2057 return target ? CR_I2C2 : CR_I2C1;
2058}
2059
2060/* return the i2c chain chip resource that this HFI uses for QSFP */
2061static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2062{
2063 return i2c_target(dd->hfi1_id);
2064}
2065
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002066/* Is this device integrated or discrete? */
2067static inline bool is_integrated(struct hfi1_devdata *dd)
2068{
2069 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2070}
2071
Mike Marciniszyn77241052015-07-30 15:17:43 -04002072int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2073
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002074#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2075#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
2076
2077#define packettype_name(etype) { RHF_RCV_TYPE_##etype, #etype }
2078#define show_packettype(etype) \
2079__print_symbolic(etype, \
2080 packettype_name(EXPECTED), \
2081 packettype_name(EAGER), \
2082 packettype_name(IB), \
2083 packettype_name(ERROR), \
2084 packettype_name(BYPASS))
2085
2086#define ib_opcode_name(opcode) { IB_OPCODE_##opcode, #opcode }
2087#define show_ib_opcode(opcode) \
2088__print_symbolic(opcode, \
2089 ib_opcode_name(RC_SEND_FIRST), \
2090 ib_opcode_name(RC_SEND_MIDDLE), \
2091 ib_opcode_name(RC_SEND_LAST), \
2092 ib_opcode_name(RC_SEND_LAST_WITH_IMMEDIATE), \
2093 ib_opcode_name(RC_SEND_ONLY), \
2094 ib_opcode_name(RC_SEND_ONLY_WITH_IMMEDIATE), \
2095 ib_opcode_name(RC_RDMA_WRITE_FIRST), \
2096 ib_opcode_name(RC_RDMA_WRITE_MIDDLE), \
2097 ib_opcode_name(RC_RDMA_WRITE_LAST), \
2098 ib_opcode_name(RC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2099 ib_opcode_name(RC_RDMA_WRITE_ONLY), \
2100 ib_opcode_name(RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2101 ib_opcode_name(RC_RDMA_READ_REQUEST), \
2102 ib_opcode_name(RC_RDMA_READ_RESPONSE_FIRST), \
2103 ib_opcode_name(RC_RDMA_READ_RESPONSE_MIDDLE), \
2104 ib_opcode_name(RC_RDMA_READ_RESPONSE_LAST), \
2105 ib_opcode_name(RC_RDMA_READ_RESPONSE_ONLY), \
2106 ib_opcode_name(RC_ACKNOWLEDGE), \
2107 ib_opcode_name(RC_ATOMIC_ACKNOWLEDGE), \
2108 ib_opcode_name(RC_COMPARE_SWAP), \
2109 ib_opcode_name(RC_FETCH_ADD), \
2110 ib_opcode_name(UC_SEND_FIRST), \
2111 ib_opcode_name(UC_SEND_MIDDLE), \
2112 ib_opcode_name(UC_SEND_LAST), \
2113 ib_opcode_name(UC_SEND_LAST_WITH_IMMEDIATE), \
2114 ib_opcode_name(UC_SEND_ONLY), \
2115 ib_opcode_name(UC_SEND_ONLY_WITH_IMMEDIATE), \
2116 ib_opcode_name(UC_RDMA_WRITE_FIRST), \
2117 ib_opcode_name(UC_RDMA_WRITE_MIDDLE), \
2118 ib_opcode_name(UC_RDMA_WRITE_LAST), \
2119 ib_opcode_name(UC_RDMA_WRITE_LAST_WITH_IMMEDIATE), \
2120 ib_opcode_name(UC_RDMA_WRITE_ONLY), \
2121 ib_opcode_name(UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE), \
2122 ib_opcode_name(UD_SEND_ONLY), \
2123 ib_opcode_name(UD_SEND_ONLY_WITH_IMMEDIATE), \
2124 ib_opcode_name(CNP))
Mike Marciniszyn77241052015-07-30 15:17:43 -04002125#endif /* _HFI1_KERNEL_H */