blob: 84b26376027d4d16669e996a3e01f0a2dba36902 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Jerome Glissec010f802009-09-30 22:09:06 +020028/* RS600 / Radeon X1250/X1270 integrated GPU
29 *
30 * This file gather function specific to RS600 which is the IGP of
31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
32 * is the X1250/X1270 supporting AMD CPU). The display engine are
33 * the avivo one, bios is an atombios, 3D block are the one of the
34 * R4XX family. The GART is different from the RS400 one and is very
35 * close to the one of the R600 family (R600 likely being an evolution
36 * of the RS600 GART block).
37 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "drmP.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include "radeon.h"
Jerome Glissec010f802009-09-30 22:09:06 +020040#include "atom.h"
41#include "rs600d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042
Dave Airlie3f7dc91a2009-08-27 11:10:15 +100043#include "rs600_reg_safe.h"
44
Jerome Glisse771fe6b2009-06-05 14:42:42 +020045void rs600_gpu_init(struct radeon_device *rdev);
46int rs600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020047
Dave Airlie64bffd02009-12-07 13:29:51 +100048int rs600_mc_init(struct radeon_device *rdev)
49{
50 /* read back the MC value from the hw */
Dave Airlie64bffd02009-12-07 13:29:51 +100051 int r;
Alex Deucher22dd5012009-12-06 19:45:17 -050052 u32 tmp;
Dave Airlie64bffd02009-12-07 13:29:51 +100053
Alex Deucher22dd5012009-12-06 19:45:17 -050054 /* Setup GPU memory space */
55 tmp = RREG32_MC(R_000004_MC_FB_LOCATION);
56 rdev->mc.vram_location = G_000004_MC_FB_START(tmp) << 16;
Dave Airlie64bffd02009-12-07 13:29:51 +100057 rdev->mc.gtt_location = 0xffffffffUL;
58 r = radeon_mc_setup(rdev);
59 if (r)
60 return r;
61 return 0;
62}
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063/*
64 * GART.
65 */
66void rs600_gart_tlb_flush(struct radeon_device *rdev)
67{
68 uint32_t tmp;
69
Jerome Glissec010f802009-09-30 22:09:06 +020070 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
71 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
72 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020073
Jerome Glissec010f802009-09-30 22:09:06 +020074 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
75 tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) & S_000100_INVALIDATE_L2_CACHE(1);
76 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
Jerome Glissec010f802009-09-30 22:09:06 +020078 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
79 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
80 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
81 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082}
83
Jerome Glisse4aac0472009-09-14 18:29:49 +020084int rs600_gart_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020086 int r;
87
Jerome Glisse4aac0472009-09-14 18:29:49 +020088 if (rdev->gart.table.vram.robj) {
89 WARN(1, "RS600 GART already initialized.\n");
90 return 0;
91 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092 /* Initialize common gart structure */
93 r = radeon_gart_init(rdev);
94 if (r) {
95 return r;
96 }
97 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
Jerome Glisse4aac0472009-09-14 18:29:49 +020098 return radeon_gart_table_vram_alloc(rdev);
99}
100
101int rs600_gart_enable(struct radeon_device *rdev)
102{
Jerome Glissec010f802009-09-30 22:09:06 +0200103 u32 tmp;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200104 int r, i;
105
106 if (rdev->gart.table.vram.robj == NULL) {
107 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
108 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200110 r = radeon_gart_table_vram_pin(rdev);
111 if (r)
112 return r;
Jerome Glissec010f802009-09-30 22:09:06 +0200113 /* Enable bus master */
114 tmp = RREG32(R_00004C_BUS_CNTL) & C_00004C_BUS_MASTER_DIS;
115 WREG32(R_00004C_BUS_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200116 /* FIXME: setup default page */
Jerome Glissec010f802009-09-30 22:09:06 +0200117 WREG32_MC(R_000100_MC_PT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500118 (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
119 S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
120
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200121 for (i = 0; i < 19; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200122 WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
Alex Deucher4f15d242009-12-05 17:55:37 -0500123 S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
124 S_00016C_SYSTEM_ACCESS_MODE_MASK(
125 V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
126 S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
127 V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
128 S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
129 S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
130 S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 /* enable first context */
Jerome Glissec010f802009-09-30 22:09:06 +0200133 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500134 S_000102_ENABLE_PAGE_TABLE(1) |
135 S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
136
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200137 /* disable all other contexts */
Alex Deucher4f15d242009-12-05 17:55:37 -0500138 for (i = 1; i < 8; i++)
Jerome Glissec010f802009-09-30 22:09:06 +0200139 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140
141 /* setup the page table */
Jerome Glissec010f802009-09-30 22:09:06 +0200142 WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
Alex Deucher4f15d242009-12-05 17:55:37 -0500143 rdev->gart.table_addr);
144 WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
145 WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
Jerome Glissec010f802009-09-30 22:09:06 +0200146 WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200147
Alex Deucher4f15d242009-12-05 17:55:37 -0500148 /* System context maps to VRAM space */
149 WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
150 WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
151
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152 /* enable page tables */
Jerome Glissec010f802009-09-30 22:09:06 +0200153 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
154 WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
155 tmp = RREG32_MC(R_000009_MC_CNTL1);
156 WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157 rs600_gart_tlb_flush(rdev);
158 rdev->gart.ready = true;
159 return 0;
160}
161
162void rs600_gart_disable(struct radeon_device *rdev)
163{
Jerome Glisse4c788672009-11-20 14:29:23 +0100164 u32 tmp;
165 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166
167 /* FIXME: disable out of gart access */
Jerome Glissec010f802009-09-30 22:09:06 +0200168 WREG32_MC(R_000100_MC_PT0_CNTL, 0);
169 tmp = RREG32_MC(R_000009_MC_CNTL1);
170 WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200171 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100172 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
173 if (r == 0) {
174 radeon_bo_kunmap(rdev->gart.table.vram.robj);
175 radeon_bo_unpin(rdev->gart.table.vram.robj);
176 radeon_bo_unreserve(rdev->gart.table.vram.robj);
177 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200178 }
179}
180
181void rs600_gart_fini(struct radeon_device *rdev)
182{
183 rs600_gart_disable(rdev);
184 radeon_gart_table_vram_free(rdev);
185 radeon_gart_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186}
187
188#define R600_PTE_VALID (1 << 0)
189#define R600_PTE_SYSTEM (1 << 1)
190#define R600_PTE_SNOOPED (1 << 2)
191#define R600_PTE_READABLE (1 << 5)
192#define R600_PTE_WRITEABLE (1 << 6)
193
194int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
195{
196 void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
197
198 if (i < 0 || i > rdev->gart.num_gpu_pages) {
199 return -EINVAL;
200 }
201 addr = addr & 0xFFFFFFFFFFFFF000ULL;
202 addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
203 addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
204 writeq(addr, ((void __iomem *)ptr) + (i * 8));
205 return 0;
206}
207
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200208int rs600_irq_set(struct radeon_device *rdev)
209{
210 uint32_t tmp = 0;
211 uint32_t mode_int = 0;
212
213 if (rdev->irq.sw_int) {
Jerome Glissec010f802009-09-30 22:09:06 +0200214 tmp |= S_000040_SW_INT_EN(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200215 }
216 if (rdev->irq.crtc_vblank_int[0]) {
Jerome Glissec010f802009-09-30 22:09:06 +0200217 mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200218 }
219 if (rdev->irq.crtc_vblank_int[1]) {
Jerome Glissec010f802009-09-30 22:09:06 +0200220 mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200221 }
Jerome Glissec010f802009-09-30 22:09:06 +0200222 WREG32(R_000040_GEN_INT_CNTL, tmp);
223 WREG32(R_006540_DxMODE_INT_MASK, mode_int);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200224 return 0;
225}
226
227static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
228{
Jerome Glisse01ceae82009-10-07 11:08:22 +0200229 uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
230 uint32_t irq_mask = ~C_000044_SW_INT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200231
Jerome Glisse01ceae82009-10-07 11:08:22 +0200232 if (G_000044_DISPLAY_INT_STAT(irqs)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200233 *r500_disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
234 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(*r500_disp_int)) {
235 WREG32(R_006534_D1MODE_VBLANK_STATUS,
236 S_006534_D1MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200237 }
Jerome Glissec010f802009-09-30 22:09:06 +0200238 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(*r500_disp_int)) {
239 WREG32(R_006D34_D2MODE_VBLANK_STATUS,
240 S_006D34_D2MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200241 }
242 } else {
243 *r500_disp_int = 0;
244 }
245
246 if (irqs) {
Jerome Glisse01ceae82009-10-07 11:08:22 +0200247 WREG32(R_000044_GEN_INT_STATUS, irqs);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200248 }
249 return irqs & irq_mask;
250}
251
Jerome Glisseac447df2009-09-30 22:18:43 +0200252void rs600_irq_disable(struct radeon_device *rdev)
253{
254 u32 tmp;
255
256 WREG32(R_000040_GEN_INT_CNTL, 0);
257 WREG32(R_006540_DxMODE_INT_MASK, 0);
258 /* Wait and acknowledge irq */
259 mdelay(1);
260 rs600_irq_ack(rdev, &tmp);
261}
262
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200263int rs600_irq_process(struct radeon_device *rdev)
264{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400265 uint32_t status, msi_rearm;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200266 uint32_t r500_disp_int;
267
268 status = rs600_irq_ack(rdev, &r500_disp_int);
269 if (!status && !r500_disp_int) {
270 return IRQ_NONE;
271 }
272 while (status || r500_disp_int) {
273 /* SW interrupt */
Jerome Glissec010f802009-09-30 22:09:06 +0200274 if (G_000040_SW_INT_EN(status))
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200275 radeon_fence_process(rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200276 /* Vertical blank interrupts */
Jerome Glissec010f802009-09-30 22:09:06 +0200277 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(r500_disp_int))
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200278 drm_handle_vblank(rdev->ddev, 0);
Jerome Glissec010f802009-09-30 22:09:06 +0200279 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(r500_disp_int))
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200280 drm_handle_vblank(rdev->ddev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200281 status = rs600_irq_ack(rdev, &r500_disp_int);
282 }
Alex Deucher3e5cb982009-10-16 12:21:24 -0400283 if (rdev->msi_enabled) {
284 switch (rdev->family) {
285 case CHIP_RS600:
286 case CHIP_RS690:
287 case CHIP_RS740:
288 msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
289 WREG32(RADEON_BUS_CNTL, msi_rearm);
290 WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
291 break;
292 default:
293 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
294 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
295 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
296 break;
297 }
298 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200299 return IRQ_HANDLED;
300}
301
302u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
303{
304 if (crtc == 0)
Jerome Glissec010f802009-09-30 22:09:06 +0200305 return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200306 else
Jerome Glissec010f802009-09-30 22:09:06 +0200307 return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200308}
309
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310int rs600_mc_wait_for_idle(struct radeon_device *rdev)
311{
312 unsigned i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313
314 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200315 if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 return 0;
Jerome Glissec010f802009-09-30 22:09:06 +0200317 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 }
319 return -1;
320}
321
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322void rs600_gpu_init(struct radeon_device *rdev)
323{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200324 r100_hdp_reset(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200325 r420_pipes_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200326 /* Wait for mc idle */
327 if (rs600_mc_wait_for_idle(rdev))
328 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329}
330
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331void rs600_vram_info(struct radeon_device *rdev)
332{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 rdev->mc.vram_is_ddr = true;
334 rdev->mc.vram_width = 128;
Alex Deucher722f2942009-12-03 16:18:19 -0500335
336 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
337 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
338
339 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
340 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Alex Deucher0088dbd2009-12-03 16:28:02 -0500341
342 if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
343 rdev->mc.mc_vram_size = rdev->mc.aper_size;
344
345 if (rdev->mc.real_vram_size > rdev->mc.aper_size)
346 rdev->mc.real_vram_size = rdev->mc.aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347}
348
Jerome Glissec93bb852009-07-13 21:04:08 +0200349void rs600_bandwidth_update(struct radeon_device *rdev)
350{
351 /* FIXME: implement, should this be like rs690 ? */
352}
353
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
355{
Jerome Glissec010f802009-09-30 22:09:06 +0200356 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
357 S_000070_MC_IND_CITF_ARB0(1));
358 return RREG32(R_000074_MC_IND_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359}
360
361void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
362{
Jerome Glissec010f802009-09-30 22:09:06 +0200363 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
364 S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
365 WREG32(R_000074_MC_IND_DATA, v);
366}
367
368void rs600_debugfs(struct radeon_device *rdev)
369{
370 if (r100_debugfs_rbbm_init(rdev))
371 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372}
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000373
Jerome Glisse3bc68532009-10-01 09:39:24 +0200374void rs600_set_safe_registers(struct radeon_device *rdev)
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000375{
376 rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
377 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200378}
379
Jerome Glissec010f802009-09-30 22:09:06 +0200380static void rs600_mc_program(struct radeon_device *rdev)
381{
382 struct rv515_mc_save save;
383
384 /* Stops all mc clients */
385 rv515_mc_stop(rdev, &save);
386
387 /* Wait for mc idle */
388 if (rs600_mc_wait_for_idle(rdev))
389 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
390
391 /* FIXME: What does AGP means for such chipset ? */
392 WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
393 WREG32_MC(R_000006_AGP_BASE, 0);
394 WREG32_MC(R_000007_AGP_BASE_2, 0);
395 /* Program MC */
396 WREG32_MC(R_000004_MC_FB_LOCATION,
397 S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
398 S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
399 WREG32(R_000134_HDP_FB_LOCATION,
400 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
401
402 rv515_mc_resume(rdev, &save);
403}
404
405static int rs600_startup(struct radeon_device *rdev)
406{
407 int r;
408
409 rs600_mc_program(rdev);
410 /* Resume clock */
411 rv515_clock_startup(rdev);
412 /* Initialize GPU configuration (# pipes, ...) */
413 rs600_gpu_init(rdev);
414 /* Initialize GART (initialize after TTM so we can allocate
415 * memory through TTM but finalize after TTM) */
416 r = rs600_gart_enable(rdev);
417 if (r)
418 return r;
419 /* Enable IRQ */
Jerome Glissec010f802009-09-30 22:09:06 +0200420 rs600_irq_set(rdev);
421 /* 1M ring buffer */
422 r = r100_cp_init(rdev, 1024 * 1024);
423 if (r) {
424 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
425 return r;
426 }
427 r = r100_wb_init(rdev);
428 if (r)
429 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
430 r = r100_ib_init(rdev);
431 if (r) {
432 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
433 return r;
434 }
435 return 0;
436}
437
438int rs600_resume(struct radeon_device *rdev)
439{
440 /* Make sur GART are not working */
441 rs600_gart_disable(rdev);
442 /* Resume clock before doing reset */
443 rv515_clock_startup(rdev);
444 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
445 if (radeon_gpu_reset(rdev)) {
446 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
447 RREG32(R_000E40_RBBM_STATUS),
448 RREG32(R_0007C0_CP_STAT));
449 }
450 /* post */
451 atom_asic_init(rdev->mode_info.atom_context);
452 /* Resume clock after posting */
453 rv515_clock_startup(rdev);
454 return rs600_startup(rdev);
455}
456
457int rs600_suspend(struct radeon_device *rdev)
458{
459 r100_cp_disable(rdev);
460 r100_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200461 rs600_irq_disable(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200462 rs600_gart_disable(rdev);
463 return 0;
464}
465
466void rs600_fini(struct radeon_device *rdev)
467{
468 rs600_suspend(rdev);
469 r100_cp_fini(rdev);
470 r100_wb_fini(rdev);
471 r100_ib_fini(rdev);
472 radeon_gem_fini(rdev);
473 rs600_gart_fini(rdev);
474 radeon_irq_kms_fini(rdev);
475 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100476 radeon_bo_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200477 radeon_atombios_fini(rdev);
478 kfree(rdev->bios);
479 rdev->bios = NULL;
480}
481
Jerome Glisse3bc68532009-10-01 09:39:24 +0200482int rs600_init(struct radeon_device *rdev)
483{
Jerome Glissec010f802009-09-30 22:09:06 +0200484 int r;
485
Jerome Glissec010f802009-09-30 22:09:06 +0200486 /* Disable VGA */
487 rv515_vga_render_disable(rdev);
488 /* Initialize scratch registers */
489 radeon_scratch_init(rdev);
490 /* Initialize surface registers */
491 radeon_surface_init(rdev);
492 /* BIOS */
493 if (!radeon_get_bios(rdev)) {
494 if (ASIC_IS_AVIVO(rdev))
495 return -EINVAL;
496 }
497 if (rdev->is_atom_bios) {
498 r = radeon_atombios_init(rdev);
499 if (r)
500 return r;
501 } else {
502 dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
503 return -EINVAL;
504 }
505 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
506 if (radeon_gpu_reset(rdev)) {
507 dev_warn(rdev->dev,
508 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
509 RREG32(R_000E40_RBBM_STATUS),
510 RREG32(R_0007C0_CP_STAT));
511 }
512 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000513 if (radeon_boot_test_post_card(rdev) == false)
514 return -EINVAL;
515
Jerome Glissec010f802009-09-30 22:09:06 +0200516 /* Initialize clocks */
517 radeon_get_clock_info(rdev->ddev);
Rafał Miłecki74338742009-11-03 00:53:02 +0100518 /* Initialize power management */
519 radeon_pm_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200520 /* Get vram informations */
521 rs600_vram_info(rdev);
522 /* Initialize memory controller (also test AGP) */
Dave Airlie64bffd02009-12-07 13:29:51 +1000523 r = rs600_mc_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200524 if (r)
525 return r;
526 rs600_debugfs(rdev);
527 /* Fence driver */
528 r = radeon_fence_driver_init(rdev);
529 if (r)
530 return r;
531 r = radeon_irq_kms_init(rdev);
532 if (r)
533 return r;
534 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100535 r = radeon_bo_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200536 if (r)
537 return r;
538 r = rs600_gart_init(rdev);
539 if (r)
540 return r;
541 rs600_set_safe_registers(rdev);
542 rdev->accel_working = true;
543 r = rs600_startup(rdev);
544 if (r) {
545 /* Somethings want wront with the accel init stop accel */
546 dev_err(rdev->dev, "Disabling GPU acceleration\n");
547 rs600_suspend(rdev);
548 r100_cp_fini(rdev);
549 r100_wb_fini(rdev);
550 r100_ib_fini(rdev);
551 rs600_gart_fini(rdev);
552 radeon_irq_kms_fini(rdev);
553 rdev->accel_working = false;
554 }
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000555 return 0;
556}