blob: 3a5ec1c25659a0cd9a01763d98bfd7088d47bc50 [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/hardware/cache-l2x0.h
Catalin Marinas382266a2007-02-05 14:48:19 +01003 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#ifndef __ASM_ARM_HARDWARE_L2X0_H
21#define __ASM_ARM_HARDWARE_L2X0_H
22
Olof Johanssone7c86c72011-11-09 22:10:00 +010023#include <linux/errno.h>
24
Catalin Marinas382266a2007-02-05 14:48:19 +010025#define L2X0_CACHE_ID 0x000
26#define L2X0_CACHE_TYPE 0x004
27#define L2X0_CTRL 0x100
28#define L2X0_AUX_CTRL 0x104
Russell King1a5a9542014-03-16 20:52:25 +000029#define L310_TAG_LATENCY_CTRL 0x108
30#define L310_DATA_LATENCY_CTRL 0x10C
Catalin Marinas382266a2007-02-05 14:48:19 +010031#define L2X0_EVENT_CNT_CTRL 0x200
32#define L2X0_EVENT_CNT1_CFG 0x204
33#define L2X0_EVENT_CNT0_CFG 0x208
34#define L2X0_EVENT_CNT1_VAL 0x20C
35#define L2X0_EVENT_CNT0_VAL 0x210
36#define L2X0_INTR_MASK 0x214
37#define L2X0_MASKED_INTR_STAT 0x218
38#define L2X0_RAW_INTR_STAT 0x21C
39#define L2X0_INTR_CLEAR 0x220
40#define L2X0_CACHE_SYNC 0x730
Srinidhi Kasagar885028e2011-02-17 07:03:51 +010041#define L2X0_DUMMY_REG 0x740
Catalin Marinas382266a2007-02-05 14:48:19 +010042#define L2X0_INV_LINE_PA 0x770
43#define L2X0_INV_WAY 0x77C
44#define L2X0_CLEAN_LINE_PA 0x7B0
45#define L2X0_CLEAN_LINE_IDX 0x7B8
46#define L2X0_CLEAN_WAY 0x7BC
47#define L2X0_CLEAN_INV_LINE_PA 0x7F0
48#define L2X0_CLEAN_INV_LINE_IDX 0x7F8
49#define L2X0_CLEAN_INV_WAY 0x7FC
Linus Walleijbac7e6e2011-09-06 07:45:46 +010050/*
51 * The lockdown registers repeat 8 times for L310, the L210 has only one
52 * D and one I lockdown register at 0x0900 and 0x0904.
53 */
54#define L2X0_LOCKDOWN_WAY_D_BASE 0x900
55#define L2X0_LOCKDOWN_WAY_I_BASE 0x904
56#define L2X0_LOCKDOWN_STRIDE 0x08
Russell King1a5a9542014-03-16 20:52:25 +000057#define L310_ADDR_FILTER_START 0xC00
58#define L310_ADDR_FILTER_END 0xC04
Catalin Marinas382266a2007-02-05 14:48:19 +010059#define L2X0_TEST_OPERATION 0xF00
60#define L2X0_LINE_DATA 0xF10
61#define L2X0_LINE_TAG 0xF30
62#define L2X0_DEBUG_CTRL 0xF40
Russell King1a5a9542014-03-16 20:52:25 +000063#define L310_PREFETCH_CTRL 0xF60
64#define L310_POWER_CTRL 0xF80
65#define L310_DYNAMIC_CLK_GATING_EN (1 << 1)
66#define L310_STNDBY_MODE_EN (1 << 0)
Catalin Marinas382266a2007-02-05 14:48:19 +010067
Santosh Shilimkar7db27e82010-07-11 14:13:26 +053068/* Registers shifts and masks */
69#define L2X0_CACHE_ID_PART_MASK (0xf << 6)
70#define L2X0_CACHE_ID_PART_L210 (1 << 6)
Russell King14b882c2014-03-15 16:47:49 +000071#define L2X0_CACHE_ID_PART_L220 (2 << 6)
Santosh Shilimkar7db27e82010-07-11 14:13:26 +053072#define L2X0_CACHE_ID_PART_L310 (3 << 6)
Barry Song91c2ebb2011-09-30 14:43:12 +010073#define L2X0_CACHE_ID_RTL_MASK 0x3f
Russell King14b882c2014-03-15 16:47:49 +000074#define L210_CACHE_ID_RTL_R0P2_02 0x00
75#define L210_CACHE_ID_RTL_R0P1 0x01
76#define L210_CACHE_ID_RTL_R0P2_01 0x02
77#define L210_CACHE_ID_RTL_R0P3 0x03
78#define L210_CACHE_ID_RTL_R0P4 0x0b
79#define L210_CACHE_ID_RTL_R0P5 0x0f
80#define L220_CACHE_ID_RTL_R1P7_01REL0 0x06
81#define L310_CACHE_ID_RTL_R0P0 0x00
82#define L310_CACHE_ID_RTL_R1P0 0x02
83#define L310_CACHE_ID_RTL_R2P0 0x04
84#define L310_CACHE_ID_RTL_R3P0 0x05
85#define L310_CACHE_ID_RTL_R3P1 0x06
86#define L310_CACHE_ID_RTL_R3P1_50REL0 0x07
87#define L310_CACHE_ID_RTL_R3P2 0x08
88#define L310_CACHE_ID_RTL_R3P3 0x09
Santosh Shilimkar0aaa6f82010-11-19 23:01:02 +053089
Russell King1a5a9542014-03-16 20:52:25 +000090/* L2C auxiliary control register - bits common to L2C-210/220/310 */
91#define L2C_AUX_CTRL_WAY_SIZE_SHIFT 17
92#define L2C_AUX_CTRL_WAY_SIZE_MASK (7 << 17)
93#define L2C_AUX_CTRL_WAY_SIZE(n) ((n) << 17)
94#define L2C_AUX_CTRL_EVTMON_ENABLE BIT(20)
95#define L2C_AUX_CTRL_PARITY_ENABLE BIT(21)
96#define L2C_AUX_CTRL_SHARED_OVERRIDE BIT(22)
97/* L2C-210/220 common bits */
Rob Herring8c369262011-08-03 18:12:05 +010098#define L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT 0
Russell King1a5a9542014-03-16 20:52:25 +000099#define L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK (7 << 0)
Rob Herring8c369262011-08-03 18:12:05 +0100100#define L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT 3
Russell King1a5a9542014-03-16 20:52:25 +0000101#define L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK (7 << 3)
Rob Herring8c369262011-08-03 18:12:05 +0100102#define L2X0_AUX_CTRL_TAG_LATENCY_SHIFT 6
Russell King1a5a9542014-03-16 20:52:25 +0000103#define L2X0_AUX_CTRL_TAG_LATENCY_MASK (7 << 6)
Rob Herring8c369262011-08-03 18:12:05 +0100104#define L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT 9
Russell King1a5a9542014-03-16 20:52:25 +0000105#define L2X0_AUX_CTRL_DIRTY_LATENCY_MASK (7 << 9)
106#define L2X0_AUX_CTRL_ASSOC_SHIFT 13
107#define L2X0_AUX_CTRL_ASSOC_MASK (15 << 13)
108/* L2C-210 specific bits */
109#define L210_AUX_CTRL_WRAP_DISABLE BIT(12)
110#define L210_AUX_CTRL_WA_OVERRIDE BIT(23)
111#define L210_AUX_CTRL_EXCLUSIVE_ABORT BIT(24)
112/* L2C-220 specific bits */
113#define L220_AUX_CTRL_EXCLUSIVE_CACHE BIT(12)
114#define L220_AUX_CTRL_FWA_SHIFT 23
115#define L220_AUX_CTRL_FWA_MASK (3 << 23)
116#define L220_AUX_CTRL_NS_LOCKDOWN BIT(26)
117#define L220_AUX_CTRL_NS_INT_CTRL BIT(27)
118/* L2C-310 specific bits */
119#define L310_AUX_CTRL_FULL_LINE_ZERO BIT(0) /* R2P0+ */
120#define L310_AUX_CTRL_HIGHPRIO_SO_DEV BIT(10) /* R2P0+ */
121#define L310_AUX_CTRL_STORE_LIMITATION BIT(11) /* R2P0+ */
122#define L310_AUX_CTRL_EXCLUSIVE_CACHE BIT(12)
123#define L310_AUX_CTRL_ASSOCIATIVITY_16 BIT(16)
124#define L310_AUX_CTRL_CACHE_REPLACE_RR BIT(25) /* R2P0+ */
125#define L310_AUX_CTRL_NS_LOCKDOWN BIT(26)
126#define L310_AUX_CTRL_NS_INT_CTRL BIT(27)
127#define L310_AUX_CTRL_DATA_PREFETCH BIT(28)
128#define L310_AUX_CTRL_INSTR_PREFETCH BIT(29)
129#define L310_AUX_CTRL_EARLY_BRESP BIT(30) /* R2P0+ */
Santosh Shilimkar7db27e82010-07-11 14:13:26 +0530130
Russell King1a5a9542014-03-16 20:52:25 +0000131#define L310_LATENCY_CTRL_SETUP(n) ((n) << 0)
132#define L310_LATENCY_CTRL_RD(n) ((n) << 4)
133#define L310_LATENCY_CTRL_WR(n) ((n) << 8)
Rob Herring8c369262011-08-03 18:12:05 +0100134
Russell King1a5a9542014-03-16 20:52:25 +0000135#define L310_ADDR_FILTER_EN 1
Rob Herring8c369262011-08-03 18:12:05 +0100136
Russell King8ef418c2014-03-18 21:40:01 +0000137#define L310_PREFETCH_CTRL_OFFSET_MASK 0x1f
138#define L310_PREFETCH_CTRL_DBL_LINEFILL_INCR BIT(23)
139#define L310_PREFETCH_CTRL_PREFETCH_DROP BIT(24)
140#define L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP BIT(27)
141#define L310_PREFETCH_CTRL_DATA_PREFETCH BIT(28)
142#define L310_PREFETCH_CTRL_INSTR_PREFETCH BIT(29)
143#define L310_PREFETCH_CTRL_DBL_LINEFILL BIT(30)
144
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100145#define L2X0_CTRL_EN 1
146
147#define L2X0_WAY_SIZE_SHIFT 3
148
Catalin Marinas382266a2007-02-05 14:48:19 +0100149#ifndef __ASSEMBLY__
Russell King3e175ca2011-09-18 11:27:30 +0100150extern void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask);
Rob Herringfae2b892011-08-25 08:14:52 -0500151#if defined(CONFIG_CACHE_L2X0) && defined(CONFIG_OF)
Russell King3e175ca2011-09-18 11:27:30 +0100152extern int l2x0_of_init(u32 aux_val, u32 aux_mask);
Rob Herringfae2b892011-08-25 08:14:52 -0500153#else
Russell King3e175ca2011-09-18 11:27:30 +0100154static inline int l2x0_of_init(u32 aux_val, u32 aux_mask)
Rob Herringfae2b892011-08-25 08:14:52 -0500155{
156 return -ENODEV;
157}
158#endif
Barry Song91c2ebb2011-09-30 14:43:12 +0100159
160struct l2x0_regs {
161 unsigned long phy_base;
162 unsigned long aux_ctrl;
163 /*
164 * Whether the following registers need to be saved/restored
165 * depends on platform
166 */
167 unsigned long tag_latency;
168 unsigned long data_latency;
169 unsigned long filter_start;
170 unsigned long filter_end;
171 unsigned long prefetch_ctrl;
172 unsigned long pwr_ctrl;
Gregory CLEMENTc3545232012-10-01 10:59:29 +0100173 unsigned long ctrl;
Sebastian Hesselbarthe68f31f2013-12-13 16:42:19 +0100174 unsigned long aux2_ctrl;
Barry Song91c2ebb2011-09-30 14:43:12 +0100175};
176
177extern struct l2x0_regs l2x0_saved_regs;
178
Rob Herringfae2b892011-08-25 08:14:52 -0500179#endif /* __ASSEMBLY__ */
Catalin Marinas382266a2007-02-05 14:48:19 +0100180
181#endif