blob: 666dab7a675aaac9798059dfe07422809132d347 [file] [log] [blame]
Alex Daibac427f2015-08-12 15:43:39 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24#include <linux/firmware.h>
25#include <linux/circ_buf.h>
Akash Goelf8240832016-10-12 21:54:34 +053026#include <linux/debugfs.h>
27#include <linux/relay.h>
Alex Daibac427f2015-08-12 15:43:39 +010028#include "i915_drv.h"
29#include "intel_guc.h"
30
31/**
Alex Daifeda33e2015-10-19 16:10:54 -070032 * DOC: GuC-based command submission
Dave Gordon44a28b12015-08-12 15:43:41 +010033 *
34 * i915_guc_client:
35 * We use the term client to avoid confusion with contexts. A i915_guc_client is
36 * equivalent to GuC object guc_context_desc. This context descriptor is
37 * allocated from a pool of 1024 entries. Kernel driver will allocate doorbell
38 * and workqueue for it. Also the process descriptor (guc_process_desc), which
39 * is mapped to client space. So the client can write Work Item then ring the
40 * doorbell.
41 *
42 * To simplify the implementation, we allocate one gem object that contains all
43 * pages for doorbell, process descriptor and workqueue.
44 *
45 * The Scratch registers:
46 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
47 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
48 * triggers an interrupt on the GuC via another register write (0xC4C8).
49 * Firmware writes a success/fail code back to the action register after
50 * processes the request. The kernel driver polls waiting for this update and
51 * then proceeds.
52 * See host2guc_action()
53 *
54 * Doorbells:
55 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
56 * mapped into process space.
57 *
58 * Work Items:
59 * There are several types of work items that the host may place into a
60 * workqueue, each with its own requirements and limitations. Currently only
61 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
62 * represents in-order queue. The kernel driver packs ring tail pointer and an
63 * ELSP context descriptor dword into Work Item.
Dave Gordon7a9347f2016-09-12 21:19:37 +010064 * See guc_wq_item_append()
Dave Gordon44a28b12015-08-12 15:43:41 +010065 *
66 */
67
68/*
69 * Read GuC command/status register (SOFT_SCRATCH_0)
70 * Return true if it contains a response rather than a command
71 */
72static inline bool host2guc_action_response(struct drm_i915_private *dev_priv,
73 u32 *status)
74{
75 u32 val = I915_READ(SOFT_SCRATCH(0));
76 *status = val;
77 return GUC2HOST_IS_RESPONSE(val);
78}
79
80static int host2guc_action(struct intel_guc *guc, u32 *data, u32 len)
81{
82 struct drm_i915_private *dev_priv = guc_to_i915(guc);
83 u32 status;
84 int i;
85 int ret;
86
87 if (WARN_ON(len < 1 || len > 15))
88 return -EINVAL;
89
Akash Goel5dd79892016-10-12 21:54:35 +053090 mutex_lock(&guc->action_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +010091 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Dave Gordon44a28b12015-08-12 15:43:41 +010092
93 dev_priv->guc.action_count += 1;
94 dev_priv->guc.action_cmd = data[0];
95
96 for (i = 0; i < len; i++)
97 I915_WRITE(SOFT_SCRATCH(i), data[i]);
98
99 POSTING_READ(SOFT_SCRATCH(i - 1));
100
101 I915_WRITE(HOST2GUC_INTERRUPT, HOST2GUC_TRIGGER);
102
Dave Gordonab0e4552016-07-06 15:30:11 +0100103 /*
104 * Fast commands should complete in less than 10us, so sample quickly
105 * up to that length of time, then switch to a slower sleep-wait loop.
106 * No HOST2GUC command should ever take longer than 10ms.
107 */
108 ret = wait_for_us(host2guc_action_response(dev_priv, &status), 10);
109 if (ret)
110 ret = wait_for(host2guc_action_response(dev_priv, &status), 10);
Dave Gordon44a28b12015-08-12 15:43:41 +0100111 if (status != GUC2HOST_STATUS_SUCCESS) {
112 /*
113 * Either the GuC explicitly returned an error (which
114 * we convert to -EIO here) or no response at all was
115 * received within the timeout limit (-ETIMEDOUT)
116 */
117 if (ret != -ETIMEDOUT)
118 ret = -EIO;
119
Dave Gordon535b2f52016-08-18 18:17:23 +0100120 DRM_WARN("Action 0x%X failed; ret=%d status=0x%08X response=0x%08X\n",
121 data[0], ret, status, I915_READ(SOFT_SCRATCH(15)));
Dave Gordon44a28b12015-08-12 15:43:41 +0100122
123 dev_priv->guc.action_fail += 1;
124 dev_priv->guc.action_err = ret;
125 }
126 dev_priv->guc.action_status = status;
127
Dave Gordon44a28b12015-08-12 15:43:41 +0100128 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Akash Goel5dd79892016-10-12 21:54:35 +0530129 mutex_unlock(&guc->action_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100130
131 return ret;
132}
133
134/*
135 * Tell the GuC to allocate or deallocate a specific doorbell
136 */
137
138static int host2guc_allocate_doorbell(struct intel_guc *guc,
139 struct i915_guc_client *client)
140{
141 u32 data[2];
142
143 data[0] = HOST2GUC_ACTION_ALLOCATE_DOORBELL;
144 data[1] = client->ctx_index;
145
146 return host2guc_action(guc, data, 2);
147}
148
149static int host2guc_release_doorbell(struct intel_guc *guc,
150 struct i915_guc_client *client)
151{
152 u32 data[2];
153
154 data[0] = HOST2GUC_ACTION_DEALLOCATE_DOORBELL;
155 data[1] = client->ctx_index;
156
157 return host2guc_action(guc, data, 2);
158}
159
Alex Daif5d3c3e2015-08-18 14:34:47 -0700160static int host2guc_sample_forcewake(struct intel_guc *guc,
161 struct i915_guc_client *client)
162{
163 struct drm_i915_private *dev_priv = guc_to_i915(guc);
164 u32 data[2];
165
166 data[0] = HOST2GUC_ACTION_SAMPLE_FORCEWAKE;
Alex Dai93f25312015-09-25 11:46:56 -0700167 /* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +0100168 if (!intel_enable_rc6() || NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Alex Dai93f25312015-09-25 11:46:56 -0700169 data[1] = 0;
170 else
171 /* bit 0 and 1 are for Render and Media domain separately */
172 data[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
Alex Daif5d3c3e2015-08-18 14:34:47 -0700173
Alex Dai93f25312015-09-25 11:46:56 -0700174 return host2guc_action(guc, data, ARRAY_SIZE(data));
Alex Daif5d3c3e2015-08-18 14:34:47 -0700175}
176
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +0530177static int host2guc_logbuffer_flush_complete(struct intel_guc *guc)
178{
179 u32 data[1];
180
181 data[0] = HOST2GUC_ACTION_LOG_BUFFER_FILE_FLUSH_COMPLETE;
182
183 return host2guc_action(guc, data, 1);
184}
185
Sagar Arun Kamble896a0cb2016-10-12 21:54:40 +0530186static int host2guc_force_logbuffer_flush(struct intel_guc *guc)
187{
188 u32 data[2];
189
190 data[0] = HOST2GUC_ACTION_FORCE_LOG_BUFFER_FLUSH;
191 data[1] = 0;
192
193 return host2guc_action(guc, data, 2);
194}
195
Sagar Arun Kamble685534e2016-10-12 21:54:41 +0530196static int host2guc_logging_control(struct intel_guc *guc, u32 control_val)
197{
198 u32 data[2];
199
200 data[0] = HOST2GUC_ACTION_UK_LOG_ENABLE_LOGGING;
201 data[1] = control_val;
202
203 return host2guc_action(guc, data, 2);
204}
205
Dave Gordon44a28b12015-08-12 15:43:41 +0100206/*
207 * Initialise, update, or clear doorbell data shared with the GuC
208 *
209 * These functions modify shared data and so need access to the mapped
210 * client object which contains the page being used for the doorbell
211 */
212
Dave Gordona6674292016-06-13 17:57:32 +0100213static int guc_update_doorbell_id(struct intel_guc *guc,
214 struct i915_guc_client *client,
215 u16 new_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100216{
Chris Wilson8b797af2016-08-15 10:48:51 +0100217 struct sg_table *sg = guc->ctx_pool_vma->pages;
Dave Gordona6674292016-06-13 17:57:32 +0100218 void *doorbell_bitmap = guc->doorbell_bitmap;
Dave Gordon44a28b12015-08-12 15:43:41 +0100219 struct guc_doorbell_info *doorbell;
Dave Gordona6674292016-06-13 17:57:32 +0100220 struct guc_context_desc desc;
221 size_t len;
Dave Gordon44a28b12015-08-12 15:43:41 +0100222
Chris Wilson72aa0d82016-11-02 17:50:47 +0000223 doorbell = client->vaddr + client->doorbell_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100224
Dave Gordona6674292016-06-13 17:57:32 +0100225 if (client->doorbell_id != GUC_INVALID_DOORBELL_ID &&
226 test_bit(client->doorbell_id, doorbell_bitmap)) {
227 /* Deactivate the old doorbell */
228 doorbell->db_status = GUC_DOORBELL_DISABLED;
229 (void)host2guc_release_doorbell(guc, client);
230 __clear_bit(client->doorbell_id, doorbell_bitmap);
231 }
232
233 /* Update the GuC's idea of the doorbell ID */
234 len = sg_pcopy_to_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
235 sizeof(desc) * client->ctx_index);
236 if (len != sizeof(desc))
237 return -EFAULT;
238 desc.db_id = new_id;
239 len = sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
240 sizeof(desc) * client->ctx_index);
241 if (len != sizeof(desc))
242 return -EFAULT;
243
244 client->doorbell_id = new_id;
245 if (new_id == GUC_INVALID_DOORBELL_ID)
246 return 0;
247
248 /* Activate the new doorbell */
249 __set_bit(new_id, doorbell_bitmap);
Dave Gordon44a28b12015-08-12 15:43:41 +0100250 doorbell->cookie = 0;
Dave Gordona6674292016-06-13 17:57:32 +0100251 doorbell->db_status = GUC_DOORBELL_ENABLED;
252 return host2guc_allocate_doorbell(guc, client);
253}
254
255static int guc_init_doorbell(struct intel_guc *guc,
256 struct i915_guc_client *client,
257 uint16_t db_id)
258{
259 return guc_update_doorbell_id(guc, client, db_id);
Dave Gordon44a28b12015-08-12 15:43:41 +0100260}
261
Dave Gordon44a28b12015-08-12 15:43:41 +0100262static void guc_disable_doorbell(struct intel_guc *guc,
263 struct i915_guc_client *client)
264{
Dave Gordona6674292016-06-13 17:57:32 +0100265 (void)guc_update_doorbell_id(guc, client, GUC_INVALID_DOORBELL_ID);
Dave Gordon44a28b12015-08-12 15:43:41 +0100266
Dave Gordon44a28b12015-08-12 15:43:41 +0100267 /* XXX: wait for any interrupts */
268 /* XXX: wait for workqueue to drain */
269}
270
Dave Gordonf10d69a2016-06-13 17:57:33 +0100271static uint16_t
272select_doorbell_register(struct intel_guc *guc, uint32_t priority)
273{
274 /*
275 * The bitmap tracks which doorbell registers are currently in use.
276 * It is split into two halves; the first half is used for normal
277 * priority contexts, the second half for high-priority ones.
278 * Note that logically higher priorities are numerically less than
279 * normal ones, so the test below means "is it high-priority?"
280 */
281 const bool hi_pri = (priority <= GUC_CTX_PRIORITY_HIGH);
282 const uint16_t half = GUC_MAX_DOORBELLS / 2;
283 const uint16_t start = hi_pri ? half : 0;
284 const uint16_t end = start + half;
285 uint16_t id;
286
287 id = find_next_zero_bit(guc->doorbell_bitmap, end, start);
288 if (id == end)
289 id = GUC_INVALID_DOORBELL_ID;
290
291 DRM_DEBUG_DRIVER("assigned %s priority doorbell id 0x%x\n",
292 hi_pri ? "high" : "normal", id);
293
294 return id;
295}
296
Dave Gordon44a28b12015-08-12 15:43:41 +0100297/*
298 * Select, assign and relase doorbell cachelines
299 *
300 * These functions track which doorbell cachelines are in use.
301 * The data they manipulate is protected by the host2guc lock.
302 */
303
304static uint32_t select_doorbell_cacheline(struct intel_guc *guc)
305{
306 const uint32_t cacheline_size = cache_line_size();
307 uint32_t offset;
308
Dave Gordon44a28b12015-08-12 15:43:41 +0100309 /* Doorbell uses a single cache line within a page */
310 offset = offset_in_page(guc->db_cacheline);
311
312 /* Moving to next cache line to reduce contention */
313 guc->db_cacheline += cacheline_size;
314
Dave Gordon44a28b12015-08-12 15:43:41 +0100315 DRM_DEBUG_DRIVER("selected doorbell cacheline 0x%x, next 0x%x, linesize %u\n",
316 offset, guc->db_cacheline, cacheline_size);
317
318 return offset;
319}
320
Dave Gordon44a28b12015-08-12 15:43:41 +0100321/*
322 * Initialise the process descriptor shared with the GuC firmware.
323 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100324static void guc_proc_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100325 struct i915_guc_client *client)
326{
327 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100328
Chris Wilson72aa0d82016-11-02 17:50:47 +0000329 desc = client->vaddr + client->proc_desc_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100330
331 memset(desc, 0, sizeof(*desc));
332
333 /*
334 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
335 * space for ring3 clients (set them as in mmap_ioctl) or kernel
336 * space for kernel clients (map on demand instead? May make debug
337 * easier to have it mapped).
338 */
339 desc->wq_base_addr = 0;
340 desc->db_base_addr = 0;
341
342 desc->context_id = client->ctx_index;
343 desc->wq_size_bytes = client->wq_size;
344 desc->wq_status = WQ_STATUS_ACTIVE;
345 desc->priority = client->priority;
Dave Gordon44a28b12015-08-12 15:43:41 +0100346}
347
348/*
349 * Initialise/clear the context descriptor shared with the GuC firmware.
350 *
351 * This descriptor tells the GuC where (in GGTT space) to find the important
352 * data structures relating to this client (doorbell, process descriptor,
353 * write queue, etc).
354 */
355
Dave Gordon7a9347f2016-09-12 21:19:37 +0100356static void guc_ctx_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100357 struct i915_guc_client *client)
358{
Alex Dai397097b2016-01-23 11:58:14 -0800359 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000360 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +0100361 struct i915_gem_context *ctx = client->owner;
Dave Gordon44a28b12015-08-12 15:43:41 +0100362 struct guc_context_desc desc;
363 struct sg_table *sg;
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100364 unsigned int tmp;
Dave Gordon86e06cc2016-04-19 16:08:36 +0100365 u32 gfx_addr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100366
367 memset(&desc, 0, sizeof(desc));
368
369 desc.attribute = GUC_CTX_DESC_ATTR_ACTIVE | GUC_CTX_DESC_ATTR_KERNEL;
370 desc.context_id = client->ctx_index;
371 desc.priority = client->priority;
Dave Gordon44a28b12015-08-12 15:43:41 +0100372 desc.db_id = client->doorbell_id;
373
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100374 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
Chris Wilson9021ad02016-05-24 14:53:37 +0100375 struct intel_context *ce = &ctx->engine[engine->id];
Dave Gordonc18468c2016-08-09 15:19:22 +0100376 uint32_t guc_engine_id = engine->guc_id;
377 struct guc_execlist_context *lrc = &desc.lrc[guc_engine_id];
Alex Daid1675192015-08-12 15:43:43 +0100378
379 /* TODO: We have a design issue to be solved here. Only when we
380 * receive the first batch, we know which engine is used by the
381 * user. But here GuC expects the lrc and ring to be pinned. It
382 * is not an issue for default context, which is the only one
383 * for now who owns a GuC client. But for future owner of GuC
384 * client, need to make sure lrc is pinned prior to enter here.
385 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100386 if (!ce->state)
Alex Daid1675192015-08-12 15:43:43 +0100387 break; /* XXX: continue? */
388
Chris Wilson9021ad02016-05-24 14:53:37 +0100389 lrc->context_desc = lower_32_bits(ce->lrc_desc);
Alex Daid1675192015-08-12 15:43:43 +0100390
391 /* The state page is after PPHWSP */
Chris Wilson57e88532016-08-15 10:48:57 +0100392 lrc->ring_lcra =
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100393 i915_ggtt_offset(ce->state) + LRC_STATE_PN * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +0100394 lrc->context_id = (client->ctx_index << GUC_ELC_CTXID_OFFSET) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100395 (guc_engine_id << GUC_ELC_ENGINE_OFFSET);
Alex Daid1675192015-08-12 15:43:43 +0100396
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100397 lrc->ring_begin = i915_ggtt_offset(ce->ring->vma);
Chris Wilson57e88532016-08-15 10:48:57 +0100398 lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
399 lrc->ring_next_free_location = lrc->ring_begin;
Alex Daid1675192015-08-12 15:43:43 +0100400 lrc->ring_current_tail_pointer_value = 0;
401
Dave Gordonc18468c2016-08-09 15:19:22 +0100402 desc.engines_used |= (1 << guc_engine_id);
Alex Daid1675192015-08-12 15:43:43 +0100403 }
404
Dave Gordone02757d2016-08-09 15:19:21 +0100405 DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
406 client->engines, desc.engines_used);
Alex Daid1675192015-08-12 15:43:43 +0100407 WARN_ON(desc.engines_used == 0);
408
Dave Gordon44a28b12015-08-12 15:43:41 +0100409 /*
Dave Gordon86e06cc2016-04-19 16:08:36 +0100410 * The doorbell, process descriptor, and workqueue are all parts
411 * of the client object, which the GuC will reference via the GGTT
Dave Gordon44a28b12015-08-12 15:43:41 +0100412 */
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100413 gfx_addr = i915_ggtt_offset(client->vma);
Chris Wilson8b797af2016-08-15 10:48:51 +0100414 desc.db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
Dave Gordon86e06cc2016-04-19 16:08:36 +0100415 client->doorbell_offset;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000416 desc.db_trigger_cpu =
417 (uintptr_t)client->vaddr + client->doorbell_offset;
Dave Gordon86e06cc2016-04-19 16:08:36 +0100418 desc.db_trigger_uk = gfx_addr + client->doorbell_offset;
419 desc.process_desc = gfx_addr + client->proc_desc_offset;
420 desc.wq_addr = gfx_addr + client->wq_offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100421 desc.wq_size = client->wq_size;
422
423 /*
Chris Wilsone2efd132016-05-24 14:53:34 +0100424 * XXX: Take LRCs from an existing context if this is not an
Dave Gordon44a28b12015-08-12 15:43:41 +0100425 * IsKMDCreatedContext client
426 */
427 desc.desc_private = (uintptr_t)client;
428
429 /* Pool context is pinned already */
Chris Wilson8b797af2016-08-15 10:48:51 +0100430 sg = guc->ctx_pool_vma->pages;
Dave Gordon44a28b12015-08-12 15:43:41 +0100431 sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
432 sizeof(desc) * client->ctx_index);
433}
434
Dave Gordon7a9347f2016-09-12 21:19:37 +0100435static void guc_ctx_desc_fini(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100436 struct i915_guc_client *client)
437{
438 struct guc_context_desc desc;
439 struct sg_table *sg;
440
441 memset(&desc, 0, sizeof(desc));
442
Chris Wilson8b797af2016-08-15 10:48:51 +0100443 sg = guc->ctx_pool_vma->pages;
Dave Gordon44a28b12015-08-12 15:43:41 +0100444 sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
445 sizeof(desc) * client->ctx_index);
446}
447
Dave Gordon7c2c2702016-05-13 15:36:32 +0100448/**
Dave Gordon7a9347f2016-09-12 21:19:37 +0100449 * i915_guc_wq_reserve() - reserve space in the GuC's workqueue
Dave Gordon7c2c2702016-05-13 15:36:32 +0100450 * @request: request associated with the commands
451 *
452 * Return: 0 if space is available
453 * -EAGAIN if space is not currently available
454 *
455 * This function must be called (and must return 0) before a request
456 * is submitted to the GuC via i915_guc_submit() below. Once a result
Dave Gordon7a9347f2016-09-12 21:19:37 +0100457 * of 0 has been returned, it must be balanced by a corresponding
458 * call to submit().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100459 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100460 * Reservation allows the caller to determine in advance that space
Dave Gordon7c2c2702016-05-13 15:36:32 +0100461 * will be available for the next submission before committing resources
462 * to it, and helps avoid late failures with complicated recovery paths.
463 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100464int i915_guc_wq_reserve(struct drm_i915_gem_request *request)
Dave Gordon44a28b12015-08-12 15:43:41 +0100465{
Dave Gordon551aaec2016-05-13 15:36:33 +0100466 const size_t wqi_size = sizeof(struct guc_wq_item);
Dave Gordon7c2c2702016-05-13 15:36:32 +0100467 struct i915_guc_client *gc = request->i915->guc.execbuf_client;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000468 struct guc_process_desc *desc = gc->vaddr + gc->proc_desc_offset;
Dave Gordon551aaec2016-05-13 15:36:33 +0100469 u32 freespace;
Chris Wilsondadd4812016-09-09 14:11:57 +0100470 int ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100471
Chris Wilsondadd4812016-09-09 14:11:57 +0100472 spin_lock(&gc->wq_lock);
Dave Gordon551aaec2016-05-13 15:36:33 +0100473 freespace = CIRC_SPACE(gc->wq_tail, desc->head, gc->wq_size);
Chris Wilsondadd4812016-09-09 14:11:57 +0100474 freespace -= gc->wq_rsvd;
475 if (likely(freespace >= wqi_size)) {
476 gc->wq_rsvd += wqi_size;
477 ret = 0;
478 } else {
479 gc->no_wq_space++;
480 ret = -EAGAIN;
481 }
482 spin_unlock(&gc->wq_lock);
Alex Dai5a843302015-12-02 16:56:29 -0800483
Chris Wilsondadd4812016-09-09 14:11:57 +0100484 return ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100485}
486
Chris Wilson5ba89902016-10-07 07:53:27 +0100487void i915_guc_wq_unreserve(struct drm_i915_gem_request *request)
488{
489 const size_t wqi_size = sizeof(struct guc_wq_item);
490 struct i915_guc_client *gc = request->i915->guc.execbuf_client;
491
492 GEM_BUG_ON(READ_ONCE(gc->wq_rsvd) < wqi_size);
493
494 spin_lock(&gc->wq_lock);
495 gc->wq_rsvd -= wqi_size;
496 spin_unlock(&gc->wq_lock);
497}
498
Dave Gordon7a9347f2016-09-12 21:19:37 +0100499/* Construct a Work Item and append it to the GuC's Work Queue */
500static void guc_wq_item_append(struct i915_guc_client *gc,
501 struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100502{
Dave Gordon0a31afb2016-05-13 15:36:34 +0100503 /* wqi_len is in DWords, and does not include the one-word header */
504 const size_t wqi_size = sizeof(struct guc_wq_item);
505 const u32 wqi_len = wqi_size/sizeof(u32) - 1;
Dave Gordonc18468c2016-08-09 15:19:22 +0100506 struct intel_engine_cs *engine = rq->engine;
Alex Daia5916e82016-04-19 16:08:35 +0100507 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100508 struct guc_wq_item *wqi;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000509 u32 freespace, tail, wq_off;
Dave Gordon44a28b12015-08-12 15:43:41 +0100510
Chris Wilson72aa0d82016-11-02 17:50:47 +0000511 desc = gc->vaddr + gc->proc_desc_offset;
Alex Daia7e02192015-12-16 11:45:55 -0800512
Dave Gordon7a9347f2016-09-12 21:19:37 +0100513 /* Free space is guaranteed, see i915_guc_wq_reserve() above */
Dave Gordon0a31afb2016-05-13 15:36:34 +0100514 freespace = CIRC_SPACE(gc->wq_tail, desc->head, gc->wq_size);
515 GEM_BUG_ON(freespace < wqi_size);
516
517 /* The GuC firmware wants the tail index in QWords, not bytes */
518 tail = rq->tail;
519 GEM_BUG_ON(tail & 7);
520 tail >>= 3;
521 GEM_BUG_ON(tail > WQ_RING_TAIL_MAX);
Dave Gordon44a28b12015-08-12 15:43:41 +0100522
523 /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
524 * should not have the case where structure wqi is across page, neither
525 * wrapped to the beginning. This simplifies the implementation below.
526 *
527 * XXX: if not the case, we need save data to a temp wqi and copy it to
528 * workqueue buffer dw by dw.
529 */
Dave Gordon0a31afb2016-05-13 15:36:34 +0100530 BUILD_BUG_ON(wqi_size != 16);
Chris Wilsondadd4812016-09-09 14:11:57 +0100531 GEM_BUG_ON(gc->wq_rsvd < wqi_size);
Dave Gordon44a28b12015-08-12 15:43:41 +0100532
Dave Gordon0a31afb2016-05-13 15:36:34 +0100533 /* postincrement WQ tail for next time */
534 wq_off = gc->wq_tail;
Chris Wilsondadd4812016-09-09 14:11:57 +0100535 GEM_BUG_ON(wq_off & (wqi_size - 1));
Dave Gordon0a31afb2016-05-13 15:36:34 +0100536 gc->wq_tail += wqi_size;
537 gc->wq_tail &= gc->wq_size - 1;
Chris Wilsondadd4812016-09-09 14:11:57 +0100538 gc->wq_rsvd -= wqi_size;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100539
540 /* WQ starts from the page after doorbell / process_desc */
Chris Wilson72aa0d82016-11-02 17:50:47 +0000541 wqi = gc->vaddr + wq_off + GUC_DB_SIZE;
Dave Gordon44a28b12015-08-12 15:43:41 +0100542
Dave Gordon0a31afb2016-05-13 15:36:34 +0100543 /* Now fill in the 4-word work queue item */
Dave Gordon44a28b12015-08-12 15:43:41 +0100544 wqi->header = WQ_TYPE_INORDER |
Dave Gordon0a31afb2016-05-13 15:36:34 +0100545 (wqi_len << WQ_LEN_SHIFT) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100546 (engine->guc_id << WQ_TARGET_SHIFT) |
Dave Gordon44a28b12015-08-12 15:43:41 +0100547 WQ_NO_WCFLUSH_WAIT;
548
549 /* The GuC wants only the low-order word of the context descriptor */
Dave Gordonc18468c2016-08-09 15:19:22 +0100550 wqi->context_desc = (u32)intel_lr_context_descriptor(rq->ctx, engine);
Dave Gordon44a28b12015-08-12 15:43:41 +0100551
Dave Gordon44a28b12015-08-12 15:43:41 +0100552 wqi->ring_tail = tail << WQ_RING_TAIL_SHIFT;
Chris Wilson65e47602016-10-28 13:58:49 +0100553 wqi->fence_id = rq->global_seqno;
Dave Gordon44a28b12015-08-12 15:43:41 +0100554}
555
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100556static int guc_ring_doorbell(struct i915_guc_client *gc)
557{
558 struct guc_process_desc *desc;
559 union guc_doorbell_qw db_cmp, db_exc, db_ret;
560 union guc_doorbell_qw *db;
561 int attempt = 2, ret = -EAGAIN;
562
Chris Wilson72aa0d82016-11-02 17:50:47 +0000563 desc = gc->vaddr + gc->proc_desc_offset;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100564
565 /* Update the tail so it is visible to GuC */
566 desc->tail = gc->wq_tail;
567
568 /* current cookie */
569 db_cmp.db_status = GUC_DOORBELL_ENABLED;
570 db_cmp.cookie = gc->cookie;
571
572 /* cookie to be updated */
573 db_exc.db_status = GUC_DOORBELL_ENABLED;
574 db_exc.cookie = gc->cookie + 1;
575 if (db_exc.cookie == 0)
576 db_exc.cookie = 1;
577
578 /* pointer of current doorbell cacheline */
Chris Wilson72aa0d82016-11-02 17:50:47 +0000579 db = gc->vaddr + gc->doorbell_offset;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100580
581 while (attempt--) {
582 /* lets ring the doorbell */
583 db_ret.value_qw = atomic64_cmpxchg((atomic64_t *)db,
584 db_cmp.value_qw, db_exc.value_qw);
585
586 /* if the exchange was successfully executed */
587 if (db_ret.value_qw == db_cmp.value_qw) {
588 /* db was successfully rung */
589 gc->cookie = db_exc.cookie;
590 ret = 0;
591 break;
592 }
593
594 /* XXX: doorbell was lost and need to acquire it again */
595 if (db_ret.db_status == GUC_DOORBELL_DISABLED)
596 break;
597
Dave Gordon535b2f52016-08-18 18:17:23 +0100598 DRM_WARN("Cookie mismatch. Expected %d, found %d\n",
599 db_cmp.cookie, db_ret.cookie);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100600
601 /* update the cookie to newly read cookie from GuC */
602 db_cmp.cookie = db_ret.cookie;
603 db_exc.cookie = db_ret.cookie + 1;
604 if (db_exc.cookie == 0)
605 db_exc.cookie = 1;
606 }
607
608 return ret;
609}
610
Dave Gordon44a28b12015-08-12 15:43:41 +0100611/**
612 * i915_guc_submit() - Submit commands through GuC
Alex Daifeda33e2015-10-19 16:10:54 -0700613 * @rq: request associated with the commands
Dave Gordon44a28b12015-08-12 15:43:41 +0100614 *
Dave Gordon7c2c2702016-05-13 15:36:32 +0100615 * Return: 0 on success, otherwise an errno.
616 * (Note: nonzero really shouldn't happen!)
617 *
Dave Gordon7a9347f2016-09-12 21:19:37 +0100618 * The caller must have already called i915_guc_wq_reserve() above with
619 * a result of 0 (success), guaranteeing that there is space in the work
620 * queue for the new request, so enqueuing the item cannot fail.
Dave Gordon7c2c2702016-05-13 15:36:32 +0100621 *
622 * Bad Things Will Happen if the caller violates this protocol e.g. calls
Dave Gordon7a9347f2016-09-12 21:19:37 +0100623 * submit() when _reserve() says there's no space, or calls _submit()
624 * a different number of times from (successful) calls to _reserve().
Dave Gordon7c2c2702016-05-13 15:36:32 +0100625 *
626 * The only error here arises if the doorbell hardware isn't functioning
627 * as expected, which really shouln't happen.
Dave Gordon44a28b12015-08-12 15:43:41 +0100628 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100629static void i915_guc_submit(struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100630{
Akash Goeled4596ea2016-10-25 22:05:23 +0530631 struct drm_i915_private *dev_priv = rq->i915;
Dave Gordon0b63bb12016-06-20 15:18:07 +0100632 unsigned int engine_id = rq->engine->id;
Dave Gordon7c2c2702016-05-13 15:36:32 +0100633 struct intel_guc *guc = &rq->i915->guc;
634 struct i915_guc_client *client = guc->execbuf_client;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100635 int b_ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100636
Chris Wilsondadd4812016-09-09 14:11:57 +0100637 spin_lock(&client->wq_lock);
Dave Gordon7a9347f2016-09-12 21:19:37 +0100638 guc_wq_item_append(client, rq);
Akash Goeled4596ea2016-10-25 22:05:23 +0530639
640 /* WA to flush out the pending GMADR writes to ring buffer. */
641 if (i915_vma_is_map_and_fenceable(rq->ring->vma))
642 POSTING_READ_FW(GUC_STATUS);
643
Dave Gordon0a31afb2016-05-13 15:36:34 +0100644 b_ret = guc_ring_doorbell(client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100645
Alex Dai397097b2016-01-23 11:58:14 -0800646 client->submissions[engine_id] += 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100647 client->retcode = b_ret;
648 if (b_ret)
Dave Gordon44a28b12015-08-12 15:43:41 +0100649 client->b_fail += 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100650
Alex Dai397097b2016-01-23 11:58:14 -0800651 guc->submissions[engine_id] += 1;
Chris Wilson65e47602016-10-28 13:58:49 +0100652 guc->last_seqno[engine_id] = rq->global_seqno;
Chris Wilsondadd4812016-09-09 14:11:57 +0100653 spin_unlock(&client->wq_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100654}
655
656/*
657 * Everything below here is concerned with setup & teardown, and is
658 * therefore not part of the somewhat time-critical batch-submission
659 * path of i915_guc_submit() above.
660 */
661
662/**
Chris Wilson8b797af2016-08-15 10:48:51 +0100663 * guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
664 * @guc: the guc
665 * @size: size of area to allocate (both virtual space and memory)
Alex Daibac427f2015-08-12 15:43:39 +0100666 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100667 * This is a wrapper to create an object for use with the GuC. In order to
668 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
669 * both some backing storage and a range inside the Global GTT. We must pin
670 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
671 * range is reserved inside GuC.
Alex Daibac427f2015-08-12 15:43:39 +0100672 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100673 * Return: A i915_vma if successful, otherwise an ERR_PTR.
Alex Daibac427f2015-08-12 15:43:39 +0100674 */
Chris Wilson8b797af2016-08-15 10:48:51 +0100675static struct i915_vma *guc_allocate_vma(struct intel_guc *guc, u32 size)
Alex Daibac427f2015-08-12 15:43:39 +0100676{
Chris Wilson8b797af2016-08-15 10:48:51 +0100677 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Alex Daibac427f2015-08-12 15:43:39 +0100678 struct drm_i915_gem_object *obj;
Chris Wilson8b797af2016-08-15 10:48:51 +0100679 struct i915_vma *vma;
680 int ret;
Alex Daibac427f2015-08-12 15:43:39 +0100681
Chris Wilson91c8a322016-07-05 10:40:23 +0100682 obj = i915_gem_object_create(&dev_priv->drm, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100683 if (IS_ERR(obj))
Chris Wilson8b797af2016-08-15 10:48:51 +0100684 return ERR_CAST(obj);
Alex Daibac427f2015-08-12 15:43:39 +0100685
Chris Wilson8b797af2016-08-15 10:48:51 +0100686 vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
687 if (IS_ERR(vma))
688 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100689
Chris Wilson8b797af2016-08-15 10:48:51 +0100690 ret = i915_vma_pin(vma, 0, PAGE_SIZE,
691 PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
692 if (ret) {
693 vma = ERR_PTR(ret);
694 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100695 }
696
697 /* Invalidate GuC TLB to let GuC take the latest updates to GTT. */
698 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
699
Chris Wilson8b797af2016-08-15 10:48:51 +0100700 return vma;
701
702err:
703 i915_gem_object_put(obj);
704 return vma;
Alex Daibac427f2015-08-12 15:43:39 +0100705}
706
Dave Gordon0daf5562016-06-10 18:29:25 +0100707static void
708guc_client_free(struct drm_i915_private *dev_priv,
709 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100710{
Dave Gordon44a28b12015-08-12 15:43:41 +0100711 struct intel_guc *guc = &dev_priv->guc;
712
713 if (!client)
714 return;
715
Dave Gordon44a28b12015-08-12 15:43:41 +0100716 /*
717 * XXX: wait for any outstanding submissions before freeing memory.
718 * Be sure to drop any locks
719 */
720
Chris Wilson72aa0d82016-11-02 17:50:47 +0000721 if (client->vaddr) {
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100722 /*
Dave Gordona6674292016-06-13 17:57:32 +0100723 * If we got as far as setting up a doorbell, make sure we
724 * shut it down before unmapping & deallocating the memory.
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100725 */
Dave Gordona6674292016-06-13 17:57:32 +0100726 guc_disable_doorbell(guc, client);
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100727
Chris Wilson72aa0d82016-11-02 17:50:47 +0000728 i915_gem_object_unpin_map(client->vma->obj);
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100729 }
730
Chris Wilson19880c42016-08-15 10:49:05 +0100731 i915_vma_unpin_and_release(&client->vma);
Dave Gordon44a28b12015-08-12 15:43:41 +0100732
733 if (client->ctx_index != GUC_INVALID_CTX_ID) {
Dave Gordon7a9347f2016-09-12 21:19:37 +0100734 guc_ctx_desc_fini(guc, client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100735 ida_simple_remove(&guc->ctx_ids, client->ctx_index);
736 }
737
738 kfree(client);
739}
740
Dave Gordon84b7f882016-08-09 15:19:20 +0100741/* Check that a doorbell register is in the expected state */
742static bool guc_doorbell_check(struct intel_guc *guc, uint16_t db_id)
743{
744 struct drm_i915_private *dev_priv = guc_to_i915(guc);
745 i915_reg_t drbreg = GEN8_DRBREGL(db_id);
746 uint32_t value = I915_READ(drbreg);
747 bool enabled = (value & GUC_DOORBELL_ENABLED) != 0;
748 bool expected = test_bit(db_id, guc->doorbell_bitmap);
749
750 if (enabled == expected)
751 return true;
752
753 DRM_DEBUG_DRIVER("Doorbell %d (reg 0x%x) 0x%x, should be %s\n",
754 db_id, drbreg.reg, value,
755 expected ? "active" : "inactive");
756
757 return false;
758}
759
Dave Gordon4d757872016-06-13 17:57:34 +0100760/*
Dave Gordon8888cd02016-08-09 15:19:19 +0100761 * Borrow the first client to set up & tear down each unused doorbell
Dave Gordon4d757872016-06-13 17:57:34 +0100762 * in turn, to ensure that all doorbell h/w is (re)initialised.
763 */
764static void guc_init_doorbell_hw(struct intel_guc *guc)
765{
Dave Gordon4d757872016-06-13 17:57:34 +0100766 struct i915_guc_client *client = guc->execbuf_client;
Dave Gordon84b7f882016-08-09 15:19:20 +0100767 uint16_t db_id;
768 int i, err;
Dave Gordon4d757872016-06-13 17:57:34 +0100769
Dave Gordon84b7f882016-08-09 15:19:20 +0100770 /* Save client's original doorbell selection */
Dave Gordon4d757872016-06-13 17:57:34 +0100771 db_id = client->doorbell_id;
772
773 for (i = 0; i < GUC_MAX_DOORBELLS; ++i) {
Dave Gordon84b7f882016-08-09 15:19:20 +0100774 /* Skip if doorbell is OK */
775 if (guc_doorbell_check(guc, i))
Dave Gordon8888cd02016-08-09 15:19:19 +0100776 continue;
777
Dave Gordon4d757872016-06-13 17:57:34 +0100778 err = guc_update_doorbell_id(guc, client, i);
Dave Gordon84b7f882016-08-09 15:19:20 +0100779 if (err)
780 DRM_DEBUG_DRIVER("Doorbell %d update failed, err %d\n",
781 i, err);
Dave Gordon4d757872016-06-13 17:57:34 +0100782 }
783
784 /* Restore to original value */
785 err = guc_update_doorbell_id(guc, client, db_id);
786 if (err)
Dave Gordon535b2f52016-08-18 18:17:23 +0100787 DRM_WARN("Failed to restore doorbell to %d, err %d\n",
788 db_id, err);
Dave Gordon4d757872016-06-13 17:57:34 +0100789
Dave Gordon84b7f882016-08-09 15:19:20 +0100790 /* Read back & verify all doorbell registers */
791 for (i = 0; i < GUC_MAX_DOORBELLS; ++i)
792 (void)guc_doorbell_check(guc, i);
Dave Gordon4d757872016-06-13 17:57:34 +0100793}
794
Dave Gordon44a28b12015-08-12 15:43:41 +0100795/**
796 * guc_client_alloc() - Allocate an i915_guc_client
Dave Gordon0daf5562016-06-10 18:29:25 +0100797 * @dev_priv: driver private data structure
Chris Wilsonceae5312016-08-17 13:42:42 +0100798 * @engines: The set of engines to enable for this client
Dave Gordon44a28b12015-08-12 15:43:41 +0100799 * @priority: four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
800 * The kernel client to replace ExecList submission is created with
801 * NORMAL priority. Priority of a client for scheduler can be HIGH,
802 * while a preemption context can use CRITICAL.
Alex Daifeda33e2015-10-19 16:10:54 -0700803 * @ctx: the context that owns the client (we use the default render
804 * context)
Dave Gordon44a28b12015-08-12 15:43:41 +0100805 *
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100806 * Return: An i915_guc_client object if success, else NULL.
Dave Gordon44a28b12015-08-12 15:43:41 +0100807 */
Dave Gordon0daf5562016-06-10 18:29:25 +0100808static struct i915_guc_client *
809guc_client_alloc(struct drm_i915_private *dev_priv,
Dave Gordone02757d2016-08-09 15:19:21 +0100810 uint32_t engines,
Dave Gordon0daf5562016-06-10 18:29:25 +0100811 uint32_t priority,
812 struct i915_gem_context *ctx)
Dave Gordon44a28b12015-08-12 15:43:41 +0100813{
814 struct i915_guc_client *client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100815 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +0100816 struct i915_vma *vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000817 void *vaddr;
Dave Gordona6674292016-06-13 17:57:32 +0100818 uint16_t db_id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100819
820 client = kzalloc(sizeof(*client), GFP_KERNEL);
821 if (!client)
822 return NULL;
823
Alex Daid1675192015-08-12 15:43:43 +0100824 client->owner = ctx;
Dave Gordon44a28b12015-08-12 15:43:41 +0100825 client->guc = guc;
Dave Gordone02757d2016-08-09 15:19:21 +0100826 client->engines = engines;
827 client->priority = priority;
828 client->doorbell_id = GUC_INVALID_DOORBELL_ID;
Dave Gordon44a28b12015-08-12 15:43:41 +0100829
830 client->ctx_index = (uint32_t)ida_simple_get(&guc->ctx_ids, 0,
831 GUC_MAX_GPU_CONTEXTS, GFP_KERNEL);
832 if (client->ctx_index >= GUC_MAX_GPU_CONTEXTS) {
833 client->ctx_index = GUC_INVALID_CTX_ID;
834 goto err;
835 }
836
837 /* The first page is doorbell/proc_desc. Two followed pages are wq. */
Chris Wilson8b797af2016-08-15 10:48:51 +0100838 vma = guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
839 if (IS_ERR(vma))
Dave Gordon44a28b12015-08-12 15:43:41 +0100840 goto err;
841
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100842 /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
Chris Wilson8b797af2016-08-15 10:48:51 +0100843 client->vma = vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000844
845 vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
846 if (IS_ERR(vaddr))
847 goto err;
848
849 client->vaddr = vaddr;
Chris Wilsondadd4812016-09-09 14:11:57 +0100850
851 spin_lock_init(&client->wq_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100852 client->wq_offset = GUC_DB_SIZE;
853 client->wq_size = GUC_WQ_SIZE;
Dave Gordon44a28b12015-08-12 15:43:41 +0100854
Dave Gordonf10d69a2016-06-13 17:57:33 +0100855 db_id = select_doorbell_register(guc, client->priority);
856 if (db_id == GUC_INVALID_DOORBELL_ID)
857 /* XXX: evict a doorbell instead? */
858 goto err;
859
Dave Gordon44a28b12015-08-12 15:43:41 +0100860 client->doorbell_offset = select_doorbell_cacheline(guc);
861
862 /*
863 * Since the doorbell only requires a single cacheline, we can save
864 * space by putting the application process descriptor in the same
865 * page. Use the half of the page that doesn't include the doorbell.
866 */
867 if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
868 client->proc_desc_offset = 0;
869 else
870 client->proc_desc_offset = (GUC_DB_SIZE / 2);
871
Dave Gordon7a9347f2016-09-12 21:19:37 +0100872 guc_proc_desc_init(guc, client);
873 guc_ctx_desc_init(guc, client);
Dave Gordona6674292016-06-13 17:57:32 +0100874 if (guc_init_doorbell(guc, client, db_id))
Dave Gordon44a28b12015-08-12 15:43:41 +0100875 goto err;
876
Dave Gordone02757d2016-08-09 15:19:21 +0100877 DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: ctx_index %u\n",
878 priority, client, client->engines, client->ctx_index);
Dave Gordona6674292016-06-13 17:57:32 +0100879 DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%x\n",
880 client->doorbell_id, client->doorbell_offset);
Dave Gordon44a28b12015-08-12 15:43:41 +0100881
882 return client;
883
884err:
Dave Gordon0daf5562016-06-10 18:29:25 +0100885 guc_client_free(dev_priv, client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100886 return NULL;
887}
888
Akash Goelf8240832016-10-12 21:54:34 +0530889/*
890 * Sub buffer switch callback. Called whenever relay has to switch to a new
891 * sub buffer, relay stays on the same sub buffer if 0 is returned.
892 */
893static int subbuf_start_callback(struct rchan_buf *buf,
894 void *subbuf,
895 void *prev_subbuf,
896 size_t prev_padding)
897{
898 /* Use no-overwrite mode by default, where relay will stop accepting
899 * new data if there are no empty sub buffers left.
900 * There is no strict synchronization enforced by relay between Consumer
901 * and Producer. In overwrite mode, there is a possibility of getting
902 * inconsistent/garbled data, the producer could be writing on to the
903 * same sub buffer from which Consumer is reading. This can't be avoided
904 * unless Consumer is fast enough and can always run in tandem with
905 * Producer.
906 */
907 if (relay_buf_full(buf))
908 return 0;
909
910 return 1;
911}
912
913/*
914 * file_create() callback. Creates relay file in debugfs.
915 */
916static struct dentry *create_buf_file_callback(const char *filename,
917 struct dentry *parent,
918 umode_t mode,
919 struct rchan_buf *buf,
920 int *is_global)
921{
922 struct dentry *buf_file;
923
Akash Goelf8240832016-10-12 21:54:34 +0530924 /* This to enable the use of a single buffer for the relay channel and
925 * correspondingly have a single file exposed to User, through which
926 * it can collect the logs in order without any post-processing.
Akash Goel1e6b8b02016-10-12 21:54:43 +0530927 * Need to set 'is_global' even if parent is NULL for early logging.
Akash Goelf8240832016-10-12 21:54:34 +0530928 */
929 *is_global = 1;
930
Akash Goel1e6b8b02016-10-12 21:54:43 +0530931 if (!parent)
932 return NULL;
933
Akash Goelf8240832016-10-12 21:54:34 +0530934 /* Not using the channel filename passed as an argument, since for each
935 * channel relay appends the corresponding CPU number to the filename
936 * passed in relay_open(). This should be fine as relay just needs a
937 * dentry of the file associated with the channel buffer and that file's
938 * name need not be same as the filename passed as an argument.
939 */
940 buf_file = debugfs_create_file("guc_log", mode,
941 parent, buf, &relay_file_operations);
942 return buf_file;
943}
944
945/*
946 * file_remove() default callback. Removes relay file in debugfs.
947 */
948static int remove_buf_file_callback(struct dentry *dentry)
949{
950 debugfs_remove(dentry);
951 return 0;
952}
953
954/* relay channel callbacks */
955static struct rchan_callbacks relay_callbacks = {
956 .subbuf_start = subbuf_start_callback,
957 .create_buf_file = create_buf_file_callback,
958 .remove_buf_file = remove_buf_file_callback,
959};
960
961static void guc_log_remove_relay_file(struct intel_guc *guc)
962{
963 relay_close(guc->log.relay_chan);
964}
965
Akash Goel1e6b8b02016-10-12 21:54:43 +0530966static int guc_log_create_relay_channel(struct intel_guc *guc)
Akash Goelf8240832016-10-12 21:54:34 +0530967{
968 struct drm_i915_private *dev_priv = guc_to_i915(guc);
969 struct rchan *guc_log_relay_chan;
Akash Goelf8240832016-10-12 21:54:34 +0530970 size_t n_subbufs, subbuf_size;
971
Akash Goel1e6b8b02016-10-12 21:54:43 +0530972 /* Keep the size of sub buffers same as shared log buffer */
973 subbuf_size = guc->log.vma->obj->base.size;
974
975 /* Store up to 8 snapshots, which is large enough to buffer sufficient
976 * boot time logs and provides enough leeway to User, in terms of
977 * latency, for consuming the logs from relay. Also doesn't take
978 * up too much memory.
979 */
980 n_subbufs = 8;
981
982 guc_log_relay_chan = relay_open(NULL, NULL, subbuf_size,
983 n_subbufs, &relay_callbacks, dev_priv);
984 if (!guc_log_relay_chan) {
985 DRM_ERROR("Couldn't create relay chan for GuC logging\n");
986 return -ENOMEM;
987 }
988
989 GEM_BUG_ON(guc_log_relay_chan->subbuf_size < subbuf_size);
990 guc->log.relay_chan = guc_log_relay_chan;
991 return 0;
992}
993
994static int guc_log_create_relay_file(struct intel_guc *guc)
995{
996 struct drm_i915_private *dev_priv = guc_to_i915(guc);
997 struct dentry *log_dir;
998 int ret;
999
Akash Goelf8240832016-10-12 21:54:34 +05301000 /* For now create the log file in /sys/kernel/debug/dri/0 dir */
1001 log_dir = dev_priv->drm.primary->debugfs_root;
1002
1003 /* If /sys/kernel/debug/dri/0 location do not exist, then debugfs is
1004 * not mounted and so can't create the relay file.
1005 * The relay API seems to fit well with debugfs only, for availing relay
1006 * there are 3 requirements which can be met for debugfs file only in a
1007 * straightforward/clean manner :-
1008 * i) Need the associated dentry pointer of the file, while opening the
1009 * relay channel.
1010 * ii) Should be able to use 'relay_file_operations' fops for the file.
1011 * iii) Set the 'i_private' field of file's inode to the pointer of
1012 * relay channel buffer.
1013 */
1014 if (!log_dir) {
1015 DRM_ERROR("Debugfs dir not available yet for GuC log file\n");
1016 return -ENODEV;
1017 }
1018
Akash Goel1e6b8b02016-10-12 21:54:43 +05301019 ret = relay_late_setup_files(guc->log.relay_chan, "guc_log", log_dir);
1020 if (ret) {
1021 DRM_ERROR("Couldn't associate relay chan with file %d\n", ret);
1022 return ret;
Akash Goelf8240832016-10-12 21:54:34 +05301023 }
1024
Akash Goelf8240832016-10-12 21:54:34 +05301025 return 0;
1026}
1027
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301028static void guc_move_to_next_buf(struct intel_guc *guc)
1029{
Akash Goelf8240832016-10-12 21:54:34 +05301030 /* Make sure the updates made in the sub buffer are visible when
1031 * Consumer sees the following update to offset inside the sub buffer.
1032 */
1033 smp_wmb();
1034
1035 /* All data has been written, so now move the offset of sub buffer. */
1036 relay_reserve(guc->log.relay_chan, guc->log.vma->obj->base.size);
1037
1038 /* Switch to the next sub buffer */
1039 relay_flush(guc->log.relay_chan);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301040}
1041
1042static void *guc_get_write_buffer(struct intel_guc *guc)
1043{
Akash Goelf8240832016-10-12 21:54:34 +05301044 if (!guc->log.relay_chan)
1045 return NULL;
1046
1047 /* Just get the base address of a new sub buffer and copy data into it
1048 * ourselves. NULL will be returned in no-overwrite mode, if all sub
1049 * buffers are full. Could have used the relay_write() to indirectly
1050 * copy the data, but that would have been bit convoluted, as we need to
1051 * write to only certain locations inside a sub buffer which cannot be
1052 * done without using relay_reserve() along with relay_write(). So its
1053 * better to use relay_reserve() alone.
1054 */
1055 return relay_reserve(guc->log.relay_chan, 0);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301056}
1057
Akash Goel5aa1ee42016-10-12 21:54:36 +05301058static bool
1059guc_check_log_buf_overflow(struct intel_guc *guc,
1060 enum guc_log_buffer_type type, unsigned int full_cnt)
1061{
1062 unsigned int prev_full_cnt = guc->log.prev_overflow_count[type];
1063 bool overflow = false;
1064
1065 if (full_cnt != prev_full_cnt) {
1066 overflow = true;
1067
1068 guc->log.prev_overflow_count[type] = full_cnt;
1069 guc->log.total_overflow_count[type] += full_cnt - prev_full_cnt;
1070
1071 if (full_cnt < prev_full_cnt) {
1072 /* buffer_full_cnt is a 4 bit counter */
1073 guc->log.total_overflow_count[type] += 16;
1074 }
1075 DRM_ERROR_RATELIMITED("GuC log buffer overflow\n");
1076 }
1077
1078 return overflow;
1079}
1080
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301081static unsigned int guc_get_log_buffer_size(enum guc_log_buffer_type type)
1082{
1083 switch (type) {
1084 case GUC_ISR_LOG_BUFFER:
1085 return (GUC_LOG_ISR_PAGES + 1) * PAGE_SIZE;
1086 case GUC_DPC_LOG_BUFFER:
1087 return (GUC_LOG_DPC_PAGES + 1) * PAGE_SIZE;
1088 case GUC_CRASH_DUMP_LOG_BUFFER:
1089 return (GUC_LOG_CRASH_PAGES + 1) * PAGE_SIZE;
1090 default:
1091 MISSING_CASE(type);
1092 }
1093
1094 return 0;
1095}
1096
1097static void guc_read_update_log_buffer(struct intel_guc *guc)
1098{
Akash Goel6941f3c2016-10-12 21:54:37 +05301099 unsigned int buffer_size, read_offset, write_offset, bytes_to_copy, full_cnt;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301100 struct guc_log_buffer_state *log_buf_state, *log_buf_snapshot_state;
1101 struct guc_log_buffer_state log_buf_state_local;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301102 enum guc_log_buffer_type type;
1103 void *src_data, *dst_data;
Akash Goel6941f3c2016-10-12 21:54:37 +05301104 bool new_overflow;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301105
1106 if (WARN_ON(!guc->log.buf_addr))
1107 return;
1108
1109 /* Get the pointer to shared GuC log buffer */
1110 log_buf_state = src_data = guc->log.buf_addr;
1111
1112 /* Get the pointer to local buffer to store the logs */
1113 log_buf_snapshot_state = dst_data = guc_get_write_buffer(guc);
1114
1115 /* Actual logs are present from the 2nd page */
1116 src_data += PAGE_SIZE;
1117 dst_data += PAGE_SIZE;
1118
1119 for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
1120 /* Make a copy of the state structure, inside GuC log buffer
1121 * (which is uncached mapped), on the stack to avoid reading
1122 * from it multiple times.
1123 */
1124 memcpy(&log_buf_state_local, log_buf_state,
1125 sizeof(struct guc_log_buffer_state));
1126 buffer_size = guc_get_log_buffer_size(type);
Akash Goel6941f3c2016-10-12 21:54:37 +05301127 read_offset = log_buf_state_local.read_ptr;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301128 write_offset = log_buf_state_local.sampled_write_ptr;
Akash Goel5aa1ee42016-10-12 21:54:36 +05301129 full_cnt = log_buf_state_local.buffer_full_cnt;
1130
1131 /* Bookkeeping stuff */
1132 guc->log.flush_count[type] += log_buf_state_local.flush_to_file;
Akash Goel6941f3c2016-10-12 21:54:37 +05301133 new_overflow = guc_check_log_buf_overflow(guc, type, full_cnt);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301134
1135 /* Update the state of shared log buffer */
1136 log_buf_state->read_ptr = write_offset;
1137 log_buf_state->flush_to_file = 0;
1138 log_buf_state++;
1139
1140 if (unlikely(!log_buf_snapshot_state))
1141 continue;
1142
1143 /* First copy the state structure in snapshot buffer */
1144 memcpy(log_buf_snapshot_state, &log_buf_state_local,
1145 sizeof(struct guc_log_buffer_state));
1146
1147 /* The write pointer could have been updated by GuC firmware,
1148 * after sending the flush interrupt to Host, for consistency
1149 * set write pointer value to same value of sampled_write_ptr
1150 * in the snapshot buffer.
1151 */
1152 log_buf_snapshot_state->write_ptr = write_offset;
1153 log_buf_snapshot_state++;
1154
1155 /* Now copy the actual logs. */
Akash Goel6941f3c2016-10-12 21:54:37 +05301156 if (unlikely(new_overflow)) {
1157 /* copy the whole buffer in case of overflow */
1158 read_offset = 0;
1159 write_offset = buffer_size;
1160 } else if (unlikely((read_offset > buffer_size) ||
1161 (write_offset > buffer_size))) {
1162 DRM_ERROR("invalid log buffer state\n");
1163 /* copy whole buffer as offsets are unreliable */
1164 read_offset = 0;
1165 write_offset = buffer_size;
1166 }
1167
1168 /* Just copy the newly written data */
1169 if (read_offset > write_offset) {
Akash Goel71706592016-10-12 21:54:42 +05301170 i915_memcpy_from_wc(dst_data, src_data, write_offset);
Akash Goel6941f3c2016-10-12 21:54:37 +05301171 bytes_to_copy = buffer_size - read_offset;
1172 } else {
1173 bytes_to_copy = write_offset - read_offset;
1174 }
Akash Goel71706592016-10-12 21:54:42 +05301175 i915_memcpy_from_wc(dst_data + read_offset,
1176 src_data + read_offset, bytes_to_copy);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301177
1178 src_data += buffer_size;
1179 dst_data += buffer_size;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301180 }
1181
1182 if (log_buf_snapshot_state)
1183 guc_move_to_next_buf(guc);
Akash Goelf8240832016-10-12 21:54:34 +05301184 else {
1185 /* Used rate limited to avoid deluge of messages, logs might be
1186 * getting consumed by User at a slow rate.
1187 */
1188 DRM_ERROR_RATELIMITED("no sub-buffer to capture logs\n");
Akash Goel5aa1ee42016-10-12 21:54:36 +05301189 guc->log.capture_miss_count++;
Akash Goelf8240832016-10-12 21:54:34 +05301190 }
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301191}
1192
1193static void guc_capture_logs_work(struct work_struct *work)
1194{
1195 struct drm_i915_private *dev_priv =
1196 container_of(work, struct drm_i915_private, guc.log.flush_work);
1197
1198 i915_guc_capture_logs(dev_priv);
1199}
1200
1201static void guc_log_cleanup(struct intel_guc *guc)
1202{
1203 struct drm_i915_private *dev_priv = guc_to_i915(guc);
1204
1205 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1206
1207 /* First disable the flush interrupt */
1208 gen9_disable_guc_interrupts(dev_priv);
1209
1210 if (guc->log.flush_wq)
1211 destroy_workqueue(guc->log.flush_wq);
1212
1213 guc->log.flush_wq = NULL;
1214
Akash Goelf8240832016-10-12 21:54:34 +05301215 if (guc->log.relay_chan)
1216 guc_log_remove_relay_file(guc);
1217
1218 guc->log.relay_chan = NULL;
1219
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301220 if (guc->log.buf_addr)
1221 i915_gem_object_unpin_map(guc->log.vma->obj);
1222
1223 guc->log.buf_addr = NULL;
1224}
1225
1226static int guc_log_create_extras(struct intel_guc *guc)
1227{
1228 struct drm_i915_private *dev_priv = guc_to_i915(guc);
1229 void *vaddr;
1230 int ret;
1231
1232 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1233
1234 /* Nothing to do */
1235 if (i915.guc_log_level < 0)
1236 return 0;
1237
1238 if (!guc->log.buf_addr) {
Akash Goel71706592016-10-12 21:54:42 +05301239 /* Create a WC (Uncached for read) vmalloc mapping of log
1240 * buffer pages, so that we can directly get the data
1241 * (up-to-date) from memory.
1242 */
1243 vaddr = i915_gem_object_pin_map(guc->log.vma->obj, I915_MAP_WC);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301244 if (IS_ERR(vaddr)) {
1245 ret = PTR_ERR(vaddr);
1246 DRM_ERROR("Couldn't map log buffer pages %d\n", ret);
1247 return ret;
1248 }
1249
1250 guc->log.buf_addr = vaddr;
1251 }
1252
Akash Goel1e6b8b02016-10-12 21:54:43 +05301253 if (!guc->log.relay_chan) {
1254 /* Create a relay channel, so that we have buffers for storing
1255 * the GuC firmware logs, the channel will be linked with a file
1256 * later on when debugfs is registered.
1257 */
1258 ret = guc_log_create_relay_channel(guc);
1259 if (ret)
1260 return ret;
1261 }
1262
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301263 if (!guc->log.flush_wq) {
1264 INIT_WORK(&guc->log.flush_work, guc_capture_logs_work);
1265
Akash Goel7ef54de2016-10-12 21:54:44 +05301266 /*
1267 * GuC log buffer flush work item has to do register access to
1268 * send the ack to GuC and this work item, if not synced before
1269 * suspend, can potentially get executed after the GFX device is
1270 * suspended.
1271 * By marking the WQ as freezable, we don't have to bother about
1272 * flushing of this work item from the suspend hooks, the pending
1273 * work item if any will be either executed before the suspend
1274 * or scheduled later on resume. This way the handling of work
1275 * item can be kept same between system suspend & rpm suspend.
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301276 */
Akash Goel7ef54de2016-10-12 21:54:44 +05301277 guc->log.flush_wq = alloc_ordered_workqueue("i915-guc_log",
1278 WQ_HIGHPRI | WQ_FREEZABLE);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301279 if (guc->log.flush_wq == NULL) {
1280 DRM_ERROR("Couldn't allocate the wq for GuC logging\n");
1281 return -ENOMEM;
1282 }
1283 }
1284
1285 return 0;
1286}
1287
Dave Gordon7a9347f2016-09-12 21:19:37 +01001288static void guc_log_create(struct intel_guc *guc)
Alex Dai4c7e77f2015-08-12 15:43:40 +01001289{
Chris Wilson8b797af2016-08-15 10:48:51 +01001290 struct i915_vma *vma;
Alex Dai4c7e77f2015-08-12 15:43:40 +01001291 unsigned long offset;
1292 uint32_t size, flags;
1293
Alex Dai4c7e77f2015-08-12 15:43:40 +01001294 if (i915.guc_log_level > GUC_LOG_VERBOSITY_MAX)
1295 i915.guc_log_level = GUC_LOG_VERBOSITY_MAX;
1296
1297 /* The first page is to save log buffer state. Allocate one
1298 * extra page for others in case for overlap */
1299 size = (1 + GUC_LOG_DPC_PAGES + 1 +
1300 GUC_LOG_ISR_PAGES + 1 +
1301 GUC_LOG_CRASH_PAGES + 1) << PAGE_SHIFT;
1302
Akash Goeld6b40b42016-10-12 21:54:29 +05301303 vma = guc->log.vma;
Chris Wilson8b797af2016-08-15 10:48:51 +01001304 if (!vma) {
Akash Goel71706592016-10-12 21:54:42 +05301305 /* We require SSE 4.1 for fast reads from the GuC log buffer and
1306 * it should be present on the chipsets supporting GuC based
1307 * submisssions.
1308 */
1309 if (WARN_ON(!i915_memcpy_from_wc(NULL, NULL, 0))) {
1310 /* logging will not be enabled */
1311 i915.guc_log_level = -1;
1312 return;
1313 }
1314
Chris Wilson8b797af2016-08-15 10:48:51 +01001315 vma = guc_allocate_vma(guc, size);
1316 if (IS_ERR(vma)) {
Alex Dai4c7e77f2015-08-12 15:43:40 +01001317 /* logging will be off */
1318 i915.guc_log_level = -1;
1319 return;
1320 }
1321
Akash Goeld6b40b42016-10-12 21:54:29 +05301322 guc->log.vma = vma;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301323
1324 if (guc_log_create_extras(guc)) {
1325 guc_log_cleanup(guc);
1326 i915_vma_unpin_and_release(&guc->log.vma);
1327 i915.guc_log_level = -1;
1328 return;
1329 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01001330 }
1331
1332 /* each allocated unit is a page */
1333 flags = GUC_LOG_VALID | GUC_LOG_NOTIFY_ON_HALF_FULL |
1334 (GUC_LOG_DPC_PAGES << GUC_LOG_DPC_SHIFT) |
1335 (GUC_LOG_ISR_PAGES << GUC_LOG_ISR_SHIFT) |
1336 (GUC_LOG_CRASH_PAGES << GUC_LOG_CRASH_SHIFT);
1337
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001338 offset = i915_ggtt_offset(vma) >> PAGE_SHIFT; /* in pages */
Akash Goeld6b40b42016-10-12 21:54:29 +05301339 guc->log.flags = (offset << GUC_LOG_BUF_ADDR_SHIFT) | flags;
Alex Dai4c7e77f2015-08-12 15:43:40 +01001340}
1341
Akash Goelf8240832016-10-12 21:54:34 +05301342static int guc_log_late_setup(struct intel_guc *guc)
1343{
1344 struct drm_i915_private *dev_priv = guc_to_i915(guc);
1345 int ret;
1346
1347 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1348
1349 if (i915.guc_log_level < 0)
1350 return -EINVAL;
1351
1352 /* If log_level was set as -1 at boot time, then setup needed to
1353 * handle log buffer flush interrupts would not have been done yet,
1354 * so do that now.
1355 */
1356 ret = guc_log_create_extras(guc);
1357 if (ret)
1358 goto err;
1359
1360 ret = guc_log_create_relay_file(guc);
1361 if (ret)
1362 goto err;
1363
1364 return 0;
1365err:
1366 guc_log_cleanup(guc);
1367 /* logging will remain off */
1368 i915.guc_log_level = -1;
1369 return ret;
1370}
1371
Dave Gordon7a9347f2016-09-12 21:19:37 +01001372static void guc_policies_init(struct guc_policies *policies)
Alex Dai463704d2015-12-18 12:00:10 -08001373{
1374 struct guc_policy *policy;
1375 u32 p, i;
1376
1377 policies->dpc_promote_time = 500000;
1378 policies->max_num_work_items = POLICY_MAX_NUM_WI;
1379
1380 for (p = 0; p < GUC_CTX_PRIORITY_NUM; p++) {
Alex Dai397097b2016-01-23 11:58:14 -08001381 for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
Alex Dai463704d2015-12-18 12:00:10 -08001382 policy = &policies->policy[p][i];
1383
1384 policy->execution_quantum = 1000000;
1385 policy->preemption_time = 500000;
1386 policy->fault_time = 250000;
1387 policy->policy_flags = 0;
1388 }
1389 }
1390
1391 policies->is_valid = 1;
1392}
1393
Dave Gordon7a9347f2016-09-12 21:19:37 +01001394static void guc_addon_create(struct intel_guc *guc)
Alex Dai68371a92015-12-18 12:00:09 -08001395{
1396 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Chris Wilson8b797af2016-08-15 10:48:51 +01001397 struct i915_vma *vma;
Alex Dai68371a92015-12-18 12:00:09 -08001398 struct guc_ads *ads;
Alex Dai463704d2015-12-18 12:00:10 -08001399 struct guc_policies *policies;
Alex Dai5c148e02015-12-18 12:00:11 -08001400 struct guc_mmio_reg_state *reg_state;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001401 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301402 enum intel_engine_id id;
Alex Dai68371a92015-12-18 12:00:09 -08001403 struct page *page;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001404 u32 size;
Alex Dai68371a92015-12-18 12:00:09 -08001405
1406 /* The ads obj includes the struct itself and buffers passed to GuC */
Alex Dai5c148e02015-12-18 12:00:11 -08001407 size = sizeof(struct guc_ads) + sizeof(struct guc_policies) +
1408 sizeof(struct guc_mmio_reg_state) +
1409 GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE;
Alex Dai68371a92015-12-18 12:00:09 -08001410
Chris Wilson8b797af2016-08-15 10:48:51 +01001411 vma = guc->ads_vma;
1412 if (!vma) {
1413 vma = guc_allocate_vma(guc, PAGE_ALIGN(size));
1414 if (IS_ERR(vma))
Alex Dai68371a92015-12-18 12:00:09 -08001415 return;
1416
Chris Wilson8b797af2016-08-15 10:48:51 +01001417 guc->ads_vma = vma;
Alex Dai68371a92015-12-18 12:00:09 -08001418 }
1419
Chris Wilson8b797af2016-08-15 10:48:51 +01001420 page = i915_vma_first_page(vma);
Alex Dai68371a92015-12-18 12:00:09 -08001421 ads = kmap(page);
1422
1423 /*
1424 * The GuC requires a "Golden Context" when it reinitialises
1425 * engines after a reset. Here we use the Render ring default
1426 * context, which must already exist and be pinned in the GGTT,
1427 * so its address won't change after we've told the GuC where
1428 * to find it.
1429 */
Akash Goel3b3f1652016-10-13 22:44:48 +05301430 engine = dev_priv->engine[RCS];
Chris Wilson57e88532016-08-15 10:48:57 +01001431 ads->golden_context_lrca = engine->status_page.ggtt_offset;
Alex Dai68371a92015-12-18 12:00:09 -08001432
Akash Goel3b3f1652016-10-13 22:44:48 +05301433 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001434 ads->eng_state_size[engine->guc_id] = intel_lr_context_size(engine);
Alex Dai68371a92015-12-18 12:00:09 -08001435
Alex Dai463704d2015-12-18 12:00:10 -08001436 /* GuC scheduling policies */
1437 policies = (void *)ads + sizeof(struct guc_ads);
Dave Gordon7a9347f2016-09-12 21:19:37 +01001438 guc_policies_init(policies);
Alex Dai463704d2015-12-18 12:00:10 -08001439
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001440 ads->scheduler_policies =
1441 i915_ggtt_offset(vma) + sizeof(struct guc_ads);
Alex Dai463704d2015-12-18 12:00:10 -08001442
Alex Dai5c148e02015-12-18 12:00:11 -08001443 /* MMIO reg state */
1444 reg_state = (void *)policies + sizeof(struct guc_policies);
1445
Akash Goel3b3f1652016-10-13 22:44:48 +05301446 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001447 reg_state->mmio_white_list[engine->guc_id].mmio_start =
1448 engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
Alex Dai5c148e02015-12-18 12:00:11 -08001449
1450 /* Nothing to be saved or restored for now. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001451 reg_state->mmio_white_list[engine->guc_id].count = 0;
Alex Dai5c148e02015-12-18 12:00:11 -08001452 }
1453
1454 ads->reg_state_addr = ads->scheduler_policies +
1455 sizeof(struct guc_policies);
1456
1457 ads->reg_state_buffer = ads->reg_state_addr +
1458 sizeof(struct guc_mmio_reg_state);
1459
Alex Dai68371a92015-12-18 12:00:09 -08001460 kunmap(page);
1461}
1462
Alex Daibac427f2015-08-12 15:43:39 +01001463/*
1464 * Set up the memory resources to be shared with the GuC. At this point,
1465 * we require just one object that can be mapped through the GGTT.
1466 */
Dave Gordonbeffa512016-06-10 18:29:26 +01001467int i915_guc_submission_init(struct drm_i915_private *dev_priv)
Alex Daibac427f2015-08-12 15:43:39 +01001468{
Dave Gordon7a9347f2016-09-12 21:19:37 +01001469 const size_t ctxsize = sizeof(struct guc_context_desc);
1470 const size_t poolsize = GUC_MAX_GPU_CONTEXTS * ctxsize;
1471 const size_t gemsize = round_up(poolsize, PAGE_SIZE);
Alex Daibac427f2015-08-12 15:43:39 +01001472 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +01001473 struct i915_vma *vma;
Alex Daibac427f2015-08-12 15:43:39 +01001474
Dave Gordon29fb72c2016-06-07 09:14:50 +01001475 /* Wipe bitmap & delete client in case of reinitialisation */
1476 bitmap_clear(guc->doorbell_bitmap, 0, GUC_MAX_DOORBELLS);
Dave Gordonbeffa512016-06-10 18:29:26 +01001477 i915_guc_submission_disable(dev_priv);
Dave Gordon29fb72c2016-06-07 09:14:50 +01001478
Alex Daibac427f2015-08-12 15:43:39 +01001479 if (!i915.enable_guc_submission)
1480 return 0; /* not enabled */
1481
Chris Wilson8b797af2016-08-15 10:48:51 +01001482 if (guc->ctx_pool_vma)
Alex Daibac427f2015-08-12 15:43:39 +01001483 return 0; /* already allocated */
1484
Dave Gordon7a9347f2016-09-12 21:19:37 +01001485 vma = guc_allocate_vma(guc, gemsize);
Chris Wilson8b797af2016-08-15 10:48:51 +01001486 if (IS_ERR(vma))
1487 return PTR_ERR(vma);
Alex Daibac427f2015-08-12 15:43:39 +01001488
Chris Wilson8b797af2016-08-15 10:48:51 +01001489 guc->ctx_pool_vma = vma;
Alex Daibac427f2015-08-12 15:43:39 +01001490 ida_init(&guc->ctx_ids);
Akash Goel5dd79892016-10-12 21:54:35 +05301491 mutex_init(&guc->action_lock);
Dave Gordon7a9347f2016-09-12 21:19:37 +01001492 guc_log_create(guc);
1493 guc_addon_create(guc);
Alex Dai68371a92015-12-18 12:00:09 -08001494
Alex Daibac427f2015-08-12 15:43:39 +01001495 return 0;
1496}
1497
Dave Gordonbeffa512016-06-10 18:29:26 +01001498int i915_guc_submission_enable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001499{
Dave Gordon44a28b12015-08-12 15:43:41 +01001500 struct intel_guc *guc = &dev_priv->guc;
Akash Goel3b3f1652016-10-13 22:44:48 +05301501 struct drm_i915_gem_request *request;
Dave Gordon44a28b12015-08-12 15:43:41 +01001502 struct i915_guc_client *client;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001503 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301504 enum intel_engine_id id;
Dave Gordon44a28b12015-08-12 15:43:41 +01001505
1506 /* client for execbuf submission */
Dave Gordon0daf5562016-06-10 18:29:25 +01001507 client = guc_client_alloc(dev_priv,
Dave Gordone02757d2016-08-09 15:19:21 +01001508 INTEL_INFO(dev_priv)->ring_mask,
Chris Wilson0ca5fa32016-05-24 14:53:40 +01001509 GUC_CTX_PRIORITY_KMD_NORMAL,
1510 dev_priv->kernel_context);
Dave Gordon44a28b12015-08-12 15:43:41 +01001511 if (!client) {
Dave Gordon535b2f52016-08-18 18:17:23 +01001512 DRM_ERROR("Failed to create normal GuC client!\n");
Dave Gordon44a28b12015-08-12 15:43:41 +01001513 return -ENOMEM;
1514 }
1515
1516 guc->execbuf_client = client;
Alex Daif5d3c3e2015-08-18 14:34:47 -07001517 host2guc_sample_forcewake(guc, client);
Dave Gordon4d757872016-06-13 17:57:34 +01001518 guc_init_doorbell_hw(guc);
Alex Daif5d3c3e2015-08-18 14:34:47 -07001519
Chris Wilsonddd66c52016-08-02 22:50:31 +01001520 /* Take over from manual control of ELSP (execlists) */
Akash Goel3b3f1652016-10-13 22:44:48 +05301521 for_each_engine(engine, dev_priv, id) {
Chris Wilsonddd66c52016-08-02 22:50:31 +01001522 engine->submit_request = i915_guc_submit;
1523
Chris Wilson821ed7d2016-09-09 14:11:53 +01001524 /* Replay the current set of previously submitted requests */
Chris Wilson73cb9702016-10-28 13:58:46 +01001525 list_for_each_entry(request,
1526 &engine->timeline->requests, link) {
Chris Wilsondadd4812016-09-09 14:11:57 +01001527 client->wq_rsvd += sizeof(struct guc_wq_item);
Chris Wilson5590af32016-09-09 14:11:54 +01001528 if (i915_sw_fence_done(&request->submit))
1529 i915_guc_submit(request);
Chris Wilsondadd4812016-09-09 14:11:57 +01001530 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01001531 }
1532
Dave Gordon44a28b12015-08-12 15:43:41 +01001533 return 0;
1534}
1535
Dave Gordonbeffa512016-06-10 18:29:26 +01001536void i915_guc_submission_disable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001537{
Dave Gordon44a28b12015-08-12 15:43:41 +01001538 struct intel_guc *guc = &dev_priv->guc;
1539
Chris Wilsonddd66c52016-08-02 22:50:31 +01001540 if (!guc->execbuf_client)
1541 return;
1542
Chris Wilsonddd66c52016-08-02 22:50:31 +01001543 /* Revert back to manual ELSP submission */
1544 intel_execlists_enable_submission(dev_priv);
Chris Wilsonf4ea6bd2016-08-02 22:50:32 +01001545
1546 guc_client_free(dev_priv, guc->execbuf_client);
1547 guc->execbuf_client = NULL;
Dave Gordon44a28b12015-08-12 15:43:41 +01001548}
1549
Dave Gordonbeffa512016-06-10 18:29:26 +01001550void i915_guc_submission_fini(struct drm_i915_private *dev_priv)
Alex Daibac427f2015-08-12 15:43:39 +01001551{
Alex Daibac427f2015-08-12 15:43:39 +01001552 struct intel_guc *guc = &dev_priv->guc;
1553
Chris Wilson19880c42016-08-15 10:49:05 +01001554 i915_vma_unpin_and_release(&guc->ads_vma);
Akash Goeld6b40b42016-10-12 21:54:29 +05301555 i915_vma_unpin_and_release(&guc->log.vma);
Alex Dai68371a92015-12-18 12:00:09 -08001556
Chris Wilson8b797af2016-08-15 10:48:51 +01001557 if (guc->ctx_pool_vma)
Alex Daibac427f2015-08-12 15:43:39 +01001558 ida_destroy(&guc->ctx_ids);
Chris Wilson19880c42016-08-15 10:49:05 +01001559 i915_vma_unpin_and_release(&guc->ctx_pool_vma);
Alex Daibac427f2015-08-12 15:43:39 +01001560}
Alex Daia1c41992015-09-30 09:46:37 -07001561
1562/**
1563 * intel_guc_suspend() - notify GuC entering suspend state
1564 * @dev: drm device
1565 */
1566int intel_guc_suspend(struct drm_device *dev)
1567{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001568 struct drm_i915_private *dev_priv = to_i915(dev);
Alex Daia1c41992015-09-30 09:46:37 -07001569 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001570 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001571 u32 data[3];
1572
Dave Gordonfce91f22016-05-20 11:42:42 +01001573 if (guc->guc_fw.guc_fw_load_status != GUC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001574 return 0;
1575
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301576 gen9_disable_guc_interrupts(dev_priv);
1577
Dave Gordoned54c1a2016-01-19 19:02:54 +00001578 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001579
1580 data[0] = HOST2GUC_ACTION_ENTER_S_STATE;
1581 /* any value greater than GUC_POWER_D0 */
1582 data[1] = GUC_POWER_D1;
1583 /* first page is shared data with GuC */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001584 data[2] = i915_ggtt_offset(ctx->engine[RCS].state);
Alex Daia1c41992015-09-30 09:46:37 -07001585
1586 return host2guc_action(guc, data, ARRAY_SIZE(data));
1587}
1588
1589
1590/**
1591 * intel_guc_resume() - notify GuC resuming from suspend state
1592 * @dev: drm device
1593 */
1594int intel_guc_resume(struct drm_device *dev)
1595{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001596 struct drm_i915_private *dev_priv = to_i915(dev);
Alex Daia1c41992015-09-30 09:46:37 -07001597 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001598 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001599 u32 data[3];
1600
Dave Gordonfce91f22016-05-20 11:42:42 +01001601 if (guc->guc_fw.guc_fw_load_status != GUC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001602 return 0;
1603
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301604 if (i915.guc_log_level >= 0)
1605 gen9_enable_guc_interrupts(dev_priv);
1606
Dave Gordoned54c1a2016-01-19 19:02:54 +00001607 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001608
1609 data[0] = HOST2GUC_ACTION_EXIT_S_STATE;
1610 data[1] = GUC_POWER_D0;
1611 /* first page is shared data with GuC */
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001612 data[2] = i915_ggtt_offset(ctx->engine[RCS].state);
Alex Daia1c41992015-09-30 09:46:37 -07001613
1614 return host2guc_action(guc, data, ARRAY_SIZE(data));
1615}
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301616
1617void i915_guc_capture_logs(struct drm_i915_private *dev_priv)
1618{
1619 guc_read_update_log_buffer(&dev_priv->guc);
1620
1621 /* Generally device is expected to be active only at this
1622 * time, so get/put should be really quick.
1623 */
1624 intel_runtime_pm_get(dev_priv);
1625 host2guc_logbuffer_flush_complete(&dev_priv->guc);
1626 intel_runtime_pm_put(dev_priv);
1627}
Akash Goelf8240832016-10-12 21:54:34 +05301628
Sagar Arun Kamble896a0cb2016-10-12 21:54:40 +05301629void i915_guc_flush_logs(struct drm_i915_private *dev_priv)
1630{
1631 if (!i915.enable_guc_submission || (i915.guc_log_level < 0))
1632 return;
1633
1634 /* First disable the interrupts, will be renabled afterwards */
1635 gen9_disable_guc_interrupts(dev_priv);
1636
1637 /* Before initiating the forceful flush, wait for any pending/ongoing
1638 * flush to complete otherwise forceful flush may not actually happen.
1639 */
1640 flush_work(&dev_priv->guc.log.flush_work);
1641
1642 /* Ask GuC to update the log buffer state */
1643 host2guc_force_logbuffer_flush(&dev_priv->guc);
1644
1645 /* GuC would have updated log buffer by now, so capture it */
1646 i915_guc_capture_logs(dev_priv);
1647}
1648
Akash Goelf8240832016-10-12 21:54:34 +05301649void i915_guc_unregister(struct drm_i915_private *dev_priv)
1650{
1651 if (!i915.enable_guc_submission)
1652 return;
1653
1654 mutex_lock(&dev_priv->drm.struct_mutex);
1655 guc_log_cleanup(&dev_priv->guc);
1656 mutex_unlock(&dev_priv->drm.struct_mutex);
1657}
1658
1659void i915_guc_register(struct drm_i915_private *dev_priv)
1660{
1661 if (!i915.enable_guc_submission)
1662 return;
1663
1664 mutex_lock(&dev_priv->drm.struct_mutex);
1665 guc_log_late_setup(&dev_priv->guc);
1666 mutex_unlock(&dev_priv->drm.struct_mutex);
1667}
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05301668
1669int i915_guc_log_control(struct drm_i915_private *dev_priv, u64 control_val)
1670{
1671 union guc_log_control log_param;
1672 int ret;
1673
1674 log_param.value = control_val;
1675
1676 if (log_param.verbosity < GUC_LOG_VERBOSITY_MIN ||
1677 log_param.verbosity > GUC_LOG_VERBOSITY_MAX)
1678 return -EINVAL;
1679
1680 /* This combination doesn't make sense & won't have any effect */
1681 if (!log_param.logging_enabled && (i915.guc_log_level < 0))
1682 return 0;
1683
1684 ret = host2guc_logging_control(&dev_priv->guc, log_param.value);
1685 if (ret < 0) {
1686 DRM_DEBUG_DRIVER("host2guc action failed %d\n", ret);
1687 return ret;
1688 }
1689
1690 i915.guc_log_level = log_param.verbosity;
1691
1692 /* If log_level was set as -1 at boot time, then the relay channel file
1693 * wouldn't have been created by now and interrupts also would not have
1694 * been enabled.
1695 */
1696 if (!dev_priv->guc.log.relay_chan) {
1697 ret = guc_log_late_setup(&dev_priv->guc);
1698 if (!ret)
1699 gen9_enable_guc_interrupts(dev_priv);
1700 } else if (!log_param.logging_enabled) {
1701 /* Once logging is disabled, GuC won't generate logs & send an
1702 * interrupt. But there could be some data in the log buffer
1703 * which is yet to be captured. So request GuC to update the log
1704 * buffer state and then collect the left over logs.
1705 */
1706 i915_guc_flush_logs(dev_priv);
1707
1708 /* As logging is disabled, update log level to reflect that */
1709 i915.guc_log_level = -1;
1710 } else {
1711 /* In case interrupts were disabled, enable them now */
1712 gen9_enable_guc_interrupts(dev_priv);
1713 }
1714
1715 return ret;
1716}