blob: 3fc5e12043a273b95266eead505adbc5e6de7f34 [file] [log] [blame]
Andrew Victor907d6de2006-06-20 19:30:19 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/pm.c
Andrew Victor907d6de2006-06-20 19:30:19 +01003 * AT91 Power Management
4 *
5 * Copyright (C) 2005 David Brownell
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Russell King2f8163b2011-07-26 10:53:52 +010013#include <linux/gpio.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070014#include <linux/suspend.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010015#include <linux/sched.h>
16#include <linux/proc_fs.h>
Alexandre Bellonid2e46792015-01-15 15:59:25 +010017#include <linux/genalloc.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010018#include <linux/interrupt.h>
19#include <linux/sysfs.h>
20#include <linux/module.h>
Alexandre Bellonif5598d32015-01-15 15:59:24 +010021#include <linux/of.h>
Alexandre Bellonid2e46792015-01-15 15:59:25 +010022#include <linux/of_platform.h>
Alexandre Belloni827de1f2015-01-27 17:38:46 +010023#include <linux/of_address.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010024#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020026#include <linux/clk/at91_pmc.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010027
Andrew Victor907d6de2006-06-20 19:30:19 +010028#include <asm/irq.h>
Arun Sharma600634972011-07-26 16:09:06 -070029#include <linux/atomic.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010030#include <asm/mach/time.h>
31#include <asm/mach/irq.h>
Wenyou Yangd94e6882015-03-09 11:49:01 +080032#include <asm/fncpy.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010033
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/cpu.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010035#include <mach/hardware.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010036
37#include "generic.h"
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010038#include "pm.h"
Andrew Victor907d6de2006-06-20 19:30:19 +010039
Alexandre Bellonif5598d32015-01-15 15:59:24 +010040static struct {
41 unsigned long uhp_udp_mask;
42 int memctrl;
43} at91_pm_data;
44
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020045static void (*at91_pm_standby)(void);
Alexandre Belloni827de1f2015-01-27 17:38:46 +010046void __iomem *at91_ramc_base[2];
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020047
Andrew Victor907d6de2006-06-20 19:30:19 +010048static int at91_pm_valid_state(suspend_state_t state)
49{
50 switch (state) {
51 case PM_SUSPEND_ON:
52 case PM_SUSPEND_STANDBY:
53 case PM_SUSPEND_MEM:
54 return 1;
55
56 default:
57 return 0;
58 }
59}
60
61
62static suspend_state_t target_state;
63
64/*
65 * Called after processes are frozen, but before we shutdown devices.
66 */
Rafael J. Wysockic697eec2008-01-08 00:04:17 +010067static int at91_pm_begin(suspend_state_t state)
Andrew Victor907d6de2006-06-20 19:30:19 +010068{
69 target_state = state;
70 return 0;
71}
72
73/*
74 * Verify that all the clocks are correct before entering
75 * slow-clock mode.
76 */
77static int at91_pm_verify_clocks(void)
78{
79 unsigned long scsr;
80 int i;
81
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +080082 scsr = at91_pmc_read(AT91_PMC_SCSR);
Andrew Victor907d6de2006-06-20 19:30:19 +010083
84 /* USB must not be using PLLB */
Alexandre Bellonif5598d32015-01-15 15:59:24 +010085 if ((scsr & at91_pm_data.uhp_udp_mask) != 0) {
86 pr_err("AT91: PM - Suspend-to-RAM with USB still active\n");
87 return 0;
Andrew Victor907d6de2006-06-20 19:30:19 +010088 }
89
Andrew Victor907d6de2006-06-20 19:30:19 +010090 /* PCK0..PCK3 must be disabled, or configured to use clk32k */
91 for (i = 0; i < 4; i++) {
92 u32 css;
93
94 if ((scsr & (AT91_PMC_PCK0 << i)) == 0)
95 continue;
96
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +080097 css = at91_pmc_read(AT91_PMC_PCKR(i)) & AT91_PMC_CSS;
Andrew Victor907d6de2006-06-20 19:30:19 +010098 if (css != AT91_PMC_CSS_SLOW) {
Ryan Mallon7f96b1c2009-04-01 20:33:30 +010099 pr_err("AT91: PM - Suspend-to-RAM with PCK%d src %d\n", i, css);
Andrew Victor907d6de2006-06-20 19:30:19 +0100100 return 0;
101 }
102 }
Andrew Victor907d6de2006-06-20 19:30:19 +0100103
104 return 1;
105}
106
107/*
108 * Call this from platform driver suspend() to see how deeply to suspend.
109 * For example, some controllers (like OHCI) need one of the PLL clocks
110 * in order to act as a wakeup source, and those are not available when
111 * going into slow clock mode.
112 *
113 * REVISIT: generalize as clk_will_be_available(clk)? Other platforms have
114 * the very same problem (but not using at91 main_clk), and it'd be better
115 * to add one generic API rather than lots of platform-specific ones.
116 */
117int at91_suspend_entering_slow_clock(void)
118{
119 return (target_state == PM_SUSPEND_MEM);
120}
121EXPORT_SYMBOL(at91_suspend_entering_slow_clock);
122
123
Jean-Christophe PLAGNIOL-VILLARDfb7e1972012-02-22 17:50:55 +0100124static void (*slow_clock)(void __iomem *pmc, void __iomem *ramc0,
125 void __iomem *ramc1, int memctrl);
Andrew Victor907d6de2006-06-20 19:30:19 +0100126
Jean-Christophe PLAGNIOL-VILLARDfb7e1972012-02-22 17:50:55 +0100127extern void at91_slow_clock(void __iomem *pmc, void __iomem *ramc0,
128 void __iomem *ramc1, int memctrl);
Andrew Victorf5d0f452008-04-02 21:50:16 +0100129extern u32 at91_slow_clock_sz;
Andrew Victorf5d0f452008-04-02 21:50:16 +0100130
Wenyou Yang23be4be2015-03-09 11:49:46 +0800131static void at91_pm_suspend(suspend_state_t state)
132{
133 unsigned int pm_data = at91_pm_data.memctrl;
134
135 pm_data |= (state == PM_SUSPEND_MEM) ?
136 AT91_PM_MODE(AT91_PM_SLOW_CLOCK) : 0;
137
138 slow_clock(at91_pmc_base, at91_ramc_base[0],
139 at91_ramc_base[1], pm_data);
140}
141
Andrew Victor907d6de2006-06-20 19:30:19 +0100142static int at91_pm_enter(suspend_state_t state)
143{
Arnd Bergmann85c4b312014-12-02 12:08:27 +0100144 at91_pinctrl_gpio_suspend();
Andrew Victor907d6de2006-06-20 19:30:19 +0100145
Andrew Victor907d6de2006-06-20 19:30:19 +0100146 switch (state) {
Wenyou Yang23be4be2015-03-09 11:49:46 +0800147 /*
148 * Suspend-to-RAM is like STANDBY plus slow clock mode, so
149 * drivers must suspend more deeply, the master clock switches
150 * to the clk32k and turns off the main oscillator
151 */
152 case PM_SUSPEND_MEM:
Andrew Victor907d6de2006-06-20 19:30:19 +0100153 /*
Wenyou Yang23be4be2015-03-09 11:49:46 +0800154 * Ensure that clocks are in a valid state.
Andrew Victor907d6de2006-06-20 19:30:19 +0100155 */
Wenyou Yang23be4be2015-03-09 11:49:46 +0800156 if (!at91_pm_verify_clocks())
Andrew Victor907d6de2006-06-20 19:30:19 +0100157 goto error;
Wenyou Yang23be4be2015-03-09 11:49:46 +0800158
159 at91_pm_suspend(state);
160
161 break;
162
163 /*
164 * STANDBY mode has *all* drivers suspended; ignores irqs not
165 * marked as 'wakeup' event sources; and reduces DRAM power.
166 * But otherwise it's identical to PM_SUSPEND_ON: cpu idle, and
167 * nothing fancy done with main or cpu clocks.
168 */
169 case PM_SUSPEND_STANDBY:
170 at91_pm_suspend(state);
171 break;
172
173 case PM_SUSPEND_ON:
174 cpu_do_idle();
175 break;
176
177 default:
178 pr_debug("AT91: PM - bogus suspend state %d\n", state);
179 goto error;
Andrew Victor907d6de2006-06-20 19:30:19 +0100180 }
181
Andrew Victor907d6de2006-06-20 19:30:19 +0100182error:
183 target_state = PM_SUSPEND_ON;
Boris BREZILLON07192602014-07-10 19:14:20 +0200184
Arnd Bergmann85c4b312014-12-02 12:08:27 +0100185 at91_pinctrl_gpio_resume();
Andrew Victor907d6de2006-06-20 19:30:19 +0100186 return 0;
187}
188
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100189/*
190 * Called right prior to thawing processes.
191 */
192static void at91_pm_end(void)
193{
194 target_state = PM_SUSPEND_ON;
195}
196
Andrew Victor907d6de2006-06-20 19:30:19 +0100197
Lionel Debroux2f55ac02010-11-16 14:14:02 +0100198static const struct platform_suspend_ops at91_pm_ops = {
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100199 .valid = at91_pm_valid_state,
200 .begin = at91_pm_begin,
201 .enter = at91_pm_enter,
202 .end = at91_pm_end,
Andrew Victor907d6de2006-06-20 19:30:19 +0100203};
204
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200205static struct platform_device at91_cpuidle_device = {
206 .name = "cpuidle-at91",
207};
208
Wenyou Yang047794e2015-03-04 09:44:45 +0800209static void at91_pm_set_standby(void (*at91_standby)(void))
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200210{
211 if (at91_standby) {
212 at91_cpuidle_device.dev.platform_data = at91_standby;
213 at91_pm_standby = at91_standby;
214 }
215}
216
Uwe Kleine-König444d2d32015-02-18 21:19:56 +0100217static const struct of_device_id ramc_ids[] __initconst = {
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100218 { .compatible = "atmel,at91rm9200-sdramc", .data = at91rm9200_standby },
219 { .compatible = "atmel,at91sam9260-sdramc", .data = at91sam9_sdram_standby },
220 { .compatible = "atmel,at91sam9g45-ddramc", .data = at91_ddr_standby },
221 { .compatible = "atmel,sama5d3-ddramc", .data = at91_ddr_standby },
222 { /*sentinel*/ }
223};
224
Uwe Kleine-König444d2d32015-02-18 21:19:56 +0100225static __init void at91_dt_ramc(void)
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100226{
227 struct device_node *np;
228 const struct of_device_id *of_id;
229 int idx = 0;
230 const void *standby = NULL;
231
232 for_each_matching_node_and_match(np, ramc_ids, &of_id) {
233 at91_ramc_base[idx] = of_iomap(np, 0);
234 if (!at91_ramc_base[idx])
235 panic(pr_fmt("unable to map ramc[%d] cpu registers\n"), idx);
236
237 if (!standby)
238 standby = of_id->data;
239
240 idx++;
241 }
242
243 if (!idx)
244 panic(pr_fmt("unable to find compatible ram controller node in dtb\n"));
245
246 if (!standby) {
247 pr_warn("ramc no standby function available\n");
248 return;
249 }
250
251 at91_pm_set_standby(standby);
252}
253
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100254static void __init at91_pm_sram_init(void)
255{
256 struct gen_pool *sram_pool;
257 phys_addr_t sram_pbase;
258 unsigned long sram_base;
259 struct device_node *node;
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100260 struct platform_device *pdev = NULL;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100261
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100262 for_each_compatible_node(node, NULL, "mmio-sram") {
263 pdev = of_find_device_by_node(node);
264 if (pdev) {
265 of_node_put(node);
266 break;
267 }
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100268 }
269
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100270 if (!pdev) {
271 pr_warn("%s: failed to find sram device!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100272 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100273 }
274
275 sram_pool = dev_get_gen_pool(&pdev->dev);
276 if (!sram_pool) {
277 pr_warn("%s: sram pool unavailable!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100278 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100279 }
280
281 sram_base = gen_pool_alloc(sram_pool, at91_slow_clock_sz);
282 if (!sram_base) {
283 pr_warn("%s: unable to alloc ocram!\n", __func__);
Alexandre Belloni4a031f72015-03-03 08:38:07 +0100284 return;
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100285 }
286
287 sram_pbase = gen_pool_virt_to_phys(sram_pool, sram_base);
288 slow_clock = __arm_ioremap_exec(sram_pbase, at91_slow_clock_sz, false);
Wenyou Yangd94e6882015-03-09 11:49:01 +0800289 if (!slow_clock) {
290 pr_warn("SRAM: Could not map\n");
291 return;
292 }
293
294 /* Copy the slow_clock handler to SRAM */
295 slow_clock = fncpy(slow_clock, &at91_slow_clock, at91_slow_clock_sz);
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100296}
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100297
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100298static void __init at91_pm_init(void)
Andrew Victor907d6de2006-06-20 19:30:19 +0100299{
Alexandre Bellonid2e46792015-01-15 15:59:25 +0100300 at91_pm_sram_init();
Andrew Victorf5d0f452008-04-02 21:50:16 +0100301
Daniel Lezcano5ad945e2013-09-22 22:29:57 +0200302 if (at91_cpuidle_device.dev.platform_data)
303 platform_device_register(&at91_cpuidle_device);
Andrew Victor907d6de2006-06-20 19:30:19 +0100304
Wenyou Yangd94e6882015-03-09 11:49:01 +0800305 if (slow_clock)
306 suspend_set_ops(&at91_pm_ops);
307 else
308 pr_info("AT91: PM not supported, due to no SRAM allocated\n");
Andrew Victor907d6de2006-06-20 19:30:19 +0100309}
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100310
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100311void __init at91rm9200_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100312{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100313 at91_dt_ramc();
314
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100315 /*
316 * AT91RM9200 SDRAM low-power mode cannot be used with self-refresh.
317 */
318 at91_ramc_write(0, AT91RM9200_SDRAMC_LPR, 0);
319
320 at91_pm_data.uhp_udp_mask = AT91RM9200_PMC_UHP | AT91RM9200_PMC_UDP;
321 at91_pm_data.memctrl = AT91_MEMCTRL_MC;
322
323 at91_pm_init();
324}
325
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100326void __init at91sam9260_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100327{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100328 at91_dt_ramc();
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100329 at91_pm_data.memctrl = AT91_MEMCTRL_SDRAMC;
330 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
331 return at91_pm_init();
332}
333
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100334void __init at91sam9g45_pm_init(void)
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100335{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100336 at91_dt_ramc();
Alexandre Belloni4db0ba22015-01-15 15:59:27 +0100337 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP;
338 at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
339 return at91_pm_init();
340}
Nicolas Ferrebf022802015-01-22 16:54:50 +0100341
Nicolas Ferread3fc3e2015-01-27 18:41:33 +0100342void __init at91sam9x5_pm_init(void)
Nicolas Ferrebf022802015-01-22 16:54:50 +0100343{
Alexandre Belloni827de1f2015-01-27 17:38:46 +0100344 at91_dt_ramc();
Nicolas Ferrebf022802015-01-22 16:54:50 +0100345 at91_pm_data.uhp_udp_mask = AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP;
346 at91_pm_data.memctrl = AT91_MEMCTRL_DDRSDR;
347 return at91_pm_init();
348}