blob: 547e113ac0feaab529ebc1b820e5cd78da2edf96 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 */
6#ifndef _ASM_PCI_H
7#define _ASM_PCI_H
8
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/mm.h>
10
11#ifdef __KERNEL__
12
13/*
14 * This file essentially defines the interface between board
Ralf Baechle70342282013-01-22 12:59:30 +010015 * specific PCI code and MIPS common PCI code. Should potentially put
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * into include/asm/pci.h file.
17 */
18
19#include <linux/ioport.h>
Paul Burton23dac142016-10-05 18:18:07 +010020#include <linux/list.h>
John Crispina48cf372012-05-04 10:50:13 +020021#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23/*
Ralf Baechle70342282013-01-22 12:59:30 +010024 * Each pci channel is a top-level PCI bus seem by CPU. A machine with
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * multiple PCI channels may have multiple PCI host controllers or a
26 * single controller supporting multiple channels.
27 */
28struct pci_controller {
Paul Burton23dac142016-10-05 18:18:07 +010029 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 struct pci_bus *bus;
John Crispina48cf372012-05-04 10:50:13 +020031 struct device_node *of_node;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33 struct pci_ops *pci_ops;
34 struct resource *mem_resource;
35 unsigned long mem_offset;
36 struct resource *io_resource;
37 unsigned long io_offset;
Ralf Baechle140c1722006-12-07 15:35:43 +010038 unsigned long io_map_base;
Joshua Kinarda2e50f52015-01-19 04:19:20 -050039 struct resource *busn_resource;
40 unsigned long busn_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42 unsigned int index;
43 /* For compatibility with current (as of July 2003) pciutils
44 and XFree86. Eventually will be removed. */
45 unsigned int need_domain_info;
46
Andrew Isaacson8a1417d2005-10-19 23:59:11 -070047 /* Optional access methods for reading/writing the bus number
48 of the PCI controller */
49 int (*get_busno)(void);
50 void (*set_busno)(int busno);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051};
52
53/*
54 * Used by boards to register their PCI busses before the actual scanning.
55 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056extern void register_pci_controller(struct pci_controller *hose);
57
58/*
59 * board supplied pci irq fixup routine
60 */
Ralf Baechle19df0d12007-07-10 17:33:00 +010061extern int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63
64/* Can be used to override the logic in pci_scan_bus for skipping
65 already-configured bus numbers - to be used for buggy BIOSes
66 or architectures with incomplete PCI setup by the loader */
67
68extern unsigned int pcibios_assign_all_busses(void);
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070extern unsigned long PCIBIOS_MIN_IO;
71extern unsigned long PCIBIOS_MIN_MEM;
72
73#define PCIBIOS_MIN_CARDBUS_IO 0x4000
74
75extern void pcibios_set_master(struct pci_dev *dev);
76
Ralf Baechle98873f52008-12-09 17:58:46 +000077#define HAVE_PCI_MMAP
78
79extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
80 enum pci_mmap_state mmap_state, int write_combine);
81
Wolfgang Grandegger4c2924b2010-12-13 21:48:10 +010082#define HAVE_ARCH_PCI_RESOURCE_TO_USER
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/*
85 * Dynamic DMA mapping stuff.
86 * MIPS has everything mapped statically.
87 */
88
89#include <linux/types.h>
90#include <linux/slab.h>
Christoph Hellwig84be4562015-05-01 12:46:15 +020091#include <linux/scatterlist.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <linux/string.h>
93#include <asm/io.h>
94
95struct pci_dev;
96
97/*
Sergey Ryazanove8b53252014-08-30 06:06:28 +040098 * The PCI address space does equal the physical memory address space.
99 * The networking and block device layers use this boolean for bounce
100 * buffer decisions.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 */
Sergey Ryazanove8b53252014-08-30 06:06:28 +0400102#define PCI_DMA_BUS_IS_PHYS (1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Zubair Lutfullah Kakakhel6fb8a162014-12-12 12:45:39 +0000104#ifdef CONFIG_PCI_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105#define pci_domain_nr(bus) ((struct pci_controller *)(bus)->sysdata)->index
106
107static inline int pci_proc_domain(struct pci_bus *bus)
108{
109 struct pci_controller *hose = bus->sysdata;
110 return hose->need_domain_info;
111}
Zubair Lutfullah Kakakhel6fb8a162014-12-12 12:45:39 +0000112#endif /* CONFIG_PCI_DOMAINS */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114#endif /* __KERNEL__ */
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116/* Do platform specific device initialization at pci_enable_device() time */
117extern int pcibios_plat_dev_init(struct pci_dev *dev);
118
Ralf Baechle5b1d2212006-12-09 16:12:18 +0000119/* Chances are this interrupt is wired PC-style ... */
120static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
121{
122 return channel ? 15 : 14;
123}
124
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900125extern char * (*pcibios_plat_setup)(char *str);
126
Gabor Juhos15b6dcb2013-02-02 13:36:48 +0000127#ifdef CONFIG_OF
John Crispina48cf372012-05-04 10:50:13 +0200128/* this function parses memory ranges from a device node */
Greg Kroah-Hartman28eb0e42012-12-21 14:04:39 -0800129extern void pci_load_of_ranges(struct pci_controller *hose,
130 struct device_node *node);
Gabor Juhos15b6dcb2013-02-02 13:36:48 +0000131#else
132static inline void pci_load_of_ranges(struct pci_controller *hose,
133 struct device_node *node) {}
134#endif
John Crispina48cf372012-05-04 10:50:13 +0200135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136#endif /* _ASM_PCI_H */